xref: /openbmc/qemu/include/hw/pci/pci.h (revision c0ce7b4a)
1 #ifndef QEMU_PCI_H
2 #define QEMU_PCI_H
3 
4 #include "exec/memory.h"
5 #include "sysemu/dma.h"
6 
7 /* PCI includes legacy ISA access.  */
8 #include "hw/isa/isa.h"
9 
10 extern bool pci_available;
11 
12 /* PCI bus */
13 
14 #define PCI_DEVFN(slot, func)   ((((slot) & 0x1f) << 3) | ((func) & 0x07))
15 #define PCI_BUS_NUM(x)          (((x) >> 8) & 0xff)
16 #define PCI_SLOT(devfn)         (((devfn) >> 3) & 0x1f)
17 #define PCI_FUNC(devfn)         ((devfn) & 0x07)
18 #define PCI_BUILD_BDF(bus, devfn)     ((bus << 8) | (devfn))
19 #define PCI_BDF_TO_DEVFN(x)     ((x) & 0xff)
20 #define PCI_BUS_MAX             256
21 #define PCI_DEVFN_MAX           256
22 #define PCI_SLOT_MAX            32
23 #define PCI_FUNC_MAX            8
24 
25 /* Class, Vendor and Device IDs from Linux's pci_ids.h */
26 #include "hw/pci/pci_ids.h"
27 
28 /* QEMU-specific Vendor and Device ID definitions */
29 
30 /* IBM (0x1014) */
31 #define PCI_DEVICE_ID_IBM_440GX          0x027f
32 #define PCI_DEVICE_ID_IBM_OPENPIC2       0xffff
33 
34 /* Hitachi (0x1054) */
35 #define PCI_VENDOR_ID_HITACHI            0x1054
36 #define PCI_DEVICE_ID_HITACHI_SH7751R    0x350e
37 
38 /* Apple (0x106b) */
39 #define PCI_DEVICE_ID_APPLE_343S1201     0x0010
40 #define PCI_DEVICE_ID_APPLE_UNI_N_I_PCI  0x001e
41 #define PCI_DEVICE_ID_APPLE_UNI_N_PCI    0x001f
42 #define PCI_DEVICE_ID_APPLE_UNI_N_KEYL   0x0022
43 #define PCI_DEVICE_ID_APPLE_IPID_USB     0x003f
44 
45 /* Realtek (0x10ec) */
46 #define PCI_DEVICE_ID_REALTEK_8029       0x8029
47 
48 /* Xilinx (0x10ee) */
49 #define PCI_DEVICE_ID_XILINX_XC2VP30     0x0300
50 
51 /* Marvell (0x11ab) */
52 #define PCI_DEVICE_ID_MARVELL_GT6412X    0x4620
53 
54 /* QEMU/Bochs VGA (0x1234) */
55 #define PCI_VENDOR_ID_QEMU               0x1234
56 #define PCI_DEVICE_ID_QEMU_VGA           0x1111
57 #define PCI_DEVICE_ID_QEMU_IPMI          0x1112
58 
59 /* VMWare (0x15ad) */
60 #define PCI_VENDOR_ID_VMWARE             0x15ad
61 #define PCI_DEVICE_ID_VMWARE_SVGA2       0x0405
62 #define PCI_DEVICE_ID_VMWARE_SVGA        0x0710
63 #define PCI_DEVICE_ID_VMWARE_NET         0x0720
64 #define PCI_DEVICE_ID_VMWARE_SCSI        0x0730
65 #define PCI_DEVICE_ID_VMWARE_PVSCSI      0x07C0
66 #define PCI_DEVICE_ID_VMWARE_IDE         0x1729
67 #define PCI_DEVICE_ID_VMWARE_VMXNET3     0x07B0
68 
69 /* Intel (0x8086) */
70 #define PCI_DEVICE_ID_INTEL_82551IT      0x1209
71 #define PCI_DEVICE_ID_INTEL_82557        0x1229
72 #define PCI_DEVICE_ID_INTEL_82801IR      0x2922
73 
74 /* Red Hat / Qumranet (for QEMU) -- see pci-ids.txt */
75 #define PCI_VENDOR_ID_REDHAT_QUMRANET    0x1af4
76 #define PCI_SUBVENDOR_ID_REDHAT_QUMRANET 0x1af4
77 #define PCI_SUBDEVICE_ID_QEMU            0x1100
78 
79 /* legacy virtio-pci devices */
80 #define PCI_DEVICE_ID_VIRTIO_NET         0x1000
81 #define PCI_DEVICE_ID_VIRTIO_BLOCK       0x1001
82 #define PCI_DEVICE_ID_VIRTIO_BALLOON     0x1002
83 #define PCI_DEVICE_ID_VIRTIO_CONSOLE     0x1003
84 #define PCI_DEVICE_ID_VIRTIO_SCSI        0x1004
85 #define PCI_DEVICE_ID_VIRTIO_RNG         0x1005
86 #define PCI_DEVICE_ID_VIRTIO_9P          0x1009
87 #define PCI_DEVICE_ID_VIRTIO_VSOCK       0x1012
88 
89 /*
90  * modern virtio-pci devices get their id assigned automatically,
91  * there is no need to add #defines here.  It gets calculated as
92  *
93  * PCI_DEVICE_ID = PCI_DEVICE_ID_VIRTIO_10_BASE +
94  *                 virtio_bus_get_vdev_id(bus)
95  */
96 #define PCI_DEVICE_ID_VIRTIO_10_BASE     0x1040
97 
98 #define PCI_VENDOR_ID_REDHAT             0x1b36
99 #define PCI_DEVICE_ID_REDHAT_BRIDGE      0x0001
100 #define PCI_DEVICE_ID_REDHAT_SERIAL      0x0002
101 #define PCI_DEVICE_ID_REDHAT_SERIAL2     0x0003
102 #define PCI_DEVICE_ID_REDHAT_SERIAL4     0x0004
103 #define PCI_DEVICE_ID_REDHAT_TEST        0x0005
104 #define PCI_DEVICE_ID_REDHAT_ROCKER      0x0006
105 #define PCI_DEVICE_ID_REDHAT_SDHCI       0x0007
106 #define PCI_DEVICE_ID_REDHAT_PCIE_HOST   0x0008
107 #define PCI_DEVICE_ID_REDHAT_PXB         0x0009
108 #define PCI_DEVICE_ID_REDHAT_BRIDGE_SEAT 0x000a
109 #define PCI_DEVICE_ID_REDHAT_PXB_PCIE    0x000b
110 #define PCI_DEVICE_ID_REDHAT_PCIE_RP     0x000c
111 #define PCI_DEVICE_ID_REDHAT_XHCI        0x000d
112 #define PCI_DEVICE_ID_REDHAT_PCIE_BRIDGE 0x000e
113 #define PCI_DEVICE_ID_REDHAT_MDPY        0x000f
114 #define PCI_DEVICE_ID_REDHAT_NVME        0x0010
115 #define PCI_DEVICE_ID_REDHAT_PVPANIC     0x0011
116 #define PCI_DEVICE_ID_REDHAT_ACPI_ERST   0x0012
117 #define PCI_DEVICE_ID_REDHAT_QXL         0x0100
118 
119 #define FMT_PCIBUS                      PRIx64
120 
121 typedef uint64_t pcibus_t;
122 
123 struct PCIHostDeviceAddress {
124     unsigned int domain;
125     unsigned int bus;
126     unsigned int slot;
127     unsigned int function;
128 };
129 
130 typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
131                                 uint32_t address, uint32_t data, int len);
132 typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
133                                    uint32_t address, int len);
134 typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
135                                 pcibus_t addr, pcibus_t size, int type);
136 typedef void PCIUnregisterFunc(PCIDevice *pci_dev);
137 
138 typedef void MSITriggerFunc(PCIDevice *dev, MSIMessage msg);
139 typedef MSIMessage MSIPrepareMessageFunc(PCIDevice *dev, unsigned vector);
140 typedef MSIMessage MSIxPrepareMessageFunc(PCIDevice *dev, unsigned vector);
141 
142 typedef struct PCIIORegion {
143     pcibus_t addr; /* current PCI mapping address. -1 means not mapped */
144 #define PCI_BAR_UNMAPPED (~(pcibus_t)0)
145     pcibus_t size;
146     uint8_t type;
147     MemoryRegion *memory;
148     MemoryRegion *address_space;
149 } PCIIORegion;
150 
151 #define PCI_ROM_SLOT 6
152 #define PCI_NUM_REGIONS 7
153 
154 enum {
155     QEMU_PCI_VGA_MEM,
156     QEMU_PCI_VGA_IO_LO,
157     QEMU_PCI_VGA_IO_HI,
158     QEMU_PCI_VGA_NUM_REGIONS,
159 };
160 
161 #define QEMU_PCI_VGA_MEM_BASE 0xa0000
162 #define QEMU_PCI_VGA_MEM_SIZE 0x20000
163 #define QEMU_PCI_VGA_IO_LO_BASE 0x3b0
164 #define QEMU_PCI_VGA_IO_LO_SIZE 0xc
165 #define QEMU_PCI_VGA_IO_HI_BASE 0x3c0
166 #define QEMU_PCI_VGA_IO_HI_SIZE 0x20
167 
168 #include "hw/pci/pci_regs.h"
169 
170 /* PCI HEADER_TYPE */
171 #define  PCI_HEADER_TYPE_MULTI_FUNCTION 0x80
172 
173 /* Size of the standard PCI config header */
174 #define PCI_CONFIG_HEADER_SIZE 0x40
175 /* Size of the standard PCI config space */
176 #define PCI_CONFIG_SPACE_SIZE 0x100
177 /* Size of the standard PCIe config space: 4KB */
178 #define PCIE_CONFIG_SPACE_SIZE  0x1000
179 
180 #define PCI_NUM_PINS 4 /* A-D */
181 
182 /* Bits in cap_present field. */
183 enum {
184     QEMU_PCI_CAP_MSI = 0x1,
185     QEMU_PCI_CAP_MSIX = 0x2,
186     QEMU_PCI_CAP_EXPRESS = 0x4,
187 
188     /* multifunction capable device */
189 #define QEMU_PCI_CAP_MULTIFUNCTION_BITNR        3
190     QEMU_PCI_CAP_MULTIFUNCTION = (1 << QEMU_PCI_CAP_MULTIFUNCTION_BITNR),
191 
192     /* command register SERR bit enabled - unused since QEMU v5.0 */
193 #define QEMU_PCI_CAP_SERR_BITNR 4
194     QEMU_PCI_CAP_SERR = (1 << QEMU_PCI_CAP_SERR_BITNR),
195     /* Standard hot plug controller. */
196 #define QEMU_PCI_SHPC_BITNR 5
197     QEMU_PCI_CAP_SHPC = (1 << QEMU_PCI_SHPC_BITNR),
198 #define QEMU_PCI_SLOTID_BITNR 6
199     QEMU_PCI_CAP_SLOTID = (1 << QEMU_PCI_SLOTID_BITNR),
200     /* PCI Express capability - Power Controller Present */
201 #define QEMU_PCIE_SLTCAP_PCP_BITNR 7
202     QEMU_PCIE_SLTCAP_PCP = (1 << QEMU_PCIE_SLTCAP_PCP_BITNR),
203     /* Link active status in endpoint capability is always set */
204 #define QEMU_PCIE_LNKSTA_DLLLA_BITNR 8
205     QEMU_PCIE_LNKSTA_DLLLA = (1 << QEMU_PCIE_LNKSTA_DLLLA_BITNR),
206 #define QEMU_PCIE_EXTCAP_INIT_BITNR 9
207     QEMU_PCIE_EXTCAP_INIT = (1 << QEMU_PCIE_EXTCAP_INIT_BITNR),
208 #define QEMU_PCIE_CXL_BITNR 10
209     QEMU_PCIE_CAP_CXL = (1 << QEMU_PCIE_CXL_BITNR),
210 #define QEMU_PCIE_ERR_UNC_MASK_BITNR 11
211     QEMU_PCIE_ERR_UNC_MASK = (1 << QEMU_PCIE_ERR_UNC_MASK_BITNR),
212 #define QEMU_PCIE_ARI_NEXTFN_1_BITNR 12
213     QEMU_PCIE_ARI_NEXTFN_1 = (1 << QEMU_PCIE_ARI_NEXTFN_1_BITNR),
214 };
215 
216 typedef struct PCIINTxRoute {
217     enum {
218         PCI_INTX_ENABLED,
219         PCI_INTX_INVERTED,
220         PCI_INTX_DISABLED,
221     } mode;
222     int irq;
223 } PCIINTxRoute;
224 
225 typedef void (*PCIINTxRoutingNotifier)(PCIDevice *dev);
226 typedef int (*MSIVectorUseNotifier)(PCIDevice *dev, unsigned int vector,
227                                       MSIMessage msg);
228 typedef void (*MSIVectorReleaseNotifier)(PCIDevice *dev, unsigned int vector);
229 typedef void (*MSIVectorPollNotifier)(PCIDevice *dev,
230                                       unsigned int vector_start,
231                                       unsigned int vector_end);
232 
233 void pci_register_bar(PCIDevice *pci_dev, int region_num,
234                       uint8_t attr, MemoryRegion *memory);
235 void pci_register_vga(PCIDevice *pci_dev, MemoryRegion *mem,
236                       MemoryRegion *io_lo, MemoryRegion *io_hi);
237 void pci_unregister_vga(PCIDevice *pci_dev);
238 pcibus_t pci_get_bar_addr(PCIDevice *pci_dev, int region_num);
239 
240 int pci_add_capability(PCIDevice *pdev, uint8_t cap_id,
241                        uint8_t offset, uint8_t size,
242                        Error **errp);
243 
244 void pci_del_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);
245 
246 uint8_t pci_find_capability(PCIDevice *pci_dev, uint8_t cap_id);
247 
248 
249 uint32_t pci_default_read_config(PCIDevice *d,
250                                  uint32_t address, int len);
251 void pci_default_write_config(PCIDevice *d,
252                               uint32_t address, uint32_t val, int len);
253 void pci_device_save(PCIDevice *s, QEMUFile *f);
254 int pci_device_load(PCIDevice *s, QEMUFile *f);
255 MemoryRegion *pci_address_space(PCIDevice *dev);
256 MemoryRegion *pci_address_space_io(PCIDevice *dev);
257 
258 /*
259  * Should not normally be used by devices. For use by sPAPR target
260  * where QEMU emulates firmware.
261  */
262 int pci_bar(PCIDevice *d, int reg);
263 
264 typedef void (*pci_set_irq_fn)(void *opaque, int irq_num, int level);
265 typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
266 typedef PCIINTxRoute (*pci_route_irq_fn)(void *opaque, int pin);
267 
268 #define TYPE_PCI_BUS "PCI"
269 OBJECT_DECLARE_TYPE(PCIBus, PCIBusClass, PCI_BUS)
270 #define TYPE_PCIE_BUS "PCIE"
271 #define TYPE_CXL_BUS "CXL"
272 
273 typedef void (*pci_bus_dev_fn)(PCIBus *b, PCIDevice *d, void *opaque);
274 typedef void (*pci_bus_fn)(PCIBus *b, void *opaque);
275 typedef void *(*pci_bus_ret_fn)(PCIBus *b, void *opaque);
276 
277 bool pci_bus_is_express(const PCIBus *bus);
278 
279 void pci_root_bus_init(PCIBus *bus, size_t bus_size, DeviceState *parent,
280                        const char *name,
281                        MemoryRegion *address_space_mem,
282                        MemoryRegion *address_space_io,
283                        uint8_t devfn_min, const char *typename);
284 PCIBus *pci_root_bus_new(DeviceState *parent, const char *name,
285                          MemoryRegion *address_space_mem,
286                          MemoryRegion *address_space_io,
287                          uint8_t devfn_min, const char *typename);
288 void pci_root_bus_cleanup(PCIBus *bus);
289 void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq,
290                   void *irq_opaque, int nirq);
291 void pci_bus_map_irqs(PCIBus *bus, pci_map_irq_fn map_irq);
292 void pci_bus_irqs_cleanup(PCIBus *bus);
293 int pci_bus_get_irq_level(PCIBus *bus, int irq_num);
294 uint32_t pci_bus_get_slot_reserved_mask(PCIBus *bus);
295 void pci_bus_set_slot_reserved_mask(PCIBus *bus, uint32_t mask);
296 void pci_bus_clear_slot_reserved_mask(PCIBus *bus, uint32_t mask);
297 /* 0 <= pin <= 3 0 = INTA, 1 = INTB, 2 = INTC, 3 = INTD */
298 static inline int pci_swizzle(int slot, int pin)
299 {
300     return (slot + pin) % PCI_NUM_PINS;
301 }
302 int pci_swizzle_map_irq_fn(PCIDevice *pci_dev, int pin);
303 PCIBus *pci_register_root_bus(DeviceState *parent, const char *name,
304                               pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
305                               void *irq_opaque,
306                               MemoryRegion *address_space_mem,
307                               MemoryRegion *address_space_io,
308                               uint8_t devfn_min, int nirq,
309                               const char *typename);
310 void pci_unregister_root_bus(PCIBus *bus);
311 void pci_bus_set_route_irq_fn(PCIBus *, pci_route_irq_fn);
312 PCIINTxRoute pci_device_route_intx_to_irq(PCIDevice *dev, int pin);
313 bool pci_intx_route_changed(PCIINTxRoute *old, PCIINTxRoute *new);
314 void pci_bus_fire_intx_routing_notifier(PCIBus *bus);
315 void pci_device_set_intx_routing_notifier(PCIDevice *dev,
316                                           PCIINTxRoutingNotifier notifier);
317 void pci_device_reset(PCIDevice *dev);
318 
319 PCIDevice *pci_nic_init_nofail(NICInfo *nd, PCIBus *rootbus,
320                                const char *default_model,
321                                const char *default_devaddr);
322 
323 PCIDevice *pci_vga_init(PCIBus *bus);
324 
325 static inline PCIBus *pci_get_bus(const PCIDevice *dev)
326 {
327     return PCI_BUS(qdev_get_parent_bus(DEVICE(dev)));
328 }
329 int pci_bus_num(PCIBus *s);
330 void pci_bus_range(PCIBus *bus, int *min_bus, int *max_bus);
331 static inline int pci_dev_bus_num(const PCIDevice *dev)
332 {
333     return pci_bus_num(pci_get_bus(dev));
334 }
335 
336 int pci_bus_numa_node(PCIBus *bus);
337 void pci_for_each_device(PCIBus *bus, int bus_num,
338                          pci_bus_dev_fn fn,
339                          void *opaque);
340 void pci_for_each_device_reverse(PCIBus *bus, int bus_num,
341                                  pci_bus_dev_fn fn,
342                                  void *opaque);
343 void pci_for_each_device_under_bus(PCIBus *bus,
344                                    pci_bus_dev_fn fn, void *opaque);
345 void pci_for_each_device_under_bus_reverse(PCIBus *bus,
346                                            pci_bus_dev_fn fn,
347                                            void *opaque);
348 void pci_for_each_bus_depth_first(PCIBus *bus, pci_bus_ret_fn begin,
349                                   pci_bus_fn end, void *parent_state);
350 PCIDevice *pci_get_function_0(PCIDevice *pci_dev);
351 
352 /* Use this wrapper when specific scan order is not required. */
353 static inline
354 void pci_for_each_bus(PCIBus *bus, pci_bus_fn fn, void *opaque)
355 {
356     pci_for_each_bus_depth_first(bus, NULL, fn, opaque);
357 }
358 
359 PCIBus *pci_device_root_bus(const PCIDevice *d);
360 const char *pci_root_bus_path(PCIDevice *dev);
361 bool pci_bus_bypass_iommu(PCIBus *bus);
362 PCIDevice *pci_find_device(PCIBus *bus, int bus_num, uint8_t devfn);
363 int pci_qdev_find_device(const char *id, PCIDevice **pdev);
364 void pci_bus_get_w64_range(PCIBus *bus, Range *range);
365 
366 void pci_device_deassert_intx(PCIDevice *dev);
367 
368 typedef AddressSpace *(*PCIIOMMUFunc)(PCIBus *, void *, int);
369 
370 AddressSpace *pci_device_iommu_address_space(PCIDevice *dev);
371 void pci_setup_iommu(PCIBus *bus, PCIIOMMUFunc fn, void *opaque);
372 
373 pcibus_t pci_bar_address(PCIDevice *d,
374                          int reg, uint8_t type, pcibus_t size);
375 
376 static inline void
377 pci_set_byte(uint8_t *config, uint8_t val)
378 {
379     *config = val;
380 }
381 
382 static inline uint8_t
383 pci_get_byte(const uint8_t *config)
384 {
385     return *config;
386 }
387 
388 static inline void
389 pci_set_word(uint8_t *config, uint16_t val)
390 {
391     stw_le_p(config, val);
392 }
393 
394 static inline uint16_t
395 pci_get_word(const uint8_t *config)
396 {
397     return lduw_le_p(config);
398 }
399 
400 static inline void
401 pci_set_long(uint8_t *config, uint32_t val)
402 {
403     stl_le_p(config, val);
404 }
405 
406 static inline uint32_t
407 pci_get_long(const uint8_t *config)
408 {
409     return ldl_le_p(config);
410 }
411 
412 /*
413  * PCI capabilities and/or their fields
414  * are generally DWORD aligned only so
415  * mechanism used by pci_set/get_quad()
416  * must be tolerant to unaligned pointers
417  *
418  */
419 static inline void
420 pci_set_quad(uint8_t *config, uint64_t val)
421 {
422     stq_le_p(config, val);
423 }
424 
425 static inline uint64_t
426 pci_get_quad(const uint8_t *config)
427 {
428     return ldq_le_p(config);
429 }
430 
431 static inline void
432 pci_config_set_vendor_id(uint8_t *pci_config, uint16_t val)
433 {
434     pci_set_word(&pci_config[PCI_VENDOR_ID], val);
435 }
436 
437 static inline void
438 pci_config_set_device_id(uint8_t *pci_config, uint16_t val)
439 {
440     pci_set_word(&pci_config[PCI_DEVICE_ID], val);
441 }
442 
443 static inline void
444 pci_config_set_revision(uint8_t *pci_config, uint8_t val)
445 {
446     pci_set_byte(&pci_config[PCI_REVISION_ID], val);
447 }
448 
449 static inline void
450 pci_config_set_class(uint8_t *pci_config, uint16_t val)
451 {
452     pci_set_word(&pci_config[PCI_CLASS_DEVICE], val);
453 }
454 
455 static inline void
456 pci_config_set_prog_interface(uint8_t *pci_config, uint8_t val)
457 {
458     pci_set_byte(&pci_config[PCI_CLASS_PROG], val);
459 }
460 
461 static inline void
462 pci_config_set_interrupt_pin(uint8_t *pci_config, uint8_t val)
463 {
464     pci_set_byte(&pci_config[PCI_INTERRUPT_PIN], val);
465 }
466 
467 /*
468  * helper functions to do bit mask operation on configuration space.
469  * Just to set bit, use test-and-set and discard returned value.
470  * Just to clear bit, use test-and-clear and discard returned value.
471  * NOTE: They aren't atomic.
472  */
473 static inline uint8_t
474 pci_byte_test_and_clear_mask(uint8_t *config, uint8_t mask)
475 {
476     uint8_t val = pci_get_byte(config);
477     pci_set_byte(config, val & ~mask);
478     return val & mask;
479 }
480 
481 static inline uint8_t
482 pci_byte_test_and_set_mask(uint8_t *config, uint8_t mask)
483 {
484     uint8_t val = pci_get_byte(config);
485     pci_set_byte(config, val | mask);
486     return val & mask;
487 }
488 
489 static inline uint16_t
490 pci_word_test_and_clear_mask(uint8_t *config, uint16_t mask)
491 {
492     uint16_t val = pci_get_word(config);
493     pci_set_word(config, val & ~mask);
494     return val & mask;
495 }
496 
497 static inline uint16_t
498 pci_word_test_and_set_mask(uint8_t *config, uint16_t mask)
499 {
500     uint16_t val = pci_get_word(config);
501     pci_set_word(config, val | mask);
502     return val & mask;
503 }
504 
505 static inline uint32_t
506 pci_long_test_and_clear_mask(uint8_t *config, uint32_t mask)
507 {
508     uint32_t val = pci_get_long(config);
509     pci_set_long(config, val & ~mask);
510     return val & mask;
511 }
512 
513 static inline uint32_t
514 pci_long_test_and_set_mask(uint8_t *config, uint32_t mask)
515 {
516     uint32_t val = pci_get_long(config);
517     pci_set_long(config, val | mask);
518     return val & mask;
519 }
520 
521 static inline uint64_t
522 pci_quad_test_and_clear_mask(uint8_t *config, uint64_t mask)
523 {
524     uint64_t val = pci_get_quad(config);
525     pci_set_quad(config, val & ~mask);
526     return val & mask;
527 }
528 
529 static inline uint64_t
530 pci_quad_test_and_set_mask(uint8_t *config, uint64_t mask)
531 {
532     uint64_t val = pci_get_quad(config);
533     pci_set_quad(config, val | mask);
534     return val & mask;
535 }
536 
537 /* Access a register specified by a mask */
538 static inline void
539 pci_set_byte_by_mask(uint8_t *config, uint8_t mask, uint8_t reg)
540 {
541     uint8_t val = pci_get_byte(config);
542     uint8_t rval;
543 
544     assert(mask);
545     rval = reg << ctz32(mask);
546     pci_set_byte(config, (~mask & val) | (mask & rval));
547 }
548 
549 static inline void
550 pci_set_word_by_mask(uint8_t *config, uint16_t mask, uint16_t reg)
551 {
552     uint16_t val = pci_get_word(config);
553     uint16_t rval;
554 
555     assert(mask);
556     rval = reg << ctz32(mask);
557     pci_set_word(config, (~mask & val) | (mask & rval));
558 }
559 
560 static inline void
561 pci_set_long_by_mask(uint8_t *config, uint32_t mask, uint32_t reg)
562 {
563     uint32_t val = pci_get_long(config);
564     uint32_t rval;
565 
566     assert(mask);
567     rval = reg << ctz32(mask);
568     pci_set_long(config, (~mask & val) | (mask & rval));
569 }
570 
571 static inline void
572 pci_set_quad_by_mask(uint8_t *config, uint64_t mask, uint64_t reg)
573 {
574     uint64_t val = pci_get_quad(config);
575     uint64_t rval;
576 
577     assert(mask);
578     rval = reg << ctz32(mask);
579     pci_set_quad(config, (~mask & val) | (mask & rval));
580 }
581 
582 PCIDevice *pci_new_multifunction(int devfn, const char *name);
583 PCIDevice *pci_new(int devfn, const char *name);
584 bool pci_realize_and_unref(PCIDevice *dev, PCIBus *bus, Error **errp);
585 
586 PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn,
587                                            const char *name);
588 PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name);
589 
590 void lsi53c8xx_handle_legacy_cmdline(DeviceState *lsi_dev);
591 
592 qemu_irq pci_allocate_irq(PCIDevice *pci_dev);
593 void pci_set_irq(PCIDevice *pci_dev, int level);
594 
595 static inline void pci_irq_assert(PCIDevice *pci_dev)
596 {
597     pci_set_irq(pci_dev, 1);
598 }
599 
600 static inline void pci_irq_deassert(PCIDevice *pci_dev)
601 {
602     pci_set_irq(pci_dev, 0);
603 }
604 
605 /*
606  * FIXME: PCI does not work this way.
607  * All the callers to this method should be fixed.
608  */
609 static inline void pci_irq_pulse(PCIDevice *pci_dev)
610 {
611     pci_irq_assert(pci_dev);
612     pci_irq_deassert(pci_dev);
613 }
614 
615 MSIMessage pci_get_msi_message(PCIDevice *dev, int vector);
616 void pci_set_power(PCIDevice *pci_dev, bool state);
617 
618 #endif
619