1 /* 2 * q35.h 3 * 4 * Copyright (c) 2009 Isaku Yamahata <yamahata at valinux co jp> 5 * VA Linux Systems Japan K.K. 6 * Copyright (C) 2012 Jason Baron <jbaron@redhat.com> 7 * 8 * This program is free software; you can redistribute it and/or modify 9 * it under the terms of the GNU General Public License as published by 10 * the Free Software Foundation; either version 2 of the License, or 11 * (at your option) any later version. 12 * 13 * This program is distributed in the hope that it will be useful, 14 * but WITHOUT ANY WARRANTY; without even the implied warranty of 15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16 * GNU General Public License for more details. 17 * 18 * You should have received a copy of the GNU Lesser General Public 19 * License along with this library; if not, see <http://www.gnu.org/licenses/> 20 */ 21 22 #ifndef HW_Q35_H 23 #define HW_Q35_H 24 25 #include "hw/hw.h" 26 #include "hw/isa/isa.h" 27 #include "hw/sysbus.h" 28 #include "hw/i386/pc.h" 29 #include "hw/isa/apm.h" 30 #include "hw/pci/pci.h" 31 #include "hw/pci/pcie_host.h" 32 #include "hw/acpi/acpi.h" 33 #include "hw/acpi/ich9.h" 34 #include "hw/pci-host/pam.h" 35 #include "hw/i386/intel_iommu.h" 36 37 #define TYPE_Q35_HOST_DEVICE "q35-pcihost" 38 #define Q35_HOST_DEVICE(obj) \ 39 OBJECT_CHECK(Q35PCIHost, (obj), TYPE_Q35_HOST_DEVICE) 40 41 #define TYPE_MCH_PCI_DEVICE "mch" 42 #define MCH_PCI_DEVICE(obj) \ 43 OBJECT_CHECK(MCHPCIState, (obj), TYPE_MCH_PCI_DEVICE) 44 45 typedef struct MCHPCIState { 46 /*< private >*/ 47 PCIDevice parent_obj; 48 /*< public >*/ 49 50 MemoryRegion *ram_memory; 51 MemoryRegion *pci_address_space; 52 MemoryRegion *system_memory; 53 MemoryRegion *address_space_io; 54 PAMMemoryRegion pam_regions[13]; 55 MemoryRegion smram_region; 56 PcPciInfo pci_info; 57 uint8_t smm_enabled; 58 ram_addr_t below_4g_mem_size; 59 ram_addr_t above_4g_mem_size; 60 uint64_t pci_hole64_size; 61 PcGuestInfo *guest_info; 62 uint32_t short_root_bus; 63 IntelIOMMUState *iommu; 64 } MCHPCIState; 65 66 typedef struct Q35PCIHost { 67 /*< private >*/ 68 PCIExpressHost parent_obj; 69 /*< public >*/ 70 71 MCHPCIState mch; 72 } Q35PCIHost; 73 74 #define Q35_MASK(bit, ms_bit, ls_bit) \ 75 ((uint##bit##_t)(((1ULL << ((ms_bit) + 1)) - 1) & ~((1ULL << ls_bit) - 1))) 76 77 /* 78 * gmch part 79 */ 80 81 /* PCI configuration */ 82 #define MCH_HOST_BRIDGE "MCH" 83 84 #define MCH_HOST_BRIDGE_CONFIG_ADDR 0xcf8 85 #define MCH_HOST_BRIDGE_CONFIG_DATA 0xcfc 86 87 /* D0:F0 configuration space */ 88 #define MCH_HOST_BRIDGE_REVISION_DEFAULT 0x0 89 90 #define MCH_HOST_BRIDGE_PCIEXBAR 0x60 /* 64bit register */ 91 #define MCH_HOST_BRIDGE_PCIEXBAR_SIZE 8 /* 64bit register */ 92 #define MCH_HOST_BRIDGE_PCIEXBAR_DEFAULT 0xb0000000 93 #define MCH_HOST_BRIDGE_PCIEXBAR_MAX (0x10000000) /* 256M */ 94 #define MCH_HOST_BRIDGE_PCIEXBAR_ADMSK Q35_MASK(64, 35, 28) 95 #define MCH_HOST_BRIDGE_PCIEXBAR_128ADMSK ((uint64_t)(1 << 26)) 96 #define MCH_HOST_BRIDGE_PCIEXBAR_64ADMSK ((uint64_t)(1 << 25)) 97 #define MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_MASK ((uint64_t)(0x3 << 1)) 98 #define MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_256M ((uint64_t)(0x0 << 1)) 99 #define MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_128M ((uint64_t)(0x1 << 1)) 100 #define MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_64M ((uint64_t)(0x2 << 1)) 101 #define MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_RVD ((uint64_t)(0x3 << 1)) 102 #define MCH_HOST_BRIDGE_PCIEXBAREN ((uint64_t)1) 103 104 #define MCH_HOST_BRIDGE_PAM_NB 7 105 #define MCH_HOST_BRIDGE_PAM_SIZE 7 106 #define MCH_HOST_BRIDGE_PAM0 0x90 107 #define MCH_HOST_BRIDGE_PAM_BIOS_AREA 0xf0000 108 #define MCH_HOST_BRIDGE_PAM_AREA_SIZE 0x10000 /* 16KB */ 109 #define MCH_HOST_BRIDGE_PAM1 0x91 110 #define MCH_HOST_BRIDGE_PAM_EXPAN_AREA 0xc0000 111 #define MCH_HOST_BRIDGE_PAM_EXPAN_SIZE 0x04000 112 #define MCH_HOST_BRIDGE_PAM2 0x92 113 #define MCH_HOST_BRIDGE_PAM3 0x93 114 #define MCH_HOST_BRIDGE_PAM4 0x94 115 #define MCH_HOST_BRIDGE_PAM_EXBIOS_AREA 0xe0000 116 #define MCH_HOST_BRIDGE_PAM_EXBIOS_SIZE 0x04000 117 #define MCH_HOST_BRIDGE_PAM5 0x95 118 #define MCH_HOST_BRIDGE_PAM6 0x96 119 #define MCH_HOST_BRIDGE_PAM_WE_HI ((uint8_t)(0x2 << 4)) 120 #define MCH_HOST_BRIDGE_PAM_RE_HI ((uint8_t)(0x1 << 4)) 121 #define MCH_HOST_BRIDGE_PAM_HI_MASK ((uint8_t)(0x3 << 4)) 122 #define MCH_HOST_BRIDGE_PAM_WE_LO ((uint8_t)0x2) 123 #define MCH_HOST_BRIDGE_PAM_RE_LO ((uint8_t)0x1) 124 #define MCH_HOST_BRIDGE_PAM_LO_MASK ((uint8_t)0x3) 125 #define MCH_HOST_BRIDGE_PAM_WE ((uint8_t)0x2) 126 #define MCH_HOST_BRIDGE_PAM_RE ((uint8_t)0x1) 127 #define MCH_HOST_BRIDGE_PAM_MASK ((uint8_t)0x3) 128 129 #define MCH_HOST_BRIDGE_SMRAM 0x9d 130 #define MCH_HOST_BRIDGE_SMRAM_SIZE 1 131 #define MCH_HOST_BRIDGE_SMRAM_DEFAULT ((uint8_t)0x2) 132 #define MCH_HOST_BRIDGE_SMRAM_D_OPEN ((uint8_t)(1 << 6)) 133 #define MCH_HOST_BRIDGE_SMRAM_D_CLS ((uint8_t)(1 << 5)) 134 #define MCH_HOST_BRIDGE_SMRAM_D_LCK ((uint8_t)(1 << 4)) 135 #define MCH_HOST_BRIDGE_SMRAM_G_SMRAME ((uint8_t)(1 << 3)) 136 #define MCH_HOST_BRIDGE_SMRAM_C_BASE_SEG_MASK ((uint8_t)0x7) 137 #define MCH_HOST_BRIDGE_SMRAM_C_BASE_SEG ((uint8_t)0x2) /* hardwired to b010 */ 138 #define MCH_HOST_BRIDGE_SMRAM_C_BASE 0xa0000 139 #define MCH_HOST_BRIDGE_SMRAM_C_END 0xc0000 140 #define MCH_HOST_BRIDGE_SMRAM_C_SIZE 0x20000 141 #define MCH_HOST_BRIDGE_UPPER_SYSTEM_BIOS_END 0x100000 142 143 #define MCH_HOST_BRIDGE_ESMRAMC 0x9e 144 #define MCH_HOST_BRIDGE_ESMRAMC_H_SMRAME ((uint8_t)(1 << 6)) 145 #define MCH_HOST_BRIDGE_ESMRAMC_E_SMERR ((uint8_t)(1 << 5)) 146 #define MCH_HOST_BRIDGE_ESMRAMC_SM_CACHE ((uint8_t)(1 << 4)) 147 #define MCH_HOST_BRIDGE_ESMRAMC_SM_L1 ((uint8_t)(1 << 3)) 148 #define MCH_HOST_BRIDGE_ESMRAMC_SM_L2 ((uint8_t)(1 << 2)) 149 #define MCH_HOST_BRIDGE_ESMRAMC_TSEG_SZ_MASK ((uint8_t)(0x3 << 1)) 150 #define MCH_HOST_BRIDGE_ESMRAMC_TSEG_SZ_1MB ((uint8_t)(0x0 << 1)) 151 #define MCH_HOST_BRIDGE_ESMRAMC_TSEG_SZ_2MB ((uint8_t)(0x1 << 1)) 152 #define MCH_HOST_BRIDGE_ESMRAMC_TSEG_SZ_8MB ((uint8_t)(0x2 << 1)) 153 #define MCH_HOST_BRIDGE_ESMRAMC_T_EN ((uint8_t)1) 154 155 /* D1:F0 PCIE* port*/ 156 #define MCH_PCIE_DEV 1 157 #define MCH_PCIE_FUNC 0 158 159 uint64_t mch_mcfg_base(void); 160 161 #endif /* HW_Q35_H */ 162