1 /* 2 * This file is subject to the terms and conditions of the GNU General Public 3 * License. See the file "COPYING" in the main directory of this archive 4 * for more details. 5 * 6 * Copyright (C) 2000, 07 MIPS Technologies, Inc. 7 * Copyright (C) 2016 Imagination Technologies 8 * 9 */ 10 11 #ifndef MIPS_GIC_H 12 #define MIPS_GIC_H 13 14 #include "qemu/units.h" 15 #include "hw/timer/mips_gictimer.h" 16 #include "hw/sysbus.h" 17 #include "cpu.h" 18 #include "qom/object.h" 19 /* 20 * GIC Specific definitions 21 */ 22 23 /* The MIPS default location */ 24 #define GIC_BASE_ADDR 0x1bdc0000ULL 25 #define GIC_ADDRSPACE_SZ (128 * KiB) 26 27 /* Constants */ 28 #define GIC_POL_POS 1 29 #define GIC_POL_NEG 0 30 #define GIC_TRIG_EDGE 1 31 #define GIC_TRIG_LEVEL 0 32 33 #define MSK(n) ((1ULL << (n)) - 1) 34 35 /* GIC Address Space */ 36 #define SHARED_SECTION_OFS 0x0000 37 #define SHARED_SECTION_SIZE 0x8000 38 #define VP_LOCAL_SECTION_OFS 0x8000 39 #define VP_LOCAL_SECTION_SIZE 0x4000 40 #define VP_OTHER_SECTION_OFS 0xc000 41 #define VP_OTHER_SECTION_SIZE 0x4000 42 #define USM_VISIBLE_SECTION_OFS 0x10000 43 #define USM_VISIBLE_SECTION_SIZE 0x10000 44 45 /* Register Map for Shared Section */ 46 47 #define GIC_SH_CONFIG_OFS 0x0000 48 49 /* Shared Global Counter */ 50 #define GIC_SH_COUNTERLO_OFS 0x0010 51 #define GIC_SH_COUNTERHI_OFS 0x0014 52 #define GIC_SH_REVISIONID_OFS 0x0020 53 54 /* Set/Clear corresponding bit in Edge Detect Register */ 55 #define GIC_SH_WEDGE_OFS 0x0280 56 57 /* Reset Mask - Disables Interrupt */ 58 #define GIC_SH_RMASK_OFS 0x0300 59 #define GIC_SH_RMASK_LAST_OFS 0x031c 60 61 /* Set Mask (WO) - Enables Interrupt */ 62 #define GIC_SH_SMASK_OFS 0x0380 63 #define GIC_SH_SMASK_LAST_OFS 0x039c 64 65 /* Global Interrupt Mask Register (RO) - Bit Set == Interrupt enabled */ 66 #define GIC_SH_MASK_OFS 0x0400 67 #define GIC_SH_MASK_LAST_OFS 0x041c 68 69 /* Pending Global Interrupts (RO) */ 70 #define GIC_SH_PEND_OFS 0x0480 71 #define GIC_SH_PEND_LAST_OFS 0x049c 72 73 #define GIC_SH_MAP0_PIN_OFS 0x0500 74 #define GIC_SH_MAP255_PIN_OFS 0x08fc 75 76 #define GIC_SH_MAP0_VP_OFS 0x2000 77 #define GIC_SH_MAP255_VP_LAST_OFS 0x3fe4 78 79 /* Register Map for Local Section */ 80 #define GIC_VP_CTL_OFS 0x0000 81 #define GIC_VP_PEND_OFS 0x0004 82 #define GIC_VP_MASK_OFS 0x0008 83 #define GIC_VP_RMASK_OFS 0x000c 84 #define GIC_VP_SMASK_OFS 0x0010 85 #define GIC_VP_WD_MAP_OFS 0x0040 86 #define GIC_VP_COMPARE_MAP_OFS 0x0044 87 #define GIC_VP_TIMER_MAP_OFS 0x0048 88 #define GIC_VP_FDC_MAP_OFS 0x004c 89 #define GIC_VP_PERFCTR_MAP_OFS 0x0050 90 #define GIC_VP_SWINT0_MAP_OFS 0x0054 91 #define GIC_VP_SWINT1_MAP_OFS 0x0058 92 #define GIC_VP_OTHER_ADDR_OFS 0x0080 93 #define GIC_VP_IDENT_OFS 0x0088 94 #define GIC_VP_WD_CONFIG0_OFS 0x0090 95 #define GIC_VP_WD_COUNT0_OFS 0x0094 96 #define GIC_VP_WD_INITIAL0_OFS 0x0098 97 #define GIC_VP_COMPARE_LO_OFS 0x00a0 98 #define GIC_VP_COMPARE_HI_OFS 0x00a4 99 #define GIC_VL_BRK_GROUP 0x3080 100 101 /* User-Mode Visible Section Register */ 102 /* Read-only alias for GIC Shared CounterLo */ 103 #define GIC_USER_MODE_COUNTERLO 0x0000 104 /* Read-only alias for GIC Shared CounterHi */ 105 #define GIC_USER_MODE_COUNTERHI 0x0004 106 107 /* Masks */ 108 #define GIC_SH_CONFIG_COUNTSTOP_SHF 28 109 #define GIC_SH_CONFIG_COUNTSTOP_MSK (MSK(1) << GIC_SH_CONFIG_COUNTSTOP_SHF) 110 #define GIC_SH_CONFIG_COUNTBITS_SHF 24 111 #define GIC_SH_CONFIG_COUNTBITS_MSK (MSK(4) << GIC_SH_CONFIG_COUNTBITS_SHF) 112 #define GIC_SH_CONFIG_NUMINTRS_SHF 16 113 #define GIC_SH_CONFIG_NUMINTRS_MSK (MSK(8) << GIC_SH_CONFIG_NUMINTRS_SHF) 114 #define GIC_SH_CONFIG_PVPS_SHF 0 115 #define GIC_SH_CONFIG_PVPS_MSK (MSK(8) << GIC_SH_CONFIG_NUMVPS_SHF) 116 117 #define GIC_SH_WEDGE_RW_SHF 31 118 #define GIC_SH_WEDGE_RW_MSK (MSK(1) << GIC_SH_WEDGE_RW_SHF) 119 120 #define GIC_MAP_TO_PIN_SHF 31 121 #define GIC_MAP_TO_PIN_MSK (MSK(1) << GIC_MAP_TO_PIN_SHF) 122 #define GIC_MAP_TO_NMI_SHF 30 123 #define GIC_MAP_TO_NMI_MSK (MSK(1) << GIC_MAP_TO_NMI_SHF) 124 #define GIC_MAP_TO_YQ_SHF 29 125 #define GIC_MAP_TO_YQ_MSK (MSK(1) << GIC_MAP_TO_YQ_SHF) 126 #define GIC_MAP_SHF 0 127 #define GIC_MAP_MSK (MSK(6) << GIC_MAP_SHF) 128 #define GIC_MAP_TO_PIN_REG_MSK \ 129 (GIC_MAP_TO_PIN_MSK | GIC_MAP_TO_NMI_MSK | GIC_MAP_TO_YQ_MSK | GIC_MAP_MSK) 130 131 /* GIC_VP_CTL Masks */ 132 #define GIC_VP_CTL_FDC_RTBL_SHF 4 133 #define GIC_VP_CTL_FDC_RTBL_MSK (MSK(1) << GIC_VP_CTL_FDC_RTBL_SHF) 134 #define GIC_VP_CTL_SWINT_RTBL_SHF 3 135 #define GIC_VP_CTL_SWINT_RTBL_MSK (MSK(1) << GIC_VP_CTL_SWINT_RTBL_SHF) 136 #define GIC_VP_CTL_PERFCNT_RTBL_SHF 2 137 #define GIC_VP_CTL_PERFCNT_RTBL_MSK (MSK(1) << GIC_VP_CTL_PERFCNT_RTBL_SHF) 138 #define GIC_VP_CTL_TIMER_RTBL_SHF 1 139 #define GIC_VP_CTL_TIMER_RTBL_MSK (MSK(1) << GIC_VP_CTL_TIMER_RTBL_SHF) 140 #define GIC_VP_CTL_EIC_MODE_SHF 0 141 #define GIC_VP_CTL_EIC_MODE_MSK (MSK(1) << GIC_VP_CTL_EIC_MODE_SHF) 142 143 /* GIC_VP_MASK Masks */ 144 #define GIC_VP_MASK_FDC_SHF 6 145 #define GIC_VP_MASK_FDC_MSK (MSK(1) << GIC_VP_MASK_FDC_SHF) 146 #define GIC_VP_MASK_SWINT1_SHF 5 147 #define GIC_VP_MASK_SWINT1_MSK (MSK(1) << GIC_VP_MASK_SWINT1_SHF) 148 #define GIC_VP_MASK_SWINT0_SHF 4 149 #define GIC_VP_MASK_SWINT0_MSK (MSK(1) << GIC_VP_MASK_SWINT0_SHF) 150 #define GIC_VP_MASK_PERFCNT_SHF 3 151 #define GIC_VP_MASK_PERFCNT_MSK (MSK(1) << GIC_VP_MASK_PERFCNT_SHF) 152 #define GIC_VP_MASK_TIMER_SHF 2 153 #define GIC_VP_MASK_TIMER_MSK (MSK(1) << GIC_VP_MASK_TIMER_SHF) 154 #define GIC_VP_MASK_CMP_SHF 1 155 #define GIC_VP_MASK_CMP_MSK (MSK(1) << GIC_VP_MASK_CMP_SHF) 156 #define GIC_VP_MASK_WD_SHF 0 157 #define GIC_VP_MASK_WD_MSK (MSK(1) << GIC_VP_MASK_WD_SHF) 158 #define GIC_VP_SET_RESET_MSK (MSK(7) << GIC_VP_MASK_WD_SHF) 159 160 #define GIC_CPU_INT_MAX 5 /* Core Interrupt 7 */ 161 #define GIC_CPU_PIN_OFFSET 2 162 163 /* Local GIC interrupts. */ 164 #define GIC_NUM_LOCAL_INTRS 7 165 #define GIC_LOCAL_INT_FDC 6 /* CPU fast debug channel */ 166 #define GIC_LOCAL_INT_SWINT1 5 /* CPU software interrupt 1 */ 167 #define GIC_LOCAL_INT_SWINT0 4 /* CPU software interrupt 0 */ 168 #define GIC_LOCAL_INT_PERFCTR 3 /* CPU performance counter */ 169 #define GIC_LOCAL_INT_TIMER 2 /* CPU timer interrupt */ 170 #define GIC_LOCAL_INT_COMPARE 1 /* GIC count and compare timer */ 171 #define GIC_LOCAL_INT_WD 0 /* GIC watchdog */ 172 173 #define TYPE_MIPS_GIC "mips-gic" 174 typedef struct MIPSGICState MIPSGICState; 175 DECLARE_INSTANCE_CHECKER(MIPSGICState, MIPS_GIC, 176 TYPE_MIPS_GIC) 177 178 /* Support up to 32 VPs and 256 IRQs */ 179 #define GIC_MAX_VPS 32 180 #define GIC_MAX_INTRS 256 181 182 typedef struct MIPSGICIRQState MIPSGICIRQState; 183 typedef struct MIPSGICVPState MIPSGICVPState; 184 185 struct MIPSGICIRQState { 186 uint8_t enabled; 187 uint8_t pending; 188 uint32_t map_pin; 189 int32_t map_vp; 190 qemu_irq irq; 191 }; 192 193 struct MIPSGICVPState { 194 uint32_t ctl; 195 uint32_t pend; 196 uint32_t mask; 197 uint32_t compare_map; 198 uint32_t other_addr; 199 CPUMIPSState *env; 200 }; 201 202 struct MIPSGICState { 203 SysBusDevice parent_obj; 204 MemoryRegion mr; 205 206 /* Shared Section Registers */ 207 uint32_t sh_config; 208 MIPSGICIRQState *irq_state; 209 210 /* VP Local/Other Section Registers */ 211 MIPSGICVPState *vps; 212 213 /* GIC VP Timer */ 214 MIPSGICTimerState *gic_timer; 215 216 int32_t num_vps; 217 int32_t num_irq; 218 }; 219 220 #endif /* MIPS_GIC_H */ 221