xref: /openbmc/qemu/include/hw/intc/loongarch_pic_common.h (revision deeca9cb0ba8d8c85e2b8eeb778b35dd0b806d8c)
1 /* SPDX-License-Identifier: GPL-2.0-or-later */
2 /*
3  * LoongArch 7A1000 I/O interrupt controller definitions
4  * Copyright (c) 2024 Loongson Technology Corporation Limited
5  */
6 
7 #ifndef HW_LOONGARCH_PIC_COMMON_H
8 #define HW_LOONGARCH_PIC_COMMON_H
9 
10 #include "hw/pci-host/ls7a.h"
11 #include "hw/sysbus.h"
12 
13 #define PCH_PIC_INT_ID_VAL              0x7000000UL
14 #define PCH_PIC_INT_ID_VER              0x1UL
15 #define PCH_PIC_INT_ID_LO               0x00
16 #define PCH_PIC_INT_ID_HI               0x04
17 #define PCH_PIC_INT_MASK_LO             0x20
18 #define PCH_PIC_INT_MASK_HI             0x24
19 #define PCH_PIC_HTMSI_EN_LO             0x40
20 #define PCH_PIC_HTMSI_EN_HI             0x44
21 #define PCH_PIC_INT_EDGE_LO             0x60
22 #define PCH_PIC_INT_EDGE_HI             0x64
23 #define PCH_PIC_INT_CLEAR_LO            0x80
24 #define PCH_PIC_INT_CLEAR_HI            0x84
25 #define PCH_PIC_AUTO_CTRL0_LO           0xc0
26 #define PCH_PIC_AUTO_CTRL0_HI           0xc4
27 #define PCH_PIC_AUTO_CTRL1_LO           0xe0
28 #define PCH_PIC_AUTO_CTRL1_HI           0xe4
29 #define PCH_PIC_ROUTE_ENTRY_OFFSET      0x100
30 #define PCH_PIC_ROUTE_ENTRY_END         0x13f
31 #define PCH_PIC_HTMSI_VEC_OFFSET        0x200
32 #define PCH_PIC_HTMSI_VEC_END           0x23f
33 #define PCH_PIC_INT_STATUS_LO           0x3a0
34 #define PCH_PIC_INT_STATUS_HI           0x3a4
35 #define PCH_PIC_INT_POL_LO              0x3e0
36 #define PCH_PIC_INT_POL_HI              0x3e4
37 
38 #define STATUS_LO_START                 0
39 #define STATUS_HI_START                 0x4
40 #define POL_LO_START                    0x40
41 #define POL_HI_START                    0x44
42 #endif  /* HW_LOONGARCH_PIC_COMMON_H */
43