xref: /openbmc/qemu/include/hw/intc/loongarch_pic_common.h (revision 4f0f2ab5640efe7f27b193f2bf66656890d6143f)
1 /* SPDX-License-Identifier: GPL-2.0-or-later */
2 /*
3  * LoongArch 7A1000 I/O interrupt controller definitions
4  * Copyright (c) 2024 Loongson Technology Corporation Limited
5  */
6 
7 #ifndef HW_LOONGARCH_PIC_COMMON_H
8 #define HW_LOONGARCH_PIC_COMMON_H
9 
10 #include "hw/pci-host/ls7a.h"
11 #include "hw/sysbus.h"
12 
13 #define PCH_PIC_INT_ID_VAL              0x7000000UL
14 #define PCH_PIC_INT_ID_VER              0x1UL
15 #define PCH_PIC_INT_ID                  0x00
16 #define PCH_PIC_INT_MASK                0x20
17 #define PCH_PIC_HTMSI_EN                0x40
18 #define PCH_PIC_INT_EDGE                0x60
19 #define PCH_PIC_INT_CLEAR               0x80
20 #define PCH_PIC_AUTO_CTRL0              0xc0
21 #define PCH_PIC_AUTO_CTRL1              0xe0
22 #define PCH_PIC_ROUTE_ENTRY             0x100
23 #define PCH_PIC_ROUTE_ENTRY_END         0x13f
24 #define PCH_PIC_HTMSI_VEC               0x200
25 #define PCH_PIC_HTMSI_VEC_END           0x23f
26 #define PCH_PIC_INT_STATUS              0x3a0
27 #define PCH_PIC_INT_POL                 0x3e0
28 
29 #define STATUS_LO_START                 0
30 #define STATUS_HI_START                 0x4
31 #define POL_LO_START                    0x40
32 #define POL_HI_START                    0x44
33 
34 #define TYPE_LOONGARCH_PIC_COMMON "loongarch_pic_common"
35 OBJECT_DECLARE_TYPE(LoongArchPICCommonState,
36                     LoongArchPICCommonClass, LOONGARCH_PIC_COMMON)
37 
38 struct LoongArchPICCommonState {
39     SysBusDevice parent_obj;
40 
41     qemu_irq parent_irq[64];
42     uint64_t int_mask;        /* 0x020 interrupt mask register */
43     uint64_t htmsi_en;        /* 0x040 1=msi */
44     uint64_t intedge;         /* 0x060 edge=1 level=0 */
45     uint64_t intclr;          /* 0x080 clean edge int, set 1 clean, 0 noused */
46     uint64_t auto_crtl0;      /* 0x0c0 */
47     uint64_t auto_crtl1;      /* 0x0e0 */
48     uint64_t last_intirr;     /* edge detection */
49     uint64_t intirr;          /* 0x380 interrupt request register */
50     uint64_t intisr;          /* 0x3a0 interrupt service register */
51     /*
52      * 0x3e0 interrupt level polarity selection
53      * register 0 for high level trigger
54      */
55     uint64_t int_polarity;
56 
57     uint8_t route_entry[64];  /* 0x100 - 0x138 */
58     uint8_t htmsi_vector[64]; /* 0x200 - 0x238 */
59 
60     MemoryRegion iomem32_low;
61     MemoryRegion iomem32_high;
62     MemoryRegion iomem8;
63     unsigned int irq_num;
64 };
65 
66 struct LoongArchPICCommonClass {
67     SysBusDeviceClass parent_class;
68 
69     DeviceRealize parent_realize;
70     ResettablePhases parent_phases;
71     int (*pre_save)(LoongArchPICCommonState *s);
72     int (*post_load)(LoongArchPICCommonState *s, int version_id);
73 };
74 #endif  /* HW_LOONGARCH_PIC_COMMON_H */
75