xref: /openbmc/qemu/include/hw/intc/arm_gicv3_its_common.h (revision cb90ec3a3646a3bdb0b2a157db226db25d470442)
1 /*
2  * ITS support for ARM GICv3
3  *
4  * Copyright (c) 2015 Samsung Electronics Co., Ltd.
5  * Written by Pavel Fedin
6  *
7  * This program is free software; you can redistribute it and/or modify
8  * it under the terms of the GNU General Public License as published by
9  * the Free Software Foundation, either version 2 of the License, or
10  * (at your option) any later version.
11  *
12  * This program is distributed in the hope that it will be useful,
13  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
15  * GNU General Public License for more details.
16  *
17  * You should have received a copy of the GNU General Public License along
18  * with this program; if not, see <http://www.gnu.org/licenses/>.
19  */
20 
21 #ifndef QEMU_ARM_GICV3_ITS_COMMON_H
22 #define QEMU_ARM_GICV3_ITS_COMMON_H
23 
24 #include "hw/sysbus.h"
25 #include "hw/intc/arm_gicv3_common.h"
26 #include "qom/object.h"
27 
28 #define TYPE_ARM_GICV3_ITS "arm-gicv3-its"
29 
30 #define ITS_CONTROL_SIZE 0x10000
31 #define ITS_TRANS_SIZE   0x10000
32 #define ITS_SIZE         (ITS_CONTROL_SIZE + ITS_TRANS_SIZE)
33 
34 #define GITS_CTLR        0x0
35 #define GITS_IIDR        0x4
36 #define GITS_TYPER       0x8
37 #define GITS_CBASER      0x80
38 #define GITS_CWRITER     0x88
39 #define GITS_CREADR      0x90
40 #define GITS_BASER       0x100
41 
42 #define GITS_TRANSLATER  0x0040
43 
44 typedef struct {
45     bool valid;
46     bool indirect;
47     uint16_t entry_sz;
48     uint32_t page_sz;
49     uint32_t num_entries;
50     uint64_t base_addr;
51 } TableDesc;
52 
53 typedef struct {
54     bool valid;
55     uint32_t num_entries;
56     uint64_t base_addr;
57 } CmdQDesc;
58 
59 struct GICv3ITSState {
60     SysBusDevice parent_obj;
61 
62     MemoryRegion iomem_main;
63     MemoryRegion iomem_its_cntrl;
64     MemoryRegion iomem_its_translation;
65 
66     GICv3State *gicv3;
67 
68     int dev_fd; /* kvm device fd if backed by kvm vgic support */
69     uint64_t gits_translater_gpa;
70     bool translater_gpa_known;
71 
72     /* Registers */
73     uint32_t ctlr;
74     uint32_t iidr;
75     uint64_t typer;
76     uint64_t cbaser;
77     uint64_t cwriter;
78     uint64_t creadr;
79     uint64_t baser[8];
80 
81     TableDesc  dt;
82     TableDesc  ct;
83     CmdQDesc   cq;
84 
85     Error *migration_blocker;
86 };
87 
88 typedef struct GICv3ITSState GICv3ITSState;
89 
90 void gicv3_its_init_mmio(GICv3ITSState *s, const MemoryRegionOps *ops,
91                    const MemoryRegionOps *tops);
92 
93 #define TYPE_ARM_GICV3_ITS_COMMON "arm-gicv3-its-common"
94 typedef struct GICv3ITSCommonClass GICv3ITSCommonClass;
95 DECLARE_OBJ_CHECKERS(GICv3ITSState, GICv3ITSCommonClass,
96                      ARM_GICV3_ITS_COMMON, TYPE_ARM_GICV3_ITS_COMMON)
97 
98 struct GICv3ITSCommonClass {
99     /*< private >*/
100     SysBusDeviceClass parent_class;
101     /*< public >*/
102 
103     int (*send_msi)(GICv3ITSState *s, uint32_t data, uint16_t devid);
104     void (*pre_save)(GICv3ITSState *s);
105     void (*post_load)(GICv3ITSState *s);
106 };
107 
108 
109 #endif
110