xref: /openbmc/qemu/include/hw/i386/pc.h (revision ed3a06b1)
1 #ifndef HW_PC_H
2 #define HW_PC_H
3 
4 #include "qemu/notify.h"
5 #include "qapi/qapi-types-common.h"
6 #include "qemu/uuid.h"
7 #include "hw/boards.h"
8 #include "hw/block/fdc.h"
9 #include "hw/block/flash.h"
10 #include "hw/i386/x86.h"
11 
12 #include "hw/acpi/acpi_dev_interface.h"
13 #include "hw/hotplug.h"
14 #include "qom/object.h"
15 #include "hw/i386/sgx-epc.h"
16 #include "hw/firmware/smbios.h"
17 #include "hw/cxl/cxl.h"
18 
19 #define HPET_INTCAP "hpet-intcap"
20 
21 /**
22  * PCMachineState:
23  * @acpi_dev: link to ACPI PM device that performs ACPI hotplug handling
24  * @boot_cpus: number of present VCPUs
25  */
26 typedef struct PCMachineState {
27     /*< private >*/
28     X86MachineState parent_obj;
29 
30     /* <public> */
31 
32     /* State for other subsystems/APIs: */
33     Notifier machine_done;
34 
35     /* Pointers to devices and objects: */
36     PCIBus *bus;
37     I2CBus *smbus;
38     PFlashCFI01 *flash[2];
39     ISADevice *pcspk;
40     DeviceState *iommu;
41 
42     /* Configuration options: */
43     uint64_t max_ram_below_4g;
44     OnOffAuto vmport;
45     SmbiosEntryPointType smbios_entry_point_type;
46 
47     bool acpi_build_enabled;
48     bool smbus_enabled;
49     bool sata_enabled;
50     bool hpet_enabled;
51     bool i8042_enabled;
52     bool default_bus_bypass_iommu;
53     uint64_t max_fw_size;
54 
55     /* ACPI Memory hotplug IO base address */
56     hwaddr memhp_io_base;
57 
58     SGXEPCState sgx_epc;
59     CXLState cxl_devices_state;
60 } PCMachineState;
61 
62 #define PC_MACHINE_ACPI_DEVICE_PROP "acpi-device"
63 #define PC_MACHINE_MAX_RAM_BELOW_4G "max-ram-below-4g"
64 #define PC_MACHINE_DEVMEM_REGION_SIZE "device-memory-region-size"
65 #define PC_MACHINE_VMPORT           "vmport"
66 #define PC_MACHINE_SMBUS            "smbus"
67 #define PC_MACHINE_SATA             "sata"
68 #define PC_MACHINE_I8042            "i8042"
69 #define PC_MACHINE_MAX_FW_SIZE      "max-fw-size"
70 #define PC_MACHINE_SMBIOS_EP        "smbios-entry-point-type"
71 
72 /**
73  * PCMachineClass:
74  *
75  * Compat fields:
76  *
77  * @enforce_aligned_dimm: check that DIMM's address/size is aligned by
78  *                        backend's alignment value if provided
79  * @acpi_data_size: Size of the chunk of memory at the top of RAM
80  *                  for the BIOS ACPI tables and other BIOS
81  *                  datastructures.
82  * @gigabyte_align: Make sure that guest addresses aligned at
83  *                  1Gbyte boundaries get mapped to host
84  *                  addresses aligned at 1Gbyte boundaries. This
85  *                  way we can use 1GByte pages in the host.
86  *
87  */
88 struct PCMachineClass {
89     /*< private >*/
90     X86MachineClass parent_class;
91 
92     /*< public >*/
93 
94     /* Device configuration: */
95     bool pci_enabled;
96     bool kvmclock_enabled;
97     const char *default_nic_model;
98 
99     /* Compat options: */
100 
101     /* Default CPU model version.  See x86_cpu_set_default_version(). */
102     int default_cpu_version;
103 
104     /* ACPI compat: */
105     bool has_acpi_build;
106     bool rsdp_in_ram;
107     int legacy_acpi_table_size;
108     unsigned acpi_data_size;
109     int pci_root_uid;
110 
111     /* SMBIOS compat: */
112     bool smbios_defaults;
113     bool smbios_legacy_mode;
114     bool smbios_uuid_encoded;
115 
116     /* RAM / address space compat: */
117     bool gigabyte_align;
118     bool has_reserved_memory;
119     bool enforce_aligned_dimm;
120     bool broken_reserved_end;
121 
122     /* generate legacy CPU hotplug AML */
123     bool legacy_cpu_hotplug;
124 
125     /* use PVH to load kernels that support this feature */
126     bool pvh_enabled;
127 
128     /* create kvmclock device even when KVM PV features are not exposed */
129     bool kvmclock_create_always;
130 };
131 
132 #define TYPE_PC_MACHINE "generic-pc-machine"
133 OBJECT_DECLARE_TYPE(PCMachineState, PCMachineClass, PC_MACHINE)
134 
135 /* ioapic.c */
136 
137 GSIState *pc_gsi_create(qemu_irq **irqs, bool pci_enabled);
138 
139 /* pc.c */
140 extern int fd_bootchk;
141 
142 void pc_acpi_smi_interrupt(void *opaque, int irq, int level);
143 
144 void pc_guest_info_init(PCMachineState *pcms);
145 
146 #define PCI_HOST_PROP_PCI_HOLE_START   "pci-hole-start"
147 #define PCI_HOST_PROP_PCI_HOLE_END     "pci-hole-end"
148 #define PCI_HOST_PROP_PCI_HOLE64_START "pci-hole64-start"
149 #define PCI_HOST_PROP_PCI_HOLE64_END   "pci-hole64-end"
150 #define PCI_HOST_PROP_PCI_HOLE64_SIZE  "pci-hole64-size"
151 #define PCI_HOST_BELOW_4G_MEM_SIZE     "below-4g-mem-size"
152 #define PCI_HOST_ABOVE_4G_MEM_SIZE     "above-4g-mem-size"
153 
154 
155 void pc_pci_as_mapping_init(Object *owner, MemoryRegion *system_memory,
156                             MemoryRegion *pci_address_space);
157 
158 void xen_load_linux(PCMachineState *pcms);
159 void pc_memory_init(PCMachineState *pcms,
160                     MemoryRegion *system_memory,
161                     MemoryRegion *rom_memory,
162                     MemoryRegion **ram_memory);
163 uint64_t pc_pci_hole64_start(void);
164 DeviceState *pc_vga_init(ISABus *isa_bus, PCIBus *pci_bus);
165 void pc_basic_device_init(struct PCMachineState *pcms,
166                           ISABus *isa_bus, qemu_irq *gsi,
167                           ISADevice **rtc_state,
168                           bool create_fdctrl,
169                           uint32_t hpet_irqs);
170 void pc_cmos_init(PCMachineState *pcms,
171                   BusState *ide0, BusState *ide1,
172                   ISADevice *s);
173 void pc_nic_init(PCMachineClass *pcmc, ISABus *isa_bus, PCIBus *pci_bus);
174 
175 void pc_i8259_create(ISABus *isa_bus, qemu_irq *i8259_irqs);
176 
177 /* port92.c */
178 #define PORT92_A20_LINE "a20"
179 
180 #define TYPE_PORT92 "port92"
181 
182 /* pc_sysfw.c */
183 void pc_system_flash_create(PCMachineState *pcms);
184 void pc_system_flash_cleanup_unused(PCMachineState *pcms);
185 void pc_system_firmware_init(PCMachineState *pcms, MemoryRegion *rom_memory);
186 bool pc_system_ovmf_table_find(const char *entry, uint8_t **data,
187                                int *data_len);
188 void pc_system_parse_ovmf_flash(uint8_t *flash_ptr, size_t flash_size);
189 
190 /* hw/i386/acpi-common.c */
191 void pc_madt_cpu_entry(AcpiDeviceIf *adev, int uid,
192                        const CPUArchIdList *apic_ids, GArray *entry,
193                        bool force_enabled);
194 
195 /* sgx.c */
196 void pc_machine_init_sgx_epc(PCMachineState *pcms);
197 
198 extern GlobalProperty pc_compat_7_0[];
199 extern const size_t pc_compat_7_0_len;
200 
201 extern GlobalProperty pc_compat_6_2[];
202 extern const size_t pc_compat_6_2_len;
203 
204 extern GlobalProperty pc_compat_6_1[];
205 extern const size_t pc_compat_6_1_len;
206 
207 extern GlobalProperty pc_compat_6_0[];
208 extern const size_t pc_compat_6_0_len;
209 
210 extern GlobalProperty pc_compat_5_2[];
211 extern const size_t pc_compat_5_2_len;
212 
213 extern GlobalProperty pc_compat_5_1[];
214 extern const size_t pc_compat_5_1_len;
215 
216 extern GlobalProperty pc_compat_5_0[];
217 extern const size_t pc_compat_5_0_len;
218 
219 extern GlobalProperty pc_compat_4_2[];
220 extern const size_t pc_compat_4_2_len;
221 
222 extern GlobalProperty pc_compat_4_1[];
223 extern const size_t pc_compat_4_1_len;
224 
225 extern GlobalProperty pc_compat_4_0[];
226 extern const size_t pc_compat_4_0_len;
227 
228 extern GlobalProperty pc_compat_3_1[];
229 extern const size_t pc_compat_3_1_len;
230 
231 extern GlobalProperty pc_compat_3_0[];
232 extern const size_t pc_compat_3_0_len;
233 
234 extern GlobalProperty pc_compat_2_12[];
235 extern const size_t pc_compat_2_12_len;
236 
237 extern GlobalProperty pc_compat_2_11[];
238 extern const size_t pc_compat_2_11_len;
239 
240 extern GlobalProperty pc_compat_2_10[];
241 extern const size_t pc_compat_2_10_len;
242 
243 extern GlobalProperty pc_compat_2_9[];
244 extern const size_t pc_compat_2_9_len;
245 
246 extern GlobalProperty pc_compat_2_8[];
247 extern const size_t pc_compat_2_8_len;
248 
249 extern GlobalProperty pc_compat_2_7[];
250 extern const size_t pc_compat_2_7_len;
251 
252 extern GlobalProperty pc_compat_2_6[];
253 extern const size_t pc_compat_2_6_len;
254 
255 extern GlobalProperty pc_compat_2_5[];
256 extern const size_t pc_compat_2_5_len;
257 
258 extern GlobalProperty pc_compat_2_4[];
259 extern const size_t pc_compat_2_4_len;
260 
261 extern GlobalProperty pc_compat_2_3[];
262 extern const size_t pc_compat_2_3_len;
263 
264 extern GlobalProperty pc_compat_2_2[];
265 extern const size_t pc_compat_2_2_len;
266 
267 extern GlobalProperty pc_compat_2_1[];
268 extern const size_t pc_compat_2_1_len;
269 
270 extern GlobalProperty pc_compat_2_0[];
271 extern const size_t pc_compat_2_0_len;
272 
273 extern GlobalProperty pc_compat_1_7[];
274 extern const size_t pc_compat_1_7_len;
275 
276 extern GlobalProperty pc_compat_1_6[];
277 extern const size_t pc_compat_1_6_len;
278 
279 extern GlobalProperty pc_compat_1_5[];
280 extern const size_t pc_compat_1_5_len;
281 
282 extern GlobalProperty pc_compat_1_4[];
283 extern const size_t pc_compat_1_4_len;
284 
285 #define DEFINE_PC_MACHINE(suffix, namestr, initfn, optsfn) \
286     static void pc_machine_##suffix##_class_init(ObjectClass *oc, void *data) \
287     { \
288         MachineClass *mc = MACHINE_CLASS(oc); \
289         optsfn(mc); \
290         mc->init = initfn; \
291     } \
292     static const TypeInfo pc_machine_type_##suffix = { \
293         .name       = namestr TYPE_MACHINE_SUFFIX, \
294         .parent     = TYPE_PC_MACHINE, \
295         .class_init = pc_machine_##suffix##_class_init, \
296     }; \
297     static void pc_machine_init_##suffix(void) \
298     { \
299         type_register(&pc_machine_type_##suffix); \
300     } \
301     type_init(pc_machine_init_##suffix)
302 
303 #endif
304