xref: /openbmc/qemu/include/hw/i386/pc.h (revision 6e2e2e8a)
1 #ifndef HW_PC_H
2 #define HW_PC_H
3 
4 #include "qemu/notify.h"
5 #include "qapi/qapi-types-common.h"
6 #include "hw/boards.h"
7 #include "hw/block/fdc.h"
8 #include "hw/block/flash.h"
9 #include "hw/i386/x86.h"
10 
11 #include "hw/acpi/acpi_dev_interface.h"
12 #include "hw/hotplug.h"
13 #include "qom/object.h"
14 
15 #define HPET_INTCAP "hpet-intcap"
16 
17 /**
18  * PCMachineState:
19  * @acpi_dev: link to ACPI PM device that performs ACPI hotplug handling
20  * @boot_cpus: number of present VCPUs
21  * @smp_dies: number of dies per one package
22  */
23 struct PCMachineState {
24     /*< private >*/
25     X86MachineState parent_obj;
26 
27     /* <public> */
28 
29     /* State for other subsystems/APIs: */
30     Notifier machine_done;
31 
32     /* Pointers to devices and objects: */
33     PCIBus *bus;
34     I2CBus *smbus;
35     PFlashCFI01 *flash[2];
36     ISADevice *pcspk;
37 
38     /* Configuration options: */
39     uint64_t max_ram_below_4g;
40     OnOffAuto vmport;
41 
42     bool acpi_build_enabled;
43     bool smbus_enabled;
44     bool sata_enabled;
45     bool pit_enabled;
46 
47     /* NUMA information: */
48     uint64_t numa_nodes;
49     uint64_t *node_mem;
50 
51     /* ACPI Memory hotplug IO base address */
52     hwaddr memhp_io_base;
53 };
54 
55 #define PC_MACHINE_ACPI_DEVICE_PROP "acpi-device"
56 #define PC_MACHINE_MAX_RAM_BELOW_4G "max-ram-below-4g"
57 #define PC_MACHINE_DEVMEM_REGION_SIZE "device-memory-region-size"
58 #define PC_MACHINE_VMPORT           "vmport"
59 #define PC_MACHINE_SMBUS            "smbus"
60 #define PC_MACHINE_SATA             "sata"
61 #define PC_MACHINE_PIT              "pit"
62 
63 /**
64  * PCMachineClass:
65  *
66  * Compat fields:
67  *
68  * @enforce_aligned_dimm: check that DIMM's address/size is aligned by
69  *                        backend's alignment value if provided
70  * @acpi_data_size: Size of the chunk of memory at the top of RAM
71  *                  for the BIOS ACPI tables and other BIOS
72  *                  datastructures.
73  * @gigabyte_align: Make sure that guest addresses aligned at
74  *                  1Gbyte boundaries get mapped to host
75  *                  addresses aligned at 1Gbyte boundaries. This
76  *                  way we can use 1GByte pages in the host.
77  *
78  */
79 struct PCMachineClass {
80     /*< private >*/
81     X86MachineClass parent_class;
82 
83     /*< public >*/
84 
85     /* Device configuration: */
86     bool pci_enabled;
87     bool kvmclock_enabled;
88     const char *default_nic_model;
89 
90     /* Compat options: */
91 
92     /* Default CPU model version.  See x86_cpu_set_default_version(). */
93     int default_cpu_version;
94 
95     /* ACPI compat: */
96     bool has_acpi_build;
97     bool rsdp_in_ram;
98     int legacy_acpi_table_size;
99     unsigned acpi_data_size;
100     bool do_not_add_smb_acpi;
101 
102     /* SMBIOS compat: */
103     bool smbios_defaults;
104     bool smbios_legacy_mode;
105     bool smbios_uuid_encoded;
106 
107     /* RAM / address space compat: */
108     bool gigabyte_align;
109     bool has_reserved_memory;
110     bool enforce_aligned_dimm;
111     bool broken_reserved_end;
112 
113     /* generate legacy CPU hotplug AML */
114     bool legacy_cpu_hotplug;
115 
116     /* use DMA capable linuxboot option rom */
117     bool linuxboot_dma_enabled;
118 
119     /* use PVH to load kernels that support this feature */
120     bool pvh_enabled;
121 };
122 
123 #define TYPE_PC_MACHINE "generic-pc-machine"
124 OBJECT_DECLARE_TYPE(PCMachineState, PCMachineClass, PC_MACHINE)
125 
126 /* ioapic.c */
127 
128 GSIState *pc_gsi_create(qemu_irq **irqs, bool pci_enabled);
129 
130 /* pc.c */
131 extern int fd_bootchk;
132 
133 void pc_acpi_smi_interrupt(void *opaque, int irq, int level);
134 
135 void pc_smp_parse(MachineState *ms, QemuOpts *opts);
136 
137 void pc_guest_info_init(PCMachineState *pcms);
138 
139 #define PCI_HOST_PROP_PCI_HOLE_START   "pci-hole-start"
140 #define PCI_HOST_PROP_PCI_HOLE_END     "pci-hole-end"
141 #define PCI_HOST_PROP_PCI_HOLE64_START "pci-hole64-start"
142 #define PCI_HOST_PROP_PCI_HOLE64_END   "pci-hole64-end"
143 #define PCI_HOST_PROP_PCI_HOLE64_SIZE  "pci-hole64-size"
144 #define PCI_HOST_BELOW_4G_MEM_SIZE     "below-4g-mem-size"
145 #define PCI_HOST_ABOVE_4G_MEM_SIZE     "above-4g-mem-size"
146 
147 
148 void pc_pci_as_mapping_init(Object *owner, MemoryRegion *system_memory,
149                             MemoryRegion *pci_address_space);
150 
151 void xen_load_linux(PCMachineState *pcms);
152 void pc_memory_init(PCMachineState *pcms,
153                     MemoryRegion *system_memory,
154                     MemoryRegion *rom_memory,
155                     MemoryRegion **ram_memory);
156 uint64_t pc_pci_hole64_start(void);
157 DeviceState *pc_vga_init(ISABus *isa_bus, PCIBus *pci_bus);
158 void pc_basic_device_init(struct PCMachineState *pcms,
159                           ISABus *isa_bus, qemu_irq *gsi,
160                           ISADevice **rtc_state,
161                           bool create_fdctrl,
162                           uint32_t hpet_irqs);
163 void pc_init_ne2k_isa(ISABus *bus, NICInfo *nd);
164 void pc_cmos_init(PCMachineState *pcms,
165                   BusState *ide0, BusState *ide1,
166                   ISADevice *s);
167 void pc_nic_init(PCMachineClass *pcmc, ISABus *isa_bus, PCIBus *pci_bus);
168 void pc_pci_device_init(PCIBus *pci_bus);
169 
170 typedef void (*cpu_set_smm_t)(int smm, void *arg);
171 
172 void pc_i8259_create(ISABus *isa_bus, qemu_irq *i8259_irqs);
173 
174 ISADevice *pc_find_fdc0(void);
175 
176 /* port92.c */
177 #define PORT92_A20_LINE "a20"
178 
179 #define TYPE_PORT92 "port92"
180 
181 /* pc_sysfw.c */
182 void pc_system_flash_create(PCMachineState *pcms);
183 void pc_system_flash_cleanup_unused(PCMachineState *pcms);
184 void pc_system_firmware_init(PCMachineState *pcms, MemoryRegion *rom_memory);
185 
186 /* acpi-build.c */
187 void pc_madt_cpu_entry(AcpiDeviceIf *adev, int uid,
188                        const CPUArchIdList *apic_ids, GArray *entry);
189 
190 extern GlobalProperty pc_compat_5_1[];
191 extern const size_t pc_compat_5_1_len;
192 
193 extern GlobalProperty pc_compat_5_0[];
194 extern const size_t pc_compat_5_0_len;
195 
196 extern GlobalProperty pc_compat_4_2[];
197 extern const size_t pc_compat_4_2_len;
198 
199 extern GlobalProperty pc_compat_4_1[];
200 extern const size_t pc_compat_4_1_len;
201 
202 extern GlobalProperty pc_compat_4_0[];
203 extern const size_t pc_compat_4_0_len;
204 
205 extern GlobalProperty pc_compat_3_1[];
206 extern const size_t pc_compat_3_1_len;
207 
208 extern GlobalProperty pc_compat_3_0[];
209 extern const size_t pc_compat_3_0_len;
210 
211 extern GlobalProperty pc_compat_2_12[];
212 extern const size_t pc_compat_2_12_len;
213 
214 extern GlobalProperty pc_compat_2_11[];
215 extern const size_t pc_compat_2_11_len;
216 
217 extern GlobalProperty pc_compat_2_10[];
218 extern const size_t pc_compat_2_10_len;
219 
220 extern GlobalProperty pc_compat_2_9[];
221 extern const size_t pc_compat_2_9_len;
222 
223 extern GlobalProperty pc_compat_2_8[];
224 extern const size_t pc_compat_2_8_len;
225 
226 extern GlobalProperty pc_compat_2_7[];
227 extern const size_t pc_compat_2_7_len;
228 
229 extern GlobalProperty pc_compat_2_6[];
230 extern const size_t pc_compat_2_6_len;
231 
232 extern GlobalProperty pc_compat_2_5[];
233 extern const size_t pc_compat_2_5_len;
234 
235 extern GlobalProperty pc_compat_2_4[];
236 extern const size_t pc_compat_2_4_len;
237 
238 extern GlobalProperty pc_compat_2_3[];
239 extern const size_t pc_compat_2_3_len;
240 
241 extern GlobalProperty pc_compat_2_2[];
242 extern const size_t pc_compat_2_2_len;
243 
244 extern GlobalProperty pc_compat_2_1[];
245 extern const size_t pc_compat_2_1_len;
246 
247 extern GlobalProperty pc_compat_2_0[];
248 extern const size_t pc_compat_2_0_len;
249 
250 extern GlobalProperty pc_compat_1_7[];
251 extern const size_t pc_compat_1_7_len;
252 
253 extern GlobalProperty pc_compat_1_6[];
254 extern const size_t pc_compat_1_6_len;
255 
256 extern GlobalProperty pc_compat_1_5[];
257 extern const size_t pc_compat_1_5_len;
258 
259 extern GlobalProperty pc_compat_1_4[];
260 extern const size_t pc_compat_1_4_len;
261 
262 /* Helper for setting model-id for CPU models that changed model-id
263  * depending on QEMU versions up to QEMU 2.4.
264  */
265 #define PC_CPU_MODEL_IDS(v) \
266     { "qemu32-" TYPE_X86_CPU, "model-id", "QEMU Virtual CPU version " v, },\
267     { "qemu64-" TYPE_X86_CPU, "model-id", "QEMU Virtual CPU version " v, },\
268     { "athlon-" TYPE_X86_CPU, "model-id", "QEMU Virtual CPU version " v, },
269 
270 #define DEFINE_PC_MACHINE(suffix, namestr, initfn, optsfn) \
271     static void pc_machine_##suffix##_class_init(ObjectClass *oc, void *data) \
272     { \
273         MachineClass *mc = MACHINE_CLASS(oc); \
274         optsfn(mc); \
275         mc->init = initfn; \
276     } \
277     static const TypeInfo pc_machine_type_##suffix = { \
278         .name       = namestr TYPE_MACHINE_SUFFIX, \
279         .parent     = TYPE_PC_MACHINE, \
280         .class_init = pc_machine_##suffix##_class_init, \
281     }; \
282     static void pc_machine_init_##suffix(void) \
283     { \
284         type_register(&pc_machine_type_##suffix); \
285     } \
286     type_init(pc_machine_init_##suffix)
287 
288 extern void igd_passthrough_isa_bridge_create(PCIBus *bus, uint16_t gpu_dev_id);
289 #endif
290