xref: /openbmc/qemu/include/hw/i386/pc.h (revision 354908ce)
1 #ifndef HW_PC_H
2 #define HW_PC_H
3 
4 #include "qemu/notify.h"
5 #include "qapi/qapi-types-common.h"
6 #include "hw/boards.h"
7 #include "hw/block/fdc.h"
8 #include "hw/block/flash.h"
9 #include "hw/i386/x86.h"
10 
11 #include "hw/acpi/acpi_dev_interface.h"
12 #include "hw/hotplug.h"
13 
14 #define HPET_INTCAP "hpet-intcap"
15 
16 /**
17  * PCMachineState:
18  * @acpi_dev: link to ACPI PM device that performs ACPI hotplug handling
19  * @boot_cpus: number of present VCPUs
20  * @smp_dies: number of dies per one package
21  */
22 struct PCMachineState {
23     /*< private >*/
24     X86MachineState parent_obj;
25 
26     /* <public> */
27 
28     /* State for other subsystems/APIs: */
29     Notifier machine_done;
30 
31     /* Pointers to devices and objects: */
32     HotplugHandler *acpi_dev;
33     PCIBus *bus;
34     I2CBus *smbus;
35     PFlashCFI01 *flash[2];
36 
37     /* Configuration options: */
38     uint64_t max_ram_below_4g;
39     OnOffAuto vmport;
40 
41     bool acpi_build_enabled;
42     bool smbus_enabled;
43     bool sata_enabled;
44     bool pit_enabled;
45 
46     /* NUMA information: */
47     uint64_t numa_nodes;
48     uint64_t *node_mem;
49 
50     /* ACPI Memory hotplug IO base address */
51     hwaddr memhp_io_base;
52 };
53 
54 #define PC_MACHINE_ACPI_DEVICE_PROP "acpi-device"
55 #define PC_MACHINE_MAX_RAM_BELOW_4G "max-ram-below-4g"
56 #define PC_MACHINE_DEVMEM_REGION_SIZE "device-memory-region-size"
57 #define PC_MACHINE_VMPORT           "vmport"
58 #define PC_MACHINE_SMBUS            "smbus"
59 #define PC_MACHINE_SATA             "sata"
60 #define PC_MACHINE_PIT              "pit"
61 
62 /**
63  * PCMachineClass:
64  *
65  * Compat fields:
66  *
67  * @enforce_aligned_dimm: check that DIMM's address/size is aligned by
68  *                        backend's alignment value if provided
69  * @acpi_data_size: Size of the chunk of memory at the top of RAM
70  *                  for the BIOS ACPI tables and other BIOS
71  *                  datastructures.
72  * @gigabyte_align: Make sure that guest addresses aligned at
73  *                  1Gbyte boundaries get mapped to host
74  *                  addresses aligned at 1Gbyte boundaries. This
75  *                  way we can use 1GByte pages in the host.
76  *
77  */
78 typedef struct PCMachineClass {
79     /*< private >*/
80     X86MachineClass parent_class;
81 
82     /*< public >*/
83 
84     /* Device configuration: */
85     bool pci_enabled;
86     bool kvmclock_enabled;
87     const char *default_nic_model;
88 
89     /* Compat options: */
90 
91     /* Default CPU model version.  See x86_cpu_set_default_version(). */
92     int default_cpu_version;
93 
94     /* ACPI compat: */
95     bool has_acpi_build;
96     bool rsdp_in_ram;
97     int legacy_acpi_table_size;
98     unsigned acpi_data_size;
99     bool do_not_add_smb_acpi;
100 
101     /* SMBIOS compat: */
102     bool smbios_defaults;
103     bool smbios_legacy_mode;
104     bool smbios_uuid_encoded;
105 
106     /* RAM / address space compat: */
107     bool gigabyte_align;
108     bool has_reserved_memory;
109     bool enforce_aligned_dimm;
110     bool broken_reserved_end;
111 
112     /* generate legacy CPU hotplug AML */
113     bool legacy_cpu_hotplug;
114 
115     /* use DMA capable linuxboot option rom */
116     bool linuxboot_dma_enabled;
117 
118     /* use PVH to load kernels that support this feature */
119     bool pvh_enabled;
120 } PCMachineClass;
121 
122 #define TYPE_PC_MACHINE "generic-pc-machine"
123 #define PC_MACHINE(obj) \
124     OBJECT_CHECK(PCMachineState, (obj), TYPE_PC_MACHINE)
125 #define PC_MACHINE_GET_CLASS(obj) \
126     OBJECT_GET_CLASS(PCMachineClass, (obj), TYPE_PC_MACHINE)
127 #define PC_MACHINE_CLASS(klass) \
128     OBJECT_CLASS_CHECK(PCMachineClass, (klass), TYPE_PC_MACHINE)
129 
130 /* ioapic.c */
131 
132 GSIState *pc_gsi_create(qemu_irq **irqs, bool pci_enabled);
133 
134 /* pc.c */
135 extern int fd_bootchk;
136 
137 void pc_acpi_smi_interrupt(void *opaque, int irq, int level);
138 
139 void pc_hot_add_cpu(MachineState *ms, const int64_t id, Error **errp);
140 void pc_smp_parse(MachineState *ms, QemuOpts *opts);
141 
142 void pc_guest_info_init(PCMachineState *pcms);
143 
144 #define PCI_HOST_PROP_PCI_HOLE_START   "pci-hole-start"
145 #define PCI_HOST_PROP_PCI_HOLE_END     "pci-hole-end"
146 #define PCI_HOST_PROP_PCI_HOLE64_START "pci-hole64-start"
147 #define PCI_HOST_PROP_PCI_HOLE64_END   "pci-hole64-end"
148 #define PCI_HOST_PROP_PCI_HOLE64_SIZE  "pci-hole64-size"
149 #define PCI_HOST_BELOW_4G_MEM_SIZE     "below-4g-mem-size"
150 #define PCI_HOST_ABOVE_4G_MEM_SIZE     "above-4g-mem-size"
151 
152 
153 void pc_pci_as_mapping_init(Object *owner, MemoryRegion *system_memory,
154                             MemoryRegion *pci_address_space);
155 
156 void xen_load_linux(PCMachineState *pcms);
157 void pc_memory_init(PCMachineState *pcms,
158                     MemoryRegion *system_memory,
159                     MemoryRegion *rom_memory,
160                     MemoryRegion **ram_memory);
161 uint64_t pc_pci_hole64_start(void);
162 DeviceState *pc_vga_init(ISABus *isa_bus, PCIBus *pci_bus);
163 void pc_basic_device_init(ISABus *isa_bus, qemu_irq *gsi,
164                           ISADevice **rtc_state,
165                           bool create_fdctrl,
166                           bool no_vmport,
167                           bool has_pit,
168                           uint32_t hpet_irqs);
169 void pc_init_ne2k_isa(ISABus *bus, NICInfo *nd);
170 void pc_cmos_init(PCMachineState *pcms,
171                   BusState *ide0, BusState *ide1,
172                   ISADevice *s);
173 void pc_nic_init(PCMachineClass *pcmc, ISABus *isa_bus, PCIBus *pci_bus);
174 void pc_pci_device_init(PCIBus *pci_bus);
175 
176 typedef void (*cpu_set_smm_t)(int smm, void *arg);
177 
178 void pc_i8259_create(ISABus *isa_bus, qemu_irq *i8259_irqs);
179 
180 ISADevice *pc_find_fdc0(void);
181 int cmos_get_fd_drive_type(FloppyDriveType fd0);
182 
183 /* port92.c */
184 #define PORT92_A20_LINE "a20"
185 
186 #define TYPE_PORT92 "port92"
187 
188 /* pc_sysfw.c */
189 void pc_system_flash_create(PCMachineState *pcms);
190 void pc_system_firmware_init(PCMachineState *pcms, MemoryRegion *rom_memory);
191 
192 /* acpi-build.c */
193 void pc_madt_cpu_entry(AcpiDeviceIf *adev, int uid,
194                        const CPUArchIdList *apic_ids, GArray *entry);
195 
196 extern GlobalProperty pc_compat_5_0[];
197 extern const size_t pc_compat_5_0_len;
198 
199 extern GlobalProperty pc_compat_4_2[];
200 extern const size_t pc_compat_4_2_len;
201 
202 extern GlobalProperty pc_compat_4_1[];
203 extern const size_t pc_compat_4_1_len;
204 
205 extern GlobalProperty pc_compat_4_0[];
206 extern const size_t pc_compat_4_0_len;
207 
208 extern GlobalProperty pc_compat_3_1[];
209 extern const size_t pc_compat_3_1_len;
210 
211 extern GlobalProperty pc_compat_3_0[];
212 extern const size_t pc_compat_3_0_len;
213 
214 extern GlobalProperty pc_compat_2_12[];
215 extern const size_t pc_compat_2_12_len;
216 
217 extern GlobalProperty pc_compat_2_11[];
218 extern const size_t pc_compat_2_11_len;
219 
220 extern GlobalProperty pc_compat_2_10[];
221 extern const size_t pc_compat_2_10_len;
222 
223 extern GlobalProperty pc_compat_2_9[];
224 extern const size_t pc_compat_2_9_len;
225 
226 extern GlobalProperty pc_compat_2_8[];
227 extern const size_t pc_compat_2_8_len;
228 
229 extern GlobalProperty pc_compat_2_7[];
230 extern const size_t pc_compat_2_7_len;
231 
232 extern GlobalProperty pc_compat_2_6[];
233 extern const size_t pc_compat_2_6_len;
234 
235 extern GlobalProperty pc_compat_2_5[];
236 extern const size_t pc_compat_2_5_len;
237 
238 extern GlobalProperty pc_compat_2_4[];
239 extern const size_t pc_compat_2_4_len;
240 
241 extern GlobalProperty pc_compat_2_3[];
242 extern const size_t pc_compat_2_3_len;
243 
244 extern GlobalProperty pc_compat_2_2[];
245 extern const size_t pc_compat_2_2_len;
246 
247 extern GlobalProperty pc_compat_2_1[];
248 extern const size_t pc_compat_2_1_len;
249 
250 extern GlobalProperty pc_compat_2_0[];
251 extern const size_t pc_compat_2_0_len;
252 
253 extern GlobalProperty pc_compat_1_7[];
254 extern const size_t pc_compat_1_7_len;
255 
256 extern GlobalProperty pc_compat_1_6[];
257 extern const size_t pc_compat_1_6_len;
258 
259 extern GlobalProperty pc_compat_1_5[];
260 extern const size_t pc_compat_1_5_len;
261 
262 extern GlobalProperty pc_compat_1_4[];
263 extern const size_t pc_compat_1_4_len;
264 
265 /* Helper for setting model-id for CPU models that changed model-id
266  * depending on QEMU versions up to QEMU 2.4.
267  */
268 #define PC_CPU_MODEL_IDS(v) \
269     { "qemu32-" TYPE_X86_CPU, "model-id", "QEMU Virtual CPU version " v, },\
270     { "qemu64-" TYPE_X86_CPU, "model-id", "QEMU Virtual CPU version " v, },\
271     { "athlon-" TYPE_X86_CPU, "model-id", "QEMU Virtual CPU version " v, },
272 
273 #define DEFINE_PC_MACHINE(suffix, namestr, initfn, optsfn) \
274     static void pc_machine_##suffix##_class_init(ObjectClass *oc, void *data) \
275     { \
276         MachineClass *mc = MACHINE_CLASS(oc); \
277         optsfn(mc); \
278         mc->init = initfn; \
279     } \
280     static const TypeInfo pc_machine_type_##suffix = { \
281         .name       = namestr TYPE_MACHINE_SUFFIX, \
282         .parent     = TYPE_PC_MACHINE, \
283         .class_init = pc_machine_##suffix##_class_init, \
284     }; \
285     static void pc_machine_init_##suffix(void) \
286     { \
287         type_register(&pc_machine_type_##suffix); \
288     } \
289     type_init(pc_machine_init_##suffix)
290 
291 extern void igd_passthrough_isa_bridge_create(PCIBus *bus, uint16_t gpu_dev_id);
292 #endif
293