xref: /openbmc/qemu/include/hw/i386/pc.h (revision 1b111dc1)
1 #ifndef HW_PC_H
2 #define HW_PC_H
3 
4 #include "qemu-common.h"
5 #include "exec/memory.h"
6 #include "hw/isa/isa.h"
7 #include "hw/block/fdc.h"
8 #include "net/net.h"
9 #include "hw/i386/ioapic.h"
10 
11 #include "qemu/range.h"
12 #include "qemu/bitmap.h"
13 #include "sysemu/sysemu.h"
14 #include "hw/pci/pci.h"
15 
16 #define HPET_INTCAP "hpet-intcap"
17 
18 /* PC-style peripherals (also used by other machines).  */
19 
20 typedef struct PcPciInfo {
21     Range w32;
22     Range w64;
23 } PcPciInfo;
24 
25 #define ACPI_PM_PROP_S3_DISABLED "disable_s3"
26 #define ACPI_PM_PROP_S4_DISABLED "disable_s4"
27 #define ACPI_PM_PROP_S4_VAL "s4_val"
28 #define ACPI_PM_PROP_SCI_INT "sci_int"
29 #define ACPI_PM_PROP_ACPI_ENABLE_CMD "acpi_enable_cmd"
30 #define ACPI_PM_PROP_ACPI_DISABLE_CMD "acpi_disable_cmd"
31 #define ACPI_PM_PROP_PM_IO_BASE "pm_io_base"
32 #define ACPI_PM_PROP_GPE0_BLK "gpe0_blk"
33 #define ACPI_PM_PROP_GPE0_BLK_LEN "gpe0_blk_len"
34 
35 struct PcGuestInfo {
36     bool has_pci_info;
37     bool isapc_ram_fw;
38     hwaddr ram_size;
39     unsigned apic_id_limit;
40     bool apic_xrupt_override;
41     uint64_t numa_nodes;
42     uint64_t *node_mem;
43     uint64_t *node_cpu;
44     FWCfgState *fw_cfg;
45     bool has_acpi_build;
46 };
47 
48 /* parallel.c */
49 static inline bool parallel_init(ISABus *bus, int index, CharDriverState *chr)
50 {
51     DeviceState *dev;
52     ISADevice *isadev;
53 
54     isadev = isa_try_create(bus, "isa-parallel");
55     if (!isadev) {
56         return false;
57     }
58     dev = DEVICE(isadev);
59     qdev_prop_set_uint32(dev, "index", index);
60     qdev_prop_set_chr(dev, "chardev", chr);
61     if (qdev_init(dev) < 0) {
62         return false;
63     }
64     return true;
65 }
66 
67 bool parallel_mm_init(MemoryRegion *address_space,
68                       hwaddr base, int it_shift, qemu_irq irq,
69                       CharDriverState *chr);
70 
71 /* i8259.c */
72 
73 extern DeviceState *isa_pic;
74 qemu_irq *i8259_init(ISABus *bus, qemu_irq parent_irq);
75 qemu_irq *kvm_i8259_init(ISABus *bus);
76 int pic_read_irq(DeviceState *d);
77 int pic_get_output(DeviceState *d);
78 void pic_info(Monitor *mon, const QDict *qdict);
79 void irq_info(Monitor *mon, const QDict *qdict);
80 
81 /* Global System Interrupts */
82 
83 #define GSI_NUM_PINS IOAPIC_NUM_PINS
84 
85 typedef struct GSIState {
86     qemu_irq i8259_irq[ISA_NUM_IRQS];
87     qemu_irq ioapic_irq[IOAPIC_NUM_PINS];
88 } GSIState;
89 
90 void gsi_handler(void *opaque, int n, int level);
91 
92 /* vmport.c */
93 typedef uint32_t (VMPortReadFunc)(void *opaque, uint32_t address);
94 
95 static inline void vmport_init(ISABus *bus)
96 {
97     isa_create_simple(bus, "vmport");
98 }
99 
100 void vmport_register(unsigned char command, VMPortReadFunc *func, void *opaque);
101 void vmmouse_get_data(uint32_t *data);
102 void vmmouse_set_data(const uint32_t *data);
103 
104 /* pckbd.c */
105 
106 void i8042_init(qemu_irq kbd_irq, qemu_irq mouse_irq, uint32_t io_base);
107 void i8042_mm_init(qemu_irq kbd_irq, qemu_irq mouse_irq,
108                    MemoryRegion *region, ram_addr_t size,
109                    hwaddr mask);
110 void i8042_isa_mouse_fake_event(void *opaque);
111 void i8042_setup_a20_line(ISADevice *dev, qemu_irq *a20_out);
112 
113 /* pc.c */
114 extern int fd_bootchk;
115 
116 void pc_register_ferr_irq(qemu_irq irq);
117 void pc_acpi_smi_interrupt(void *opaque, int irq, int level);
118 
119 void pc_cpus_init(const char *cpu_model, DeviceState *icc_bridge);
120 void pc_hot_add_cpu(const int64_t id, Error **errp);
121 void pc_acpi_init(const char *default_dsdt);
122 
123 PcGuestInfo *pc_guest_info_init(ram_addr_t below_4g_mem_size,
124                                 ram_addr_t above_4g_mem_size);
125 
126 #define PCI_HOST_PROP_PCI_HOLE_START   "pci-hole-start"
127 #define PCI_HOST_PROP_PCI_HOLE_END     "pci-hole-end"
128 #define PCI_HOST_PROP_PCI_HOLE64_START "pci-hole64-start"
129 #define PCI_HOST_PROP_PCI_HOLE64_END   "pci-hole64-end"
130 #define PCI_HOST_PROP_PCI_HOLE64_SIZE  "pci-hole64-size"
131 #define DEFAULT_PCI_HOLE64_SIZE (~0x0ULL)
132 
133 
134 void pc_pci_as_mapping_init(Object *owner, MemoryRegion *system_memory,
135                             MemoryRegion *pci_address_space);
136 
137 FWCfgState *pc_memory_init(MemoryRegion *system_memory,
138                            const char *kernel_filename,
139                            const char *kernel_cmdline,
140                            const char *initrd_filename,
141                            ram_addr_t below_4g_mem_size,
142                            ram_addr_t above_4g_mem_size,
143                            MemoryRegion *rom_memory,
144                            MemoryRegion **ram_memory,
145                            PcGuestInfo *guest_info);
146 qemu_irq *pc_allocate_cpu_irq(void);
147 DeviceState *pc_vga_init(ISABus *isa_bus, PCIBus *pci_bus);
148 void pc_basic_device_init(ISABus *isa_bus, qemu_irq *gsi,
149                           ISADevice **rtc_state,
150                           ISADevice **floppy,
151                           bool no_vmport,
152                           uint32 hpet_irqs);
153 void pc_init_ne2k_isa(ISABus *bus, NICInfo *nd);
154 void pc_cmos_init(ram_addr_t ram_size, ram_addr_t above_4g_mem_size,
155                   const char *boot_device,
156                   ISADevice *floppy, BusState *ide0, BusState *ide1,
157                   ISADevice *s);
158 void pc_nic_init(ISABus *isa_bus, PCIBus *pci_bus);
159 void pc_pci_device_init(PCIBus *pci_bus);
160 
161 typedef void (*cpu_set_smm_t)(int smm, void *arg);
162 void cpu_smm_register(cpu_set_smm_t callback, void *arg);
163 
164 void ioapic_init_gsi(GSIState *gsi_state, const char *parent_name);
165 
166 /* acpi_piix.c */
167 
168 i2c_bus *piix4_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base,
169                        qemu_irq sci_irq, qemu_irq smi_irq,
170                        int kvm_enabled, FWCfgState *fw_cfg);
171 void piix4_smbus_register_device(SMBusDevice *dev, uint8_t addr);
172 
173 /* hpet.c */
174 extern int no_hpet;
175 
176 /* piix_pci.c */
177 struct PCII440FXState;
178 typedef struct PCII440FXState PCII440FXState;
179 
180 PCIBus *i440fx_init(PCII440FXState **pi440fx_state, int *piix_devfn,
181                     ISABus **isa_bus, qemu_irq *pic,
182                     MemoryRegion *address_space_mem,
183                     MemoryRegion *address_space_io,
184                     ram_addr_t ram_size,
185                     ram_addr_t above_4g_mem_size,
186                     MemoryRegion *pci_memory,
187                     MemoryRegion *ram_memory);
188 
189 PCIBus *find_i440fx(void);
190 /* piix4.c */
191 extern PCIDevice *piix4_dev;
192 int piix4_init(PCIBus *bus, ISABus **isa_bus, int devfn);
193 
194 /* vga.c */
195 enum vga_retrace_method {
196     VGA_RETRACE_DUMB,
197     VGA_RETRACE_PRECISE
198 };
199 
200 extern enum vga_retrace_method vga_retrace_method;
201 
202 int isa_vga_mm_init(hwaddr vram_base,
203                     hwaddr ctrl_base, int it_shift,
204                     MemoryRegion *address_space);
205 
206 /* ne2000.c */
207 static inline bool isa_ne2000_init(ISABus *bus, int base, int irq, NICInfo *nd)
208 {
209     DeviceState *dev;
210     ISADevice *isadev;
211 
212     qemu_check_nic_model(nd, "ne2k_isa");
213 
214     isadev = isa_try_create(bus, "ne2k_isa");
215     if (!isadev) {
216         return false;
217     }
218     dev = DEVICE(isadev);
219     qdev_prop_set_uint32(dev, "iobase", base);
220     qdev_prop_set_uint32(dev, "irq",    irq);
221     qdev_set_nic_properties(dev, nd);
222     qdev_init_nofail(dev);
223     return true;
224 }
225 
226 /* pc_sysfw.c */
227 void pc_system_firmware_init(MemoryRegion *rom_memory,
228                              bool isapc_ram_fw);
229 
230 /* pvpanic.c */
231 uint16_t pvpanic_port(void);
232 
233 /* e820 types */
234 #define E820_RAM        1
235 #define E820_RESERVED   2
236 #define E820_ACPI       3
237 #define E820_NVS        4
238 #define E820_UNUSABLE   5
239 
240 int e820_add_entry(uint64_t, uint64_t, uint32_t);
241 
242 #define PC_Q35_COMPAT_1_7 \
243         {\
244             .driver   = "hpet",\
245             .property = HPET_INTCAP,\
246             .value    = stringify(4),\
247         }
248 
249 #define PC_Q35_COMPAT_1_6 \
250         PC_COMPAT_1_6, \
251         PC_Q35_COMPAT_1_7
252 
253 #define PC_Q35_COMPAT_1_5 \
254         PC_COMPAT_1_5, \
255         PC_Q35_COMPAT_1_6
256 
257 #define PC_Q35_COMPAT_1_4 \
258         PC_COMPAT_1_4, \
259         PC_Q35_COMPAT_1_5
260 
261 #define PC_COMPAT_1_6 \
262         {\
263             .driver   = "e1000",\
264             .property = "mitigation",\
265             .value    = "off",\
266         },{\
267             .driver   = "qemu64-" TYPE_X86_CPU,\
268             .property = "model",\
269             .value    = stringify(2),\
270         },{\
271             .driver   = "qemu32-" TYPE_X86_CPU,\
272             .property = "model",\
273             .value    = stringify(3),\
274         },{\
275             .driver   = "i440FX-pcihost",\
276             .property = "short_root_bus",\
277             .value    = stringify(1),\
278         },{\
279             .driver   = "q35-pcihost",\
280             .property = "short_root_bus",\
281             .value    = stringify(1),\
282         }
283 
284 #define PC_COMPAT_1_5 \
285         PC_COMPAT_1_6, \
286         {\
287             .driver   = "Conroe-" TYPE_X86_CPU,\
288             .property = "model",\
289             .value    = stringify(2),\
290         },{\
291             .driver   = "Conroe-" TYPE_X86_CPU,\
292             .property = "level",\
293             .value    = stringify(2),\
294         },{\
295             .driver   = "Penryn-" TYPE_X86_CPU,\
296             .property = "model",\
297             .value    = stringify(2),\
298         },{\
299             .driver   = "Penryn-" TYPE_X86_CPU,\
300             .property = "level",\
301             .value    = stringify(2),\
302         },{\
303             .driver   = "Nehalem-" TYPE_X86_CPU,\
304             .property = "model",\
305             .value    = stringify(2),\
306         },{\
307             .driver   = "Nehalem-" TYPE_X86_CPU,\
308             .property = "level",\
309             .value    = stringify(2),\
310         },{\
311             .driver   = "virtio-net-pci",\
312             .property = "any_layout",\
313             .value    = "off",\
314         },{\
315             .driver = TYPE_X86_CPU,\
316             .property = "pmu",\
317             .value = "on",\
318         },{\
319             .driver   = "i440FX-pcihost",\
320             .property = "short_root_bus",\
321             .value    = stringify(0),\
322         },{\
323             .driver   = "q35-pcihost",\
324             .property = "short_root_bus",\
325             .value    = stringify(0),\
326         }
327 
328 #define PC_COMPAT_1_4 \
329         PC_COMPAT_1_5, \
330         {\
331             .driver   = "scsi-hd",\
332             .property = "discard_granularity",\
333             .value    = stringify(0),\
334 	},{\
335             .driver   = "scsi-cd",\
336             .property = "discard_granularity",\
337             .value    = stringify(0),\
338 	},{\
339             .driver   = "scsi-disk",\
340             .property = "discard_granularity",\
341             .value    = stringify(0),\
342 	},{\
343             .driver   = "ide-hd",\
344             .property = "discard_granularity",\
345             .value    = stringify(0),\
346 	},{\
347             .driver   = "ide-cd",\
348             .property = "discard_granularity",\
349             .value    = stringify(0),\
350 	},{\
351             .driver   = "ide-drive",\
352             .property = "discard_granularity",\
353             .value    = stringify(0),\
354         },{\
355             .driver   = "virtio-blk-pci",\
356             .property = "discard_granularity",\
357             .value    = stringify(0),\
358 	},{\
359             .driver   = "virtio-serial-pci",\
360             .property = "vectors",\
361             /* DEV_NVECTORS_UNSPECIFIED as a uint32_t string */\
362             .value    = stringify(0xFFFFFFFF),\
363         },{ \
364             .driver   = "virtio-net-pci", \
365             .property = "ctrl_guest_offloads", \
366             .value    = "off", \
367         },{\
368             .driver   = "e1000",\
369             .property = "romfile",\
370             .value    = "pxe-e1000.rom",\
371         },{\
372             .driver   = "ne2k_pci",\
373             .property = "romfile",\
374             .value    = "pxe-ne2k_pci.rom",\
375         },{\
376             .driver   = "pcnet",\
377             .property = "romfile",\
378             .value    = "pxe-pcnet.rom",\
379         },{\
380             .driver   = "rtl8139",\
381             .property = "romfile",\
382             .value    = "pxe-rtl8139.rom",\
383         },{\
384             .driver   = "virtio-net-pci",\
385             .property = "romfile",\
386             .value    = "pxe-virtio.rom",\
387         },{\
388             .driver   = "486-" TYPE_X86_CPU,\
389             .property = "model",\
390             .value    = stringify(0),\
391         }
392 
393 #define PC_COMMON_MACHINE_OPTIONS \
394     .default_boot_order = "cad"
395 
396 #define PC_DEFAULT_MACHINE_OPTIONS \
397     PC_COMMON_MACHINE_OPTIONS, \
398     .hot_add_cpu = pc_hot_add_cpu, \
399     .max_cpus = 255
400 
401 #endif
402