1 /* 2 * ASPEED AST2400 I2C Controller 3 * 4 * Copyright (C) 2016 IBM Corp. 5 * 6 * This program is free software; you can redistribute it and/or modify 7 * it under the terms of the GNU General Public License as published by 8 * the Free Software Foundation; either version 2 of the License, or 9 * (at your option) any later version. 10 * 11 * This program is distributed in the hope that it will be useful, 12 * but WITHOUT ANY WARRANTY; without even the implied warranty of 13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 14 * GNU General Public License for more details. 15 * 16 * You should have received a copy of the GNU General Public License along 17 * with this program; if not, write to the Free Software Foundation, Inc., 18 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA. 19 */ 20 21 #ifndef ASPEED_I2C_H 22 #define ASPEED_I2C_H 23 24 #include "hw/i2c/i2c.h" 25 #include "hw/sysbus.h" 26 #include "qom/object.h" 27 28 #define TYPE_ASPEED_I2C "aspeed.i2c" 29 #define TYPE_ASPEED_2400_I2C TYPE_ASPEED_I2C "-ast2400" 30 #define TYPE_ASPEED_2500_I2C TYPE_ASPEED_I2C "-ast2500" 31 #define TYPE_ASPEED_2600_I2C TYPE_ASPEED_I2C "-ast2600" 32 OBJECT_DECLARE_TYPE(AspeedI2CState, AspeedI2CClass, ASPEED_I2C) 33 34 #define ASPEED_I2C_NR_BUSSES 16 35 #define ASPEED_I2C_MAX_POOL_SIZE 0x800 36 #define ASPEED_I2C_OLD_NUM_REG 11 37 #define ASPEED_I2C_NEW_NUM_REG 22 38 39 struct AspeedI2CState; 40 41 #define TYPE_ASPEED_I2C_BUS "aspeed.i2c.bus" 42 OBJECT_DECLARE_SIMPLE_TYPE(AspeedI2CBus, ASPEED_I2C_BUS) 43 struct AspeedI2CBus { 44 SysBusDevice parent_obj; 45 46 struct AspeedI2CState *controller; 47 48 MemoryRegion mr; 49 50 I2CBus *bus; 51 uint8_t id; 52 qemu_irq irq; 53 54 uint32_t regs[ASPEED_I2C_NEW_NUM_REG]; 55 }; 56 57 struct AspeedI2CState { 58 SysBusDevice parent_obj; 59 60 MemoryRegion iomem; 61 qemu_irq irq; 62 63 uint32_t intr_status; 64 uint32_t ctrl_global; 65 uint32_t new_clk_divider; 66 MemoryRegion pool_iomem; 67 uint8_t pool[ASPEED_I2C_MAX_POOL_SIZE]; 68 69 AspeedI2CBus busses[ASPEED_I2C_NR_BUSSES]; 70 MemoryRegion *dram_mr; 71 AddressSpace dram_as; 72 }; 73 74 75 struct AspeedI2CClass { 76 SysBusDeviceClass parent_class; 77 78 uint8_t num_busses; 79 uint8_t reg_size; 80 uint8_t gap; 81 qemu_irq (*bus_get_irq)(AspeedI2CBus *); 82 83 uint64_t pool_size; 84 hwaddr pool_base; 85 uint8_t *(*bus_pool_base)(AspeedI2CBus *); 86 bool check_sram; 87 bool has_dma; 88 89 }; 90 91 I2CBus *aspeed_i2c_get_bus(AspeedI2CState *s, int busnr); 92 93 #endif /* ASPEED_I2C_H */ 94