xref: /openbmc/qemu/include/hw/arm/xlnx-zynqmp.h (revision 13d4ff07e8ce524ee0f7904b1f7d3a2fdb98b9c4)
1 /*
2  * Xilinx Zynq MPSoC emulation
3  *
4  * Copyright (C) 2015 Xilinx Inc
5  * Written by Peter Crosthwaite <peter.crosthwaite@xilinx.com>
6  *
7  * This program is free software; you can redistribute it and/or modify it
8  * under the terms of the GNU General Public License as published by the
9  * Free Software Foundation; either version 2 of the License, or
10  * (at your option) any later version.
11  *
12  * This program is distributed in the hope that it will be useful, but WITHOUT
13  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14  * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
15  * for more details.
16  */
17 
18 #ifndef XLNX_ZYNQMP_H
19 #define XLNX_ZYNQMP_H
20 
21 #include "hw/arm/boot.h"
22 #include "hw/intc/arm_gic.h"
23 #include "hw/net/cadence_gem.h"
24 #include "hw/char/cadence_uart.h"
25 #include "hw/ide/pci.h"
26 #include "hw/ide/ahci.h"
27 #include "hw/sd/sdhci.h"
28 #include "hw/ssi/xilinx_spips.h"
29 #include "hw/dma/xlnx_dpdma.h"
30 #include "hw/dma/xlnx-zdma.h"
31 #include "hw/display/xlnx_dp.h"
32 #include "hw/intc/xlnx-zynqmp-ipi.h"
33 #include "hw/timer/xlnx-zynqmp-rtc.h"
34 #include "hw/cpu/cluster.h"
35 #include "target/arm/cpu.h"
36 
37 #define TYPE_XLNX_ZYNQMP "xlnx,zynqmp"
38 #define XLNX_ZYNQMP(obj) OBJECT_CHECK(XlnxZynqMPState, (obj), \
39                                        TYPE_XLNX_ZYNQMP)
40 
41 #define XLNX_ZYNQMP_NUM_APU_CPUS 4
42 #define XLNX_ZYNQMP_NUM_RPU_CPUS 2
43 #define XLNX_ZYNQMP_NUM_GEMS 4
44 #define XLNX_ZYNQMP_NUM_UARTS 2
45 #define XLNX_ZYNQMP_NUM_SDHCI 2
46 #define XLNX_ZYNQMP_NUM_SPIS 2
47 #define XLNX_ZYNQMP_NUM_GDMA_CH 8
48 #define XLNX_ZYNQMP_NUM_ADMA_CH 8
49 
50 #define XLNX_ZYNQMP_NUM_QSPI_BUS 2
51 #define XLNX_ZYNQMP_NUM_QSPI_BUS_CS 2
52 #define XLNX_ZYNQMP_NUM_QSPI_FLASH 4
53 
54 #define XLNX_ZYNQMP_NUM_OCM_BANKS 4
55 #define XLNX_ZYNQMP_OCM_RAM_0_ADDRESS 0xFFFC0000
56 #define XLNX_ZYNQMP_OCM_RAM_SIZE 0x10000
57 
58 #define XLNX_ZYNQMP_GIC_REGIONS 6
59 
60 /* ZynqMP maps the ARM GIC regions (GICC, GICD ...) at consecutive 64k offsets
61  * and under-decodes the 64k region. This mirrors the 4k regions to every 4k
62  * aligned address in the 64k region. To implement each GIC region needs a
63  * number of memory region aliases.
64  */
65 
66 #define XLNX_ZYNQMP_GIC_REGION_SIZE 0x1000
67 #define XLNX_ZYNQMP_GIC_ALIASES     (0x10000 / XLNX_ZYNQMP_GIC_REGION_SIZE)
68 
69 #define XLNX_ZYNQMP_MAX_LOW_RAM_SIZE    0x80000000ull
70 
71 #define XLNX_ZYNQMP_MAX_HIGH_RAM_SIZE   0x800000000ull
72 #define XLNX_ZYNQMP_HIGH_RAM_START      0x800000000ull
73 
74 #define XLNX_ZYNQMP_MAX_RAM_SIZE (XLNX_ZYNQMP_MAX_LOW_RAM_SIZE + \
75                                   XLNX_ZYNQMP_MAX_HIGH_RAM_SIZE)
76 
77 typedef struct XlnxZynqMPState {
78     /*< private >*/
79     DeviceState parent_obj;
80 
81     /*< public >*/
82     CPUClusterState apu_cluster;
83     CPUClusterState rpu_cluster;
84     ARMCPU apu_cpu[XLNX_ZYNQMP_NUM_APU_CPUS];
85     ARMCPU rpu_cpu[XLNX_ZYNQMP_NUM_RPU_CPUS];
86     GICState gic;
87     MemoryRegion gic_mr[XLNX_ZYNQMP_GIC_REGIONS][XLNX_ZYNQMP_GIC_ALIASES];
88 
89     MemoryRegion ocm_ram[XLNX_ZYNQMP_NUM_OCM_BANKS];
90 
91     MemoryRegion *ddr_ram;
92     MemoryRegion ddr_ram_low, ddr_ram_high;
93 
94     CadenceGEMState gem[XLNX_ZYNQMP_NUM_GEMS];
95     CadenceUARTState uart[XLNX_ZYNQMP_NUM_UARTS];
96     SysbusAHCIState sata;
97     SDHCIState sdhci[XLNX_ZYNQMP_NUM_SDHCI];
98     XilinxSPIPS spi[XLNX_ZYNQMP_NUM_SPIS];
99     XlnxZynqMPQSPIPS qspi;
100     XlnxDPState dp;
101     XlnxDPDMAState dpdma;
102     XlnxZynqMPIPI ipi;
103     XlnxZynqMPRTC rtc;
104     XlnxZDMA gdma[XLNX_ZYNQMP_NUM_GDMA_CH];
105     XlnxZDMA adma[XLNX_ZYNQMP_NUM_ADMA_CH];
106 
107     char *boot_cpu;
108     ARMCPU *boot_cpu_ptr;
109 
110     /* Has the ARM Security extensions?  */
111     bool secure;
112     /* Has the ARM Virtualization extensions?  */
113     bool virt;
114     /* Has the RPU subsystem?  */
115     bool has_rpu;
116 }  XlnxZynqMPState;
117 
118 #endif
119