1 /* 2 * STM32L4x5 SoC family 3 * 4 * Copyright (c) 2023 Arnaud Minier <arnaud.minier@telecom-paris.fr> 5 * Copyright (c) 2023 Inès Varhol <ines.varhol@telecom-paris.fr> 6 * 7 * SPDX-License-Identifier: GPL-2.0-or-later 8 * 9 * This work is licensed under the terms of the GNU GPL, version 2 or later. 10 * See the COPYING file in the top-level directory. 11 * 12 * This work is heavily inspired by the stm32f405_soc by Alistair Francis. 13 * Original code is licensed under the MIT License: 14 * 15 * Copyright (c) 2014 Alistair Francis <alistair@alistair23.me> 16 */ 17 18 /* 19 * The reference used is the STMicroElectronics RM0351 Reference manual 20 * for STM32L4x5 and STM32L4x6 advanced Arm ® -based 32-bit MCUs. 21 * https://www.st.com/en/microcontrollers-microprocessors/stm32l4x5/documentation.html 22 */ 23 24 #ifndef HW_ARM_STM32L4x5_SOC_H 25 #define HW_ARM_STM32L4x5_SOC_H 26 27 #include "exec/memory.h" 28 #include "hw/arm/armv7m.h" 29 #include "hw/or-irq.h" 30 #include "hw/misc/stm32l4x5_syscfg.h" 31 #include "hw/misc/stm32l4x5_exti.h" 32 #include "qom/object.h" 33 34 #define TYPE_STM32L4X5_SOC "stm32l4x5-soc" 35 #define TYPE_STM32L4X5XC_SOC "stm32l4x5xc-soc" 36 #define TYPE_STM32L4X5XE_SOC "stm32l4x5xe-soc" 37 #define TYPE_STM32L4X5XG_SOC "stm32l4x5xg-soc" 38 OBJECT_DECLARE_TYPE(Stm32l4x5SocState, Stm32l4x5SocClass, STM32L4X5_SOC) 39 40 #define NUM_EXTI_OR_GATES 4 41 42 struct Stm32l4x5SocState { 43 SysBusDevice parent_obj; 44 45 ARMv7MState armv7m; 46 47 Stm32l4x5ExtiState exti; 48 OrIRQState exti_or_gates[NUM_EXTI_OR_GATES]; 49 Stm32l4x5SyscfgState syscfg; 50 51 MemoryRegion sram1; 52 MemoryRegion sram2; 53 MemoryRegion flash; 54 MemoryRegion flash_alias; 55 56 Clock *sysclk; 57 Clock *refclk; 58 }; 59 60 struct Stm32l4x5SocClass { 61 SysBusDeviceClass parent_class; 62 63 size_t flash_size; 64 }; 65 66 #endif 67