1 /* 2 * i.MX 8M Plus SoC Definitions 3 * 4 * Copyright (c) 2024, Bernhard Beschow <shentey@gmail.com> 5 * 6 * SPDX-License-Identifier: GPL-2.0-or-later 7 */ 8 9 #ifndef FSL_IMX8MP_H 10 #define FSL_IMX8MP_H 11 12 #include "cpu.h" 13 #include "hw/char/imx_serial.h" 14 #include "hw/intc/arm_gicv3_common.h" 15 #include "hw/misc/imx7_snvs.h" 16 #include "hw/misc/imx8mp_analog.h" 17 #include "hw/misc/imx8mp_ccm.h" 18 #include "hw/pci-host/designware.h" 19 #include "hw/pci-host/fsl_imx8m_phy.h" 20 #include "hw/sd/sdhci.h" 21 #include "qom/object.h" 22 #include "qemu/units.h" 23 24 #define TYPE_FSL_IMX8MP "fsl-imx8mp" 25 OBJECT_DECLARE_SIMPLE_TYPE(FslImx8mpState, FSL_IMX8MP) 26 27 #define FSL_IMX8MP_RAM_START 0x40000000 28 #define FSL_IMX8MP_RAM_SIZE_MAX (8 * GiB) 29 30 enum FslImx8mpConfiguration { 31 FSL_IMX8MP_NUM_CPUS = 4, 32 FSL_IMX8MP_NUM_IRQS = 160, 33 FSL_IMX8MP_NUM_UARTS = 4, 34 FSL_IMX8MP_NUM_USDHCS = 3, 35 }; 36 37 struct FslImx8mpState { 38 DeviceState parent_obj; 39 40 ARMCPU cpu[FSL_IMX8MP_NUM_CPUS]; 41 GICv3State gic; 42 IMX8MPCCMState ccm; 43 IMX8MPAnalogState analog; 44 IMX7SNVSState snvs; 45 IMXSerialState uart[FSL_IMX8MP_NUM_UARTS]; 46 SDHCIState usdhc[FSL_IMX8MP_NUM_USDHCS]; 47 DesignwarePCIEHost pcie; 48 FslImx8mPciePhyState pcie_phy; 49 }; 50 51 enum FslImx8mpMemoryRegions { 52 FSL_IMX8MP_A53_DAP, 53 FSL_IMX8MP_AIPS1_CONFIGURATION, 54 FSL_IMX8MP_AIPS2_CONFIGURATION, 55 FSL_IMX8MP_AIPS3_CONFIGURATION, 56 FSL_IMX8MP_AIPS4_CONFIGURATION, 57 FSL_IMX8MP_AIPS5_CONFIGURATION, 58 FSL_IMX8MP_ANA_OSC, 59 FSL_IMX8MP_ANA_PLL, 60 FSL_IMX8MP_ANA_TSENSOR, 61 FSL_IMX8MP_APBH_DMA, 62 FSL_IMX8MP_ASRC, 63 FSL_IMX8MP_AUDIO_BLK_CTRL, 64 FSL_IMX8MP_AUDIO_DSP, 65 FSL_IMX8MP_AUDIO_XCVR_RX, 66 FSL_IMX8MP_AUD_IRQ_STEER, 67 FSL_IMX8MP_BOOT_ROM, 68 FSL_IMX8MP_BOOT_ROM_PROTECTED, 69 FSL_IMX8MP_CAAM, 70 FSL_IMX8MP_CAAM_MEM, 71 FSL_IMX8MP_CCM, 72 FSL_IMX8MP_CSU, 73 FSL_IMX8MP_DDR_BLK_CTRL, 74 FSL_IMX8MP_DDR_CTL, 75 FSL_IMX8MP_DDR_PERF_MON, 76 FSL_IMX8MP_DDR_PHY, 77 FSL_IMX8MP_DDR_PHY_BROADCAST, 78 FSL_IMX8MP_ECSPI1, 79 FSL_IMX8MP_ECSPI2, 80 FSL_IMX8MP_ECSPI3, 81 FSL_IMX8MP_EDMA_CHANNELS, 82 FSL_IMX8MP_EDMA_MANAGEMENT_PAGE, 83 FSL_IMX8MP_ENET1, 84 FSL_IMX8MP_ENET2_TSN, 85 FSL_IMX8MP_FLEXCAN1, 86 FSL_IMX8MP_FLEXCAN2, 87 FSL_IMX8MP_GIC_DIST, 88 FSL_IMX8MP_GIC_REDIST, 89 FSL_IMX8MP_GPC, 90 FSL_IMX8MP_GPIO1, 91 FSL_IMX8MP_GPIO2, 92 FSL_IMX8MP_GPIO3, 93 FSL_IMX8MP_GPIO4, 94 FSL_IMX8MP_GPIO5, 95 FSL_IMX8MP_GPT1, 96 FSL_IMX8MP_GPT2, 97 FSL_IMX8MP_GPT3, 98 FSL_IMX8MP_GPT4, 99 FSL_IMX8MP_GPT5, 100 FSL_IMX8MP_GPT6, 101 FSL_IMX8MP_GPU2D, 102 FSL_IMX8MP_GPU3D, 103 FSL_IMX8MP_HDMI_TX, 104 FSL_IMX8MP_HDMI_TX_AUDLNK_MSTR, 105 FSL_IMX8MP_HSIO_BLK_CTL, 106 FSL_IMX8MP_I2C1, 107 FSL_IMX8MP_I2C2, 108 FSL_IMX8MP_I2C3, 109 FSL_IMX8MP_I2C4, 110 FSL_IMX8MP_I2C5, 111 FSL_IMX8MP_I2C6, 112 FSL_IMX8MP_INTERCONNECT, 113 FSL_IMX8MP_IOMUXC, 114 FSL_IMX8MP_IOMUXC_GPR, 115 FSL_IMX8MP_IPS_DEWARP, 116 FSL_IMX8MP_ISI, 117 FSL_IMX8MP_ISP1, 118 FSL_IMX8MP_ISP2, 119 FSL_IMX8MP_LCDIF1, 120 FSL_IMX8MP_LCDIF2, 121 FSL_IMX8MP_MEDIA_BLK_CTL, 122 FSL_IMX8MP_MIPI_CSI1, 123 FSL_IMX8MP_MIPI_CSI2, 124 FSL_IMX8MP_MIPI_DSI1, 125 FSL_IMX8MP_MU_1_A, 126 FSL_IMX8MP_MU_1_B, 127 FSL_IMX8MP_MU_2_A, 128 FSL_IMX8MP_MU_2_B, 129 FSL_IMX8MP_MU_3_A, 130 FSL_IMX8MP_MU_3_B, 131 FSL_IMX8MP_NPU, 132 FSL_IMX8MP_OCOTP_CTRL, 133 FSL_IMX8MP_OCRAM, 134 FSL_IMX8MP_OCRAM_S, 135 FSL_IMX8MP_PCIE1, 136 FSL_IMX8MP_PCIE1_MEM, 137 FSL_IMX8MP_PCIE_PHY1, 138 FSL_IMX8MP_PDM, 139 FSL_IMX8MP_PERFMON1, 140 FSL_IMX8MP_PERFMON2, 141 FSL_IMX8MP_PWM1, 142 FSL_IMX8MP_PWM2, 143 FSL_IMX8MP_PWM3, 144 FSL_IMX8MP_PWM4, 145 FSL_IMX8MP_QOSC, 146 FSL_IMX8MP_QSPI, 147 FSL_IMX8MP_QSPI1_RX_BUFFER, 148 FSL_IMX8MP_QSPI1_TX_BUFFER, 149 FSL_IMX8MP_QSPI_MEM, 150 FSL_IMX8MP_RAM, 151 FSL_IMX8MP_RDC, 152 FSL_IMX8MP_SAI1, 153 FSL_IMX8MP_SAI2, 154 FSL_IMX8MP_SAI3, 155 FSL_IMX8MP_SAI5, 156 FSL_IMX8MP_SAI6, 157 FSL_IMX8MP_SAI7, 158 FSL_IMX8MP_SDMA1, 159 FSL_IMX8MP_SDMA2, 160 FSL_IMX8MP_SDMA3, 161 FSL_IMX8MP_SEMAPHORE1, 162 FSL_IMX8MP_SEMAPHORE2, 163 FSL_IMX8MP_SEMAPHORE_HS, 164 FSL_IMX8MP_SNVS_HP, 165 FSL_IMX8MP_SPBA1, 166 FSL_IMX8MP_SPBA2, 167 FSL_IMX8MP_SRC, 168 FSL_IMX8MP_SYSCNT_CMP, 169 FSL_IMX8MP_SYSCNT_CTRL, 170 FSL_IMX8MP_SYSCNT_RD, 171 FSL_IMX8MP_TCM_DTCM, 172 FSL_IMX8MP_TCM_ITCM, 173 FSL_IMX8MP_TZASC, 174 FSL_IMX8MP_UART1, 175 FSL_IMX8MP_UART2, 176 FSL_IMX8MP_UART3, 177 FSL_IMX8MP_UART4, 178 FSL_IMX8MP_USB1, 179 FSL_IMX8MP_USB2, 180 FSL_IMX8MP_USDHC1, 181 FSL_IMX8MP_USDHC2, 182 FSL_IMX8MP_USDHC3, 183 FSL_IMX8MP_VPU, 184 FSL_IMX8MP_VPU_BLK_CTRL, 185 FSL_IMX8MP_VPU_G1_DECODER, 186 FSL_IMX8MP_VPU_G2_DECODER, 187 FSL_IMX8MP_VPU_VC8000E_ENCODER, 188 FSL_IMX8MP_WDOG1, 189 FSL_IMX8MP_WDOG2, 190 FSL_IMX8MP_WDOG3, 191 }; 192 193 enum FslImx8mpIrqs { 194 FSL_IMX8MP_USDHC1_IRQ = 22, 195 FSL_IMX8MP_USDHC2_IRQ = 23, 196 FSL_IMX8MP_USDHC3_IRQ = 24, 197 198 FSL_IMX8MP_UART1_IRQ = 26, 199 FSL_IMX8MP_UART2_IRQ = 27, 200 FSL_IMX8MP_UART3_IRQ = 28, 201 FSL_IMX8MP_UART4_IRQ = 29, 202 FSL_IMX8MP_UART5_IRQ = 30, 203 FSL_IMX8MP_UART6_IRQ = 16, 204 205 FSL_IMX8MP_PCI_INTA_IRQ = 126, 206 FSL_IMX8MP_PCI_INTB_IRQ = 125, 207 FSL_IMX8MP_PCI_INTC_IRQ = 124, 208 FSL_IMX8MP_PCI_INTD_IRQ = 123, 209 FSL_IMX8MP_PCI_MSI_IRQ = 140, 210 }; 211 212 #endif /* FSL_IMX8MP_H */ 213