xref: /openbmc/qemu/include/hw/arm/aspeed_soc.h (revision ff2f49b16359a9013888b5cc4041fac51b402fc9)
1 /*
2  * ASPEED SoC family
3  *
4  * Andrew Jeffery <andrew@aj.id.au>
5  *
6  * Copyright 2016 IBM Corp.
7  *
8  * This code is licensed under the GPL version 2 or later.  See
9  * the COPYING file in the top-level directory.
10  */
11 
12 #ifndef ASPEED_SOC_H
13 #define ASPEED_SOC_H
14 
15 #include "hw/cpu/a15mpcore.h"
16 #include "hw/arm/armv7m.h"
17 #include "hw/intc/aspeed_vic.h"
18 #include "hw/intc/aspeed_intc.h"
19 #include "hw/misc/aspeed_scu.h"
20 #include "hw/adc/aspeed_adc.h"
21 #include "hw/misc/aspeed_sdmc.h"
22 #include "hw/misc/aspeed_xdma.h"
23 #include "hw/timer/aspeed_timer.h"
24 #include "hw/rtc/aspeed_rtc.h"
25 #include "hw/i2c/aspeed_i2c.h"
26 #include "hw/misc/aspeed_i3c.h"
27 #include "hw/ssi/aspeed_smc.h"
28 #include "hw/misc/aspeed_hace.h"
29 #include "hw/misc/aspeed_sbc.h"
30 #include "hw/misc/aspeed_sli.h"
31 #include "hw/watchdog/wdt_aspeed.h"
32 #include "hw/net/ftgmac100.h"
33 #include "target/arm/cpu.h"
34 #include "hw/gpio/aspeed_gpio.h"
35 #include "hw/sd/aspeed_sdhci.h"
36 #include "hw/usb/hcd-ehci.h"
37 #include "qom/object.h"
38 #include "hw/misc/aspeed_lpc.h"
39 #include "hw/misc/unimp.h"
40 #include "hw/misc/aspeed_peci.h"
41 #include "hw/fsi/aspeed_apb2opb.h"
42 #include "hw/char/serial-mm.h"
43 #include "hw/intc/arm_gicv3.h"
44 
45 #define ASPEED_SPIS_NUM  3
46 #define ASPEED_EHCIS_NUM 4
47 #define ASPEED_WDTS_NUM  8
48 #define ASPEED_CPUS_NUM  4
49 #define ASPEED_MACS_NUM  4
50 #define ASPEED_UARTS_NUM 13
51 #define ASPEED_JTAG_NUM  2
52 
53 struct AspeedSoCState {
54     DeviceState parent;
55 
56     MemoryRegion *memory;
57     MemoryRegion *dram_mr;
58     MemoryRegion dram_container;
59     MemoryRegion sram;
60     MemoryRegion spi_boot_container;
61     MemoryRegion spi_boot;
62     MemoryRegion vbootrom;
63     AddressSpace dram_as;
64     AspeedRtcState rtc;
65     AspeedTimerCtrlState timerctrl;
66     AspeedI2CState i2c;
67     AspeedI3CState i3c;
68     AspeedSCUState scu;
69     AspeedSCUState scuio;
70     AspeedHACEState hace;
71     AspeedXDMAState xdma;
72     AspeedADCState adc;
73     AspeedSMCState fmc;
74     AspeedSMCState spi[ASPEED_SPIS_NUM];
75     EHCISysBusState ehci[ASPEED_EHCIS_NUM];
76     AspeedSBCState sbc;
77     AspeedSLIState sli;
78     AspeedSLIState sliio;
79     MemoryRegion secsram;
80     UnimplementedDeviceState sbc_unimplemented;
81     AspeedSDMCState sdmc;
82     AspeedWDTState wdt[ASPEED_WDTS_NUM];
83     FTGMAC100State ftgmac100[ASPEED_MACS_NUM];
84     AspeedMiiState mii[ASPEED_MACS_NUM];
85     AspeedGPIOState gpio;
86     AspeedGPIOState gpio_1_8v;
87     AspeedSDHCIState sdhci;
88     AspeedSDHCIState emmc;
89     AspeedLPCState lpc;
90     AspeedPECIState peci;
91     SerialMM uart[ASPEED_UARTS_NUM];
92     Clock *sysclk;
93     UnimplementedDeviceState iomem;
94     UnimplementedDeviceState iomem0;
95     UnimplementedDeviceState iomem1;
96     UnimplementedDeviceState video;
97     UnimplementedDeviceState emmc_boot_controller;
98     UnimplementedDeviceState dpmcu;
99     UnimplementedDeviceState pwm;
100     UnimplementedDeviceState espi;
101     UnimplementedDeviceState udc;
102     UnimplementedDeviceState sgpiom;
103     UnimplementedDeviceState ltpi;
104     UnimplementedDeviceState jtag[ASPEED_JTAG_NUM];
105     AspeedAPB2OPBState fsi[2];
106 };
107 
108 #define TYPE_ASPEED_SOC "aspeed-soc"
109 OBJECT_DECLARE_TYPE(AspeedSoCState, AspeedSoCClass, ASPEED_SOC)
110 
111 struct Aspeed2400SoCState {
112     AspeedSoCState parent;
113 
114     ARMCPU cpu[ASPEED_CPUS_NUM];
115     AspeedVICState vic;
116 };
117 
118 #define TYPE_ASPEED2400_SOC "aspeed2400-soc"
119 OBJECT_DECLARE_SIMPLE_TYPE(Aspeed2400SoCState, ASPEED2400_SOC)
120 
121 struct Aspeed2600SoCState {
122     AspeedSoCState parent;
123 
124     A15MPPrivState a7mpcore;
125     ARMCPU cpu[ASPEED_CPUS_NUM]; /* XXX belong to a7mpcore */
126 };
127 
128 #define TYPE_ASPEED2600_SOC "aspeed2600-soc"
129 OBJECT_DECLARE_SIMPLE_TYPE(Aspeed2600SoCState, ASPEED2600_SOC)
130 
131 struct Aspeed27x0SSPSoCState {
132     AspeedSoCState parent;
133     AspeedINTCState intc[2];
134     UnimplementedDeviceState ipc[2];
135     UnimplementedDeviceState scuio;
136     MemoryRegion memory;
137 
138     ARMv7MState armv7m;
139 };
140 
141 #define TYPE_ASPEED27X0SSP_SOC "aspeed27x0ssp-soc"
142 OBJECT_DECLARE_SIMPLE_TYPE(Aspeed27x0SSPSoCState, ASPEED27X0SSP_SOC)
143 
144 struct Aspeed27x0TSPSoCState {
145     AspeedSoCState parent;
146     AspeedINTCState intc[2];
147     UnimplementedDeviceState ipc[2];
148     UnimplementedDeviceState scuio;
149     MemoryRegion memory;
150 
151     ARMv7MState armv7m;
152 };
153 
154 #define TYPE_ASPEED27X0TSP_SOC "aspeed27x0tsp-soc"
155 OBJECT_DECLARE_SIMPLE_TYPE(Aspeed27x0TSPSoCState, ASPEED27X0TSP_SOC)
156 
157 struct Aspeed27x0SoCState {
158     AspeedSoCState parent;
159 
160     ARMCPU cpu[ASPEED_CPUS_NUM];
161     AspeedINTCState intc[2];
162     GICv3State gic;
163     MemoryRegion dram_empty;
164 
165     Aspeed27x0SSPSoCState ssp;
166     Aspeed27x0TSPSoCState tsp;
167 };
168 
169 #define TYPE_ASPEED27X0_SOC "aspeed27x0-soc"
170 OBJECT_DECLARE_SIMPLE_TYPE(Aspeed27x0SoCState, ASPEED27X0_SOC)
171 
172 struct Aspeed10x0SoCState {
173     AspeedSoCState parent;
174 
175     ARMv7MState armv7m;
176 };
177 
178 #define TYPE_ASPEED10X0_SOC "aspeed10x0-soc"
179 OBJECT_DECLARE_SIMPLE_TYPE(Aspeed10x0SoCState, ASPEED10X0_SOC)
180 
181 struct AspeedSoCClass {
182     DeviceClass parent_class;
183 
184     /** valid_cpu_types: NULL terminated array of a single CPU type. */
185     const char * const *valid_cpu_types;
186     uint32_t silicon_rev;
187     uint64_t sram_size;
188     uint64_t secsram_size;
189     int spis_num;
190     int ehcis_num;
191     int wdts_num;
192     int macs_num;
193     int uarts_num;
194     int uarts_base;
195     const int *irqmap;
196     const hwaddr *memmap;
197     uint32_t num_cpus;
198     qemu_irq (*get_irq)(AspeedSoCState *s, int dev);
199     bool (*boot_from_emmc)(AspeedSoCState *s);
200 };
201 
202 const char *aspeed_soc_cpu_type(AspeedSoCClass *sc);
203 
204 enum {
205     ASPEED_DEV_VBOOTROM,
206     ASPEED_DEV_SPI_BOOT,
207     ASPEED_DEV_IOMEM,
208     ASPEED_DEV_IOMEM0,
209     ASPEED_DEV_IOMEM1,
210     ASPEED_DEV_LTPI,
211     ASPEED_DEV_UART0,
212     ASPEED_DEV_UART1,
213     ASPEED_DEV_UART2,
214     ASPEED_DEV_UART3,
215     ASPEED_DEV_UART4,
216     ASPEED_DEV_UART5,
217     ASPEED_DEV_UART6,
218     ASPEED_DEV_UART7,
219     ASPEED_DEV_UART8,
220     ASPEED_DEV_UART9,
221     ASPEED_DEV_UART10,
222     ASPEED_DEV_UART11,
223     ASPEED_DEV_UART12,
224     ASPEED_DEV_UART13,
225     ASPEED_DEV_VUART,
226     ASPEED_DEV_FMC,
227     ASPEED_DEV_SPI0,
228     ASPEED_DEV_SPI1,
229     ASPEED_DEV_SPI2,
230     ASPEED_DEV_EHCI1,
231     ASPEED_DEV_EHCI2,
232     ASPEED_DEV_EHCI3,
233     ASPEED_DEV_EHCI4,
234     ASPEED_DEV_VIC,
235     ASPEED_DEV_INTC,
236     ASPEED_DEV_INTCIO,
237     ASPEED_DEV_SDMC,
238     ASPEED_DEV_SCU,
239     ASPEED_DEV_ADC,
240     ASPEED_DEV_SBC,
241     ASPEED_DEV_SECSRAM,
242     ASPEED_DEV_EMMC_BC,
243     ASPEED_DEV_VIDEO,
244     ASPEED_DEV_SRAM,
245     ASPEED_DEV_SDHCI,
246     ASPEED_DEV_GPIO,
247     ASPEED_DEV_GPIO_1_8V,
248     ASPEED_DEV_RTC,
249     ASPEED_DEV_TIMER1,
250     ASPEED_DEV_TIMER2,
251     ASPEED_DEV_TIMER3,
252     ASPEED_DEV_TIMER4,
253     ASPEED_DEV_TIMER5,
254     ASPEED_DEV_TIMER6,
255     ASPEED_DEV_TIMER7,
256     ASPEED_DEV_TIMER8,
257     ASPEED_DEV_WDT,
258     ASPEED_DEV_PWM,
259     ASPEED_DEV_LPC,
260     ASPEED_DEV_IBT,
261     ASPEED_DEV_I2C,
262     ASPEED_DEV_PECI,
263     ASPEED_DEV_ETH1,
264     ASPEED_DEV_ETH2,
265     ASPEED_DEV_ETH3,
266     ASPEED_DEV_ETH4,
267     ASPEED_DEV_MII1,
268     ASPEED_DEV_MII2,
269     ASPEED_DEV_MII3,
270     ASPEED_DEV_MII4,
271     ASPEED_DEV_SDRAM,
272     ASPEED_DEV_XDMA,
273     ASPEED_DEV_EMMC,
274     ASPEED_DEV_KCS,
275     ASPEED_DEV_HACE,
276     ASPEED_DEV_DPMCU,
277     ASPEED_DEV_DP,
278     ASPEED_DEV_I3C,
279     ASPEED_DEV_ESPI,
280     ASPEED_DEV_UDC,
281     ASPEED_DEV_SGPIOM,
282     ASPEED_DEV_JTAG0,
283     ASPEED_DEV_JTAG1,
284     ASPEED_DEV_FSI1,
285     ASPEED_DEV_FSI2,
286     ASPEED_DEV_SCUIO,
287     ASPEED_DEV_SLI,
288     ASPEED_DEV_SLIIO,
289     ASPEED_GIC_DIST,
290     ASPEED_GIC_REDIST,
291     ASPEED_DEV_IPC0,
292     ASPEED_DEV_IPC1,
293 };
294 
295 qemu_irq aspeed_soc_get_irq(AspeedSoCState *s, int dev);
296 bool aspeed_soc_uart_realize(AspeedSoCState *s, Error **errp);
297 void aspeed_soc_uart_set_chr(AspeedSoCState *s, int dev, Chardev *chr);
298 bool aspeed_soc_dram_init(AspeedSoCState *s, Error **errp);
299 void aspeed_mmio_map(AspeedSoCState *s, SysBusDevice *dev, int n, hwaddr addr);
300 void aspeed_mmio_map_unimplemented(AspeedSoCState *s, SysBusDevice *dev,
301                                    const char *name, hwaddr addr,
302                                    uint64_t size);
303 void aspeed_board_init_flashes(AspeedSMCState *s, const char *flashtype,
304                                unsigned int count, int unit0);
305 
306 static inline int aspeed_uart_index(int uart_dev)
307 {
308     return uart_dev - ASPEED_DEV_UART0;
309 }
310 
311 static inline int aspeed_uart_first(AspeedSoCClass *sc)
312 {
313     return aspeed_uart_index(sc->uarts_base);
314 }
315 
316 static inline int aspeed_uart_last(AspeedSoCClass *sc)
317 {
318     return aspeed_uart_first(sc) + sc->uarts_num - 1;
319 }
320 
321 #endif /* ASPEED_SOC_H */
322