1 #ifndef HW_ARM_ALLWINNER_A10_H 2 #define HW_ARM_ALLWINNER_A10_H 3 4 #include "qemu/error-report.h" 5 #include "hw/char/serial.h" 6 #include "hw/arm/boot.h" 7 #include "hw/timer/allwinner-a10-pit.h" 8 #include "hw/intc/allwinner-a10-pic.h" 9 #include "hw/net/allwinner_emac.h" 10 #include "hw/ide/ahci.h" 11 12 #include "target/arm/cpu.h" 13 14 15 #define AW_A10_PIC_REG_BASE 0x01c20400 16 #define AW_A10_PIT_REG_BASE 0x01c20c00 17 #define AW_A10_UART0_REG_BASE 0x01c28000 18 #define AW_A10_EMAC_BASE 0x01c0b000 19 #define AW_A10_SATA_BASE 0x01c18000 20 21 #define AW_A10_SDRAM_BASE 0x40000000 22 23 #define TYPE_AW_A10 "allwinner-a10" 24 #define AW_A10(obj) OBJECT_CHECK(AwA10State, (obj), TYPE_AW_A10) 25 26 typedef struct AwA10State { 27 /*< private >*/ 28 DeviceState parent_obj; 29 /*< public >*/ 30 31 ARMCPU cpu; 32 qemu_irq irq[AW_A10_PIC_INT_NR]; 33 AwA10PITState timer; 34 AwA10PICState intc; 35 AwEmacState emac; 36 AllwinnerAHCIState sata; 37 MemoryRegion sram_a; 38 } AwA10State; 39 40 #endif 41