1 /* 2 * internal execution defines for qemu 3 * 4 * Copyright (c) 2003 Fabrice Bellard 5 * 6 * This library is free software; you can redistribute it and/or 7 * modify it under the terms of the GNU Lesser General Public 8 * License as published by the Free Software Foundation; either 9 * version 2.1 of the License, or (at your option) any later version. 10 * 11 * This library is distributed in the hope that it will be useful, 12 * but WITHOUT ANY WARRANTY; without even the implied warranty of 13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14 * Lesser General Public License for more details. 15 * 16 * You should have received a copy of the GNU Lesser General Public 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18 */ 19 20 #ifndef EXEC_ALL_H 21 #define EXEC_ALL_H 22 23 #include "cpu.h" 24 #include "exec/tb-context.h" 25 #ifdef CONFIG_TCG 26 #include "exec/cpu_ldst.h" 27 #endif 28 #include "sysemu/cpu-timers.h" 29 30 /* allow to see translation results - the slowdown should be negligible, so we leave it */ 31 #define DEBUG_DISAS 32 33 /* Page tracking code uses ram addresses in system mode, and virtual 34 addresses in userspace mode. Define tb_page_addr_t to be an appropriate 35 type. */ 36 #if defined(CONFIG_USER_ONLY) 37 typedef abi_ulong tb_page_addr_t; 38 #define TB_PAGE_ADDR_FMT TARGET_ABI_FMT_lx 39 #else 40 typedef ram_addr_t tb_page_addr_t; 41 #define TB_PAGE_ADDR_FMT RAM_ADDR_FMT 42 #endif 43 44 #include "qemu/log.h" 45 46 void gen_intermediate_code(CPUState *cpu, TranslationBlock *tb, int max_insns); 47 void restore_state_to_opc(CPUArchState *env, TranslationBlock *tb, 48 target_ulong *data); 49 50 void cpu_gen_init(void); 51 52 /** 53 * cpu_restore_state: 54 * @cpu: the vCPU state is to be restore to 55 * @searched_pc: the host PC the fault occurred at 56 * @will_exit: true if the TB executed will be interrupted after some 57 cpu adjustments. Required for maintaining the correct 58 icount valus 59 * @return: true if state was restored, false otherwise 60 * 61 * Attempt to restore the state for a fault occurring in translated 62 * code. If the searched_pc is not in translated code no state is 63 * restored and the function returns false. 64 */ 65 bool cpu_restore_state(CPUState *cpu, uintptr_t searched_pc, bool will_exit); 66 67 void QEMU_NORETURN cpu_loop_exit_noexc(CPUState *cpu); 68 void QEMU_NORETURN cpu_io_recompile(CPUState *cpu, uintptr_t retaddr); 69 TranslationBlock *tb_gen_code(CPUState *cpu, 70 target_ulong pc, target_ulong cs_base, 71 uint32_t flags, 72 int cflags); 73 74 void QEMU_NORETURN cpu_loop_exit(CPUState *cpu); 75 void QEMU_NORETURN cpu_loop_exit_restore(CPUState *cpu, uintptr_t pc); 76 void QEMU_NORETURN cpu_loop_exit_atomic(CPUState *cpu, uintptr_t pc); 77 78 /** 79 * cpu_loop_exit_requested: 80 * @cpu: The CPU state to be tested 81 * 82 * Indicate if somebody asked for a return of the CPU to the main loop 83 * (e.g., via cpu_exit() or cpu_interrupt()). 84 * 85 * This is helpful for architectures that support interruptible 86 * instructions. After writing back all state to registers/memory, this 87 * call can be used to check if it makes sense to return to the main loop 88 * or to continue executing the interruptible instruction. 89 */ 90 static inline bool cpu_loop_exit_requested(CPUState *cpu) 91 { 92 return (int32_t)qatomic_read(&cpu_neg(cpu)->icount_decr.u32) < 0; 93 } 94 95 #if !defined(CONFIG_USER_ONLY) 96 void cpu_reloading_memory_map(void); 97 /** 98 * cpu_address_space_init: 99 * @cpu: CPU to add this address space to 100 * @asidx: integer index of this address space 101 * @prefix: prefix to be used as name of address space 102 * @mr: the root memory region of address space 103 * 104 * Add the specified address space to the CPU's cpu_ases list. 105 * The address space added with @asidx 0 is the one used for the 106 * convenience pointer cpu->as. 107 * The target-specific code which registers ASes is responsible 108 * for defining what semantics address space 0, 1, 2, etc have. 109 * 110 * Before the first call to this function, the caller must set 111 * cpu->num_ases to the total number of address spaces it needs 112 * to support. 113 * 114 * Note that with KVM only one address space is supported. 115 */ 116 void cpu_address_space_init(CPUState *cpu, int asidx, 117 const char *prefix, MemoryRegion *mr); 118 #endif 119 120 #if !defined(CONFIG_USER_ONLY) && defined(CONFIG_TCG) 121 /* cputlb.c */ 122 /** 123 * tlb_init - initialize a CPU's TLB 124 * @cpu: CPU whose TLB should be initialized 125 */ 126 void tlb_init(CPUState *cpu); 127 /** 128 * tlb_destroy - destroy a CPU's TLB 129 * @cpu: CPU whose TLB should be destroyed 130 */ 131 void tlb_destroy(CPUState *cpu); 132 /** 133 * tlb_flush_page: 134 * @cpu: CPU whose TLB should be flushed 135 * @addr: virtual address of page to be flushed 136 * 137 * Flush one page from the TLB of the specified CPU, for all 138 * MMU indexes. 139 */ 140 void tlb_flush_page(CPUState *cpu, target_ulong addr); 141 /** 142 * tlb_flush_page_all_cpus: 143 * @cpu: src CPU of the flush 144 * @addr: virtual address of page to be flushed 145 * 146 * Flush one page from the TLB of the specified CPU, for all 147 * MMU indexes. 148 */ 149 void tlb_flush_page_all_cpus(CPUState *src, target_ulong addr); 150 /** 151 * tlb_flush_page_all_cpus_synced: 152 * @cpu: src CPU of the flush 153 * @addr: virtual address of page to be flushed 154 * 155 * Flush one page from the TLB of the specified CPU, for all MMU 156 * indexes like tlb_flush_page_all_cpus except the source vCPUs work 157 * is scheduled as safe work meaning all flushes will be complete once 158 * the source vCPUs safe work is complete. This will depend on when 159 * the guests translation ends the TB. 160 */ 161 void tlb_flush_page_all_cpus_synced(CPUState *src, target_ulong addr); 162 /** 163 * tlb_flush: 164 * @cpu: CPU whose TLB should be flushed 165 * 166 * Flush the entire TLB for the specified CPU. Most CPU architectures 167 * allow the implementation to drop entries from the TLB at any time 168 * so this is generally safe. If more selective flushing is required 169 * use one of the other functions for efficiency. 170 */ 171 void tlb_flush(CPUState *cpu); 172 /** 173 * tlb_flush_all_cpus: 174 * @cpu: src CPU of the flush 175 */ 176 void tlb_flush_all_cpus(CPUState *src_cpu); 177 /** 178 * tlb_flush_all_cpus_synced: 179 * @cpu: src CPU of the flush 180 * 181 * Like tlb_flush_all_cpus except this except the source vCPUs work is 182 * scheduled as safe work meaning all flushes will be complete once 183 * the source vCPUs safe work is complete. This will depend on when 184 * the guests translation ends the TB. 185 */ 186 void tlb_flush_all_cpus_synced(CPUState *src_cpu); 187 /** 188 * tlb_flush_page_by_mmuidx: 189 * @cpu: CPU whose TLB should be flushed 190 * @addr: virtual address of page to be flushed 191 * @idxmap: bitmap of MMU indexes to flush 192 * 193 * Flush one page from the TLB of the specified CPU, for the specified 194 * MMU indexes. 195 */ 196 void tlb_flush_page_by_mmuidx(CPUState *cpu, target_ulong addr, 197 uint16_t idxmap); 198 /** 199 * tlb_flush_page_by_mmuidx_all_cpus: 200 * @cpu: Originating CPU of the flush 201 * @addr: virtual address of page to be flushed 202 * @idxmap: bitmap of MMU indexes to flush 203 * 204 * Flush one page from the TLB of all CPUs, for the specified 205 * MMU indexes. 206 */ 207 void tlb_flush_page_by_mmuidx_all_cpus(CPUState *cpu, target_ulong addr, 208 uint16_t idxmap); 209 /** 210 * tlb_flush_page_by_mmuidx_all_cpus_synced: 211 * @cpu: Originating CPU of the flush 212 * @addr: virtual address of page to be flushed 213 * @idxmap: bitmap of MMU indexes to flush 214 * 215 * Flush one page from the TLB of all CPUs, for the specified MMU 216 * indexes like tlb_flush_page_by_mmuidx_all_cpus except the source 217 * vCPUs work is scheduled as safe work meaning all flushes will be 218 * complete once the source vCPUs safe work is complete. This will 219 * depend on when the guests translation ends the TB. 220 */ 221 void tlb_flush_page_by_mmuidx_all_cpus_synced(CPUState *cpu, target_ulong addr, 222 uint16_t idxmap); 223 /** 224 * tlb_flush_by_mmuidx: 225 * @cpu: CPU whose TLB should be flushed 226 * @wait: If true ensure synchronisation by exiting the cpu_loop 227 * @idxmap: bitmap of MMU indexes to flush 228 * 229 * Flush all entries from the TLB of the specified CPU, for the specified 230 * MMU indexes. 231 */ 232 void tlb_flush_by_mmuidx(CPUState *cpu, uint16_t idxmap); 233 /** 234 * tlb_flush_by_mmuidx_all_cpus: 235 * @cpu: Originating CPU of the flush 236 * @idxmap: bitmap of MMU indexes to flush 237 * 238 * Flush all entries from all TLBs of all CPUs, for the specified 239 * MMU indexes. 240 */ 241 void tlb_flush_by_mmuidx_all_cpus(CPUState *cpu, uint16_t idxmap); 242 /** 243 * tlb_flush_by_mmuidx_all_cpus_synced: 244 * @cpu: Originating CPU of the flush 245 * @idxmap: bitmap of MMU indexes to flush 246 * 247 * Flush all entries from all TLBs of all CPUs, for the specified 248 * MMU indexes like tlb_flush_by_mmuidx_all_cpus except except the source 249 * vCPUs work is scheduled as safe work meaning all flushes will be 250 * complete once the source vCPUs safe work is complete. This will 251 * depend on when the guests translation ends the TB. 252 */ 253 void tlb_flush_by_mmuidx_all_cpus_synced(CPUState *cpu, uint16_t idxmap); 254 255 /** 256 * tlb_flush_page_bits_by_mmuidx 257 * @cpu: CPU whose TLB should be flushed 258 * @addr: virtual address of page to be flushed 259 * @idxmap: bitmap of mmu indexes to flush 260 * @bits: number of significant bits in address 261 * 262 * Similar to tlb_flush_page_mask, but with a bitmap of indexes. 263 */ 264 void tlb_flush_page_bits_by_mmuidx(CPUState *cpu, target_ulong addr, 265 uint16_t idxmap, unsigned bits); 266 267 /* Similarly, with broadcast and syncing. */ 268 void tlb_flush_page_bits_by_mmuidx_all_cpus(CPUState *cpu, target_ulong addr, 269 uint16_t idxmap, unsigned bits); 270 void tlb_flush_page_bits_by_mmuidx_all_cpus_synced 271 (CPUState *cpu, target_ulong addr, uint16_t idxmap, unsigned bits); 272 273 /** 274 * tlb_set_page_with_attrs: 275 * @cpu: CPU to add this TLB entry for 276 * @vaddr: virtual address of page to add entry for 277 * @paddr: physical address of the page 278 * @attrs: memory transaction attributes 279 * @prot: access permissions (PAGE_READ/PAGE_WRITE/PAGE_EXEC bits) 280 * @mmu_idx: MMU index to insert TLB entry for 281 * @size: size of the page in bytes 282 * 283 * Add an entry to this CPU's TLB (a mapping from virtual address 284 * @vaddr to physical address @paddr) with the specified memory 285 * transaction attributes. This is generally called by the target CPU 286 * specific code after it has been called through the tlb_fill() 287 * entry point and performed a successful page table walk to find 288 * the physical address and attributes for the virtual address 289 * which provoked the TLB miss. 290 * 291 * At most one entry for a given virtual address is permitted. Only a 292 * single TARGET_PAGE_SIZE region is mapped; the supplied @size is only 293 * used by tlb_flush_page. 294 */ 295 void tlb_set_page_with_attrs(CPUState *cpu, target_ulong vaddr, 296 hwaddr paddr, MemTxAttrs attrs, 297 int prot, int mmu_idx, target_ulong size); 298 /* tlb_set_page: 299 * 300 * This function is equivalent to calling tlb_set_page_with_attrs() 301 * with an @attrs argument of MEMTXATTRS_UNSPECIFIED. It's provided 302 * as a convenience for CPUs which don't use memory transaction attributes. 303 */ 304 void tlb_set_page(CPUState *cpu, target_ulong vaddr, 305 hwaddr paddr, int prot, 306 int mmu_idx, target_ulong size); 307 #else 308 static inline void tlb_init(CPUState *cpu) 309 { 310 } 311 static inline void tlb_destroy(CPUState *cpu) 312 { 313 } 314 static inline void tlb_flush_page(CPUState *cpu, target_ulong addr) 315 { 316 } 317 static inline void tlb_flush_page_all_cpus(CPUState *src, target_ulong addr) 318 { 319 } 320 static inline void tlb_flush_page_all_cpus_synced(CPUState *src, 321 target_ulong addr) 322 { 323 } 324 static inline void tlb_flush(CPUState *cpu) 325 { 326 } 327 static inline void tlb_flush_all_cpus(CPUState *src_cpu) 328 { 329 } 330 static inline void tlb_flush_all_cpus_synced(CPUState *src_cpu) 331 { 332 } 333 static inline void tlb_flush_page_by_mmuidx(CPUState *cpu, 334 target_ulong addr, uint16_t idxmap) 335 { 336 } 337 338 static inline void tlb_flush_by_mmuidx(CPUState *cpu, uint16_t idxmap) 339 { 340 } 341 static inline void tlb_flush_page_by_mmuidx_all_cpus(CPUState *cpu, 342 target_ulong addr, 343 uint16_t idxmap) 344 { 345 } 346 static inline void tlb_flush_page_by_mmuidx_all_cpus_synced(CPUState *cpu, 347 target_ulong addr, 348 uint16_t idxmap) 349 { 350 } 351 static inline void tlb_flush_by_mmuidx_all_cpus(CPUState *cpu, uint16_t idxmap) 352 { 353 } 354 355 static inline void tlb_flush_by_mmuidx_all_cpus_synced(CPUState *cpu, 356 uint16_t idxmap) 357 { 358 } 359 static inline void tlb_flush_page_bits_by_mmuidx(CPUState *cpu, 360 target_ulong addr, 361 uint16_t idxmap, 362 unsigned bits) 363 { 364 } 365 static inline void tlb_flush_page_bits_by_mmuidx_all_cpus(CPUState *cpu, 366 target_ulong addr, 367 uint16_t idxmap, 368 unsigned bits) 369 { 370 } 371 static inline void 372 tlb_flush_page_bits_by_mmuidx_all_cpus_synced(CPUState *cpu, target_ulong addr, 373 uint16_t idxmap, unsigned bits) 374 { 375 } 376 #endif 377 /** 378 * probe_access: 379 * @env: CPUArchState 380 * @addr: guest virtual address to look up 381 * @size: size of the access 382 * @access_type: read, write or execute permission 383 * @mmu_idx: MMU index to use for lookup 384 * @retaddr: return address for unwinding 385 * 386 * Look up the guest virtual address @addr. Raise an exception if the 387 * page does not satisfy @access_type. Raise an exception if the 388 * access (@addr, @size) hits a watchpoint. For writes, mark a clean 389 * page as dirty. 390 * 391 * Finally, return the host address for a page that is backed by RAM, 392 * or NULL if the page requires I/O. 393 */ 394 void *probe_access(CPUArchState *env, target_ulong addr, int size, 395 MMUAccessType access_type, int mmu_idx, uintptr_t retaddr); 396 397 static inline void *probe_write(CPUArchState *env, target_ulong addr, int size, 398 int mmu_idx, uintptr_t retaddr) 399 { 400 return probe_access(env, addr, size, MMU_DATA_STORE, mmu_idx, retaddr); 401 } 402 403 static inline void *probe_read(CPUArchState *env, target_ulong addr, int size, 404 int mmu_idx, uintptr_t retaddr) 405 { 406 return probe_access(env, addr, size, MMU_DATA_LOAD, mmu_idx, retaddr); 407 } 408 409 /** 410 * probe_access_flags: 411 * @env: CPUArchState 412 * @addr: guest virtual address to look up 413 * @access_type: read, write or execute permission 414 * @mmu_idx: MMU index to use for lookup 415 * @nonfault: suppress the fault 416 * @phost: return value for host address 417 * @retaddr: return address for unwinding 418 * 419 * Similar to probe_access, loosely returning the TLB_FLAGS_MASK for 420 * the page, and storing the host address for RAM in @phost. 421 * 422 * If @nonfault is set, do not raise an exception but return TLB_INVALID_MASK. 423 * Do not handle watchpoints, but include TLB_WATCHPOINT in the returned flags. 424 * Do handle clean pages, so exclude TLB_NOTDIRY from the returned flags. 425 * For simplicity, all "mmio-like" flags are folded to TLB_MMIO. 426 */ 427 int probe_access_flags(CPUArchState *env, target_ulong addr, 428 MMUAccessType access_type, int mmu_idx, 429 bool nonfault, void **phost, uintptr_t retaddr); 430 431 #define CODE_GEN_ALIGN 16 /* must be >= of the size of a icache line */ 432 433 /* Estimated block size for TB allocation. */ 434 /* ??? The following is based on a 2015 survey of x86_64 host output. 435 Better would seem to be some sort of dynamically sized TB array, 436 adapting to the block sizes actually being produced. */ 437 #if defined(CONFIG_SOFTMMU) 438 #define CODE_GEN_AVG_BLOCK_SIZE 400 439 #else 440 #define CODE_GEN_AVG_BLOCK_SIZE 150 441 #endif 442 443 /* 444 * Translation Cache-related fields of a TB. 445 * This struct exists just for convenience; we keep track of TB's in a binary 446 * search tree, and the only fields needed to compare TB's in the tree are 447 * @ptr and @size. 448 * Note: the address of search data can be obtained by adding @size to @ptr. 449 */ 450 struct tb_tc { 451 const void *ptr; /* pointer to the translated code */ 452 size_t size; 453 }; 454 455 struct TranslationBlock { 456 target_ulong pc; /* simulated PC corresponding to this block (EIP + CS base) */ 457 target_ulong cs_base; /* CS base for this block */ 458 uint32_t flags; /* flags defining in which context the code was generated */ 459 uint16_t size; /* size of target code for this block (1 <= 460 size <= TARGET_PAGE_SIZE) */ 461 uint16_t icount; 462 uint32_t cflags; /* compile flags */ 463 #define CF_COUNT_MASK 0x00007fff 464 #define CF_LAST_IO 0x00008000 /* Last insn may be an IO access. */ 465 #define CF_NOCACHE 0x00010000 /* To be freed after execution */ 466 #define CF_USE_ICOUNT 0x00020000 467 #define CF_INVALID 0x00040000 /* TB is stale. Set with @jmp_lock held */ 468 #define CF_PARALLEL 0x00080000 /* Generate code for a parallel context */ 469 #define CF_CLUSTER_MASK 0xff000000 /* Top 8 bits are cluster ID */ 470 #define CF_CLUSTER_SHIFT 24 471 /* cflags' mask for hashing/comparison */ 472 #define CF_HASH_MASK \ 473 (CF_COUNT_MASK | CF_LAST_IO | CF_USE_ICOUNT | CF_PARALLEL | CF_CLUSTER_MASK) 474 475 /* Per-vCPU dynamic tracing state used to generate this TB */ 476 uint32_t trace_vcpu_dstate; 477 478 struct tb_tc tc; 479 480 /* original tb when cflags has CF_NOCACHE */ 481 struct TranslationBlock *orig_tb; 482 /* first and second physical page containing code. The lower bit 483 of the pointer tells the index in page_next[]. 484 The list is protected by the TB's page('s) lock(s) */ 485 uintptr_t page_next[2]; 486 tb_page_addr_t page_addr[2]; 487 488 /* jmp_lock placed here to fill a 4-byte hole. Its documentation is below */ 489 QemuSpin jmp_lock; 490 491 /* The following data are used to directly call another TB from 492 * the code of this one. This can be done either by emitting direct or 493 * indirect native jump instructions. These jumps are reset so that the TB 494 * just continues its execution. The TB can be linked to another one by 495 * setting one of the jump targets (or patching the jump instruction). Only 496 * two of such jumps are supported. 497 */ 498 uint16_t jmp_reset_offset[2]; /* offset of original jump target */ 499 #define TB_JMP_RESET_OFFSET_INVALID 0xffff /* indicates no jump generated */ 500 uintptr_t jmp_target_arg[2]; /* target address or offset */ 501 502 /* 503 * Each TB has a NULL-terminated list (jmp_list_head) of incoming jumps. 504 * Each TB can have two outgoing jumps, and therefore can participate 505 * in two lists. The list entries are kept in jmp_list_next[2]. The least 506 * significant bit (LSB) of the pointers in these lists is used to encode 507 * which of the two list entries is to be used in the pointed TB. 508 * 509 * List traversals are protected by jmp_lock. The destination TB of each 510 * outgoing jump is kept in jmp_dest[] so that the appropriate jmp_lock 511 * can be acquired from any origin TB. 512 * 513 * jmp_dest[] are tagged pointers as well. The LSB is set when the TB is 514 * being invalidated, so that no further outgoing jumps from it can be set. 515 * 516 * jmp_lock also protects the CF_INVALID cflag; a jump must not be chained 517 * to a destination TB that has CF_INVALID set. 518 */ 519 uintptr_t jmp_list_head; 520 uintptr_t jmp_list_next[2]; 521 uintptr_t jmp_dest[2]; 522 }; 523 524 extern bool parallel_cpus; 525 526 /* Hide the qatomic_read to make code a little easier on the eyes */ 527 static inline uint32_t tb_cflags(const TranslationBlock *tb) 528 { 529 return qatomic_read(&tb->cflags); 530 } 531 532 /* current cflags for hashing/comparison */ 533 static inline uint32_t curr_cflags(void) 534 { 535 return (parallel_cpus ? CF_PARALLEL : 0) 536 | (icount_enabled() ? CF_USE_ICOUNT : 0); 537 } 538 539 /* TranslationBlock invalidate API */ 540 #if defined(CONFIG_USER_ONLY) 541 void tb_invalidate_phys_addr(target_ulong addr); 542 void tb_invalidate_phys_range(target_ulong start, target_ulong end); 543 #else 544 void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr, MemTxAttrs attrs); 545 #endif 546 void tb_flush(CPUState *cpu); 547 void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr); 548 TranslationBlock *tb_htable_lookup(CPUState *cpu, target_ulong pc, 549 target_ulong cs_base, uint32_t flags, 550 uint32_t cf_mask); 551 void tb_set_jmp_target(TranslationBlock *tb, int n, uintptr_t addr); 552 553 /* GETPC is the true target of the return instruction that we'll execute. */ 554 #if defined(CONFIG_TCG_INTERPRETER) 555 extern uintptr_t tci_tb_ptr; 556 # define GETPC() tci_tb_ptr 557 #else 558 # define GETPC() \ 559 ((uintptr_t)__builtin_extract_return_addr(__builtin_return_address(0))) 560 #endif 561 562 /* The true return address will often point to a host insn that is part of 563 the next translated guest insn. Adjust the address backward to point to 564 the middle of the call insn. Subtracting one would do the job except for 565 several compressed mode architectures (arm, mips) which set the low bit 566 to indicate the compressed mode; subtracting two works around that. It 567 is also the case that there are no host isas that contain a call insn 568 smaller than 4 bytes, so we don't worry about special-casing this. */ 569 #define GETPC_ADJ 2 570 571 #if !defined(CONFIG_USER_ONLY) && defined(CONFIG_DEBUG_TCG) 572 void assert_no_pages_locked(void); 573 #else 574 static inline void assert_no_pages_locked(void) 575 { 576 } 577 #endif 578 579 #if !defined(CONFIG_USER_ONLY) 580 581 /** 582 * iotlb_to_section: 583 * @cpu: CPU performing the access 584 * @index: TCG CPU IOTLB entry 585 * 586 * Given a TCG CPU IOTLB entry, return the MemoryRegionSection that 587 * it refers to. @index will have been initially created and returned 588 * by memory_region_section_get_iotlb(). 589 */ 590 struct MemoryRegionSection *iotlb_to_section(CPUState *cpu, 591 hwaddr index, MemTxAttrs attrs); 592 #endif 593 594 #if defined(CONFIG_USER_ONLY) 595 void mmap_lock(void); 596 void mmap_unlock(void); 597 bool have_mmap_lock(void); 598 599 /** 600 * get_page_addr_code() - user-mode version 601 * @env: CPUArchState 602 * @addr: guest virtual address of guest code 603 * 604 * Returns @addr. 605 */ 606 static inline tb_page_addr_t get_page_addr_code(CPUArchState *env, 607 target_ulong addr) 608 { 609 return addr; 610 } 611 612 /** 613 * get_page_addr_code_hostp() - user-mode version 614 * @env: CPUArchState 615 * @addr: guest virtual address of guest code 616 * 617 * Returns @addr. 618 * 619 * If @hostp is non-NULL, sets *@hostp to the host address where @addr's content 620 * is kept. 621 */ 622 static inline tb_page_addr_t get_page_addr_code_hostp(CPUArchState *env, 623 target_ulong addr, 624 void **hostp) 625 { 626 if (hostp) { 627 *hostp = g2h(addr); 628 } 629 return addr; 630 } 631 #else 632 static inline void mmap_lock(void) {} 633 static inline void mmap_unlock(void) {} 634 635 /** 636 * get_page_addr_code() - full-system version 637 * @env: CPUArchState 638 * @addr: guest virtual address of guest code 639 * 640 * If we cannot translate and execute from the entire RAM page, or if 641 * the region is not backed by RAM, returns -1. Otherwise, returns the 642 * ram_addr_t corresponding to the guest code at @addr. 643 * 644 * Note: this function can trigger an exception. 645 */ 646 tb_page_addr_t get_page_addr_code(CPUArchState *env, target_ulong addr); 647 648 /** 649 * get_page_addr_code_hostp() - full-system version 650 * @env: CPUArchState 651 * @addr: guest virtual address of guest code 652 * 653 * See get_page_addr_code() (full-system version) for documentation on the 654 * return value. 655 * 656 * Sets *@hostp (when @hostp is non-NULL) as follows. 657 * If the return value is -1, sets *@hostp to NULL. Otherwise, sets *@hostp 658 * to the host address where @addr's content is kept. 659 * 660 * Note: this function can trigger an exception. 661 */ 662 tb_page_addr_t get_page_addr_code_hostp(CPUArchState *env, target_ulong addr, 663 void **hostp); 664 665 void tlb_reset_dirty(CPUState *cpu, ram_addr_t start1, ram_addr_t length); 666 void tlb_set_dirty(CPUState *cpu, target_ulong vaddr); 667 668 /* exec.c */ 669 void tb_flush_jmp_cache(CPUState *cpu, target_ulong addr); 670 671 MemoryRegionSection * 672 address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr, 673 hwaddr *xlat, hwaddr *plen, 674 MemTxAttrs attrs, int *prot); 675 hwaddr memory_region_section_get_iotlb(CPUState *cpu, 676 MemoryRegionSection *section); 677 #endif 678 679 #endif 680