1022c62cbSPaolo Bonzini /* 2022c62cbSPaolo Bonzini * common defines for all CPUs 3022c62cbSPaolo Bonzini * 4022c62cbSPaolo Bonzini * Copyright (c) 2003 Fabrice Bellard 5022c62cbSPaolo Bonzini * 6022c62cbSPaolo Bonzini * This library is free software; you can redistribute it and/or 7022c62cbSPaolo Bonzini * modify it under the terms of the GNU Lesser General Public 8022c62cbSPaolo Bonzini * License as published by the Free Software Foundation; either 9022c62cbSPaolo Bonzini * version 2 of the License, or (at your option) any later version. 10022c62cbSPaolo Bonzini * 11022c62cbSPaolo Bonzini * This library is distributed in the hope that it will be useful, 12022c62cbSPaolo Bonzini * but WITHOUT ANY WARRANTY; without even the implied warranty of 13022c62cbSPaolo Bonzini * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14022c62cbSPaolo Bonzini * Lesser General Public License for more details. 15022c62cbSPaolo Bonzini * 16022c62cbSPaolo Bonzini * You should have received a copy of the GNU Lesser General Public 17022c62cbSPaolo Bonzini * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18022c62cbSPaolo Bonzini */ 19022c62cbSPaolo Bonzini #ifndef CPU_DEFS_H 20022c62cbSPaolo Bonzini #define CPU_DEFS_H 21022c62cbSPaolo Bonzini 22022c62cbSPaolo Bonzini #ifndef NEED_CPU_H 23022c62cbSPaolo Bonzini #error cpu.h included from common code 24022c62cbSPaolo Bonzini #endif 25022c62cbSPaolo Bonzini 2687776ab7SPaolo Bonzini #include "qemu/host-utils.h" 2771aec354SEmilio G. Cota #include "qemu/thread.h" 281de7afc9SPaolo Bonzini #include "qemu/queue.h" 29b11ec7f2SYang Zhong #ifdef CONFIG_TCG 301de29aefSPaolo Bonzini #include "tcg-target.h" 31b11ec7f2SYang Zhong #endif 32ce927ed9SAndreas Färber #ifndef CONFIG_USER_ONLY 33022c62cbSPaolo Bonzini #include "exec/hwaddr.h" 34ce927ed9SAndreas Färber #endif 35fadc1cbeSPeter Maydell #include "exec/memattrs.h" 36022c62cbSPaolo Bonzini 37*74433bf0SRichard Henderson #include "cpu-param.h" 38*74433bf0SRichard Henderson 39022c62cbSPaolo Bonzini #ifndef TARGET_LONG_BITS 40*74433bf0SRichard Henderson # error TARGET_LONG_BITS must be defined in cpu-param.h 41*74433bf0SRichard Henderson #endif 42*74433bf0SRichard Henderson #ifndef NB_MMU_MODES 43*74433bf0SRichard Henderson # error NB_MMU_MODES must be defined in cpu-param.h 44*74433bf0SRichard Henderson #endif 45*74433bf0SRichard Henderson #ifndef TARGET_PHYS_ADDR_SPACE_BITS 46*74433bf0SRichard Henderson # error TARGET_PHYS_ADDR_SPACE_BITS must be defined in cpu-param.h 47*74433bf0SRichard Henderson #endif 48*74433bf0SRichard Henderson #ifndef TARGET_VIRT_ADDR_SPACE_BITS 49*74433bf0SRichard Henderson # error TARGET_VIRT_ADDR_SPACE_BITS must be defined in cpu-param.h 50*74433bf0SRichard Henderson #endif 51*74433bf0SRichard Henderson #ifndef TARGET_PAGE_BITS 52*74433bf0SRichard Henderson # ifdef TARGET_PAGE_BITS_VARY 53*74433bf0SRichard Henderson # ifndef TARGET_PAGE_BITS_MIN 54*74433bf0SRichard Henderson # error TARGET_PAGE_BITS_MIN must be defined in cpu-param.h 55*74433bf0SRichard Henderson # endif 56*74433bf0SRichard Henderson # else 57*74433bf0SRichard Henderson # error TARGET_PAGE_BITS must be defined in cpu-param.h 58*74433bf0SRichard Henderson # endif 59022c62cbSPaolo Bonzini #endif 60022c62cbSPaolo Bonzini 61022c62cbSPaolo Bonzini #define TARGET_LONG_SIZE (TARGET_LONG_BITS / 8) 62022c62cbSPaolo Bonzini 63022c62cbSPaolo Bonzini /* target_ulong is the type of a virtual address */ 64022c62cbSPaolo Bonzini #if TARGET_LONG_SIZE == 4 656cfd9b52SPaolo Bonzini typedef int32_t target_long; 666cfd9b52SPaolo Bonzini typedef uint32_t target_ulong; 67022c62cbSPaolo Bonzini #define TARGET_FMT_lx "%08x" 68022c62cbSPaolo Bonzini #define TARGET_FMT_ld "%d" 69022c62cbSPaolo Bonzini #define TARGET_FMT_lu "%u" 70022c62cbSPaolo Bonzini #elif TARGET_LONG_SIZE == 8 716cfd9b52SPaolo Bonzini typedef int64_t target_long; 726cfd9b52SPaolo Bonzini typedef uint64_t target_ulong; 73022c62cbSPaolo Bonzini #define TARGET_FMT_lx "%016" PRIx64 74022c62cbSPaolo Bonzini #define TARGET_FMT_ld "%" PRId64 75022c62cbSPaolo Bonzini #define TARGET_FMT_lu "%" PRIu64 76022c62cbSPaolo Bonzini #else 77022c62cbSPaolo Bonzini #error TARGET_LONG_SIZE undefined 78022c62cbSPaolo Bonzini #endif 79022c62cbSPaolo Bonzini 80b11ec7f2SYang Zhong #if !defined(CONFIG_USER_ONLY) && defined(CONFIG_TCG) 8188e89a57SXin Tong /* use a fully associative victim tlb of 8 entries */ 8288e89a57SXin Tong #define CPU_VTLB_SIZE 8 83022c62cbSPaolo Bonzini 84022c62cbSPaolo Bonzini #if HOST_LONG_BITS == 32 && TARGET_LONG_BITS == 32 85022c62cbSPaolo Bonzini #define CPU_TLB_ENTRY_BITS 4 86022c62cbSPaolo Bonzini #else 87022c62cbSPaolo Bonzini #define CPU_TLB_ENTRY_BITS 5 88022c62cbSPaolo Bonzini #endif 89022c62cbSPaolo Bonzini 9086e1eff8SEmilio G. Cota #define CPU_TLB_DYN_MIN_BITS 6 9186e1eff8SEmilio G. Cota #define CPU_TLB_DYN_DEFAULT_BITS 8 9286e1eff8SEmilio G. Cota 9386e1eff8SEmilio G. Cota # if HOST_LONG_BITS == 32 9486e1eff8SEmilio G. Cota /* Make sure we do not require a double-word shift for the TLB load */ 9586e1eff8SEmilio G. Cota # define CPU_TLB_DYN_MAX_BITS (32 - TARGET_PAGE_BITS) 9686e1eff8SEmilio G. Cota # else /* HOST_LONG_BITS == 64 */ 9786e1eff8SEmilio G. Cota /* 9886e1eff8SEmilio G. Cota * Assuming TARGET_PAGE_BITS==12, with 2**22 entries we can cover 2**(22+12) == 9986e1eff8SEmilio G. Cota * 2**34 == 16G of address space. This is roughly what one would expect a 10086e1eff8SEmilio G. Cota * TLB to cover in a modern (as of 2018) x86_64 CPU. For instance, Intel 10186e1eff8SEmilio G. Cota * Skylake's Level-2 STLB has 16 1G entries. 10286e1eff8SEmilio G. Cota * Also, make sure we do not size the TLB past the guest's address space. 10386e1eff8SEmilio G. Cota */ 10486e1eff8SEmilio G. Cota # define CPU_TLB_DYN_MAX_BITS \ 10586e1eff8SEmilio G. Cota MIN(22, TARGET_VIRT_ADDR_SPACE_BITS - TARGET_PAGE_BITS) 10686e1eff8SEmilio G. Cota # endif 10786e1eff8SEmilio G. Cota 108022c62cbSPaolo Bonzini typedef struct CPUTLBEntry { 109022c62cbSPaolo Bonzini /* bit TARGET_LONG_BITS to TARGET_PAGE_BITS : virtual address 110022c62cbSPaolo Bonzini bit TARGET_PAGE_BITS-1..4 : Nonzero for accesses that should not 111022c62cbSPaolo Bonzini go directly to ram. 112022c62cbSPaolo Bonzini bit 3 : indicates that the entry is invalid 113022c62cbSPaolo Bonzini bit 2..0 : zero 114022c62cbSPaolo Bonzini */ 115b4a4b8d0SPeter Crosthwaite union { 116b4a4b8d0SPeter Crosthwaite struct { 117022c62cbSPaolo Bonzini target_ulong addr_read; 118022c62cbSPaolo Bonzini target_ulong addr_write; 119022c62cbSPaolo Bonzini target_ulong addr_code; 120022c62cbSPaolo Bonzini /* Addend to virtual address to get host address. IO accesses 121022c62cbSPaolo Bonzini use the corresponding iotlb value. */ 122022c62cbSPaolo Bonzini uintptr_t addend; 123b4a4b8d0SPeter Crosthwaite }; 124022c62cbSPaolo Bonzini /* padding to get a power of two size */ 125b4a4b8d0SPeter Crosthwaite uint8_t dummy[1 << CPU_TLB_ENTRY_BITS]; 126b4a4b8d0SPeter Crosthwaite }; 127022c62cbSPaolo Bonzini } CPUTLBEntry; 128022c62cbSPaolo Bonzini 129e85ef538SRichard Henderson QEMU_BUILD_BUG_ON(sizeof(CPUTLBEntry) != (1 << CPU_TLB_ENTRY_BITS)); 130022c62cbSPaolo Bonzini 131e469b22fSPeter Maydell /* The IOTLB is not accessed directly inline by generated TCG code, 132e469b22fSPeter Maydell * so the CPUIOTLBEntry layout is not as critical as that of the 133e469b22fSPeter Maydell * CPUTLBEntry. (This is also why we don't want to combine the two 134e469b22fSPeter Maydell * structs into one.) 135e469b22fSPeter Maydell */ 136e469b22fSPeter Maydell typedef struct CPUIOTLBEntry { 137ace41090SPeter Maydell /* 138ace41090SPeter Maydell * @addr contains: 139ace41090SPeter Maydell * - in the lower TARGET_PAGE_BITS, a physical section number 140ace41090SPeter Maydell * - with the lower TARGET_PAGE_BITS masked off, an offset which 141ace41090SPeter Maydell * must be added to the virtual address to obtain: 142ace41090SPeter Maydell * + the ram_addr_t of the target RAM (if the physical section 143ace41090SPeter Maydell * number is PHYS_SECTION_NOTDIRTY or PHYS_SECTION_ROM) 144ace41090SPeter Maydell * + the offset within the target MemoryRegion (otherwise) 145ace41090SPeter Maydell */ 146e469b22fSPeter Maydell hwaddr addr; 147fadc1cbeSPeter Maydell MemTxAttrs attrs; 148e469b22fSPeter Maydell } CPUIOTLBEntry; 149e469b22fSPeter Maydell 1501308e026SRichard Henderson typedef struct CPUTLBDesc { 1511308e026SRichard Henderson /* 1521308e026SRichard Henderson * Describe a region covering all of the large pages allocated 1531308e026SRichard Henderson * into the tlb. When any page within this region is flushed, 1541308e026SRichard Henderson * we must flush the entire tlb. The region is matched if 1551308e026SRichard Henderson * (addr & large_page_mask) == large_page_addr. 1561308e026SRichard Henderson */ 1571308e026SRichard Henderson target_ulong large_page_addr; 1581308e026SRichard Henderson target_ulong large_page_mask; 15979e42085SRichard Henderson /* host time (in ns) at the beginning of the time window */ 16079e42085SRichard Henderson int64_t window_begin_ns; 16179e42085SRichard Henderson /* maximum number of entries observed in the window */ 16279e42085SRichard Henderson size_t window_max_entries; 163d5363e58SRichard Henderson /* The next index to use in the tlb victim table. */ 164d5363e58SRichard Henderson size_t vindex; 16586e1eff8SEmilio G. Cota size_t n_used_entries; 1661308e026SRichard Henderson } CPUTLBDesc; 1671308e026SRichard Henderson 16853d28455SRichard Henderson /* 16953d28455SRichard Henderson * Data elements that are shared between all MMU modes. 17053d28455SRichard Henderson */ 17153d28455SRichard Henderson typedef struct CPUTLBCommon { 17260a2ad7dSRichard Henderson /* Serialize updates to tlb_table and tlb_v_table, and others as noted. */ 17353d28455SRichard Henderson QemuSpin lock; 17460a2ad7dSRichard Henderson /* 1753d1523ceSRichard Henderson * Within dirty, for each bit N, modifications have been made to 1763d1523ceSRichard Henderson * mmu_idx N since the last time that mmu_idx was flushed. 1773d1523ceSRichard Henderson * Protected by tlb_c.lock. 1783d1523ceSRichard Henderson */ 1793d1523ceSRichard Henderson uint16_t dirty; 180e09de0a2SRichard Henderson /* 181e09de0a2SRichard Henderson * Statistics. These are not lock protected, but are read and 182e09de0a2SRichard Henderson * written atomically. This allows the monitor to print a snapshot 183e09de0a2SRichard Henderson * of the stats without interfering with the cpu. 184e09de0a2SRichard Henderson */ 185e09de0a2SRichard Henderson size_t full_flush_count; 186e09de0a2SRichard Henderson size_t part_flush_count; 187e09de0a2SRichard Henderson size_t elide_flush_count; 18853d28455SRichard Henderson } CPUTLBCommon; 18953d28455SRichard Henderson 19086e1eff8SEmilio G. Cota # define CPU_TLB \ 19186e1eff8SEmilio G. Cota /* tlb_mask[i] contains (n_entries - 1) << CPU_TLB_ENTRY_BITS */ \ 19286e1eff8SEmilio G. Cota uintptr_t tlb_mask[NB_MMU_MODES]; \ 19386e1eff8SEmilio G. Cota CPUTLBEntry *tlb_table[NB_MMU_MODES]; 19486e1eff8SEmilio G. Cota # define CPU_IOTLB \ 19586e1eff8SEmilio G. Cota CPUIOTLBEntry *iotlb[NB_MMU_MODES]; 19686e1eff8SEmilio G. Cota 19753d28455SRichard Henderson /* 19853d28455SRichard Henderson * The meaning of each of the MMU modes is defined in the target code. 19953d28455SRichard Henderson * Note that NB_MMU_MODES is not yet defined; we can only reference it 20053d28455SRichard Henderson * within preprocessor defines that will be expanded later. 20153d28455SRichard Henderson */ 202022c62cbSPaolo Bonzini #define CPU_COMMON_TLB \ 20353d28455SRichard Henderson CPUTLBCommon tlb_c; \ 2041308e026SRichard Henderson CPUTLBDesc tlb_d[NB_MMU_MODES]; \ 20586e1eff8SEmilio G. Cota CPU_TLB \ 20688e89a57SXin Tong CPUTLBEntry tlb_v_table[NB_MMU_MODES][CPU_VTLB_SIZE]; \ 20786e1eff8SEmilio G. Cota CPU_IOTLB \ 208e09de0a2SRichard Henderson CPUIOTLBEntry iotlb_v[NB_MMU_MODES][CPU_VTLB_SIZE]; 209022c62cbSPaolo Bonzini 210022c62cbSPaolo Bonzini #else 211022c62cbSPaolo Bonzini 212022c62cbSPaolo Bonzini #define CPU_COMMON_TLB 213022c62cbSPaolo Bonzini 214022c62cbSPaolo Bonzini #endif 215022c62cbSPaolo Bonzini 216022c62cbSPaolo Bonzini 217022c62cbSPaolo Bonzini #define CPU_COMMON \ 218022c62cbSPaolo Bonzini /* soft mmu support */ \ 219022c62cbSPaolo Bonzini CPU_COMMON_TLB \ 220022c62cbSPaolo Bonzini 221022c62cbSPaolo Bonzini #endif 222