1 /* 2 * USB xHCI controller emulation 3 * 4 * Copyright (c) 2011 Securiforest 5 * Date: 2011-05-11 ; Author: Hector Martin <hector@marcansoft.com> 6 * Based on usb-ohci.c, emulates Renesas NEC USB 3.0 7 * 8 * This library is free software; you can redistribute it and/or 9 * modify it under the terms of the GNU Lesser General Public 10 * License as published by the Free Software Foundation; either 11 * version 2 of the License, or (at your option) any later version. 12 * 13 * This library is distributed in the hope that it will be useful, 14 * but WITHOUT ANY WARRANTY; without even the implied warranty of 15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 16 * Lesser General Public License for more details. 17 * 18 * You should have received a copy of the GNU Lesser General Public 19 * License along with this library; if not, see <http://www.gnu.org/licenses/>. 20 */ 21 #include "hw/hw.h" 22 #include "qemu/timer.h" 23 #include "hw/usb.h" 24 #include "hw/pci/pci.h" 25 #include "hw/pci/msi.h" 26 #include "hw/pci/msix.h" 27 #include "trace.h" 28 29 //#define DEBUG_XHCI 30 //#define DEBUG_DATA 31 32 #ifdef DEBUG_XHCI 33 #define DPRINTF(...) fprintf(stderr, __VA_ARGS__) 34 #else 35 #define DPRINTF(...) do {} while (0) 36 #endif 37 #define FIXME(_msg) do { fprintf(stderr, "FIXME %s:%d %s\n", \ 38 __func__, __LINE__, _msg); abort(); } while (0) 39 40 #define MAXPORTS_2 15 41 #define MAXPORTS_3 15 42 43 #define MAXPORTS (MAXPORTS_2+MAXPORTS_3) 44 #define MAXSLOTS 64 45 #define MAXINTRS 16 46 47 #define TD_QUEUE 24 48 49 /* Very pessimistic, let's hope it's enough for all cases */ 50 #define EV_QUEUE (((3*TD_QUEUE)+16)*MAXSLOTS) 51 /* Do not deliver ER Full events. NEC's driver does some things not bound 52 * to the specs when it gets them */ 53 #define ER_FULL_HACK 54 55 #define LEN_CAP 0x40 56 #define LEN_OPER (0x400 + 0x10 * MAXPORTS) 57 #define LEN_RUNTIME ((MAXINTRS + 1) * 0x20) 58 #define LEN_DOORBELL ((MAXSLOTS + 1) * 0x20) 59 60 #define OFF_OPER LEN_CAP 61 #define OFF_RUNTIME 0x1000 62 #define OFF_DOORBELL 0x2000 63 #define OFF_MSIX_TABLE 0x3000 64 #define OFF_MSIX_PBA 0x3800 65 /* must be power of 2 */ 66 #define LEN_REGS 0x4000 67 68 #if (OFF_OPER + LEN_OPER) > OFF_RUNTIME 69 #error Increase OFF_RUNTIME 70 #endif 71 #if (OFF_RUNTIME + LEN_RUNTIME) > OFF_DOORBELL 72 #error Increase OFF_DOORBELL 73 #endif 74 #if (OFF_DOORBELL + LEN_DOORBELL) > LEN_REGS 75 # error Increase LEN_REGS 76 #endif 77 78 /* bit definitions */ 79 #define USBCMD_RS (1<<0) 80 #define USBCMD_HCRST (1<<1) 81 #define USBCMD_INTE (1<<2) 82 #define USBCMD_HSEE (1<<3) 83 #define USBCMD_LHCRST (1<<7) 84 #define USBCMD_CSS (1<<8) 85 #define USBCMD_CRS (1<<9) 86 #define USBCMD_EWE (1<<10) 87 #define USBCMD_EU3S (1<<11) 88 89 #define USBSTS_HCH (1<<0) 90 #define USBSTS_HSE (1<<2) 91 #define USBSTS_EINT (1<<3) 92 #define USBSTS_PCD (1<<4) 93 #define USBSTS_SSS (1<<8) 94 #define USBSTS_RSS (1<<9) 95 #define USBSTS_SRE (1<<10) 96 #define USBSTS_CNR (1<<11) 97 #define USBSTS_HCE (1<<12) 98 99 100 #define PORTSC_CCS (1<<0) 101 #define PORTSC_PED (1<<1) 102 #define PORTSC_OCA (1<<3) 103 #define PORTSC_PR (1<<4) 104 #define PORTSC_PLS_SHIFT 5 105 #define PORTSC_PLS_MASK 0xf 106 #define PORTSC_PP (1<<9) 107 #define PORTSC_SPEED_SHIFT 10 108 #define PORTSC_SPEED_MASK 0xf 109 #define PORTSC_SPEED_FULL (1<<10) 110 #define PORTSC_SPEED_LOW (2<<10) 111 #define PORTSC_SPEED_HIGH (3<<10) 112 #define PORTSC_SPEED_SUPER (4<<10) 113 #define PORTSC_PIC_SHIFT 14 114 #define PORTSC_PIC_MASK 0x3 115 #define PORTSC_LWS (1<<16) 116 #define PORTSC_CSC (1<<17) 117 #define PORTSC_PEC (1<<18) 118 #define PORTSC_WRC (1<<19) 119 #define PORTSC_OCC (1<<20) 120 #define PORTSC_PRC (1<<21) 121 #define PORTSC_PLC (1<<22) 122 #define PORTSC_CEC (1<<23) 123 #define PORTSC_CAS (1<<24) 124 #define PORTSC_WCE (1<<25) 125 #define PORTSC_WDE (1<<26) 126 #define PORTSC_WOE (1<<27) 127 #define PORTSC_DR (1<<30) 128 #define PORTSC_WPR (1<<31) 129 130 #define CRCR_RCS (1<<0) 131 #define CRCR_CS (1<<1) 132 #define CRCR_CA (1<<2) 133 #define CRCR_CRR (1<<3) 134 135 #define IMAN_IP (1<<0) 136 #define IMAN_IE (1<<1) 137 138 #define ERDP_EHB (1<<3) 139 140 #define TRB_SIZE 16 141 typedef struct XHCITRB { 142 uint64_t parameter; 143 uint32_t status; 144 uint32_t control; 145 dma_addr_t addr; 146 bool ccs; 147 } XHCITRB; 148 149 enum { 150 PLS_U0 = 0, 151 PLS_U1 = 1, 152 PLS_U2 = 2, 153 PLS_U3 = 3, 154 PLS_DISABLED = 4, 155 PLS_RX_DETECT = 5, 156 PLS_INACTIVE = 6, 157 PLS_POLLING = 7, 158 PLS_RECOVERY = 8, 159 PLS_HOT_RESET = 9, 160 PLS_COMPILANCE_MODE = 10, 161 PLS_TEST_MODE = 11, 162 PLS_RESUME = 15, 163 }; 164 165 typedef enum TRBType { 166 TRB_RESERVED = 0, 167 TR_NORMAL, 168 TR_SETUP, 169 TR_DATA, 170 TR_STATUS, 171 TR_ISOCH, 172 TR_LINK, 173 TR_EVDATA, 174 TR_NOOP, 175 CR_ENABLE_SLOT, 176 CR_DISABLE_SLOT, 177 CR_ADDRESS_DEVICE, 178 CR_CONFIGURE_ENDPOINT, 179 CR_EVALUATE_CONTEXT, 180 CR_RESET_ENDPOINT, 181 CR_STOP_ENDPOINT, 182 CR_SET_TR_DEQUEUE, 183 CR_RESET_DEVICE, 184 CR_FORCE_EVENT, 185 CR_NEGOTIATE_BW, 186 CR_SET_LATENCY_TOLERANCE, 187 CR_GET_PORT_BANDWIDTH, 188 CR_FORCE_HEADER, 189 CR_NOOP, 190 ER_TRANSFER = 32, 191 ER_COMMAND_COMPLETE, 192 ER_PORT_STATUS_CHANGE, 193 ER_BANDWIDTH_REQUEST, 194 ER_DOORBELL, 195 ER_HOST_CONTROLLER, 196 ER_DEVICE_NOTIFICATION, 197 ER_MFINDEX_WRAP, 198 /* vendor specific bits */ 199 CR_VENDOR_VIA_CHALLENGE_RESPONSE = 48, 200 CR_VENDOR_NEC_FIRMWARE_REVISION = 49, 201 CR_VENDOR_NEC_CHALLENGE_RESPONSE = 50, 202 } TRBType; 203 204 #define CR_LINK TR_LINK 205 206 typedef enum TRBCCode { 207 CC_INVALID = 0, 208 CC_SUCCESS, 209 CC_DATA_BUFFER_ERROR, 210 CC_BABBLE_DETECTED, 211 CC_USB_TRANSACTION_ERROR, 212 CC_TRB_ERROR, 213 CC_STALL_ERROR, 214 CC_RESOURCE_ERROR, 215 CC_BANDWIDTH_ERROR, 216 CC_NO_SLOTS_ERROR, 217 CC_INVALID_STREAM_TYPE_ERROR, 218 CC_SLOT_NOT_ENABLED_ERROR, 219 CC_EP_NOT_ENABLED_ERROR, 220 CC_SHORT_PACKET, 221 CC_RING_UNDERRUN, 222 CC_RING_OVERRUN, 223 CC_VF_ER_FULL, 224 CC_PARAMETER_ERROR, 225 CC_BANDWIDTH_OVERRUN, 226 CC_CONTEXT_STATE_ERROR, 227 CC_NO_PING_RESPONSE_ERROR, 228 CC_EVENT_RING_FULL_ERROR, 229 CC_INCOMPATIBLE_DEVICE_ERROR, 230 CC_MISSED_SERVICE_ERROR, 231 CC_COMMAND_RING_STOPPED, 232 CC_COMMAND_ABORTED, 233 CC_STOPPED, 234 CC_STOPPED_LENGTH_INVALID, 235 CC_MAX_EXIT_LATENCY_TOO_LARGE_ERROR = 29, 236 CC_ISOCH_BUFFER_OVERRUN = 31, 237 CC_EVENT_LOST_ERROR, 238 CC_UNDEFINED_ERROR, 239 CC_INVALID_STREAM_ID_ERROR, 240 CC_SECONDARY_BANDWIDTH_ERROR, 241 CC_SPLIT_TRANSACTION_ERROR 242 } TRBCCode; 243 244 #define TRB_C (1<<0) 245 #define TRB_TYPE_SHIFT 10 246 #define TRB_TYPE_MASK 0x3f 247 #define TRB_TYPE(t) (((t).control >> TRB_TYPE_SHIFT) & TRB_TYPE_MASK) 248 249 #define TRB_EV_ED (1<<2) 250 251 #define TRB_TR_ENT (1<<1) 252 #define TRB_TR_ISP (1<<2) 253 #define TRB_TR_NS (1<<3) 254 #define TRB_TR_CH (1<<4) 255 #define TRB_TR_IOC (1<<5) 256 #define TRB_TR_IDT (1<<6) 257 #define TRB_TR_TBC_SHIFT 7 258 #define TRB_TR_TBC_MASK 0x3 259 #define TRB_TR_BEI (1<<9) 260 #define TRB_TR_TLBPC_SHIFT 16 261 #define TRB_TR_TLBPC_MASK 0xf 262 #define TRB_TR_FRAMEID_SHIFT 20 263 #define TRB_TR_FRAMEID_MASK 0x7ff 264 #define TRB_TR_SIA (1<<31) 265 266 #define TRB_TR_DIR (1<<16) 267 268 #define TRB_CR_SLOTID_SHIFT 24 269 #define TRB_CR_SLOTID_MASK 0xff 270 #define TRB_CR_EPID_SHIFT 16 271 #define TRB_CR_EPID_MASK 0x1f 272 273 #define TRB_CR_BSR (1<<9) 274 #define TRB_CR_DC (1<<9) 275 276 #define TRB_LK_TC (1<<1) 277 278 #define TRB_INTR_SHIFT 22 279 #define TRB_INTR_MASK 0x3ff 280 #define TRB_INTR(t) (((t).status >> TRB_INTR_SHIFT) & TRB_INTR_MASK) 281 282 #define EP_TYPE_MASK 0x7 283 #define EP_TYPE_SHIFT 3 284 285 #define EP_STATE_MASK 0x7 286 #define EP_DISABLED (0<<0) 287 #define EP_RUNNING (1<<0) 288 #define EP_HALTED (2<<0) 289 #define EP_STOPPED (3<<0) 290 #define EP_ERROR (4<<0) 291 292 #define SLOT_STATE_MASK 0x1f 293 #define SLOT_STATE_SHIFT 27 294 #define SLOT_STATE(s) (((s)>>SLOT_STATE_SHIFT)&SLOT_STATE_MASK) 295 #define SLOT_ENABLED 0 296 #define SLOT_DEFAULT 1 297 #define SLOT_ADDRESSED 2 298 #define SLOT_CONFIGURED 3 299 300 #define SLOT_CONTEXT_ENTRIES_MASK 0x1f 301 #define SLOT_CONTEXT_ENTRIES_SHIFT 27 302 303 typedef struct XHCIState XHCIState; 304 typedef struct XHCIStreamContext XHCIStreamContext; 305 typedef struct XHCIEPContext XHCIEPContext; 306 307 #define get_field(data, field) \ 308 (((data) >> field##_SHIFT) & field##_MASK) 309 310 #define set_field(data, newval, field) do { \ 311 uint32_t val = *data; \ 312 val &= ~(field##_MASK << field##_SHIFT); \ 313 val |= ((newval) & field##_MASK) << field##_SHIFT; \ 314 *data = val; \ 315 } while (0) 316 317 typedef enum EPType { 318 ET_INVALID = 0, 319 ET_ISO_OUT, 320 ET_BULK_OUT, 321 ET_INTR_OUT, 322 ET_CONTROL, 323 ET_ISO_IN, 324 ET_BULK_IN, 325 ET_INTR_IN, 326 } EPType; 327 328 typedef struct XHCIRing { 329 dma_addr_t dequeue; 330 bool ccs; 331 } XHCIRing; 332 333 typedef struct XHCIPort { 334 XHCIState *xhci; 335 uint32_t portsc; 336 uint32_t portnr; 337 USBPort *uport; 338 uint32_t speedmask; 339 char name[16]; 340 MemoryRegion mem; 341 } XHCIPort; 342 343 typedef struct XHCITransfer { 344 XHCIState *xhci; 345 USBPacket packet; 346 QEMUSGList sgl; 347 bool running_async; 348 bool running_retry; 349 bool cancelled; 350 bool complete; 351 bool int_req; 352 unsigned int iso_pkts; 353 unsigned int slotid; 354 unsigned int epid; 355 unsigned int streamid; 356 bool in_xfer; 357 bool iso_xfer; 358 bool timed_xfer; 359 360 unsigned int trb_count; 361 unsigned int trb_alloced; 362 XHCITRB *trbs; 363 364 TRBCCode status; 365 366 unsigned int pkts; 367 unsigned int pktsize; 368 unsigned int cur_pkt; 369 370 uint64_t mfindex_kick; 371 } XHCITransfer; 372 373 struct XHCIStreamContext { 374 dma_addr_t pctx; 375 unsigned int sct; 376 XHCIRing ring; 377 XHCIStreamContext *sstreams; 378 }; 379 380 struct XHCIEPContext { 381 XHCIState *xhci; 382 unsigned int slotid; 383 unsigned int epid; 384 385 XHCIRing ring; 386 unsigned int next_xfer; 387 unsigned int comp_xfer; 388 XHCITransfer transfers[TD_QUEUE]; 389 XHCITransfer *retry; 390 EPType type; 391 dma_addr_t pctx; 392 unsigned int max_psize; 393 uint32_t state; 394 395 /* streams */ 396 unsigned int max_pstreams; 397 bool lsa; 398 unsigned int nr_pstreams; 399 XHCIStreamContext *pstreams; 400 401 /* iso xfer scheduling */ 402 unsigned int interval; 403 int64_t mfindex_last; 404 QEMUTimer *kick_timer; 405 }; 406 407 typedef struct XHCISlot { 408 bool enabled; 409 bool addressed; 410 dma_addr_t ctx; 411 USBPort *uport; 412 XHCIEPContext * eps[31]; 413 } XHCISlot; 414 415 typedef struct XHCIEvent { 416 TRBType type; 417 TRBCCode ccode; 418 uint64_t ptr; 419 uint32_t length; 420 uint32_t flags; 421 uint8_t slotid; 422 uint8_t epid; 423 } XHCIEvent; 424 425 typedef struct XHCIInterrupter { 426 uint32_t iman; 427 uint32_t imod; 428 uint32_t erstsz; 429 uint32_t erstba_low; 430 uint32_t erstba_high; 431 uint32_t erdp_low; 432 uint32_t erdp_high; 433 434 bool msix_used, er_pcs, er_full; 435 436 dma_addr_t er_start; 437 uint32_t er_size; 438 unsigned int er_ep_idx; 439 440 XHCIEvent ev_buffer[EV_QUEUE]; 441 unsigned int ev_buffer_put; 442 unsigned int ev_buffer_get; 443 444 } XHCIInterrupter; 445 446 struct XHCIState { 447 /*< private >*/ 448 PCIDevice parent_obj; 449 /*< public >*/ 450 451 USBBus bus; 452 qemu_irq irq; 453 MemoryRegion mem; 454 MemoryRegion mem_cap; 455 MemoryRegion mem_oper; 456 MemoryRegion mem_runtime; 457 MemoryRegion mem_doorbell; 458 459 /* properties */ 460 uint32_t numports_2; 461 uint32_t numports_3; 462 uint32_t numintrs; 463 uint32_t numslots; 464 uint32_t flags; 465 466 /* Operational Registers */ 467 uint32_t usbcmd; 468 uint32_t usbsts; 469 uint32_t dnctrl; 470 uint32_t crcr_low; 471 uint32_t crcr_high; 472 uint32_t dcbaap_low; 473 uint32_t dcbaap_high; 474 uint32_t config; 475 476 USBPort uports[MAX(MAXPORTS_2, MAXPORTS_3)]; 477 XHCIPort ports[MAXPORTS]; 478 XHCISlot slots[MAXSLOTS]; 479 uint32_t numports; 480 481 /* Runtime Registers */ 482 int64_t mfindex_start; 483 QEMUTimer *mfwrap_timer; 484 XHCIInterrupter intr[MAXINTRS]; 485 486 XHCIRing cmd_ring; 487 }; 488 489 #define TYPE_XHCI "nec-usb-xhci" 490 491 #define XHCI(obj) \ 492 OBJECT_CHECK(XHCIState, (obj), TYPE_XHCI) 493 494 typedef struct XHCIEvRingSeg { 495 uint32_t addr_low; 496 uint32_t addr_high; 497 uint32_t size; 498 uint32_t rsvd; 499 } XHCIEvRingSeg; 500 501 enum xhci_flags { 502 XHCI_FLAG_USE_MSI = 1, 503 XHCI_FLAG_USE_MSI_X, 504 }; 505 506 static void xhci_kick_ep(XHCIState *xhci, unsigned int slotid, 507 unsigned int epid, unsigned int streamid); 508 static TRBCCode xhci_disable_ep(XHCIState *xhci, unsigned int slotid, 509 unsigned int epid); 510 static void xhci_event(XHCIState *xhci, XHCIEvent *event, int v); 511 static void xhci_write_event(XHCIState *xhci, XHCIEvent *event, int v); 512 513 static const char *TRBType_names[] = { 514 [TRB_RESERVED] = "TRB_RESERVED", 515 [TR_NORMAL] = "TR_NORMAL", 516 [TR_SETUP] = "TR_SETUP", 517 [TR_DATA] = "TR_DATA", 518 [TR_STATUS] = "TR_STATUS", 519 [TR_ISOCH] = "TR_ISOCH", 520 [TR_LINK] = "TR_LINK", 521 [TR_EVDATA] = "TR_EVDATA", 522 [TR_NOOP] = "TR_NOOP", 523 [CR_ENABLE_SLOT] = "CR_ENABLE_SLOT", 524 [CR_DISABLE_SLOT] = "CR_DISABLE_SLOT", 525 [CR_ADDRESS_DEVICE] = "CR_ADDRESS_DEVICE", 526 [CR_CONFIGURE_ENDPOINT] = "CR_CONFIGURE_ENDPOINT", 527 [CR_EVALUATE_CONTEXT] = "CR_EVALUATE_CONTEXT", 528 [CR_RESET_ENDPOINT] = "CR_RESET_ENDPOINT", 529 [CR_STOP_ENDPOINT] = "CR_STOP_ENDPOINT", 530 [CR_SET_TR_DEQUEUE] = "CR_SET_TR_DEQUEUE", 531 [CR_RESET_DEVICE] = "CR_RESET_DEVICE", 532 [CR_FORCE_EVENT] = "CR_FORCE_EVENT", 533 [CR_NEGOTIATE_BW] = "CR_NEGOTIATE_BW", 534 [CR_SET_LATENCY_TOLERANCE] = "CR_SET_LATENCY_TOLERANCE", 535 [CR_GET_PORT_BANDWIDTH] = "CR_GET_PORT_BANDWIDTH", 536 [CR_FORCE_HEADER] = "CR_FORCE_HEADER", 537 [CR_NOOP] = "CR_NOOP", 538 [ER_TRANSFER] = "ER_TRANSFER", 539 [ER_COMMAND_COMPLETE] = "ER_COMMAND_COMPLETE", 540 [ER_PORT_STATUS_CHANGE] = "ER_PORT_STATUS_CHANGE", 541 [ER_BANDWIDTH_REQUEST] = "ER_BANDWIDTH_REQUEST", 542 [ER_DOORBELL] = "ER_DOORBELL", 543 [ER_HOST_CONTROLLER] = "ER_HOST_CONTROLLER", 544 [ER_DEVICE_NOTIFICATION] = "ER_DEVICE_NOTIFICATION", 545 [ER_MFINDEX_WRAP] = "ER_MFINDEX_WRAP", 546 [CR_VENDOR_VIA_CHALLENGE_RESPONSE] = "CR_VENDOR_VIA_CHALLENGE_RESPONSE", 547 [CR_VENDOR_NEC_FIRMWARE_REVISION] = "CR_VENDOR_NEC_FIRMWARE_REVISION", 548 [CR_VENDOR_NEC_CHALLENGE_RESPONSE] = "CR_VENDOR_NEC_CHALLENGE_RESPONSE", 549 }; 550 551 static const char *TRBCCode_names[] = { 552 [CC_INVALID] = "CC_INVALID", 553 [CC_SUCCESS] = "CC_SUCCESS", 554 [CC_DATA_BUFFER_ERROR] = "CC_DATA_BUFFER_ERROR", 555 [CC_BABBLE_DETECTED] = "CC_BABBLE_DETECTED", 556 [CC_USB_TRANSACTION_ERROR] = "CC_USB_TRANSACTION_ERROR", 557 [CC_TRB_ERROR] = "CC_TRB_ERROR", 558 [CC_STALL_ERROR] = "CC_STALL_ERROR", 559 [CC_RESOURCE_ERROR] = "CC_RESOURCE_ERROR", 560 [CC_BANDWIDTH_ERROR] = "CC_BANDWIDTH_ERROR", 561 [CC_NO_SLOTS_ERROR] = "CC_NO_SLOTS_ERROR", 562 [CC_INVALID_STREAM_TYPE_ERROR] = "CC_INVALID_STREAM_TYPE_ERROR", 563 [CC_SLOT_NOT_ENABLED_ERROR] = "CC_SLOT_NOT_ENABLED_ERROR", 564 [CC_EP_NOT_ENABLED_ERROR] = "CC_EP_NOT_ENABLED_ERROR", 565 [CC_SHORT_PACKET] = "CC_SHORT_PACKET", 566 [CC_RING_UNDERRUN] = "CC_RING_UNDERRUN", 567 [CC_RING_OVERRUN] = "CC_RING_OVERRUN", 568 [CC_VF_ER_FULL] = "CC_VF_ER_FULL", 569 [CC_PARAMETER_ERROR] = "CC_PARAMETER_ERROR", 570 [CC_BANDWIDTH_OVERRUN] = "CC_BANDWIDTH_OVERRUN", 571 [CC_CONTEXT_STATE_ERROR] = "CC_CONTEXT_STATE_ERROR", 572 [CC_NO_PING_RESPONSE_ERROR] = "CC_NO_PING_RESPONSE_ERROR", 573 [CC_EVENT_RING_FULL_ERROR] = "CC_EVENT_RING_FULL_ERROR", 574 [CC_INCOMPATIBLE_DEVICE_ERROR] = "CC_INCOMPATIBLE_DEVICE_ERROR", 575 [CC_MISSED_SERVICE_ERROR] = "CC_MISSED_SERVICE_ERROR", 576 [CC_COMMAND_RING_STOPPED] = "CC_COMMAND_RING_STOPPED", 577 [CC_COMMAND_ABORTED] = "CC_COMMAND_ABORTED", 578 [CC_STOPPED] = "CC_STOPPED", 579 [CC_STOPPED_LENGTH_INVALID] = "CC_STOPPED_LENGTH_INVALID", 580 [CC_MAX_EXIT_LATENCY_TOO_LARGE_ERROR] 581 = "CC_MAX_EXIT_LATENCY_TOO_LARGE_ERROR", 582 [CC_ISOCH_BUFFER_OVERRUN] = "CC_ISOCH_BUFFER_OVERRUN", 583 [CC_EVENT_LOST_ERROR] = "CC_EVENT_LOST_ERROR", 584 [CC_UNDEFINED_ERROR] = "CC_UNDEFINED_ERROR", 585 [CC_INVALID_STREAM_ID_ERROR] = "CC_INVALID_STREAM_ID_ERROR", 586 [CC_SECONDARY_BANDWIDTH_ERROR] = "CC_SECONDARY_BANDWIDTH_ERROR", 587 [CC_SPLIT_TRANSACTION_ERROR] = "CC_SPLIT_TRANSACTION_ERROR", 588 }; 589 590 static const char *ep_state_names[] = { 591 [EP_DISABLED] = "disabled", 592 [EP_RUNNING] = "running", 593 [EP_HALTED] = "halted", 594 [EP_STOPPED] = "stopped", 595 [EP_ERROR] = "error", 596 }; 597 598 static const char *lookup_name(uint32_t index, const char **list, uint32_t llen) 599 { 600 if (index >= llen || list[index] == NULL) { 601 return "???"; 602 } 603 return list[index]; 604 } 605 606 static const char *trb_name(XHCITRB *trb) 607 { 608 return lookup_name(TRB_TYPE(*trb), TRBType_names, 609 ARRAY_SIZE(TRBType_names)); 610 } 611 612 static const char *event_name(XHCIEvent *event) 613 { 614 return lookup_name(event->ccode, TRBCCode_names, 615 ARRAY_SIZE(TRBCCode_names)); 616 } 617 618 static const char *ep_state_name(uint32_t state) 619 { 620 return lookup_name(state, ep_state_names, 621 ARRAY_SIZE(ep_state_names)); 622 } 623 624 static uint64_t xhci_mfindex_get(XHCIState *xhci) 625 { 626 int64_t now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); 627 return (now - xhci->mfindex_start) / 125000; 628 } 629 630 static void xhci_mfwrap_update(XHCIState *xhci) 631 { 632 const uint32_t bits = USBCMD_RS | USBCMD_EWE; 633 uint32_t mfindex, left; 634 int64_t now; 635 636 if ((xhci->usbcmd & bits) == bits) { 637 now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); 638 mfindex = ((now - xhci->mfindex_start) / 125000) & 0x3fff; 639 left = 0x4000 - mfindex; 640 timer_mod(xhci->mfwrap_timer, now + left * 125000); 641 } else { 642 timer_del(xhci->mfwrap_timer); 643 } 644 } 645 646 static void xhci_mfwrap_timer(void *opaque) 647 { 648 XHCIState *xhci = opaque; 649 XHCIEvent wrap = { ER_MFINDEX_WRAP, CC_SUCCESS }; 650 651 xhci_event(xhci, &wrap, 0); 652 xhci_mfwrap_update(xhci); 653 } 654 655 static inline dma_addr_t xhci_addr64(uint32_t low, uint32_t high) 656 { 657 if (sizeof(dma_addr_t) == 4) { 658 return low; 659 } else { 660 return low | (((dma_addr_t)high << 16) << 16); 661 } 662 } 663 664 static inline dma_addr_t xhci_mask64(uint64_t addr) 665 { 666 if (sizeof(dma_addr_t) == 4) { 667 return addr & 0xffffffff; 668 } else { 669 return addr; 670 } 671 } 672 673 static inline void xhci_dma_read_u32s(XHCIState *xhci, dma_addr_t addr, 674 uint32_t *buf, size_t len) 675 { 676 int i; 677 678 assert((len % sizeof(uint32_t)) == 0); 679 680 pci_dma_read(PCI_DEVICE(xhci), addr, buf, len); 681 682 for (i = 0; i < (len / sizeof(uint32_t)); i++) { 683 buf[i] = le32_to_cpu(buf[i]); 684 } 685 } 686 687 static inline void xhci_dma_write_u32s(XHCIState *xhci, dma_addr_t addr, 688 uint32_t *buf, size_t len) 689 { 690 int i; 691 uint32_t tmp[len / sizeof(uint32_t)]; 692 693 assert((len % sizeof(uint32_t)) == 0); 694 695 for (i = 0; i < (len / sizeof(uint32_t)); i++) { 696 tmp[i] = cpu_to_le32(buf[i]); 697 } 698 pci_dma_write(PCI_DEVICE(xhci), addr, tmp, len); 699 } 700 701 static XHCIPort *xhci_lookup_port(XHCIState *xhci, struct USBPort *uport) 702 { 703 int index; 704 705 if (!uport->dev) { 706 return NULL; 707 } 708 switch (uport->dev->speed) { 709 case USB_SPEED_LOW: 710 case USB_SPEED_FULL: 711 case USB_SPEED_HIGH: 712 index = uport->index; 713 break; 714 case USB_SPEED_SUPER: 715 index = uport->index + xhci->numports_2; 716 break; 717 default: 718 return NULL; 719 } 720 return &xhci->ports[index]; 721 } 722 723 static void xhci_intx_update(XHCIState *xhci) 724 { 725 PCIDevice *pci_dev = PCI_DEVICE(xhci); 726 int level = 0; 727 728 if (msix_enabled(pci_dev) || 729 msi_enabled(pci_dev)) { 730 return; 731 } 732 733 if (xhci->intr[0].iman & IMAN_IP && 734 xhci->intr[0].iman & IMAN_IE && 735 xhci->usbcmd & USBCMD_INTE) { 736 level = 1; 737 } 738 739 trace_usb_xhci_irq_intx(level); 740 qemu_set_irq(xhci->irq, level); 741 } 742 743 static void xhci_msix_update(XHCIState *xhci, int v) 744 { 745 PCIDevice *pci_dev = PCI_DEVICE(xhci); 746 bool enabled; 747 748 if (!msix_enabled(pci_dev)) { 749 return; 750 } 751 752 enabled = xhci->intr[v].iman & IMAN_IE; 753 if (enabled == xhci->intr[v].msix_used) { 754 return; 755 } 756 757 if (enabled) { 758 trace_usb_xhci_irq_msix_use(v); 759 msix_vector_use(pci_dev, v); 760 xhci->intr[v].msix_used = true; 761 } else { 762 trace_usb_xhci_irq_msix_unuse(v); 763 msix_vector_unuse(pci_dev, v); 764 xhci->intr[v].msix_used = false; 765 } 766 } 767 768 static void xhci_intr_raise(XHCIState *xhci, int v) 769 { 770 PCIDevice *pci_dev = PCI_DEVICE(xhci); 771 772 xhci->intr[v].erdp_low |= ERDP_EHB; 773 xhci->intr[v].iman |= IMAN_IP; 774 xhci->usbsts |= USBSTS_EINT; 775 776 if (!(xhci->intr[v].iman & IMAN_IE)) { 777 return; 778 } 779 780 if (!(xhci->usbcmd & USBCMD_INTE)) { 781 return; 782 } 783 784 if (msix_enabled(pci_dev)) { 785 trace_usb_xhci_irq_msix(v); 786 msix_notify(pci_dev, v); 787 return; 788 } 789 790 if (msi_enabled(pci_dev)) { 791 trace_usb_xhci_irq_msi(v); 792 msi_notify(pci_dev, v); 793 return; 794 } 795 796 if (v == 0) { 797 trace_usb_xhci_irq_intx(1); 798 qemu_set_irq(xhci->irq, 1); 799 } 800 } 801 802 static inline int xhci_running(XHCIState *xhci) 803 { 804 return !(xhci->usbsts & USBSTS_HCH) && !xhci->intr[0].er_full; 805 } 806 807 static void xhci_die(XHCIState *xhci) 808 { 809 xhci->usbsts |= USBSTS_HCE; 810 fprintf(stderr, "xhci: asserted controller error\n"); 811 } 812 813 static void xhci_write_event(XHCIState *xhci, XHCIEvent *event, int v) 814 { 815 PCIDevice *pci_dev = PCI_DEVICE(xhci); 816 XHCIInterrupter *intr = &xhci->intr[v]; 817 XHCITRB ev_trb; 818 dma_addr_t addr; 819 820 ev_trb.parameter = cpu_to_le64(event->ptr); 821 ev_trb.status = cpu_to_le32(event->length | (event->ccode << 24)); 822 ev_trb.control = (event->slotid << 24) | (event->epid << 16) | 823 event->flags | (event->type << TRB_TYPE_SHIFT); 824 if (intr->er_pcs) { 825 ev_trb.control |= TRB_C; 826 } 827 ev_trb.control = cpu_to_le32(ev_trb.control); 828 829 trace_usb_xhci_queue_event(v, intr->er_ep_idx, trb_name(&ev_trb), 830 event_name(event), ev_trb.parameter, 831 ev_trb.status, ev_trb.control); 832 833 addr = intr->er_start + TRB_SIZE*intr->er_ep_idx; 834 pci_dma_write(pci_dev, addr, &ev_trb, TRB_SIZE); 835 836 intr->er_ep_idx++; 837 if (intr->er_ep_idx >= intr->er_size) { 838 intr->er_ep_idx = 0; 839 intr->er_pcs = !intr->er_pcs; 840 } 841 } 842 843 static void xhci_events_update(XHCIState *xhci, int v) 844 { 845 XHCIInterrupter *intr = &xhci->intr[v]; 846 dma_addr_t erdp; 847 unsigned int dp_idx; 848 bool do_irq = 0; 849 850 if (xhci->usbsts & USBSTS_HCH) { 851 return; 852 } 853 854 erdp = xhci_addr64(intr->erdp_low, intr->erdp_high); 855 if (erdp < intr->er_start || 856 erdp >= (intr->er_start + TRB_SIZE*intr->er_size)) { 857 fprintf(stderr, "xhci: ERDP out of bounds: "DMA_ADDR_FMT"\n", erdp); 858 fprintf(stderr, "xhci: ER[%d] at "DMA_ADDR_FMT" len %d\n", 859 v, intr->er_start, intr->er_size); 860 xhci_die(xhci); 861 return; 862 } 863 dp_idx = (erdp - intr->er_start) / TRB_SIZE; 864 assert(dp_idx < intr->er_size); 865 866 /* NEC didn't read section 4.9.4 of the spec (v1.0 p139 top Note) and thus 867 * deadlocks when the ER is full. Hack it by holding off events until 868 * the driver decides to free at least half of the ring */ 869 if (intr->er_full) { 870 int er_free = dp_idx - intr->er_ep_idx; 871 if (er_free <= 0) { 872 er_free += intr->er_size; 873 } 874 if (er_free < (intr->er_size/2)) { 875 DPRINTF("xhci_events_update(): event ring still " 876 "more than half full (hack)\n"); 877 return; 878 } 879 } 880 881 while (intr->ev_buffer_put != intr->ev_buffer_get) { 882 assert(intr->er_full); 883 if (((intr->er_ep_idx+1) % intr->er_size) == dp_idx) { 884 DPRINTF("xhci_events_update(): event ring full again\n"); 885 #ifndef ER_FULL_HACK 886 XHCIEvent full = {ER_HOST_CONTROLLER, CC_EVENT_RING_FULL_ERROR}; 887 xhci_write_event(xhci, &full, v); 888 #endif 889 do_irq = 1; 890 break; 891 } 892 XHCIEvent *event = &intr->ev_buffer[intr->ev_buffer_get]; 893 xhci_write_event(xhci, event, v); 894 intr->ev_buffer_get++; 895 do_irq = 1; 896 if (intr->ev_buffer_get == EV_QUEUE) { 897 intr->ev_buffer_get = 0; 898 } 899 } 900 901 if (do_irq) { 902 xhci_intr_raise(xhci, v); 903 } 904 905 if (intr->er_full && intr->ev_buffer_put == intr->ev_buffer_get) { 906 DPRINTF("xhci_events_update(): event ring no longer full\n"); 907 intr->er_full = 0; 908 } 909 } 910 911 static void xhci_event(XHCIState *xhci, XHCIEvent *event, int v) 912 { 913 XHCIInterrupter *intr; 914 dma_addr_t erdp; 915 unsigned int dp_idx; 916 917 if (v >= xhci->numintrs) { 918 DPRINTF("intr nr out of range (%d >= %d)\n", v, xhci->numintrs); 919 return; 920 } 921 intr = &xhci->intr[v]; 922 923 if (intr->er_full) { 924 DPRINTF("xhci_event(): ER full, queueing\n"); 925 if (((intr->ev_buffer_put+1) % EV_QUEUE) == intr->ev_buffer_get) { 926 fprintf(stderr, "xhci: event queue full, dropping event!\n"); 927 return; 928 } 929 intr->ev_buffer[intr->ev_buffer_put++] = *event; 930 if (intr->ev_buffer_put == EV_QUEUE) { 931 intr->ev_buffer_put = 0; 932 } 933 return; 934 } 935 936 erdp = xhci_addr64(intr->erdp_low, intr->erdp_high); 937 if (erdp < intr->er_start || 938 erdp >= (intr->er_start + TRB_SIZE*intr->er_size)) { 939 fprintf(stderr, "xhci: ERDP out of bounds: "DMA_ADDR_FMT"\n", erdp); 940 fprintf(stderr, "xhci: ER[%d] at "DMA_ADDR_FMT" len %d\n", 941 v, intr->er_start, intr->er_size); 942 xhci_die(xhci); 943 return; 944 } 945 946 dp_idx = (erdp - intr->er_start) / TRB_SIZE; 947 assert(dp_idx < intr->er_size); 948 949 if ((intr->er_ep_idx+1) % intr->er_size == dp_idx) { 950 DPRINTF("xhci_event(): ER full, queueing\n"); 951 #ifndef ER_FULL_HACK 952 XHCIEvent full = {ER_HOST_CONTROLLER, CC_EVENT_RING_FULL_ERROR}; 953 xhci_write_event(xhci, &full); 954 #endif 955 intr->er_full = 1; 956 if (((intr->ev_buffer_put+1) % EV_QUEUE) == intr->ev_buffer_get) { 957 fprintf(stderr, "xhci: event queue full, dropping event!\n"); 958 return; 959 } 960 intr->ev_buffer[intr->ev_buffer_put++] = *event; 961 if (intr->ev_buffer_put == EV_QUEUE) { 962 intr->ev_buffer_put = 0; 963 } 964 } else { 965 xhci_write_event(xhci, event, v); 966 } 967 968 xhci_intr_raise(xhci, v); 969 } 970 971 static void xhci_ring_init(XHCIState *xhci, XHCIRing *ring, 972 dma_addr_t base) 973 { 974 ring->dequeue = base; 975 ring->ccs = 1; 976 } 977 978 static TRBType xhci_ring_fetch(XHCIState *xhci, XHCIRing *ring, XHCITRB *trb, 979 dma_addr_t *addr) 980 { 981 PCIDevice *pci_dev = PCI_DEVICE(xhci); 982 983 while (1) { 984 TRBType type; 985 pci_dma_read(pci_dev, ring->dequeue, trb, TRB_SIZE); 986 trb->addr = ring->dequeue; 987 trb->ccs = ring->ccs; 988 le64_to_cpus(&trb->parameter); 989 le32_to_cpus(&trb->status); 990 le32_to_cpus(&trb->control); 991 992 trace_usb_xhci_fetch_trb(ring->dequeue, trb_name(trb), 993 trb->parameter, trb->status, trb->control); 994 995 if ((trb->control & TRB_C) != ring->ccs) { 996 return 0; 997 } 998 999 type = TRB_TYPE(*trb); 1000 1001 if (type != TR_LINK) { 1002 if (addr) { 1003 *addr = ring->dequeue; 1004 } 1005 ring->dequeue += TRB_SIZE; 1006 return type; 1007 } else { 1008 ring->dequeue = xhci_mask64(trb->parameter); 1009 if (trb->control & TRB_LK_TC) { 1010 ring->ccs = !ring->ccs; 1011 } 1012 } 1013 } 1014 } 1015 1016 static int xhci_ring_chain_length(XHCIState *xhci, const XHCIRing *ring) 1017 { 1018 PCIDevice *pci_dev = PCI_DEVICE(xhci); 1019 XHCITRB trb; 1020 int length = 0; 1021 dma_addr_t dequeue = ring->dequeue; 1022 bool ccs = ring->ccs; 1023 /* hack to bundle together the two/three TDs that make a setup transfer */ 1024 bool control_td_set = 0; 1025 1026 while (1) { 1027 TRBType type; 1028 pci_dma_read(pci_dev, dequeue, &trb, TRB_SIZE); 1029 le64_to_cpus(&trb.parameter); 1030 le32_to_cpus(&trb.status); 1031 le32_to_cpus(&trb.control); 1032 1033 if ((trb.control & TRB_C) != ccs) { 1034 return -length; 1035 } 1036 1037 type = TRB_TYPE(trb); 1038 1039 if (type == TR_LINK) { 1040 dequeue = xhci_mask64(trb.parameter); 1041 if (trb.control & TRB_LK_TC) { 1042 ccs = !ccs; 1043 } 1044 continue; 1045 } 1046 1047 length += 1; 1048 dequeue += TRB_SIZE; 1049 1050 if (type == TR_SETUP) { 1051 control_td_set = 1; 1052 } else if (type == TR_STATUS) { 1053 control_td_set = 0; 1054 } 1055 1056 if (!control_td_set && !(trb.control & TRB_TR_CH)) { 1057 return length; 1058 } 1059 } 1060 } 1061 1062 static void xhci_er_reset(XHCIState *xhci, int v) 1063 { 1064 XHCIInterrupter *intr = &xhci->intr[v]; 1065 XHCIEvRingSeg seg; 1066 1067 if (intr->erstsz == 0) { 1068 /* disabled */ 1069 intr->er_start = 0; 1070 intr->er_size = 0; 1071 return; 1072 } 1073 /* cache the (sole) event ring segment location */ 1074 if (intr->erstsz != 1) { 1075 fprintf(stderr, "xhci: invalid value for ERSTSZ: %d\n", intr->erstsz); 1076 xhci_die(xhci); 1077 return; 1078 } 1079 dma_addr_t erstba = xhci_addr64(intr->erstba_low, intr->erstba_high); 1080 pci_dma_read(PCI_DEVICE(xhci), erstba, &seg, sizeof(seg)); 1081 le32_to_cpus(&seg.addr_low); 1082 le32_to_cpus(&seg.addr_high); 1083 le32_to_cpus(&seg.size); 1084 if (seg.size < 16 || seg.size > 4096) { 1085 fprintf(stderr, "xhci: invalid value for segment size: %d\n", seg.size); 1086 xhci_die(xhci); 1087 return; 1088 } 1089 intr->er_start = xhci_addr64(seg.addr_low, seg.addr_high); 1090 intr->er_size = seg.size; 1091 1092 intr->er_ep_idx = 0; 1093 intr->er_pcs = 1; 1094 intr->er_full = 0; 1095 1096 DPRINTF("xhci: event ring[%d]:" DMA_ADDR_FMT " [%d]\n", 1097 v, intr->er_start, intr->er_size); 1098 } 1099 1100 static void xhci_run(XHCIState *xhci) 1101 { 1102 trace_usb_xhci_run(); 1103 xhci->usbsts &= ~USBSTS_HCH; 1104 xhci->mfindex_start = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); 1105 } 1106 1107 static void xhci_stop(XHCIState *xhci) 1108 { 1109 trace_usb_xhci_stop(); 1110 xhci->usbsts |= USBSTS_HCH; 1111 xhci->crcr_low &= ~CRCR_CRR; 1112 } 1113 1114 static XHCIStreamContext *xhci_alloc_stream_contexts(unsigned count, 1115 dma_addr_t base) 1116 { 1117 XHCIStreamContext *stctx; 1118 unsigned int i; 1119 1120 stctx = g_new0(XHCIStreamContext, count); 1121 for (i = 0; i < count; i++) { 1122 stctx[i].pctx = base + i * 16; 1123 stctx[i].sct = -1; 1124 } 1125 return stctx; 1126 } 1127 1128 static void xhci_reset_streams(XHCIEPContext *epctx) 1129 { 1130 unsigned int i; 1131 1132 for (i = 0; i < epctx->nr_pstreams; i++) { 1133 epctx->pstreams[i].sct = -1; 1134 g_free(epctx->pstreams[i].sstreams); 1135 } 1136 } 1137 1138 static void xhci_alloc_streams(XHCIEPContext *epctx, dma_addr_t base) 1139 { 1140 assert(epctx->pstreams == NULL); 1141 epctx->nr_pstreams = 2 << epctx->max_pstreams; 1142 epctx->pstreams = xhci_alloc_stream_contexts(epctx->nr_pstreams, base); 1143 } 1144 1145 static void xhci_free_streams(XHCIEPContext *epctx) 1146 { 1147 int i; 1148 1149 assert(epctx->pstreams != NULL); 1150 1151 if (!epctx->lsa) { 1152 for (i = 0; i < epctx->nr_pstreams; i++) { 1153 g_free(epctx->pstreams[i].sstreams); 1154 } 1155 } 1156 g_free(epctx->pstreams); 1157 epctx->pstreams = NULL; 1158 epctx->nr_pstreams = 0; 1159 } 1160 1161 static XHCIStreamContext *xhci_find_stream(XHCIEPContext *epctx, 1162 unsigned int streamid, 1163 uint32_t *cc_error) 1164 { 1165 XHCIStreamContext *sctx; 1166 dma_addr_t base; 1167 uint32_t ctx[2], sct; 1168 1169 assert(streamid != 0); 1170 if (epctx->lsa) { 1171 if (streamid >= epctx->nr_pstreams) { 1172 *cc_error = CC_INVALID_STREAM_ID_ERROR; 1173 return NULL; 1174 } 1175 sctx = epctx->pstreams + streamid; 1176 } else { 1177 FIXME("secondary streams not implemented yet"); 1178 } 1179 1180 if (sctx->sct == -1) { 1181 xhci_dma_read_u32s(epctx->xhci, sctx->pctx, ctx, sizeof(ctx)); 1182 sct = (ctx[0] >> 1) & 0x07; 1183 if (epctx->lsa && sct != 1) { 1184 *cc_error = CC_INVALID_STREAM_TYPE_ERROR; 1185 return NULL; 1186 } 1187 sctx->sct = sct; 1188 base = xhci_addr64(ctx[0] & ~0xf, ctx[1]); 1189 xhci_ring_init(epctx->xhci, &sctx->ring, base); 1190 } 1191 return sctx; 1192 } 1193 1194 static void xhci_set_ep_state(XHCIState *xhci, XHCIEPContext *epctx, 1195 XHCIStreamContext *sctx, uint32_t state) 1196 { 1197 uint32_t ctx[5]; 1198 uint32_t ctx2[2]; 1199 1200 xhci_dma_read_u32s(xhci, epctx->pctx, ctx, sizeof(ctx)); 1201 ctx[0] &= ~EP_STATE_MASK; 1202 ctx[0] |= state; 1203 1204 /* update ring dequeue ptr */ 1205 if (epctx->nr_pstreams) { 1206 if (sctx != NULL) { 1207 xhci_dma_read_u32s(xhci, sctx->pctx, ctx2, sizeof(ctx2)); 1208 ctx2[0] &= 0xe; 1209 ctx2[0] |= sctx->ring.dequeue | sctx->ring.ccs; 1210 ctx2[1] = (sctx->ring.dequeue >> 16) >> 16; 1211 xhci_dma_write_u32s(xhci, sctx->pctx, ctx2, sizeof(ctx2)); 1212 } 1213 } else { 1214 ctx[2] = epctx->ring.dequeue | epctx->ring.ccs; 1215 ctx[3] = (epctx->ring.dequeue >> 16) >> 16; 1216 DPRINTF("xhci: set epctx: " DMA_ADDR_FMT " state=%d dequeue=%08x%08x\n", 1217 epctx->pctx, state, ctx[3], ctx[2]); 1218 } 1219 1220 xhci_dma_write_u32s(xhci, epctx->pctx, ctx, sizeof(ctx)); 1221 if (epctx->state != state) { 1222 trace_usb_xhci_ep_state(epctx->slotid, epctx->epid, 1223 ep_state_name(epctx->state), 1224 ep_state_name(state)); 1225 } 1226 epctx->state = state; 1227 } 1228 1229 static void xhci_ep_kick_timer(void *opaque) 1230 { 1231 XHCIEPContext *epctx = opaque; 1232 xhci_kick_ep(epctx->xhci, epctx->slotid, epctx->epid, 0); 1233 } 1234 1235 static XHCIEPContext *xhci_alloc_epctx(XHCIState *xhci, 1236 unsigned int slotid, 1237 unsigned int epid) 1238 { 1239 XHCIEPContext *epctx; 1240 int i; 1241 1242 epctx = g_new0(XHCIEPContext, 1); 1243 epctx->xhci = xhci; 1244 epctx->slotid = slotid; 1245 epctx->epid = epid; 1246 1247 for (i = 0; i < ARRAY_SIZE(epctx->transfers); i++) { 1248 usb_packet_init(&epctx->transfers[i].packet); 1249 } 1250 epctx->kick_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, xhci_ep_kick_timer, epctx); 1251 1252 return epctx; 1253 } 1254 1255 static void xhci_init_epctx(XHCIEPContext *epctx, 1256 dma_addr_t pctx, uint32_t *ctx) 1257 { 1258 dma_addr_t dequeue; 1259 1260 dequeue = xhci_addr64(ctx[2] & ~0xf, ctx[3]); 1261 1262 epctx->type = (ctx[1] >> EP_TYPE_SHIFT) & EP_TYPE_MASK; 1263 DPRINTF("xhci: endpoint %d.%d type is %d\n", epid/2, epid%2, epctx->type); 1264 epctx->pctx = pctx; 1265 epctx->max_psize = ctx[1]>>16; 1266 epctx->max_psize *= 1+((ctx[1]>>8)&0xff); 1267 epctx->max_pstreams = (ctx[0] >> 10) & 0xf; 1268 epctx->lsa = (ctx[0] >> 15) & 1; 1269 DPRINTF("xhci: endpoint %d.%d max transaction (burst) size is %d\n", 1270 epid/2, epid%2, epctx->max_psize); 1271 if (epctx->max_pstreams) { 1272 xhci_alloc_streams(epctx, dequeue); 1273 } else { 1274 xhci_ring_init(epctx->xhci, &epctx->ring, dequeue); 1275 epctx->ring.ccs = ctx[2] & 1; 1276 } 1277 1278 epctx->interval = 1 << ((ctx[0] >> 16) & 0xff); 1279 } 1280 1281 static TRBCCode xhci_enable_ep(XHCIState *xhci, unsigned int slotid, 1282 unsigned int epid, dma_addr_t pctx, 1283 uint32_t *ctx) 1284 { 1285 XHCISlot *slot; 1286 XHCIEPContext *epctx; 1287 1288 trace_usb_xhci_ep_enable(slotid, epid); 1289 assert(slotid >= 1 && slotid <= xhci->numslots); 1290 assert(epid >= 1 && epid <= 31); 1291 1292 slot = &xhci->slots[slotid-1]; 1293 if (slot->eps[epid-1]) { 1294 xhci_disable_ep(xhci, slotid, epid); 1295 } 1296 1297 epctx = xhci_alloc_epctx(xhci, slotid, epid); 1298 slot->eps[epid-1] = epctx; 1299 xhci_init_epctx(epctx, pctx, ctx); 1300 1301 epctx->mfindex_last = 0; 1302 1303 epctx->state = EP_RUNNING; 1304 ctx[0] &= ~EP_STATE_MASK; 1305 ctx[0] |= EP_RUNNING; 1306 1307 return CC_SUCCESS; 1308 } 1309 1310 static int xhci_ep_nuke_one_xfer(XHCITransfer *t) 1311 { 1312 int killed = 0; 1313 1314 if (t->running_async) { 1315 usb_cancel_packet(&t->packet); 1316 t->running_async = 0; 1317 t->cancelled = 1; 1318 DPRINTF("xhci: cancelling transfer, waiting for it to complete\n"); 1319 killed = 1; 1320 } 1321 if (t->running_retry) { 1322 XHCIEPContext *epctx = t->xhci->slots[t->slotid-1].eps[t->epid-1]; 1323 if (epctx) { 1324 epctx->retry = NULL; 1325 timer_del(epctx->kick_timer); 1326 } 1327 t->running_retry = 0; 1328 } 1329 if (t->trbs) { 1330 g_free(t->trbs); 1331 } 1332 1333 t->trbs = NULL; 1334 t->trb_count = t->trb_alloced = 0; 1335 1336 return killed; 1337 } 1338 1339 static int xhci_ep_nuke_xfers(XHCIState *xhci, unsigned int slotid, 1340 unsigned int epid) 1341 { 1342 XHCISlot *slot; 1343 XHCIEPContext *epctx; 1344 int i, xferi, killed = 0; 1345 USBEndpoint *ep = NULL; 1346 assert(slotid >= 1 && slotid <= xhci->numslots); 1347 assert(epid >= 1 && epid <= 31); 1348 1349 DPRINTF("xhci_ep_nuke_xfers(%d, %d)\n", slotid, epid); 1350 1351 slot = &xhci->slots[slotid-1]; 1352 1353 if (!slot->eps[epid-1]) { 1354 return 0; 1355 } 1356 1357 epctx = slot->eps[epid-1]; 1358 1359 xferi = epctx->next_xfer; 1360 for (i = 0; i < TD_QUEUE; i++) { 1361 if (epctx->transfers[xferi].packet.ep) { 1362 ep = epctx->transfers[xferi].packet.ep; 1363 } 1364 killed += xhci_ep_nuke_one_xfer(&epctx->transfers[xferi]); 1365 epctx->transfers[xferi].packet.ep = NULL; 1366 xferi = (xferi + 1) % TD_QUEUE; 1367 } 1368 if (ep) { 1369 usb_device_ep_stopped(ep->dev, ep); 1370 } 1371 return killed; 1372 } 1373 1374 static TRBCCode xhci_disable_ep(XHCIState *xhci, unsigned int slotid, 1375 unsigned int epid) 1376 { 1377 XHCISlot *slot; 1378 XHCIEPContext *epctx; 1379 1380 trace_usb_xhci_ep_disable(slotid, epid); 1381 assert(slotid >= 1 && slotid <= xhci->numslots); 1382 assert(epid >= 1 && epid <= 31); 1383 1384 slot = &xhci->slots[slotid-1]; 1385 1386 if (!slot->eps[epid-1]) { 1387 DPRINTF("xhci: slot %d ep %d already disabled\n", slotid, epid); 1388 return CC_SUCCESS; 1389 } 1390 1391 xhci_ep_nuke_xfers(xhci, slotid, epid); 1392 1393 epctx = slot->eps[epid-1]; 1394 1395 if (epctx->nr_pstreams) { 1396 xhci_free_streams(epctx); 1397 } 1398 1399 xhci_set_ep_state(xhci, epctx, NULL, EP_DISABLED); 1400 1401 timer_free(epctx->kick_timer); 1402 g_free(epctx); 1403 slot->eps[epid-1] = NULL; 1404 1405 return CC_SUCCESS; 1406 } 1407 1408 static TRBCCode xhci_stop_ep(XHCIState *xhci, unsigned int slotid, 1409 unsigned int epid) 1410 { 1411 XHCISlot *slot; 1412 XHCIEPContext *epctx; 1413 1414 trace_usb_xhci_ep_stop(slotid, epid); 1415 assert(slotid >= 1 && slotid <= xhci->numslots); 1416 1417 if (epid < 1 || epid > 31) { 1418 fprintf(stderr, "xhci: bad ep %d\n", epid); 1419 return CC_TRB_ERROR; 1420 } 1421 1422 slot = &xhci->slots[slotid-1]; 1423 1424 if (!slot->eps[epid-1]) { 1425 DPRINTF("xhci: slot %d ep %d not enabled\n", slotid, epid); 1426 return CC_EP_NOT_ENABLED_ERROR; 1427 } 1428 1429 if (xhci_ep_nuke_xfers(xhci, slotid, epid) > 0) { 1430 fprintf(stderr, "xhci: FIXME: endpoint stopped w/ xfers running, " 1431 "data might be lost\n"); 1432 } 1433 1434 epctx = slot->eps[epid-1]; 1435 1436 xhci_set_ep_state(xhci, epctx, NULL, EP_STOPPED); 1437 1438 if (epctx->nr_pstreams) { 1439 xhci_reset_streams(epctx); 1440 } 1441 1442 return CC_SUCCESS; 1443 } 1444 1445 static TRBCCode xhci_reset_ep(XHCIState *xhci, unsigned int slotid, 1446 unsigned int epid) 1447 { 1448 XHCISlot *slot; 1449 XHCIEPContext *epctx; 1450 1451 trace_usb_xhci_ep_reset(slotid, epid); 1452 assert(slotid >= 1 && slotid <= xhci->numslots); 1453 1454 if (epid < 1 || epid > 31) { 1455 fprintf(stderr, "xhci: bad ep %d\n", epid); 1456 return CC_TRB_ERROR; 1457 } 1458 1459 slot = &xhci->slots[slotid-1]; 1460 1461 if (!slot->eps[epid-1]) { 1462 DPRINTF("xhci: slot %d ep %d not enabled\n", slotid, epid); 1463 return CC_EP_NOT_ENABLED_ERROR; 1464 } 1465 1466 epctx = slot->eps[epid-1]; 1467 1468 if (epctx->state != EP_HALTED) { 1469 fprintf(stderr, "xhci: reset EP while EP %d not halted (%d)\n", 1470 epid, epctx->state); 1471 return CC_CONTEXT_STATE_ERROR; 1472 } 1473 1474 if (xhci_ep_nuke_xfers(xhci, slotid, epid) > 0) { 1475 fprintf(stderr, "xhci: FIXME: endpoint reset w/ xfers running, " 1476 "data might be lost\n"); 1477 } 1478 1479 uint8_t ep = epid>>1; 1480 1481 if (epid & 1) { 1482 ep |= 0x80; 1483 } 1484 1485 if (!xhci->slots[slotid-1].uport || 1486 !xhci->slots[slotid-1].uport->dev) { 1487 return CC_USB_TRANSACTION_ERROR; 1488 } 1489 1490 xhci_set_ep_state(xhci, epctx, NULL, EP_STOPPED); 1491 1492 if (epctx->nr_pstreams) { 1493 xhci_reset_streams(epctx); 1494 } 1495 1496 return CC_SUCCESS; 1497 } 1498 1499 static TRBCCode xhci_set_ep_dequeue(XHCIState *xhci, unsigned int slotid, 1500 unsigned int epid, unsigned int streamid, 1501 uint64_t pdequeue) 1502 { 1503 XHCISlot *slot; 1504 XHCIEPContext *epctx; 1505 XHCIStreamContext *sctx; 1506 dma_addr_t dequeue; 1507 1508 assert(slotid >= 1 && slotid <= xhci->numslots); 1509 1510 if (epid < 1 || epid > 31) { 1511 fprintf(stderr, "xhci: bad ep %d\n", epid); 1512 return CC_TRB_ERROR; 1513 } 1514 1515 trace_usb_xhci_ep_set_dequeue(slotid, epid, streamid, pdequeue); 1516 dequeue = xhci_mask64(pdequeue); 1517 1518 slot = &xhci->slots[slotid-1]; 1519 1520 if (!slot->eps[epid-1]) { 1521 DPRINTF("xhci: slot %d ep %d not enabled\n", slotid, epid); 1522 return CC_EP_NOT_ENABLED_ERROR; 1523 } 1524 1525 epctx = slot->eps[epid-1]; 1526 1527 if (epctx->state != EP_STOPPED) { 1528 fprintf(stderr, "xhci: set EP dequeue pointer while EP %d not stopped\n", epid); 1529 return CC_CONTEXT_STATE_ERROR; 1530 } 1531 1532 if (epctx->nr_pstreams) { 1533 uint32_t err; 1534 sctx = xhci_find_stream(epctx, streamid, &err); 1535 if (sctx == NULL) { 1536 return err; 1537 } 1538 xhci_ring_init(xhci, &sctx->ring, dequeue & ~0xf); 1539 sctx->ring.ccs = dequeue & 1; 1540 } else { 1541 sctx = NULL; 1542 xhci_ring_init(xhci, &epctx->ring, dequeue & ~0xF); 1543 epctx->ring.ccs = dequeue & 1; 1544 } 1545 1546 xhci_set_ep_state(xhci, epctx, sctx, EP_STOPPED); 1547 1548 return CC_SUCCESS; 1549 } 1550 1551 static int xhci_xfer_create_sgl(XHCITransfer *xfer, int in_xfer) 1552 { 1553 XHCIState *xhci = xfer->xhci; 1554 int i; 1555 1556 xfer->int_req = false; 1557 pci_dma_sglist_init(&xfer->sgl, PCI_DEVICE(xhci), xfer->trb_count); 1558 for (i = 0; i < xfer->trb_count; i++) { 1559 XHCITRB *trb = &xfer->trbs[i]; 1560 dma_addr_t addr; 1561 unsigned int chunk = 0; 1562 1563 if (trb->control & TRB_TR_IOC) { 1564 xfer->int_req = true; 1565 } 1566 1567 switch (TRB_TYPE(*trb)) { 1568 case TR_DATA: 1569 if ((!(trb->control & TRB_TR_DIR)) != (!in_xfer)) { 1570 fprintf(stderr, "xhci: data direction mismatch for TR_DATA\n"); 1571 goto err; 1572 } 1573 /* fallthrough */ 1574 case TR_NORMAL: 1575 case TR_ISOCH: 1576 addr = xhci_mask64(trb->parameter); 1577 chunk = trb->status & 0x1ffff; 1578 if (trb->control & TRB_TR_IDT) { 1579 if (chunk > 8 || in_xfer) { 1580 fprintf(stderr, "xhci: invalid immediate data TRB\n"); 1581 goto err; 1582 } 1583 qemu_sglist_add(&xfer->sgl, trb->addr, chunk); 1584 } else { 1585 qemu_sglist_add(&xfer->sgl, addr, chunk); 1586 } 1587 break; 1588 } 1589 } 1590 1591 return 0; 1592 1593 err: 1594 qemu_sglist_destroy(&xfer->sgl); 1595 xhci_die(xhci); 1596 return -1; 1597 } 1598 1599 static void xhci_xfer_unmap(XHCITransfer *xfer) 1600 { 1601 usb_packet_unmap(&xfer->packet, &xfer->sgl); 1602 qemu_sglist_destroy(&xfer->sgl); 1603 } 1604 1605 static void xhci_xfer_report(XHCITransfer *xfer) 1606 { 1607 uint32_t edtla = 0; 1608 unsigned int left; 1609 bool reported = 0; 1610 bool shortpkt = 0; 1611 XHCIEvent event = {ER_TRANSFER, CC_SUCCESS}; 1612 XHCIState *xhci = xfer->xhci; 1613 int i; 1614 1615 left = xfer->packet.actual_length; 1616 1617 for (i = 0; i < xfer->trb_count; i++) { 1618 XHCITRB *trb = &xfer->trbs[i]; 1619 unsigned int chunk = 0; 1620 1621 switch (TRB_TYPE(*trb)) { 1622 case TR_DATA: 1623 case TR_NORMAL: 1624 case TR_ISOCH: 1625 chunk = trb->status & 0x1ffff; 1626 if (chunk > left) { 1627 chunk = left; 1628 if (xfer->status == CC_SUCCESS) { 1629 shortpkt = 1; 1630 } 1631 } 1632 left -= chunk; 1633 edtla += chunk; 1634 break; 1635 case TR_STATUS: 1636 reported = 0; 1637 shortpkt = 0; 1638 break; 1639 } 1640 1641 if (!reported && ((trb->control & TRB_TR_IOC) || 1642 (shortpkt && (trb->control & TRB_TR_ISP)) || 1643 (xfer->status != CC_SUCCESS && left == 0))) { 1644 event.slotid = xfer->slotid; 1645 event.epid = xfer->epid; 1646 event.length = (trb->status & 0x1ffff) - chunk; 1647 event.flags = 0; 1648 event.ptr = trb->addr; 1649 if (xfer->status == CC_SUCCESS) { 1650 event.ccode = shortpkt ? CC_SHORT_PACKET : CC_SUCCESS; 1651 } else { 1652 event.ccode = xfer->status; 1653 } 1654 if (TRB_TYPE(*trb) == TR_EVDATA) { 1655 event.ptr = trb->parameter; 1656 event.flags |= TRB_EV_ED; 1657 event.length = edtla & 0xffffff; 1658 DPRINTF("xhci_xfer_data: EDTLA=%d\n", event.length); 1659 edtla = 0; 1660 } 1661 xhci_event(xhci, &event, TRB_INTR(*trb)); 1662 reported = 1; 1663 if (xfer->status != CC_SUCCESS) { 1664 return; 1665 } 1666 } 1667 } 1668 } 1669 1670 static void xhci_stall_ep(XHCITransfer *xfer) 1671 { 1672 XHCIState *xhci = xfer->xhci; 1673 XHCISlot *slot = &xhci->slots[xfer->slotid-1]; 1674 XHCIEPContext *epctx = slot->eps[xfer->epid-1]; 1675 uint32_t err; 1676 XHCIStreamContext *sctx; 1677 1678 if (epctx->nr_pstreams) { 1679 sctx = xhci_find_stream(epctx, xfer->streamid, &err); 1680 if (sctx == NULL) { 1681 return; 1682 } 1683 sctx->ring.dequeue = xfer->trbs[0].addr; 1684 sctx->ring.ccs = xfer->trbs[0].ccs; 1685 xhci_set_ep_state(xhci, epctx, sctx, EP_HALTED); 1686 } else { 1687 epctx->ring.dequeue = xfer->trbs[0].addr; 1688 epctx->ring.ccs = xfer->trbs[0].ccs; 1689 xhci_set_ep_state(xhci, epctx, NULL, EP_HALTED); 1690 } 1691 } 1692 1693 static int xhci_submit(XHCIState *xhci, XHCITransfer *xfer, 1694 XHCIEPContext *epctx); 1695 1696 static int xhci_setup_packet(XHCITransfer *xfer) 1697 { 1698 XHCIState *xhci = xfer->xhci; 1699 USBDevice *dev; 1700 USBEndpoint *ep; 1701 int dir; 1702 1703 dir = xfer->in_xfer ? USB_TOKEN_IN : USB_TOKEN_OUT; 1704 1705 if (xfer->packet.ep) { 1706 ep = xfer->packet.ep; 1707 dev = ep->dev; 1708 } else { 1709 if (!xhci->slots[xfer->slotid-1].uport) { 1710 fprintf(stderr, "xhci: slot %d has no device\n", 1711 xfer->slotid); 1712 return -1; 1713 } 1714 dev = xhci->slots[xfer->slotid-1].uport->dev; 1715 ep = usb_ep_get(dev, dir, xfer->epid >> 1); 1716 } 1717 1718 xhci_xfer_create_sgl(xfer, dir == USB_TOKEN_IN); /* Also sets int_req */ 1719 usb_packet_setup(&xfer->packet, dir, ep, xfer->streamid, 1720 xfer->trbs[0].addr, false, xfer->int_req); 1721 usb_packet_map(&xfer->packet, &xfer->sgl); 1722 DPRINTF("xhci: setup packet pid 0x%x addr %d ep %d\n", 1723 xfer->packet.pid, dev->addr, ep->nr); 1724 return 0; 1725 } 1726 1727 static int xhci_complete_packet(XHCITransfer *xfer) 1728 { 1729 if (xfer->packet.status == USB_RET_ASYNC) { 1730 trace_usb_xhci_xfer_async(xfer); 1731 xfer->running_async = 1; 1732 xfer->running_retry = 0; 1733 xfer->complete = 0; 1734 xfer->cancelled = 0; 1735 return 0; 1736 } else if (xfer->packet.status == USB_RET_NAK) { 1737 trace_usb_xhci_xfer_nak(xfer); 1738 xfer->running_async = 0; 1739 xfer->running_retry = 1; 1740 xfer->complete = 0; 1741 xfer->cancelled = 0; 1742 return 0; 1743 } else { 1744 xfer->running_async = 0; 1745 xfer->running_retry = 0; 1746 xfer->complete = 1; 1747 xhci_xfer_unmap(xfer); 1748 } 1749 1750 if (xfer->packet.status == USB_RET_SUCCESS) { 1751 trace_usb_xhci_xfer_success(xfer, xfer->packet.actual_length); 1752 xfer->status = CC_SUCCESS; 1753 xhci_xfer_report(xfer); 1754 return 0; 1755 } 1756 1757 /* error */ 1758 trace_usb_xhci_xfer_error(xfer, xfer->packet.status); 1759 switch (xfer->packet.status) { 1760 case USB_RET_NODEV: 1761 case USB_RET_IOERROR: 1762 xfer->status = CC_USB_TRANSACTION_ERROR; 1763 xhci_xfer_report(xfer); 1764 xhci_stall_ep(xfer); 1765 break; 1766 case USB_RET_STALL: 1767 xfer->status = CC_STALL_ERROR; 1768 xhci_xfer_report(xfer); 1769 xhci_stall_ep(xfer); 1770 break; 1771 case USB_RET_BABBLE: 1772 xfer->status = CC_BABBLE_DETECTED; 1773 xhci_xfer_report(xfer); 1774 xhci_stall_ep(xfer); 1775 break; 1776 default: 1777 fprintf(stderr, "%s: FIXME: status = %d\n", __func__, 1778 xfer->packet.status); 1779 FIXME("unhandled USB_RET_*"); 1780 } 1781 return 0; 1782 } 1783 1784 static int xhci_fire_ctl_transfer(XHCIState *xhci, XHCITransfer *xfer) 1785 { 1786 XHCITRB *trb_setup, *trb_status; 1787 uint8_t bmRequestType; 1788 1789 trb_setup = &xfer->trbs[0]; 1790 trb_status = &xfer->trbs[xfer->trb_count-1]; 1791 1792 trace_usb_xhci_xfer_start(xfer, xfer->slotid, xfer->epid, xfer->streamid); 1793 1794 /* at most one Event Data TRB allowed after STATUS */ 1795 if (TRB_TYPE(*trb_status) == TR_EVDATA && xfer->trb_count > 2) { 1796 trb_status--; 1797 } 1798 1799 /* do some sanity checks */ 1800 if (TRB_TYPE(*trb_setup) != TR_SETUP) { 1801 fprintf(stderr, "xhci: ep0 first TD not SETUP: %d\n", 1802 TRB_TYPE(*trb_setup)); 1803 return -1; 1804 } 1805 if (TRB_TYPE(*trb_status) != TR_STATUS) { 1806 fprintf(stderr, "xhci: ep0 last TD not STATUS: %d\n", 1807 TRB_TYPE(*trb_status)); 1808 return -1; 1809 } 1810 if (!(trb_setup->control & TRB_TR_IDT)) { 1811 fprintf(stderr, "xhci: Setup TRB doesn't have IDT set\n"); 1812 return -1; 1813 } 1814 if ((trb_setup->status & 0x1ffff) != 8) { 1815 fprintf(stderr, "xhci: Setup TRB has bad length (%d)\n", 1816 (trb_setup->status & 0x1ffff)); 1817 return -1; 1818 } 1819 1820 bmRequestType = trb_setup->parameter; 1821 1822 xfer->in_xfer = bmRequestType & USB_DIR_IN; 1823 xfer->iso_xfer = false; 1824 xfer->timed_xfer = false; 1825 1826 if (xhci_setup_packet(xfer) < 0) { 1827 return -1; 1828 } 1829 xfer->packet.parameter = trb_setup->parameter; 1830 1831 usb_handle_packet(xfer->packet.ep->dev, &xfer->packet); 1832 1833 xhci_complete_packet(xfer); 1834 if (!xfer->running_async && !xfer->running_retry) { 1835 xhci_kick_ep(xhci, xfer->slotid, xfer->epid, 0); 1836 } 1837 return 0; 1838 } 1839 1840 static void xhci_calc_intr_kick(XHCIState *xhci, XHCITransfer *xfer, 1841 XHCIEPContext *epctx, uint64_t mfindex) 1842 { 1843 uint64_t asap = ((mfindex + epctx->interval - 1) & 1844 ~(epctx->interval-1)); 1845 uint64_t kick = epctx->mfindex_last + epctx->interval; 1846 1847 assert(epctx->interval != 0); 1848 xfer->mfindex_kick = MAX(asap, kick); 1849 } 1850 1851 static void xhci_calc_iso_kick(XHCIState *xhci, XHCITransfer *xfer, 1852 XHCIEPContext *epctx, uint64_t mfindex) 1853 { 1854 if (xfer->trbs[0].control & TRB_TR_SIA) { 1855 uint64_t asap = ((mfindex + epctx->interval - 1) & 1856 ~(epctx->interval-1)); 1857 if (asap >= epctx->mfindex_last && 1858 asap <= epctx->mfindex_last + epctx->interval * 4) { 1859 xfer->mfindex_kick = epctx->mfindex_last + epctx->interval; 1860 } else { 1861 xfer->mfindex_kick = asap; 1862 } 1863 } else { 1864 xfer->mfindex_kick = (xfer->trbs[0].control >> TRB_TR_FRAMEID_SHIFT) 1865 & TRB_TR_FRAMEID_MASK; 1866 xfer->mfindex_kick |= mfindex & ~0x3fff; 1867 if (xfer->mfindex_kick < mfindex) { 1868 xfer->mfindex_kick += 0x4000; 1869 } 1870 } 1871 } 1872 1873 static void xhci_check_intr_iso_kick(XHCIState *xhci, XHCITransfer *xfer, 1874 XHCIEPContext *epctx, uint64_t mfindex) 1875 { 1876 if (xfer->mfindex_kick > mfindex) { 1877 timer_mod(epctx->kick_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + 1878 (xfer->mfindex_kick - mfindex) * 125000); 1879 xfer->running_retry = 1; 1880 } else { 1881 epctx->mfindex_last = xfer->mfindex_kick; 1882 timer_del(epctx->kick_timer); 1883 xfer->running_retry = 0; 1884 } 1885 } 1886 1887 1888 static int xhci_submit(XHCIState *xhci, XHCITransfer *xfer, XHCIEPContext *epctx) 1889 { 1890 uint64_t mfindex; 1891 1892 DPRINTF("xhci_submit(slotid=%d,epid=%d)\n", xfer->slotid, xfer->epid); 1893 1894 xfer->in_xfer = epctx->type>>2; 1895 1896 switch(epctx->type) { 1897 case ET_INTR_OUT: 1898 case ET_INTR_IN: 1899 xfer->pkts = 0; 1900 xfer->iso_xfer = false; 1901 xfer->timed_xfer = true; 1902 mfindex = xhci_mfindex_get(xhci); 1903 xhci_calc_intr_kick(xhci, xfer, epctx, mfindex); 1904 xhci_check_intr_iso_kick(xhci, xfer, epctx, mfindex); 1905 if (xfer->running_retry) { 1906 return -1; 1907 } 1908 break; 1909 case ET_BULK_OUT: 1910 case ET_BULK_IN: 1911 xfer->pkts = 0; 1912 xfer->iso_xfer = false; 1913 xfer->timed_xfer = false; 1914 break; 1915 case ET_ISO_OUT: 1916 case ET_ISO_IN: 1917 xfer->pkts = 1; 1918 xfer->iso_xfer = true; 1919 xfer->timed_xfer = true; 1920 mfindex = xhci_mfindex_get(xhci); 1921 xhci_calc_iso_kick(xhci, xfer, epctx, mfindex); 1922 xhci_check_intr_iso_kick(xhci, xfer, epctx, mfindex); 1923 if (xfer->running_retry) { 1924 return -1; 1925 } 1926 break; 1927 default: 1928 fprintf(stderr, "xhci: unknown or unhandled EP " 1929 "(type %d, in %d, ep %02x)\n", 1930 epctx->type, xfer->in_xfer, xfer->epid); 1931 return -1; 1932 } 1933 1934 if (xhci_setup_packet(xfer) < 0) { 1935 return -1; 1936 } 1937 usb_handle_packet(xfer->packet.ep->dev, &xfer->packet); 1938 1939 xhci_complete_packet(xfer); 1940 if (!xfer->running_async && !xfer->running_retry) { 1941 xhci_kick_ep(xhci, xfer->slotid, xfer->epid, xfer->streamid); 1942 } 1943 return 0; 1944 } 1945 1946 static int xhci_fire_transfer(XHCIState *xhci, XHCITransfer *xfer, XHCIEPContext *epctx) 1947 { 1948 trace_usb_xhci_xfer_start(xfer, xfer->slotid, xfer->epid, xfer->streamid); 1949 return xhci_submit(xhci, xfer, epctx); 1950 } 1951 1952 static void xhci_kick_ep(XHCIState *xhci, unsigned int slotid, 1953 unsigned int epid, unsigned int streamid) 1954 { 1955 XHCIStreamContext *stctx; 1956 XHCIEPContext *epctx; 1957 XHCIRing *ring; 1958 USBEndpoint *ep = NULL; 1959 uint64_t mfindex; 1960 int length; 1961 int i; 1962 1963 trace_usb_xhci_ep_kick(slotid, epid, streamid); 1964 assert(slotid >= 1 && slotid <= xhci->numslots); 1965 assert(epid >= 1 && epid <= 31); 1966 1967 if (!xhci->slots[slotid-1].enabled) { 1968 fprintf(stderr, "xhci: xhci_kick_ep for disabled slot %d\n", slotid); 1969 return; 1970 } 1971 epctx = xhci->slots[slotid-1].eps[epid-1]; 1972 if (!epctx) { 1973 fprintf(stderr, "xhci: xhci_kick_ep for disabled endpoint %d,%d\n", 1974 epid, slotid); 1975 return; 1976 } 1977 1978 if (epctx->retry) { 1979 XHCITransfer *xfer = epctx->retry; 1980 1981 trace_usb_xhci_xfer_retry(xfer); 1982 assert(xfer->running_retry); 1983 if (xfer->timed_xfer) { 1984 /* time to kick the transfer? */ 1985 mfindex = xhci_mfindex_get(xhci); 1986 xhci_check_intr_iso_kick(xhci, xfer, epctx, mfindex); 1987 if (xfer->running_retry) { 1988 return; 1989 } 1990 xfer->timed_xfer = 0; 1991 xfer->running_retry = 1; 1992 } 1993 if (xfer->iso_xfer) { 1994 /* retry iso transfer */ 1995 if (xhci_setup_packet(xfer) < 0) { 1996 return; 1997 } 1998 usb_handle_packet(xfer->packet.ep->dev, &xfer->packet); 1999 assert(xfer->packet.status != USB_RET_NAK); 2000 xhci_complete_packet(xfer); 2001 } else { 2002 /* retry nak'ed transfer */ 2003 if (xhci_setup_packet(xfer) < 0) { 2004 return; 2005 } 2006 usb_handle_packet(xfer->packet.ep->dev, &xfer->packet); 2007 if (xfer->packet.status == USB_RET_NAK) { 2008 return; 2009 } 2010 xhci_complete_packet(xfer); 2011 } 2012 assert(!xfer->running_retry); 2013 epctx->retry = NULL; 2014 } 2015 2016 if (epctx->state == EP_HALTED) { 2017 DPRINTF("xhci: ep halted, not running schedule\n"); 2018 return; 2019 } 2020 2021 2022 if (epctx->nr_pstreams) { 2023 uint32_t err; 2024 stctx = xhci_find_stream(epctx, streamid, &err); 2025 if (stctx == NULL) { 2026 return; 2027 } 2028 ring = &stctx->ring; 2029 xhci_set_ep_state(xhci, epctx, stctx, EP_RUNNING); 2030 } else { 2031 ring = &epctx->ring; 2032 streamid = 0; 2033 xhci_set_ep_state(xhci, epctx, NULL, EP_RUNNING); 2034 } 2035 assert(ring->dequeue != 0); 2036 2037 while (1) { 2038 XHCITransfer *xfer = &epctx->transfers[epctx->next_xfer]; 2039 if (xfer->running_async || xfer->running_retry) { 2040 break; 2041 } 2042 length = xhci_ring_chain_length(xhci, ring); 2043 if (length < 0) { 2044 break; 2045 } else if (length == 0) { 2046 break; 2047 } 2048 if (xfer->trbs && xfer->trb_alloced < length) { 2049 xfer->trb_count = 0; 2050 xfer->trb_alloced = 0; 2051 g_free(xfer->trbs); 2052 xfer->trbs = NULL; 2053 } 2054 if (!xfer->trbs) { 2055 xfer->trbs = g_malloc(sizeof(XHCITRB) * length); 2056 xfer->trb_alloced = length; 2057 } 2058 xfer->trb_count = length; 2059 2060 for (i = 0; i < length; i++) { 2061 assert(xhci_ring_fetch(xhci, ring, &xfer->trbs[i], NULL)); 2062 } 2063 xfer->xhci = xhci; 2064 xfer->epid = epid; 2065 xfer->slotid = slotid; 2066 xfer->streamid = streamid; 2067 2068 if (epid == 1) { 2069 if (xhci_fire_ctl_transfer(xhci, xfer) >= 0) { 2070 epctx->next_xfer = (epctx->next_xfer + 1) % TD_QUEUE; 2071 ep = xfer->packet.ep; 2072 } else { 2073 fprintf(stderr, "xhci: error firing CTL transfer\n"); 2074 } 2075 } else { 2076 if (xhci_fire_transfer(xhci, xfer, epctx) >= 0) { 2077 epctx->next_xfer = (epctx->next_xfer + 1) % TD_QUEUE; 2078 ep = xfer->packet.ep; 2079 } else { 2080 if (!xfer->timed_xfer) { 2081 fprintf(stderr, "xhci: error firing data transfer\n"); 2082 } 2083 } 2084 } 2085 2086 if (epctx->state == EP_HALTED) { 2087 break; 2088 } 2089 if (xfer->running_retry) { 2090 DPRINTF("xhci: xfer nacked, stopping schedule\n"); 2091 epctx->retry = xfer; 2092 break; 2093 } 2094 } 2095 if (ep) { 2096 usb_device_flush_ep_queue(ep->dev, ep); 2097 } 2098 } 2099 2100 static TRBCCode xhci_enable_slot(XHCIState *xhci, unsigned int slotid) 2101 { 2102 trace_usb_xhci_slot_enable(slotid); 2103 assert(slotid >= 1 && slotid <= xhci->numslots); 2104 xhci->slots[slotid-1].enabled = 1; 2105 xhci->slots[slotid-1].uport = NULL; 2106 memset(xhci->slots[slotid-1].eps, 0, sizeof(XHCIEPContext*)*31); 2107 2108 return CC_SUCCESS; 2109 } 2110 2111 static TRBCCode xhci_disable_slot(XHCIState *xhci, unsigned int slotid) 2112 { 2113 int i; 2114 2115 trace_usb_xhci_slot_disable(slotid); 2116 assert(slotid >= 1 && slotid <= xhci->numslots); 2117 2118 for (i = 1; i <= 31; i++) { 2119 if (xhci->slots[slotid-1].eps[i-1]) { 2120 xhci_disable_ep(xhci, slotid, i); 2121 } 2122 } 2123 2124 xhci->slots[slotid-1].enabled = 0; 2125 xhci->slots[slotid-1].addressed = 0; 2126 xhci->slots[slotid-1].uport = NULL; 2127 return CC_SUCCESS; 2128 } 2129 2130 static USBPort *xhci_lookup_uport(XHCIState *xhci, uint32_t *slot_ctx) 2131 { 2132 USBPort *uport; 2133 char path[32]; 2134 int i, pos, port; 2135 2136 port = (slot_ctx[1]>>16) & 0xFF; 2137 port = xhci->ports[port-1].uport->index+1; 2138 pos = snprintf(path, sizeof(path), "%d", port); 2139 for (i = 0; i < 5; i++) { 2140 port = (slot_ctx[0] >> 4*i) & 0x0f; 2141 if (!port) { 2142 break; 2143 } 2144 pos += snprintf(path + pos, sizeof(path) - pos, ".%d", port); 2145 } 2146 2147 QTAILQ_FOREACH(uport, &xhci->bus.used, next) { 2148 if (strcmp(uport->path, path) == 0) { 2149 return uport; 2150 } 2151 } 2152 return NULL; 2153 } 2154 2155 static TRBCCode xhci_address_slot(XHCIState *xhci, unsigned int slotid, 2156 uint64_t pictx, bool bsr) 2157 { 2158 XHCISlot *slot; 2159 USBPort *uport; 2160 USBDevice *dev; 2161 dma_addr_t ictx, octx, dcbaap; 2162 uint64_t poctx; 2163 uint32_t ictl_ctx[2]; 2164 uint32_t slot_ctx[4]; 2165 uint32_t ep0_ctx[5]; 2166 int i; 2167 TRBCCode res; 2168 2169 assert(slotid >= 1 && slotid <= xhci->numslots); 2170 2171 dcbaap = xhci_addr64(xhci->dcbaap_low, xhci->dcbaap_high); 2172 poctx = ldq_le_pci_dma(PCI_DEVICE(xhci), dcbaap + 8 * slotid); 2173 ictx = xhci_mask64(pictx); 2174 octx = xhci_mask64(poctx); 2175 2176 DPRINTF("xhci: input context at "DMA_ADDR_FMT"\n", ictx); 2177 DPRINTF("xhci: output context at "DMA_ADDR_FMT"\n", octx); 2178 2179 xhci_dma_read_u32s(xhci, ictx, ictl_ctx, sizeof(ictl_ctx)); 2180 2181 if (ictl_ctx[0] != 0x0 || ictl_ctx[1] != 0x3) { 2182 fprintf(stderr, "xhci: invalid input context control %08x %08x\n", 2183 ictl_ctx[0], ictl_ctx[1]); 2184 return CC_TRB_ERROR; 2185 } 2186 2187 xhci_dma_read_u32s(xhci, ictx+32, slot_ctx, sizeof(slot_ctx)); 2188 xhci_dma_read_u32s(xhci, ictx+64, ep0_ctx, sizeof(ep0_ctx)); 2189 2190 DPRINTF("xhci: input slot context: %08x %08x %08x %08x\n", 2191 slot_ctx[0], slot_ctx[1], slot_ctx[2], slot_ctx[3]); 2192 2193 DPRINTF("xhci: input ep0 context: %08x %08x %08x %08x %08x\n", 2194 ep0_ctx[0], ep0_ctx[1], ep0_ctx[2], ep0_ctx[3], ep0_ctx[4]); 2195 2196 uport = xhci_lookup_uport(xhci, slot_ctx); 2197 if (uport == NULL) { 2198 fprintf(stderr, "xhci: port not found\n"); 2199 return CC_TRB_ERROR; 2200 } 2201 trace_usb_xhci_slot_address(slotid, uport->path); 2202 2203 dev = uport->dev; 2204 if (!dev) { 2205 fprintf(stderr, "xhci: port %s not connected\n", uport->path); 2206 return CC_USB_TRANSACTION_ERROR; 2207 } 2208 2209 for (i = 0; i < xhci->numslots; i++) { 2210 if (i == slotid-1) { 2211 continue; 2212 } 2213 if (xhci->slots[i].uport == uport) { 2214 fprintf(stderr, "xhci: port %s already assigned to slot %d\n", 2215 uport->path, i+1); 2216 return CC_TRB_ERROR; 2217 } 2218 } 2219 2220 slot = &xhci->slots[slotid-1]; 2221 slot->uport = uport; 2222 slot->ctx = octx; 2223 2224 if (bsr) { 2225 slot_ctx[3] = SLOT_DEFAULT << SLOT_STATE_SHIFT; 2226 } else { 2227 USBPacket p; 2228 uint8_t buf[1]; 2229 2230 slot_ctx[3] = (SLOT_ADDRESSED << SLOT_STATE_SHIFT) | slotid; 2231 usb_device_reset(dev); 2232 memset(&p, 0, sizeof(p)); 2233 usb_packet_addbuf(&p, buf, sizeof(buf)); 2234 usb_packet_setup(&p, USB_TOKEN_OUT, 2235 usb_ep_get(dev, USB_TOKEN_OUT, 0), 0, 2236 0, false, false); 2237 usb_device_handle_control(dev, &p, 2238 DeviceOutRequest | USB_REQ_SET_ADDRESS, 2239 slotid, 0, 0, NULL); 2240 assert(p.status != USB_RET_ASYNC); 2241 } 2242 2243 res = xhci_enable_ep(xhci, slotid, 1, octx+32, ep0_ctx); 2244 2245 DPRINTF("xhci: output slot context: %08x %08x %08x %08x\n", 2246 slot_ctx[0], slot_ctx[1], slot_ctx[2], slot_ctx[3]); 2247 DPRINTF("xhci: output ep0 context: %08x %08x %08x %08x %08x\n", 2248 ep0_ctx[0], ep0_ctx[1], ep0_ctx[2], ep0_ctx[3], ep0_ctx[4]); 2249 2250 xhci_dma_write_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx)); 2251 xhci_dma_write_u32s(xhci, octx+32, ep0_ctx, sizeof(ep0_ctx)); 2252 2253 xhci->slots[slotid-1].addressed = 1; 2254 return res; 2255 } 2256 2257 2258 static TRBCCode xhci_configure_slot(XHCIState *xhci, unsigned int slotid, 2259 uint64_t pictx, bool dc) 2260 { 2261 dma_addr_t ictx, octx; 2262 uint32_t ictl_ctx[2]; 2263 uint32_t slot_ctx[4]; 2264 uint32_t islot_ctx[4]; 2265 uint32_t ep_ctx[5]; 2266 int i; 2267 TRBCCode res; 2268 2269 trace_usb_xhci_slot_configure(slotid); 2270 assert(slotid >= 1 && slotid <= xhci->numslots); 2271 2272 ictx = xhci_mask64(pictx); 2273 octx = xhci->slots[slotid-1].ctx; 2274 2275 DPRINTF("xhci: input context at "DMA_ADDR_FMT"\n", ictx); 2276 DPRINTF("xhci: output context at "DMA_ADDR_FMT"\n", octx); 2277 2278 if (dc) { 2279 for (i = 2; i <= 31; i++) { 2280 if (xhci->slots[slotid-1].eps[i-1]) { 2281 xhci_disable_ep(xhci, slotid, i); 2282 } 2283 } 2284 2285 xhci_dma_read_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx)); 2286 slot_ctx[3] &= ~(SLOT_STATE_MASK << SLOT_STATE_SHIFT); 2287 slot_ctx[3] |= SLOT_ADDRESSED << SLOT_STATE_SHIFT; 2288 DPRINTF("xhci: output slot context: %08x %08x %08x %08x\n", 2289 slot_ctx[0], slot_ctx[1], slot_ctx[2], slot_ctx[3]); 2290 xhci_dma_write_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx)); 2291 2292 return CC_SUCCESS; 2293 } 2294 2295 xhci_dma_read_u32s(xhci, ictx, ictl_ctx, sizeof(ictl_ctx)); 2296 2297 if ((ictl_ctx[0] & 0x3) != 0x0 || (ictl_ctx[1] & 0x3) != 0x1) { 2298 fprintf(stderr, "xhci: invalid input context control %08x %08x\n", 2299 ictl_ctx[0], ictl_ctx[1]); 2300 return CC_TRB_ERROR; 2301 } 2302 2303 xhci_dma_read_u32s(xhci, ictx+32, islot_ctx, sizeof(islot_ctx)); 2304 xhci_dma_read_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx)); 2305 2306 if (SLOT_STATE(slot_ctx[3]) < SLOT_ADDRESSED) { 2307 fprintf(stderr, "xhci: invalid slot state %08x\n", slot_ctx[3]); 2308 return CC_CONTEXT_STATE_ERROR; 2309 } 2310 2311 for (i = 2; i <= 31; i++) { 2312 if (ictl_ctx[0] & (1<<i)) { 2313 xhci_disable_ep(xhci, slotid, i); 2314 } 2315 if (ictl_ctx[1] & (1<<i)) { 2316 xhci_dma_read_u32s(xhci, ictx+32+(32*i), ep_ctx, sizeof(ep_ctx)); 2317 DPRINTF("xhci: input ep%d.%d context: %08x %08x %08x %08x %08x\n", 2318 i/2, i%2, ep_ctx[0], ep_ctx[1], ep_ctx[2], 2319 ep_ctx[3], ep_ctx[4]); 2320 xhci_disable_ep(xhci, slotid, i); 2321 res = xhci_enable_ep(xhci, slotid, i, octx+(32*i), ep_ctx); 2322 if (res != CC_SUCCESS) { 2323 return res; 2324 } 2325 DPRINTF("xhci: output ep%d.%d context: %08x %08x %08x %08x %08x\n", 2326 i/2, i%2, ep_ctx[0], ep_ctx[1], ep_ctx[2], 2327 ep_ctx[3], ep_ctx[4]); 2328 xhci_dma_write_u32s(xhci, octx+(32*i), ep_ctx, sizeof(ep_ctx)); 2329 } 2330 } 2331 2332 slot_ctx[3] &= ~(SLOT_STATE_MASK << SLOT_STATE_SHIFT); 2333 slot_ctx[3] |= SLOT_CONFIGURED << SLOT_STATE_SHIFT; 2334 slot_ctx[0] &= ~(SLOT_CONTEXT_ENTRIES_MASK << SLOT_CONTEXT_ENTRIES_SHIFT); 2335 slot_ctx[0] |= islot_ctx[0] & (SLOT_CONTEXT_ENTRIES_MASK << 2336 SLOT_CONTEXT_ENTRIES_SHIFT); 2337 DPRINTF("xhci: output slot context: %08x %08x %08x %08x\n", 2338 slot_ctx[0], slot_ctx[1], slot_ctx[2], slot_ctx[3]); 2339 2340 xhci_dma_write_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx)); 2341 2342 return CC_SUCCESS; 2343 } 2344 2345 2346 static TRBCCode xhci_evaluate_slot(XHCIState *xhci, unsigned int slotid, 2347 uint64_t pictx) 2348 { 2349 dma_addr_t ictx, octx; 2350 uint32_t ictl_ctx[2]; 2351 uint32_t iep0_ctx[5]; 2352 uint32_t ep0_ctx[5]; 2353 uint32_t islot_ctx[4]; 2354 uint32_t slot_ctx[4]; 2355 2356 trace_usb_xhci_slot_evaluate(slotid); 2357 assert(slotid >= 1 && slotid <= xhci->numslots); 2358 2359 ictx = xhci_mask64(pictx); 2360 octx = xhci->slots[slotid-1].ctx; 2361 2362 DPRINTF("xhci: input context at "DMA_ADDR_FMT"\n", ictx); 2363 DPRINTF("xhci: output context at "DMA_ADDR_FMT"\n", octx); 2364 2365 xhci_dma_read_u32s(xhci, ictx, ictl_ctx, sizeof(ictl_ctx)); 2366 2367 if (ictl_ctx[0] != 0x0 || ictl_ctx[1] & ~0x3) { 2368 fprintf(stderr, "xhci: invalid input context control %08x %08x\n", 2369 ictl_ctx[0], ictl_ctx[1]); 2370 return CC_TRB_ERROR; 2371 } 2372 2373 if (ictl_ctx[1] & 0x1) { 2374 xhci_dma_read_u32s(xhci, ictx+32, islot_ctx, sizeof(islot_ctx)); 2375 2376 DPRINTF("xhci: input slot context: %08x %08x %08x %08x\n", 2377 islot_ctx[0], islot_ctx[1], islot_ctx[2], islot_ctx[3]); 2378 2379 xhci_dma_read_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx)); 2380 2381 slot_ctx[1] &= ~0xFFFF; /* max exit latency */ 2382 slot_ctx[1] |= islot_ctx[1] & 0xFFFF; 2383 slot_ctx[2] &= ~0xFF00000; /* interrupter target */ 2384 slot_ctx[2] |= islot_ctx[2] & 0xFF000000; 2385 2386 DPRINTF("xhci: output slot context: %08x %08x %08x %08x\n", 2387 slot_ctx[0], slot_ctx[1], slot_ctx[2], slot_ctx[3]); 2388 2389 xhci_dma_write_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx)); 2390 } 2391 2392 if (ictl_ctx[1] & 0x2) { 2393 xhci_dma_read_u32s(xhci, ictx+64, iep0_ctx, sizeof(iep0_ctx)); 2394 2395 DPRINTF("xhci: input ep0 context: %08x %08x %08x %08x %08x\n", 2396 iep0_ctx[0], iep0_ctx[1], iep0_ctx[2], 2397 iep0_ctx[3], iep0_ctx[4]); 2398 2399 xhci_dma_read_u32s(xhci, octx+32, ep0_ctx, sizeof(ep0_ctx)); 2400 2401 ep0_ctx[1] &= ~0xFFFF0000; /* max packet size*/ 2402 ep0_ctx[1] |= iep0_ctx[1] & 0xFFFF0000; 2403 2404 DPRINTF("xhci: output ep0 context: %08x %08x %08x %08x %08x\n", 2405 ep0_ctx[0], ep0_ctx[1], ep0_ctx[2], ep0_ctx[3], ep0_ctx[4]); 2406 2407 xhci_dma_write_u32s(xhci, octx+32, ep0_ctx, sizeof(ep0_ctx)); 2408 } 2409 2410 return CC_SUCCESS; 2411 } 2412 2413 static TRBCCode xhci_reset_slot(XHCIState *xhci, unsigned int slotid) 2414 { 2415 uint32_t slot_ctx[4]; 2416 dma_addr_t octx; 2417 int i; 2418 2419 trace_usb_xhci_slot_reset(slotid); 2420 assert(slotid >= 1 && slotid <= xhci->numslots); 2421 2422 octx = xhci->slots[slotid-1].ctx; 2423 2424 DPRINTF("xhci: output context at "DMA_ADDR_FMT"\n", octx); 2425 2426 for (i = 2; i <= 31; i++) { 2427 if (xhci->slots[slotid-1].eps[i-1]) { 2428 xhci_disable_ep(xhci, slotid, i); 2429 } 2430 } 2431 2432 xhci_dma_read_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx)); 2433 slot_ctx[3] &= ~(SLOT_STATE_MASK << SLOT_STATE_SHIFT); 2434 slot_ctx[3] |= SLOT_DEFAULT << SLOT_STATE_SHIFT; 2435 DPRINTF("xhci: output slot context: %08x %08x %08x %08x\n", 2436 slot_ctx[0], slot_ctx[1], slot_ctx[2], slot_ctx[3]); 2437 xhci_dma_write_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx)); 2438 2439 return CC_SUCCESS; 2440 } 2441 2442 static unsigned int xhci_get_slot(XHCIState *xhci, XHCIEvent *event, XHCITRB *trb) 2443 { 2444 unsigned int slotid; 2445 slotid = (trb->control >> TRB_CR_SLOTID_SHIFT) & TRB_CR_SLOTID_MASK; 2446 if (slotid < 1 || slotid > xhci->numslots) { 2447 fprintf(stderr, "xhci: bad slot id %d\n", slotid); 2448 event->ccode = CC_TRB_ERROR; 2449 return 0; 2450 } else if (!xhci->slots[slotid-1].enabled) { 2451 fprintf(stderr, "xhci: slot id %d not enabled\n", slotid); 2452 event->ccode = CC_SLOT_NOT_ENABLED_ERROR; 2453 return 0; 2454 } 2455 return slotid; 2456 } 2457 2458 /* cleanup slot state on usb device detach */ 2459 static void xhci_detach_slot(XHCIState *xhci, USBPort *uport) 2460 { 2461 int slot, ep; 2462 2463 for (slot = 0; slot < xhci->numslots; slot++) { 2464 if (xhci->slots[slot].uport == uport) { 2465 break; 2466 } 2467 } 2468 if (slot == xhci->numslots) { 2469 return; 2470 } 2471 2472 for (ep = 0; ep < 31; ep++) { 2473 if (xhci->slots[slot].eps[ep]) { 2474 xhci_ep_nuke_xfers(xhci, slot+1, ep+1); 2475 } 2476 } 2477 xhci->slots[slot].uport = NULL; 2478 } 2479 2480 static TRBCCode xhci_get_port_bandwidth(XHCIState *xhci, uint64_t pctx) 2481 { 2482 dma_addr_t ctx; 2483 uint8_t bw_ctx[xhci->numports+1]; 2484 2485 DPRINTF("xhci_get_port_bandwidth()\n"); 2486 2487 ctx = xhci_mask64(pctx); 2488 2489 DPRINTF("xhci: bandwidth context at "DMA_ADDR_FMT"\n", ctx); 2490 2491 /* TODO: actually implement real values here */ 2492 bw_ctx[0] = 0; 2493 memset(&bw_ctx[1], 80, xhci->numports); /* 80% */ 2494 pci_dma_write(PCI_DEVICE(xhci), ctx, bw_ctx, sizeof(bw_ctx)); 2495 2496 return CC_SUCCESS; 2497 } 2498 2499 static uint32_t rotl(uint32_t v, unsigned count) 2500 { 2501 count &= 31; 2502 return (v << count) | (v >> (32 - count)); 2503 } 2504 2505 2506 static uint32_t xhci_nec_challenge(uint32_t hi, uint32_t lo) 2507 { 2508 uint32_t val; 2509 val = rotl(lo - 0x49434878, 32 - ((hi>>8) & 0x1F)); 2510 val += rotl(lo + 0x49434878, hi & 0x1F); 2511 val -= rotl(hi ^ 0x49434878, (lo >> 16) & 0x1F); 2512 return ~val; 2513 } 2514 2515 static void xhci_via_challenge(XHCIState *xhci, uint64_t addr) 2516 { 2517 PCIDevice *pci_dev = PCI_DEVICE(xhci); 2518 uint32_t buf[8]; 2519 uint32_t obuf[8]; 2520 dma_addr_t paddr = xhci_mask64(addr); 2521 2522 pci_dma_read(pci_dev, paddr, &buf, 32); 2523 2524 memcpy(obuf, buf, sizeof(obuf)); 2525 2526 if ((buf[0] & 0xff) == 2) { 2527 obuf[0] = 0x49932000 + 0x54dc200 * buf[2] + 0x7429b578 * buf[3]; 2528 obuf[0] |= (buf[2] * buf[3]) & 0xff; 2529 obuf[1] = 0x0132bb37 + 0xe89 * buf[2] + 0xf09 * buf[3]; 2530 obuf[2] = 0x0066c2e9 + 0x2091 * buf[2] + 0x19bd * buf[3]; 2531 obuf[3] = 0xd5281342 + 0x2cc9691 * buf[2] + 0x2367662 * buf[3]; 2532 obuf[4] = 0x0123c75c + 0x1595 * buf[2] + 0x19ec * buf[3]; 2533 obuf[5] = 0x00f695de + 0x26fd * buf[2] + 0x3e9 * buf[3]; 2534 obuf[6] = obuf[2] ^ obuf[3] ^ 0x29472956; 2535 obuf[7] = obuf[2] ^ obuf[3] ^ 0x65866593; 2536 } 2537 2538 pci_dma_write(pci_dev, paddr, &obuf, 32); 2539 } 2540 2541 static void xhci_process_commands(XHCIState *xhci) 2542 { 2543 XHCITRB trb; 2544 TRBType type; 2545 XHCIEvent event = {ER_COMMAND_COMPLETE, CC_SUCCESS}; 2546 dma_addr_t addr; 2547 unsigned int i, slotid = 0; 2548 2549 DPRINTF("xhci_process_commands()\n"); 2550 if (!xhci_running(xhci)) { 2551 DPRINTF("xhci_process_commands() called while xHC stopped or paused\n"); 2552 return; 2553 } 2554 2555 xhci->crcr_low |= CRCR_CRR; 2556 2557 while ((type = xhci_ring_fetch(xhci, &xhci->cmd_ring, &trb, &addr))) { 2558 event.ptr = addr; 2559 switch (type) { 2560 case CR_ENABLE_SLOT: 2561 for (i = 0; i < xhci->numslots; i++) { 2562 if (!xhci->slots[i].enabled) { 2563 break; 2564 } 2565 } 2566 if (i >= xhci->numslots) { 2567 fprintf(stderr, "xhci: no device slots available\n"); 2568 event.ccode = CC_NO_SLOTS_ERROR; 2569 } else { 2570 slotid = i+1; 2571 event.ccode = xhci_enable_slot(xhci, slotid); 2572 } 2573 break; 2574 case CR_DISABLE_SLOT: 2575 slotid = xhci_get_slot(xhci, &event, &trb); 2576 if (slotid) { 2577 event.ccode = xhci_disable_slot(xhci, slotid); 2578 } 2579 break; 2580 case CR_ADDRESS_DEVICE: 2581 slotid = xhci_get_slot(xhci, &event, &trb); 2582 if (slotid) { 2583 event.ccode = xhci_address_slot(xhci, slotid, trb.parameter, 2584 trb.control & TRB_CR_BSR); 2585 } 2586 break; 2587 case CR_CONFIGURE_ENDPOINT: 2588 slotid = xhci_get_slot(xhci, &event, &trb); 2589 if (slotid) { 2590 event.ccode = xhci_configure_slot(xhci, slotid, trb.parameter, 2591 trb.control & TRB_CR_DC); 2592 } 2593 break; 2594 case CR_EVALUATE_CONTEXT: 2595 slotid = xhci_get_slot(xhci, &event, &trb); 2596 if (slotid) { 2597 event.ccode = xhci_evaluate_slot(xhci, slotid, trb.parameter); 2598 } 2599 break; 2600 case CR_STOP_ENDPOINT: 2601 slotid = xhci_get_slot(xhci, &event, &trb); 2602 if (slotid) { 2603 unsigned int epid = (trb.control >> TRB_CR_EPID_SHIFT) 2604 & TRB_CR_EPID_MASK; 2605 event.ccode = xhci_stop_ep(xhci, slotid, epid); 2606 } 2607 break; 2608 case CR_RESET_ENDPOINT: 2609 slotid = xhci_get_slot(xhci, &event, &trb); 2610 if (slotid) { 2611 unsigned int epid = (trb.control >> TRB_CR_EPID_SHIFT) 2612 & TRB_CR_EPID_MASK; 2613 event.ccode = xhci_reset_ep(xhci, slotid, epid); 2614 } 2615 break; 2616 case CR_SET_TR_DEQUEUE: 2617 slotid = xhci_get_slot(xhci, &event, &trb); 2618 if (slotid) { 2619 unsigned int epid = (trb.control >> TRB_CR_EPID_SHIFT) 2620 & TRB_CR_EPID_MASK; 2621 unsigned int streamid = (trb.status >> 16) & 0xffff; 2622 event.ccode = xhci_set_ep_dequeue(xhci, slotid, 2623 epid, streamid, 2624 trb.parameter); 2625 } 2626 break; 2627 case CR_RESET_DEVICE: 2628 slotid = xhci_get_slot(xhci, &event, &trb); 2629 if (slotid) { 2630 event.ccode = xhci_reset_slot(xhci, slotid); 2631 } 2632 break; 2633 case CR_GET_PORT_BANDWIDTH: 2634 event.ccode = xhci_get_port_bandwidth(xhci, trb.parameter); 2635 break; 2636 case CR_VENDOR_VIA_CHALLENGE_RESPONSE: 2637 xhci_via_challenge(xhci, trb.parameter); 2638 break; 2639 case CR_VENDOR_NEC_FIRMWARE_REVISION: 2640 event.type = 48; /* NEC reply */ 2641 event.length = 0x3025; 2642 break; 2643 case CR_VENDOR_NEC_CHALLENGE_RESPONSE: 2644 { 2645 uint32_t chi = trb.parameter >> 32; 2646 uint32_t clo = trb.parameter; 2647 uint32_t val = xhci_nec_challenge(chi, clo); 2648 event.length = val & 0xFFFF; 2649 event.epid = val >> 16; 2650 slotid = val >> 24; 2651 event.type = 48; /* NEC reply */ 2652 } 2653 break; 2654 default: 2655 trace_usb_xhci_unimplemented("command", type); 2656 event.ccode = CC_TRB_ERROR; 2657 break; 2658 } 2659 event.slotid = slotid; 2660 xhci_event(xhci, &event, 0); 2661 } 2662 } 2663 2664 static bool xhci_port_have_device(XHCIPort *port) 2665 { 2666 if (!port->uport->dev || !port->uport->dev->attached) { 2667 return false; /* no device present */ 2668 } 2669 if (!((1 << port->uport->dev->speed) & port->speedmask)) { 2670 return false; /* speed mismatch */ 2671 } 2672 return true; 2673 } 2674 2675 static void xhci_port_notify(XHCIPort *port, uint32_t bits) 2676 { 2677 XHCIEvent ev = { ER_PORT_STATUS_CHANGE, CC_SUCCESS, 2678 port->portnr << 24 }; 2679 2680 if ((port->portsc & bits) == bits) { 2681 return; 2682 } 2683 trace_usb_xhci_port_notify(port->portnr, bits); 2684 port->portsc |= bits; 2685 if (!xhci_running(port->xhci)) { 2686 return; 2687 } 2688 xhci_event(port->xhci, &ev, 0); 2689 } 2690 2691 static void xhci_port_update(XHCIPort *port, int is_detach) 2692 { 2693 uint32_t pls = PLS_RX_DETECT; 2694 2695 port->portsc = PORTSC_PP; 2696 if (!is_detach && xhci_port_have_device(port)) { 2697 port->portsc |= PORTSC_CCS; 2698 switch (port->uport->dev->speed) { 2699 case USB_SPEED_LOW: 2700 port->portsc |= PORTSC_SPEED_LOW; 2701 pls = PLS_POLLING; 2702 break; 2703 case USB_SPEED_FULL: 2704 port->portsc |= PORTSC_SPEED_FULL; 2705 pls = PLS_POLLING; 2706 break; 2707 case USB_SPEED_HIGH: 2708 port->portsc |= PORTSC_SPEED_HIGH; 2709 pls = PLS_POLLING; 2710 break; 2711 case USB_SPEED_SUPER: 2712 port->portsc |= PORTSC_SPEED_SUPER; 2713 port->portsc |= PORTSC_PED; 2714 pls = PLS_U0; 2715 break; 2716 } 2717 } 2718 set_field(&port->portsc, pls, PORTSC_PLS); 2719 trace_usb_xhci_port_link(port->portnr, pls); 2720 xhci_port_notify(port, PORTSC_CSC); 2721 } 2722 2723 static void xhci_port_reset(XHCIPort *port, bool warm_reset) 2724 { 2725 trace_usb_xhci_port_reset(port->portnr); 2726 2727 if (!xhci_port_have_device(port)) { 2728 return; 2729 } 2730 2731 usb_device_reset(port->uport->dev); 2732 2733 switch (port->uport->dev->speed) { 2734 case USB_SPEED_SUPER: 2735 if (warm_reset) { 2736 port->portsc |= PORTSC_WRC; 2737 } 2738 /* fall through */ 2739 case USB_SPEED_LOW: 2740 case USB_SPEED_FULL: 2741 case USB_SPEED_HIGH: 2742 set_field(&port->portsc, PLS_U0, PORTSC_PLS); 2743 trace_usb_xhci_port_link(port->portnr, PLS_U0); 2744 port->portsc |= PORTSC_PED; 2745 break; 2746 } 2747 2748 port->portsc &= ~PORTSC_PR; 2749 xhci_port_notify(port, PORTSC_PRC); 2750 } 2751 2752 static void xhci_reset(DeviceState *dev) 2753 { 2754 XHCIState *xhci = XHCI(dev); 2755 int i; 2756 2757 trace_usb_xhci_reset(); 2758 if (!(xhci->usbsts & USBSTS_HCH)) { 2759 fprintf(stderr, "xhci: reset while running!\n"); 2760 } 2761 2762 xhci->usbcmd = 0; 2763 xhci->usbsts = USBSTS_HCH; 2764 xhci->dnctrl = 0; 2765 xhci->crcr_low = 0; 2766 xhci->crcr_high = 0; 2767 xhci->dcbaap_low = 0; 2768 xhci->dcbaap_high = 0; 2769 xhci->config = 0; 2770 2771 for (i = 0; i < xhci->numslots; i++) { 2772 xhci_disable_slot(xhci, i+1); 2773 } 2774 2775 for (i = 0; i < xhci->numports; i++) { 2776 xhci_port_update(xhci->ports + i, 0); 2777 } 2778 2779 for (i = 0; i < xhci->numintrs; i++) { 2780 xhci->intr[i].iman = 0; 2781 xhci->intr[i].imod = 0; 2782 xhci->intr[i].erstsz = 0; 2783 xhci->intr[i].erstba_low = 0; 2784 xhci->intr[i].erstba_high = 0; 2785 xhci->intr[i].erdp_low = 0; 2786 xhci->intr[i].erdp_high = 0; 2787 xhci->intr[i].msix_used = 0; 2788 2789 xhci->intr[i].er_ep_idx = 0; 2790 xhci->intr[i].er_pcs = 1; 2791 xhci->intr[i].er_full = 0; 2792 xhci->intr[i].ev_buffer_put = 0; 2793 xhci->intr[i].ev_buffer_get = 0; 2794 } 2795 2796 xhci->mfindex_start = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); 2797 xhci_mfwrap_update(xhci); 2798 } 2799 2800 static uint64_t xhci_cap_read(void *ptr, hwaddr reg, unsigned size) 2801 { 2802 XHCIState *xhci = ptr; 2803 uint32_t ret; 2804 2805 switch (reg) { 2806 case 0x00: /* HCIVERSION, CAPLENGTH */ 2807 ret = 0x01000000 | LEN_CAP; 2808 break; 2809 case 0x04: /* HCSPARAMS 1 */ 2810 ret = ((xhci->numports_2+xhci->numports_3)<<24) 2811 | (xhci->numintrs<<8) | xhci->numslots; 2812 break; 2813 case 0x08: /* HCSPARAMS 2 */ 2814 ret = 0x0000000f; 2815 break; 2816 case 0x0c: /* HCSPARAMS 3 */ 2817 ret = 0x00000000; 2818 break; 2819 case 0x10: /* HCCPARAMS */ 2820 if (sizeof(dma_addr_t) == 4) { 2821 ret = 0x00087000; 2822 } else { 2823 ret = 0x00087001; 2824 } 2825 break; 2826 case 0x14: /* DBOFF */ 2827 ret = OFF_DOORBELL; 2828 break; 2829 case 0x18: /* RTSOFF */ 2830 ret = OFF_RUNTIME; 2831 break; 2832 2833 /* extended capabilities */ 2834 case 0x20: /* Supported Protocol:00 */ 2835 ret = 0x02000402; /* USB 2.0 */ 2836 break; 2837 case 0x24: /* Supported Protocol:04 */ 2838 ret = 0x20425355; /* "USB " */ 2839 break; 2840 case 0x28: /* Supported Protocol:08 */ 2841 ret = 0x00000001 | (xhci->numports_2<<8); 2842 break; 2843 case 0x2c: /* Supported Protocol:0c */ 2844 ret = 0x00000000; /* reserved */ 2845 break; 2846 case 0x30: /* Supported Protocol:00 */ 2847 ret = 0x03000002; /* USB 3.0 */ 2848 break; 2849 case 0x34: /* Supported Protocol:04 */ 2850 ret = 0x20425355; /* "USB " */ 2851 break; 2852 case 0x38: /* Supported Protocol:08 */ 2853 ret = 0x00000000 | (xhci->numports_2+1) | (xhci->numports_3<<8); 2854 break; 2855 case 0x3c: /* Supported Protocol:0c */ 2856 ret = 0x00000000; /* reserved */ 2857 break; 2858 default: 2859 trace_usb_xhci_unimplemented("cap read", reg); 2860 ret = 0; 2861 } 2862 2863 trace_usb_xhci_cap_read(reg, ret); 2864 return ret; 2865 } 2866 2867 static uint64_t xhci_port_read(void *ptr, hwaddr reg, unsigned size) 2868 { 2869 XHCIPort *port = ptr; 2870 uint32_t ret; 2871 2872 switch (reg) { 2873 case 0x00: /* PORTSC */ 2874 ret = port->portsc; 2875 break; 2876 case 0x04: /* PORTPMSC */ 2877 case 0x08: /* PORTLI */ 2878 ret = 0; 2879 break; 2880 case 0x0c: /* reserved */ 2881 default: 2882 trace_usb_xhci_unimplemented("port read", reg); 2883 ret = 0; 2884 } 2885 2886 trace_usb_xhci_port_read(port->portnr, reg, ret); 2887 return ret; 2888 } 2889 2890 static void xhci_port_write(void *ptr, hwaddr reg, 2891 uint64_t val, unsigned size) 2892 { 2893 XHCIPort *port = ptr; 2894 uint32_t portsc, notify; 2895 2896 trace_usb_xhci_port_write(port->portnr, reg, val); 2897 2898 switch (reg) { 2899 case 0x00: /* PORTSC */ 2900 /* write-1-to-start bits */ 2901 if (val & PORTSC_WPR) { 2902 xhci_port_reset(port, true); 2903 break; 2904 } 2905 if (val & PORTSC_PR) { 2906 xhci_port_reset(port, false); 2907 break; 2908 } 2909 2910 portsc = port->portsc; 2911 notify = 0; 2912 /* write-1-to-clear bits*/ 2913 portsc &= ~(val & (PORTSC_CSC|PORTSC_PEC|PORTSC_WRC|PORTSC_OCC| 2914 PORTSC_PRC|PORTSC_PLC|PORTSC_CEC)); 2915 if (val & PORTSC_LWS) { 2916 /* overwrite PLS only when LWS=1 */ 2917 uint32_t old_pls = get_field(port->portsc, PORTSC_PLS); 2918 uint32_t new_pls = get_field(val, PORTSC_PLS); 2919 switch (new_pls) { 2920 case PLS_U0: 2921 if (old_pls != PLS_U0) { 2922 set_field(&portsc, new_pls, PORTSC_PLS); 2923 trace_usb_xhci_port_link(port->portnr, new_pls); 2924 notify = PORTSC_PLC; 2925 } 2926 break; 2927 case PLS_U3: 2928 if (old_pls < PLS_U3) { 2929 set_field(&portsc, new_pls, PORTSC_PLS); 2930 trace_usb_xhci_port_link(port->portnr, new_pls); 2931 } 2932 break; 2933 case PLS_RESUME: 2934 /* windows does this for some reason, don't spam stderr */ 2935 break; 2936 default: 2937 fprintf(stderr, "%s: ignore pls write (old %d, new %d)\n", 2938 __func__, old_pls, new_pls); 2939 break; 2940 } 2941 } 2942 /* read/write bits */ 2943 portsc &= ~(PORTSC_PP|PORTSC_WCE|PORTSC_WDE|PORTSC_WOE); 2944 portsc |= (val & (PORTSC_PP|PORTSC_WCE|PORTSC_WDE|PORTSC_WOE)); 2945 port->portsc = portsc; 2946 if (notify) { 2947 xhci_port_notify(port, notify); 2948 } 2949 break; 2950 case 0x04: /* PORTPMSC */ 2951 case 0x08: /* PORTLI */ 2952 default: 2953 trace_usb_xhci_unimplemented("port write", reg); 2954 } 2955 } 2956 2957 static uint64_t xhci_oper_read(void *ptr, hwaddr reg, unsigned size) 2958 { 2959 XHCIState *xhci = ptr; 2960 uint32_t ret; 2961 2962 switch (reg) { 2963 case 0x00: /* USBCMD */ 2964 ret = xhci->usbcmd; 2965 break; 2966 case 0x04: /* USBSTS */ 2967 ret = xhci->usbsts; 2968 break; 2969 case 0x08: /* PAGESIZE */ 2970 ret = 1; /* 4KiB */ 2971 break; 2972 case 0x14: /* DNCTRL */ 2973 ret = xhci->dnctrl; 2974 break; 2975 case 0x18: /* CRCR low */ 2976 ret = xhci->crcr_low & ~0xe; 2977 break; 2978 case 0x1c: /* CRCR high */ 2979 ret = xhci->crcr_high; 2980 break; 2981 case 0x30: /* DCBAAP low */ 2982 ret = xhci->dcbaap_low; 2983 break; 2984 case 0x34: /* DCBAAP high */ 2985 ret = xhci->dcbaap_high; 2986 break; 2987 case 0x38: /* CONFIG */ 2988 ret = xhci->config; 2989 break; 2990 default: 2991 trace_usb_xhci_unimplemented("oper read", reg); 2992 ret = 0; 2993 } 2994 2995 trace_usb_xhci_oper_read(reg, ret); 2996 return ret; 2997 } 2998 2999 static void xhci_oper_write(void *ptr, hwaddr reg, 3000 uint64_t val, unsigned size) 3001 { 3002 XHCIState *xhci = ptr; 3003 DeviceState *d = DEVICE(ptr); 3004 3005 trace_usb_xhci_oper_write(reg, val); 3006 3007 switch (reg) { 3008 case 0x00: /* USBCMD */ 3009 if ((val & USBCMD_RS) && !(xhci->usbcmd & USBCMD_RS)) { 3010 xhci_run(xhci); 3011 } else if (!(val & USBCMD_RS) && (xhci->usbcmd & USBCMD_RS)) { 3012 xhci_stop(xhci); 3013 } 3014 xhci->usbcmd = val & 0xc0f; 3015 xhci_mfwrap_update(xhci); 3016 if (val & USBCMD_HCRST) { 3017 xhci_reset(d); 3018 } 3019 xhci_intx_update(xhci); 3020 break; 3021 3022 case 0x04: /* USBSTS */ 3023 /* these bits are write-1-to-clear */ 3024 xhci->usbsts &= ~(val & (USBSTS_HSE|USBSTS_EINT|USBSTS_PCD|USBSTS_SRE)); 3025 xhci_intx_update(xhci); 3026 break; 3027 3028 case 0x14: /* DNCTRL */ 3029 xhci->dnctrl = val & 0xffff; 3030 break; 3031 case 0x18: /* CRCR low */ 3032 xhci->crcr_low = (val & 0xffffffcf) | (xhci->crcr_low & CRCR_CRR); 3033 break; 3034 case 0x1c: /* CRCR high */ 3035 xhci->crcr_high = val; 3036 if (xhci->crcr_low & (CRCR_CA|CRCR_CS) && (xhci->crcr_low & CRCR_CRR)) { 3037 XHCIEvent event = {ER_COMMAND_COMPLETE, CC_COMMAND_RING_STOPPED}; 3038 xhci->crcr_low &= ~CRCR_CRR; 3039 xhci_event(xhci, &event, 0); 3040 DPRINTF("xhci: command ring stopped (CRCR=%08x)\n", xhci->crcr_low); 3041 } else { 3042 dma_addr_t base = xhci_addr64(xhci->crcr_low & ~0x3f, val); 3043 xhci_ring_init(xhci, &xhci->cmd_ring, base); 3044 } 3045 xhci->crcr_low &= ~(CRCR_CA | CRCR_CS); 3046 break; 3047 case 0x30: /* DCBAAP low */ 3048 xhci->dcbaap_low = val & 0xffffffc0; 3049 break; 3050 case 0x34: /* DCBAAP high */ 3051 xhci->dcbaap_high = val; 3052 break; 3053 case 0x38: /* CONFIG */ 3054 xhci->config = val & 0xff; 3055 break; 3056 default: 3057 trace_usb_xhci_unimplemented("oper write", reg); 3058 } 3059 } 3060 3061 static uint64_t xhci_runtime_read(void *ptr, hwaddr reg, 3062 unsigned size) 3063 { 3064 XHCIState *xhci = ptr; 3065 uint32_t ret = 0; 3066 3067 if (reg < 0x20) { 3068 switch (reg) { 3069 case 0x00: /* MFINDEX */ 3070 ret = xhci_mfindex_get(xhci) & 0x3fff; 3071 break; 3072 default: 3073 trace_usb_xhci_unimplemented("runtime read", reg); 3074 break; 3075 } 3076 } else { 3077 int v = (reg - 0x20) / 0x20; 3078 XHCIInterrupter *intr = &xhci->intr[v]; 3079 switch (reg & 0x1f) { 3080 case 0x00: /* IMAN */ 3081 ret = intr->iman; 3082 break; 3083 case 0x04: /* IMOD */ 3084 ret = intr->imod; 3085 break; 3086 case 0x08: /* ERSTSZ */ 3087 ret = intr->erstsz; 3088 break; 3089 case 0x10: /* ERSTBA low */ 3090 ret = intr->erstba_low; 3091 break; 3092 case 0x14: /* ERSTBA high */ 3093 ret = intr->erstba_high; 3094 break; 3095 case 0x18: /* ERDP low */ 3096 ret = intr->erdp_low; 3097 break; 3098 case 0x1c: /* ERDP high */ 3099 ret = intr->erdp_high; 3100 break; 3101 } 3102 } 3103 3104 trace_usb_xhci_runtime_read(reg, ret); 3105 return ret; 3106 } 3107 3108 static void xhci_runtime_write(void *ptr, hwaddr reg, 3109 uint64_t val, unsigned size) 3110 { 3111 XHCIState *xhci = ptr; 3112 int v = (reg - 0x20) / 0x20; 3113 XHCIInterrupter *intr = &xhci->intr[v]; 3114 trace_usb_xhci_runtime_write(reg, val); 3115 3116 if (reg < 0x20) { 3117 trace_usb_xhci_unimplemented("runtime write", reg); 3118 return; 3119 } 3120 3121 switch (reg & 0x1f) { 3122 case 0x00: /* IMAN */ 3123 if (val & IMAN_IP) { 3124 intr->iman &= ~IMAN_IP; 3125 } 3126 intr->iman &= ~IMAN_IE; 3127 intr->iman |= val & IMAN_IE; 3128 if (v == 0) { 3129 xhci_intx_update(xhci); 3130 } 3131 xhci_msix_update(xhci, v); 3132 break; 3133 case 0x04: /* IMOD */ 3134 intr->imod = val; 3135 break; 3136 case 0x08: /* ERSTSZ */ 3137 intr->erstsz = val & 0xffff; 3138 break; 3139 case 0x10: /* ERSTBA low */ 3140 /* XXX NEC driver bug: it doesn't align this to 64 bytes 3141 intr->erstba_low = val & 0xffffffc0; */ 3142 intr->erstba_low = val & 0xfffffff0; 3143 break; 3144 case 0x14: /* ERSTBA high */ 3145 intr->erstba_high = val; 3146 xhci_er_reset(xhci, v); 3147 break; 3148 case 0x18: /* ERDP low */ 3149 if (val & ERDP_EHB) { 3150 intr->erdp_low &= ~ERDP_EHB; 3151 } 3152 intr->erdp_low = (val & ~ERDP_EHB) | (intr->erdp_low & ERDP_EHB); 3153 break; 3154 case 0x1c: /* ERDP high */ 3155 intr->erdp_high = val; 3156 xhci_events_update(xhci, v); 3157 break; 3158 default: 3159 trace_usb_xhci_unimplemented("oper write", reg); 3160 } 3161 } 3162 3163 static uint64_t xhci_doorbell_read(void *ptr, hwaddr reg, 3164 unsigned size) 3165 { 3166 /* doorbells always read as 0 */ 3167 trace_usb_xhci_doorbell_read(reg, 0); 3168 return 0; 3169 } 3170 3171 static void xhci_doorbell_write(void *ptr, hwaddr reg, 3172 uint64_t val, unsigned size) 3173 { 3174 XHCIState *xhci = ptr; 3175 unsigned int epid, streamid; 3176 3177 trace_usb_xhci_doorbell_write(reg, val); 3178 3179 if (!xhci_running(xhci)) { 3180 fprintf(stderr, "xhci: wrote doorbell while xHC stopped or paused\n"); 3181 return; 3182 } 3183 3184 reg >>= 2; 3185 3186 if (reg == 0) { 3187 if (val == 0) { 3188 xhci_process_commands(xhci); 3189 } else { 3190 fprintf(stderr, "xhci: bad doorbell 0 write: 0x%x\n", 3191 (uint32_t)val); 3192 } 3193 } else { 3194 epid = val & 0xff; 3195 streamid = (val >> 16) & 0xffff; 3196 if (reg > xhci->numslots) { 3197 fprintf(stderr, "xhci: bad doorbell %d\n", (int)reg); 3198 } else if (epid > 31) { 3199 fprintf(stderr, "xhci: bad doorbell %d write: 0x%x\n", 3200 (int)reg, (uint32_t)val); 3201 } else { 3202 xhci_kick_ep(xhci, reg, epid, streamid); 3203 } 3204 } 3205 } 3206 3207 static void xhci_cap_write(void *opaque, hwaddr addr, uint64_t val, 3208 unsigned width) 3209 { 3210 /* nothing */ 3211 } 3212 3213 static const MemoryRegionOps xhci_cap_ops = { 3214 .read = xhci_cap_read, 3215 .write = xhci_cap_write, 3216 .valid.min_access_size = 1, 3217 .valid.max_access_size = 4, 3218 .impl.min_access_size = 4, 3219 .impl.max_access_size = 4, 3220 .endianness = DEVICE_LITTLE_ENDIAN, 3221 }; 3222 3223 static const MemoryRegionOps xhci_oper_ops = { 3224 .read = xhci_oper_read, 3225 .write = xhci_oper_write, 3226 .valid.min_access_size = 4, 3227 .valid.max_access_size = 4, 3228 .endianness = DEVICE_LITTLE_ENDIAN, 3229 }; 3230 3231 static const MemoryRegionOps xhci_port_ops = { 3232 .read = xhci_port_read, 3233 .write = xhci_port_write, 3234 .valid.min_access_size = 4, 3235 .valid.max_access_size = 4, 3236 .endianness = DEVICE_LITTLE_ENDIAN, 3237 }; 3238 3239 static const MemoryRegionOps xhci_runtime_ops = { 3240 .read = xhci_runtime_read, 3241 .write = xhci_runtime_write, 3242 .valid.min_access_size = 4, 3243 .valid.max_access_size = 4, 3244 .endianness = DEVICE_LITTLE_ENDIAN, 3245 }; 3246 3247 static const MemoryRegionOps xhci_doorbell_ops = { 3248 .read = xhci_doorbell_read, 3249 .write = xhci_doorbell_write, 3250 .valid.min_access_size = 4, 3251 .valid.max_access_size = 4, 3252 .endianness = DEVICE_LITTLE_ENDIAN, 3253 }; 3254 3255 static void xhci_attach(USBPort *usbport) 3256 { 3257 XHCIState *xhci = usbport->opaque; 3258 XHCIPort *port = xhci_lookup_port(xhci, usbport); 3259 3260 xhci_port_update(port, 0); 3261 } 3262 3263 static void xhci_detach(USBPort *usbport) 3264 { 3265 XHCIState *xhci = usbport->opaque; 3266 XHCIPort *port = xhci_lookup_port(xhci, usbport); 3267 3268 xhci_detach_slot(xhci, usbport); 3269 xhci_port_update(port, 1); 3270 } 3271 3272 static void xhci_wakeup(USBPort *usbport) 3273 { 3274 XHCIState *xhci = usbport->opaque; 3275 XHCIPort *port = xhci_lookup_port(xhci, usbport); 3276 3277 if (get_field(port->portsc, PORTSC_PLS) != PLS_U3) { 3278 return; 3279 } 3280 set_field(&port->portsc, PLS_RESUME, PORTSC_PLS); 3281 xhci_port_notify(port, PORTSC_PLC); 3282 } 3283 3284 static void xhci_complete(USBPort *port, USBPacket *packet) 3285 { 3286 XHCITransfer *xfer = container_of(packet, XHCITransfer, packet); 3287 3288 if (packet->status == USB_RET_REMOVE_FROM_QUEUE) { 3289 xhci_ep_nuke_one_xfer(xfer); 3290 return; 3291 } 3292 xhci_complete_packet(xfer); 3293 xhci_kick_ep(xfer->xhci, xfer->slotid, xfer->epid, xfer->streamid); 3294 } 3295 3296 static void xhci_child_detach(USBPort *uport, USBDevice *child) 3297 { 3298 USBBus *bus = usb_bus_from_device(child); 3299 XHCIState *xhci = container_of(bus, XHCIState, bus); 3300 3301 xhci_detach_slot(xhci, uport); 3302 } 3303 3304 static USBPortOps xhci_uport_ops = { 3305 .attach = xhci_attach, 3306 .detach = xhci_detach, 3307 .wakeup = xhci_wakeup, 3308 .complete = xhci_complete, 3309 .child_detach = xhci_child_detach, 3310 }; 3311 3312 static int xhci_find_epid(USBEndpoint *ep) 3313 { 3314 if (ep->nr == 0) { 3315 return 1; 3316 } 3317 if (ep->pid == USB_TOKEN_IN) { 3318 return ep->nr * 2 + 1; 3319 } else { 3320 return ep->nr * 2; 3321 } 3322 } 3323 3324 static void xhci_wakeup_endpoint(USBBus *bus, USBEndpoint *ep, 3325 unsigned int stream) 3326 { 3327 XHCIState *xhci = container_of(bus, XHCIState, bus); 3328 int slotid; 3329 3330 DPRINTF("%s\n", __func__); 3331 slotid = ep->dev->addr; 3332 if (slotid == 0 || !xhci->slots[slotid-1].enabled) { 3333 DPRINTF("%s: oops, no slot for dev %d\n", __func__, ep->dev->addr); 3334 return; 3335 } 3336 xhci_kick_ep(xhci, slotid, xhci_find_epid(ep), stream); 3337 } 3338 3339 static USBBusOps xhci_bus_ops = { 3340 .wakeup_endpoint = xhci_wakeup_endpoint, 3341 }; 3342 3343 static void usb_xhci_init(XHCIState *xhci) 3344 { 3345 DeviceState *dev = DEVICE(xhci); 3346 XHCIPort *port; 3347 int i, usbports, speedmask; 3348 3349 xhci->usbsts = USBSTS_HCH; 3350 3351 if (xhci->numports_2 > MAXPORTS_2) { 3352 xhci->numports_2 = MAXPORTS_2; 3353 } 3354 if (xhci->numports_3 > MAXPORTS_3) { 3355 xhci->numports_3 = MAXPORTS_3; 3356 } 3357 usbports = MAX(xhci->numports_2, xhci->numports_3); 3358 xhci->numports = xhci->numports_2 + xhci->numports_3; 3359 3360 usb_bus_new(&xhci->bus, sizeof(xhci->bus), &xhci_bus_ops, dev); 3361 3362 for (i = 0; i < usbports; i++) { 3363 speedmask = 0; 3364 if (i < xhci->numports_2) { 3365 port = &xhci->ports[i]; 3366 port->portnr = i + 1; 3367 port->uport = &xhci->uports[i]; 3368 port->speedmask = 3369 USB_SPEED_MASK_LOW | 3370 USB_SPEED_MASK_FULL | 3371 USB_SPEED_MASK_HIGH; 3372 snprintf(port->name, sizeof(port->name), "usb2 port #%d", i+1); 3373 speedmask |= port->speedmask; 3374 } 3375 if (i < xhci->numports_3) { 3376 port = &xhci->ports[i + xhci->numports_2]; 3377 port->portnr = i + 1 + xhci->numports_2; 3378 port->uport = &xhci->uports[i]; 3379 port->speedmask = USB_SPEED_MASK_SUPER; 3380 snprintf(port->name, sizeof(port->name), "usb3 port #%d", i+1); 3381 speedmask |= port->speedmask; 3382 } 3383 usb_register_port(&xhci->bus, &xhci->uports[i], xhci, i, 3384 &xhci_uport_ops, speedmask); 3385 } 3386 } 3387 3388 static int usb_xhci_initfn(struct PCIDevice *dev) 3389 { 3390 int i, ret; 3391 3392 XHCIState *xhci = XHCI(dev); 3393 3394 dev->config[PCI_CLASS_PROG] = 0x30; /* xHCI */ 3395 dev->config[PCI_INTERRUPT_PIN] = 0x01; /* interrupt pin 1 */ 3396 dev->config[PCI_CACHE_LINE_SIZE] = 0x10; 3397 dev->config[0x60] = 0x30; /* release number */ 3398 3399 usb_xhci_init(xhci); 3400 3401 if (xhci->numintrs > MAXINTRS) { 3402 xhci->numintrs = MAXINTRS; 3403 } 3404 while (xhci->numintrs & (xhci->numintrs - 1)) { /* ! power of 2 */ 3405 xhci->numintrs++; 3406 } 3407 if (xhci->numintrs < 1) { 3408 xhci->numintrs = 1; 3409 } 3410 if (xhci->numslots > MAXSLOTS) { 3411 xhci->numslots = MAXSLOTS; 3412 } 3413 if (xhci->numslots < 1) { 3414 xhci->numslots = 1; 3415 } 3416 3417 xhci->mfwrap_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, xhci_mfwrap_timer, xhci); 3418 3419 xhci->irq = dev->irq[0]; 3420 3421 memory_region_init(&xhci->mem, OBJECT(xhci), "xhci", LEN_REGS); 3422 memory_region_init_io(&xhci->mem_cap, OBJECT(xhci), &xhci_cap_ops, xhci, 3423 "capabilities", LEN_CAP); 3424 memory_region_init_io(&xhci->mem_oper, OBJECT(xhci), &xhci_oper_ops, xhci, 3425 "operational", 0x400); 3426 memory_region_init_io(&xhci->mem_runtime, OBJECT(xhci), &xhci_runtime_ops, xhci, 3427 "runtime", LEN_RUNTIME); 3428 memory_region_init_io(&xhci->mem_doorbell, OBJECT(xhci), &xhci_doorbell_ops, xhci, 3429 "doorbell", LEN_DOORBELL); 3430 3431 memory_region_add_subregion(&xhci->mem, 0, &xhci->mem_cap); 3432 memory_region_add_subregion(&xhci->mem, OFF_OPER, &xhci->mem_oper); 3433 memory_region_add_subregion(&xhci->mem, OFF_RUNTIME, &xhci->mem_runtime); 3434 memory_region_add_subregion(&xhci->mem, OFF_DOORBELL, &xhci->mem_doorbell); 3435 3436 for (i = 0; i < xhci->numports; i++) { 3437 XHCIPort *port = &xhci->ports[i]; 3438 uint32_t offset = OFF_OPER + 0x400 + 0x10 * i; 3439 port->xhci = xhci; 3440 memory_region_init_io(&port->mem, OBJECT(xhci), &xhci_port_ops, port, 3441 port->name, 0x10); 3442 memory_region_add_subregion(&xhci->mem, offset, &port->mem); 3443 } 3444 3445 pci_register_bar(dev, 0, 3446 PCI_BASE_ADDRESS_SPACE_MEMORY|PCI_BASE_ADDRESS_MEM_TYPE_64, 3447 &xhci->mem); 3448 3449 ret = pcie_endpoint_cap_init(dev, 0xa0); 3450 assert(ret >= 0); 3451 3452 if (xhci->flags & (1 << XHCI_FLAG_USE_MSI)) { 3453 msi_init(dev, 0x70, xhci->numintrs, true, false); 3454 } 3455 if (xhci->flags & (1 << XHCI_FLAG_USE_MSI_X)) { 3456 msix_init(dev, xhci->numintrs, 3457 &xhci->mem, 0, OFF_MSIX_TABLE, 3458 &xhci->mem, 0, OFF_MSIX_PBA, 3459 0x90); 3460 } 3461 3462 return 0; 3463 } 3464 3465 static int usb_xhci_post_load(void *opaque, int version_id) 3466 { 3467 XHCIState *xhci = opaque; 3468 PCIDevice *pci_dev = PCI_DEVICE(xhci); 3469 XHCISlot *slot; 3470 XHCIEPContext *epctx; 3471 dma_addr_t dcbaap, pctx; 3472 uint32_t slot_ctx[4]; 3473 uint32_t ep_ctx[5]; 3474 int slotid, epid, state, intr; 3475 3476 dcbaap = xhci_addr64(xhci->dcbaap_low, xhci->dcbaap_high); 3477 3478 for (slotid = 1; slotid <= xhci->numslots; slotid++) { 3479 slot = &xhci->slots[slotid-1]; 3480 if (!slot->addressed) { 3481 continue; 3482 } 3483 slot->ctx = 3484 xhci_mask64(ldq_le_pci_dma(pci_dev, dcbaap + 8 * slotid)); 3485 xhci_dma_read_u32s(xhci, slot->ctx, slot_ctx, sizeof(slot_ctx)); 3486 slot->uport = xhci_lookup_uport(xhci, slot_ctx); 3487 assert(slot->uport && slot->uport->dev); 3488 3489 for (epid = 1; epid <= 32; epid++) { 3490 pctx = slot->ctx + 32 * epid; 3491 xhci_dma_read_u32s(xhci, pctx, ep_ctx, sizeof(ep_ctx)); 3492 state = ep_ctx[0] & EP_STATE_MASK; 3493 if (state == EP_DISABLED) { 3494 continue; 3495 } 3496 epctx = xhci_alloc_epctx(xhci, slotid, epid); 3497 slot->eps[epid-1] = epctx; 3498 xhci_init_epctx(epctx, pctx, ep_ctx); 3499 epctx->state = state; 3500 if (state == EP_RUNNING) { 3501 /* kick endpoint after vmload is finished */ 3502 timer_mod(epctx->kick_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL)); 3503 } 3504 } 3505 } 3506 3507 for (intr = 0; intr < xhci->numintrs; intr++) { 3508 if (xhci->intr[intr].msix_used) { 3509 msix_vector_use(pci_dev, intr); 3510 } else { 3511 msix_vector_unuse(pci_dev, intr); 3512 } 3513 } 3514 3515 return 0; 3516 } 3517 3518 static const VMStateDescription vmstate_xhci_ring = { 3519 .name = "xhci-ring", 3520 .version_id = 1, 3521 .fields = (VMStateField[]) { 3522 VMSTATE_UINT64(dequeue, XHCIRing), 3523 VMSTATE_BOOL(ccs, XHCIRing), 3524 VMSTATE_END_OF_LIST() 3525 } 3526 }; 3527 3528 static const VMStateDescription vmstate_xhci_port = { 3529 .name = "xhci-port", 3530 .version_id = 1, 3531 .fields = (VMStateField[]) { 3532 VMSTATE_UINT32(portsc, XHCIPort), 3533 VMSTATE_END_OF_LIST() 3534 } 3535 }; 3536 3537 static const VMStateDescription vmstate_xhci_slot = { 3538 .name = "xhci-slot", 3539 .version_id = 1, 3540 .fields = (VMStateField[]) { 3541 VMSTATE_BOOL(enabled, XHCISlot), 3542 VMSTATE_BOOL(addressed, XHCISlot), 3543 VMSTATE_END_OF_LIST() 3544 } 3545 }; 3546 3547 static const VMStateDescription vmstate_xhci_event = { 3548 .name = "xhci-event", 3549 .version_id = 1, 3550 .fields = (VMStateField[]) { 3551 VMSTATE_UINT32(type, XHCIEvent), 3552 VMSTATE_UINT32(ccode, XHCIEvent), 3553 VMSTATE_UINT64(ptr, XHCIEvent), 3554 VMSTATE_UINT32(length, XHCIEvent), 3555 VMSTATE_UINT32(flags, XHCIEvent), 3556 VMSTATE_UINT8(slotid, XHCIEvent), 3557 VMSTATE_UINT8(epid, XHCIEvent), 3558 } 3559 }; 3560 3561 static bool xhci_er_full(void *opaque, int version_id) 3562 { 3563 struct XHCIInterrupter *intr = opaque; 3564 return intr->er_full; 3565 } 3566 3567 static const VMStateDescription vmstate_xhci_intr = { 3568 .name = "xhci-intr", 3569 .version_id = 1, 3570 .fields = (VMStateField[]) { 3571 /* registers */ 3572 VMSTATE_UINT32(iman, XHCIInterrupter), 3573 VMSTATE_UINT32(imod, XHCIInterrupter), 3574 VMSTATE_UINT32(erstsz, XHCIInterrupter), 3575 VMSTATE_UINT32(erstba_low, XHCIInterrupter), 3576 VMSTATE_UINT32(erstba_high, XHCIInterrupter), 3577 VMSTATE_UINT32(erdp_low, XHCIInterrupter), 3578 VMSTATE_UINT32(erdp_high, XHCIInterrupter), 3579 3580 /* state */ 3581 VMSTATE_BOOL(msix_used, XHCIInterrupter), 3582 VMSTATE_BOOL(er_pcs, XHCIInterrupter), 3583 VMSTATE_UINT64(er_start, XHCIInterrupter), 3584 VMSTATE_UINT32(er_size, XHCIInterrupter), 3585 VMSTATE_UINT32(er_ep_idx, XHCIInterrupter), 3586 3587 /* event queue (used if ring is full) */ 3588 VMSTATE_BOOL(er_full, XHCIInterrupter), 3589 VMSTATE_UINT32_TEST(ev_buffer_put, XHCIInterrupter, xhci_er_full), 3590 VMSTATE_UINT32_TEST(ev_buffer_get, XHCIInterrupter, xhci_er_full), 3591 VMSTATE_STRUCT_ARRAY_TEST(ev_buffer, XHCIInterrupter, EV_QUEUE, 3592 xhci_er_full, 1, 3593 vmstate_xhci_event, XHCIEvent), 3594 3595 VMSTATE_END_OF_LIST() 3596 } 3597 }; 3598 3599 static const VMStateDescription vmstate_xhci = { 3600 .name = "xhci", 3601 .version_id = 1, 3602 .post_load = usb_xhci_post_load, 3603 .fields = (VMStateField[]) { 3604 VMSTATE_PCIE_DEVICE(parent_obj, XHCIState), 3605 VMSTATE_MSIX(parent_obj, XHCIState), 3606 3607 VMSTATE_STRUCT_VARRAY_UINT32(ports, XHCIState, numports, 1, 3608 vmstate_xhci_port, XHCIPort), 3609 VMSTATE_STRUCT_VARRAY_UINT32(slots, XHCIState, numslots, 1, 3610 vmstate_xhci_slot, XHCISlot), 3611 VMSTATE_STRUCT_VARRAY_UINT32(intr, XHCIState, numintrs, 1, 3612 vmstate_xhci_intr, XHCIInterrupter), 3613 3614 /* Operational Registers */ 3615 VMSTATE_UINT32(usbcmd, XHCIState), 3616 VMSTATE_UINT32(usbsts, XHCIState), 3617 VMSTATE_UINT32(dnctrl, XHCIState), 3618 VMSTATE_UINT32(crcr_low, XHCIState), 3619 VMSTATE_UINT32(crcr_high, XHCIState), 3620 VMSTATE_UINT32(dcbaap_low, XHCIState), 3621 VMSTATE_UINT32(dcbaap_high, XHCIState), 3622 VMSTATE_UINT32(config, XHCIState), 3623 3624 /* Runtime Registers & state */ 3625 VMSTATE_INT64(mfindex_start, XHCIState), 3626 VMSTATE_TIMER(mfwrap_timer, XHCIState), 3627 VMSTATE_STRUCT(cmd_ring, XHCIState, 1, vmstate_xhci_ring, XHCIRing), 3628 3629 VMSTATE_END_OF_LIST() 3630 } 3631 }; 3632 3633 static Property xhci_properties[] = { 3634 DEFINE_PROP_BIT("msi", XHCIState, flags, XHCI_FLAG_USE_MSI, true), 3635 DEFINE_PROP_BIT("msix", XHCIState, flags, XHCI_FLAG_USE_MSI_X, true), 3636 DEFINE_PROP_UINT32("intrs", XHCIState, numintrs, MAXINTRS), 3637 DEFINE_PROP_UINT32("slots", XHCIState, numslots, MAXSLOTS), 3638 DEFINE_PROP_UINT32("p2", XHCIState, numports_2, 4), 3639 DEFINE_PROP_UINT32("p3", XHCIState, numports_3, 4), 3640 DEFINE_PROP_END_OF_LIST(), 3641 }; 3642 3643 static void xhci_class_init(ObjectClass *klass, void *data) 3644 { 3645 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 3646 DeviceClass *dc = DEVICE_CLASS(klass); 3647 3648 dc->vmsd = &vmstate_xhci; 3649 dc->props = xhci_properties; 3650 dc->reset = xhci_reset; 3651 set_bit(DEVICE_CATEGORY_USB, dc->categories); 3652 k->init = usb_xhci_initfn; 3653 k->vendor_id = PCI_VENDOR_ID_NEC; 3654 k->device_id = PCI_DEVICE_ID_NEC_UPD720200; 3655 k->class_id = PCI_CLASS_SERIAL_USB; 3656 k->revision = 0x03; 3657 k->is_express = 1; 3658 k->no_hotplug = 1; 3659 } 3660 3661 static const TypeInfo xhci_info = { 3662 .name = TYPE_XHCI, 3663 .parent = TYPE_PCI_DEVICE, 3664 .instance_size = sizeof(XHCIState), 3665 .class_init = xhci_class_init, 3666 }; 3667 3668 static void xhci_register_types(void) 3669 { 3670 type_register_static(&xhci_info); 3671 } 3672 3673 type_init(xhci_register_types) 3674