xref: /openbmc/qemu/hw/usb/hcd-xhci.c (revision 0048fa6c)
1 /*
2  * USB xHCI controller emulation
3  *
4  * Copyright (c) 2011 Securiforest
5  * Date: 2011-05-11 ;  Author: Hector Martin <hector@marcansoft.com>
6  * Based on usb-ohci.c, emulates Renesas NEC USB 3.0
7  *
8  * This library is free software; you can redistribute it and/or
9  * modify it under the terms of the GNU Lesser General Public
10  * License as published by the Free Software Foundation; either
11  * version 2 of the License, or (at your option) any later version.
12  *
13  * This library is distributed in the hope that it will be useful,
14  * but WITHOUT ANY WARRANTY; without even the implied warranty of
15  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
16  * Lesser General Public License for more details.
17  *
18  * You should have received a copy of the GNU Lesser General Public
19  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
20  */
21 #include "hw/hw.h"
22 #include "qemu/timer.h"
23 #include "hw/usb.h"
24 #include "hw/pci/pci.h"
25 #include "hw/pci/msi.h"
26 #include "hw/pci/msix.h"
27 #include "trace.h"
28 
29 //#define DEBUG_XHCI
30 //#define DEBUG_DATA
31 
32 #ifdef DEBUG_XHCI
33 #define DPRINTF(...) fprintf(stderr, __VA_ARGS__)
34 #else
35 #define DPRINTF(...) do {} while (0)
36 #endif
37 #define FIXME(_msg) do { fprintf(stderr, "FIXME %s:%d %s\n", \
38                                  __func__, __LINE__, _msg); abort(); } while (0)
39 
40 #define MAXPORTS_2 15
41 #define MAXPORTS_3 15
42 
43 #define MAXPORTS (MAXPORTS_2+MAXPORTS_3)
44 #define MAXSLOTS 64
45 #define MAXINTRS 16
46 
47 #define TD_QUEUE 24
48 
49 /* Very pessimistic, let's hope it's enough for all cases */
50 #define EV_QUEUE (((3*TD_QUEUE)+16)*MAXSLOTS)
51 /* Do not deliver ER Full events. NEC's driver does some things not bound
52  * to the specs when it gets them */
53 #define ER_FULL_HACK
54 
55 #define LEN_CAP         0x40
56 #define LEN_OPER        (0x400 + 0x10 * MAXPORTS)
57 #define LEN_RUNTIME     ((MAXINTRS + 1) * 0x20)
58 #define LEN_DOORBELL    ((MAXSLOTS + 1) * 0x20)
59 
60 #define OFF_OPER        LEN_CAP
61 #define OFF_RUNTIME     0x1000
62 #define OFF_DOORBELL    0x2000
63 #define OFF_MSIX_TABLE  0x3000
64 #define OFF_MSIX_PBA    0x3800
65 /* must be power of 2 */
66 #define LEN_REGS        0x4000
67 
68 #if (OFF_OPER + LEN_OPER) > OFF_RUNTIME
69 #error Increase OFF_RUNTIME
70 #endif
71 #if (OFF_RUNTIME + LEN_RUNTIME) > OFF_DOORBELL
72 #error Increase OFF_DOORBELL
73 #endif
74 #if (OFF_DOORBELL + LEN_DOORBELL) > LEN_REGS
75 # error Increase LEN_REGS
76 #endif
77 
78 /* bit definitions */
79 #define USBCMD_RS       (1<<0)
80 #define USBCMD_HCRST    (1<<1)
81 #define USBCMD_INTE     (1<<2)
82 #define USBCMD_HSEE     (1<<3)
83 #define USBCMD_LHCRST   (1<<7)
84 #define USBCMD_CSS      (1<<8)
85 #define USBCMD_CRS      (1<<9)
86 #define USBCMD_EWE      (1<<10)
87 #define USBCMD_EU3S     (1<<11)
88 
89 #define USBSTS_HCH      (1<<0)
90 #define USBSTS_HSE      (1<<2)
91 #define USBSTS_EINT     (1<<3)
92 #define USBSTS_PCD      (1<<4)
93 #define USBSTS_SSS      (1<<8)
94 #define USBSTS_RSS      (1<<9)
95 #define USBSTS_SRE      (1<<10)
96 #define USBSTS_CNR      (1<<11)
97 #define USBSTS_HCE      (1<<12)
98 
99 
100 #define PORTSC_CCS          (1<<0)
101 #define PORTSC_PED          (1<<1)
102 #define PORTSC_OCA          (1<<3)
103 #define PORTSC_PR           (1<<4)
104 #define PORTSC_PLS_SHIFT        5
105 #define PORTSC_PLS_MASK     0xf
106 #define PORTSC_PP           (1<<9)
107 #define PORTSC_SPEED_SHIFT      10
108 #define PORTSC_SPEED_MASK   0xf
109 #define PORTSC_SPEED_FULL   (1<<10)
110 #define PORTSC_SPEED_LOW    (2<<10)
111 #define PORTSC_SPEED_HIGH   (3<<10)
112 #define PORTSC_SPEED_SUPER  (4<<10)
113 #define PORTSC_PIC_SHIFT        14
114 #define PORTSC_PIC_MASK     0x3
115 #define PORTSC_LWS          (1<<16)
116 #define PORTSC_CSC          (1<<17)
117 #define PORTSC_PEC          (1<<18)
118 #define PORTSC_WRC          (1<<19)
119 #define PORTSC_OCC          (1<<20)
120 #define PORTSC_PRC          (1<<21)
121 #define PORTSC_PLC          (1<<22)
122 #define PORTSC_CEC          (1<<23)
123 #define PORTSC_CAS          (1<<24)
124 #define PORTSC_WCE          (1<<25)
125 #define PORTSC_WDE          (1<<26)
126 #define PORTSC_WOE          (1<<27)
127 #define PORTSC_DR           (1<<30)
128 #define PORTSC_WPR          (1<<31)
129 
130 #define CRCR_RCS        (1<<0)
131 #define CRCR_CS         (1<<1)
132 #define CRCR_CA         (1<<2)
133 #define CRCR_CRR        (1<<3)
134 
135 #define IMAN_IP         (1<<0)
136 #define IMAN_IE         (1<<1)
137 
138 #define ERDP_EHB        (1<<3)
139 
140 #define TRB_SIZE 16
141 typedef struct XHCITRB {
142     uint64_t parameter;
143     uint32_t status;
144     uint32_t control;
145     dma_addr_t addr;
146     bool ccs;
147 } XHCITRB;
148 
149 enum {
150     PLS_U0              =  0,
151     PLS_U1              =  1,
152     PLS_U2              =  2,
153     PLS_U3              =  3,
154     PLS_DISABLED        =  4,
155     PLS_RX_DETECT       =  5,
156     PLS_INACTIVE        =  6,
157     PLS_POLLING         =  7,
158     PLS_RECOVERY        =  8,
159     PLS_HOT_RESET       =  9,
160     PLS_COMPILANCE_MODE = 10,
161     PLS_TEST_MODE       = 11,
162     PLS_RESUME          = 15,
163 };
164 
165 typedef enum TRBType {
166     TRB_RESERVED = 0,
167     TR_NORMAL,
168     TR_SETUP,
169     TR_DATA,
170     TR_STATUS,
171     TR_ISOCH,
172     TR_LINK,
173     TR_EVDATA,
174     TR_NOOP,
175     CR_ENABLE_SLOT,
176     CR_DISABLE_SLOT,
177     CR_ADDRESS_DEVICE,
178     CR_CONFIGURE_ENDPOINT,
179     CR_EVALUATE_CONTEXT,
180     CR_RESET_ENDPOINT,
181     CR_STOP_ENDPOINT,
182     CR_SET_TR_DEQUEUE,
183     CR_RESET_DEVICE,
184     CR_FORCE_EVENT,
185     CR_NEGOTIATE_BW,
186     CR_SET_LATENCY_TOLERANCE,
187     CR_GET_PORT_BANDWIDTH,
188     CR_FORCE_HEADER,
189     CR_NOOP,
190     ER_TRANSFER = 32,
191     ER_COMMAND_COMPLETE,
192     ER_PORT_STATUS_CHANGE,
193     ER_BANDWIDTH_REQUEST,
194     ER_DOORBELL,
195     ER_HOST_CONTROLLER,
196     ER_DEVICE_NOTIFICATION,
197     ER_MFINDEX_WRAP,
198     /* vendor specific bits */
199     CR_VENDOR_VIA_CHALLENGE_RESPONSE = 48,
200     CR_VENDOR_NEC_FIRMWARE_REVISION  = 49,
201     CR_VENDOR_NEC_CHALLENGE_RESPONSE = 50,
202 } TRBType;
203 
204 #define CR_LINK TR_LINK
205 
206 typedef enum TRBCCode {
207     CC_INVALID = 0,
208     CC_SUCCESS,
209     CC_DATA_BUFFER_ERROR,
210     CC_BABBLE_DETECTED,
211     CC_USB_TRANSACTION_ERROR,
212     CC_TRB_ERROR,
213     CC_STALL_ERROR,
214     CC_RESOURCE_ERROR,
215     CC_BANDWIDTH_ERROR,
216     CC_NO_SLOTS_ERROR,
217     CC_INVALID_STREAM_TYPE_ERROR,
218     CC_SLOT_NOT_ENABLED_ERROR,
219     CC_EP_NOT_ENABLED_ERROR,
220     CC_SHORT_PACKET,
221     CC_RING_UNDERRUN,
222     CC_RING_OVERRUN,
223     CC_VF_ER_FULL,
224     CC_PARAMETER_ERROR,
225     CC_BANDWIDTH_OVERRUN,
226     CC_CONTEXT_STATE_ERROR,
227     CC_NO_PING_RESPONSE_ERROR,
228     CC_EVENT_RING_FULL_ERROR,
229     CC_INCOMPATIBLE_DEVICE_ERROR,
230     CC_MISSED_SERVICE_ERROR,
231     CC_COMMAND_RING_STOPPED,
232     CC_COMMAND_ABORTED,
233     CC_STOPPED,
234     CC_STOPPED_LENGTH_INVALID,
235     CC_MAX_EXIT_LATENCY_TOO_LARGE_ERROR = 29,
236     CC_ISOCH_BUFFER_OVERRUN = 31,
237     CC_EVENT_LOST_ERROR,
238     CC_UNDEFINED_ERROR,
239     CC_INVALID_STREAM_ID_ERROR,
240     CC_SECONDARY_BANDWIDTH_ERROR,
241     CC_SPLIT_TRANSACTION_ERROR
242 } TRBCCode;
243 
244 #define TRB_C               (1<<0)
245 #define TRB_TYPE_SHIFT          10
246 #define TRB_TYPE_MASK       0x3f
247 #define TRB_TYPE(t)         (((t).control >> TRB_TYPE_SHIFT) & TRB_TYPE_MASK)
248 
249 #define TRB_EV_ED           (1<<2)
250 
251 #define TRB_TR_ENT          (1<<1)
252 #define TRB_TR_ISP          (1<<2)
253 #define TRB_TR_NS           (1<<3)
254 #define TRB_TR_CH           (1<<4)
255 #define TRB_TR_IOC          (1<<5)
256 #define TRB_TR_IDT          (1<<6)
257 #define TRB_TR_TBC_SHIFT        7
258 #define TRB_TR_TBC_MASK     0x3
259 #define TRB_TR_BEI          (1<<9)
260 #define TRB_TR_TLBPC_SHIFT      16
261 #define TRB_TR_TLBPC_MASK   0xf
262 #define TRB_TR_FRAMEID_SHIFT    20
263 #define TRB_TR_FRAMEID_MASK 0x7ff
264 #define TRB_TR_SIA          (1<<31)
265 
266 #define TRB_TR_DIR          (1<<16)
267 
268 #define TRB_CR_SLOTID_SHIFT     24
269 #define TRB_CR_SLOTID_MASK  0xff
270 #define TRB_CR_EPID_SHIFT       16
271 #define TRB_CR_EPID_MASK    0x1f
272 
273 #define TRB_CR_BSR          (1<<9)
274 #define TRB_CR_DC           (1<<9)
275 
276 #define TRB_LK_TC           (1<<1)
277 
278 #define TRB_INTR_SHIFT          22
279 #define TRB_INTR_MASK       0x3ff
280 #define TRB_INTR(t)         (((t).status >> TRB_INTR_SHIFT) & TRB_INTR_MASK)
281 
282 #define EP_TYPE_MASK        0x7
283 #define EP_TYPE_SHIFT           3
284 
285 #define EP_STATE_MASK       0x7
286 #define EP_DISABLED         (0<<0)
287 #define EP_RUNNING          (1<<0)
288 #define EP_HALTED           (2<<0)
289 #define EP_STOPPED          (3<<0)
290 #define EP_ERROR            (4<<0)
291 
292 #define SLOT_STATE_MASK     0x1f
293 #define SLOT_STATE_SHIFT        27
294 #define SLOT_STATE(s)       (((s)>>SLOT_STATE_SHIFT)&SLOT_STATE_MASK)
295 #define SLOT_ENABLED        0
296 #define SLOT_DEFAULT        1
297 #define SLOT_ADDRESSED      2
298 #define SLOT_CONFIGURED     3
299 
300 #define SLOT_CONTEXT_ENTRIES_MASK 0x1f
301 #define SLOT_CONTEXT_ENTRIES_SHIFT 27
302 
303 typedef struct XHCIState XHCIState;
304 typedef struct XHCIStreamContext XHCIStreamContext;
305 typedef struct XHCIEPContext XHCIEPContext;
306 
307 #define get_field(data, field)                  \
308     (((data) >> field##_SHIFT) & field##_MASK)
309 
310 #define set_field(data, newval, field) do {                     \
311         uint32_t val = *data;                                   \
312         val &= ~(field##_MASK << field##_SHIFT);                \
313         val |= ((newval) & field##_MASK) << field##_SHIFT;      \
314         *data = val;                                            \
315     } while (0)
316 
317 typedef enum EPType {
318     ET_INVALID = 0,
319     ET_ISO_OUT,
320     ET_BULK_OUT,
321     ET_INTR_OUT,
322     ET_CONTROL,
323     ET_ISO_IN,
324     ET_BULK_IN,
325     ET_INTR_IN,
326 } EPType;
327 
328 typedef struct XHCIRing {
329     dma_addr_t dequeue;
330     bool ccs;
331 } XHCIRing;
332 
333 typedef struct XHCIPort {
334     XHCIState *xhci;
335     uint32_t portsc;
336     uint32_t portnr;
337     USBPort  *uport;
338     uint32_t speedmask;
339     char name[16];
340     MemoryRegion mem;
341 } XHCIPort;
342 
343 typedef struct XHCITransfer {
344     XHCIState *xhci;
345     USBPacket packet;
346     QEMUSGList sgl;
347     bool running_async;
348     bool running_retry;
349     bool complete;
350     bool int_req;
351     unsigned int iso_pkts;
352     unsigned int slotid;
353     unsigned int epid;
354     unsigned int streamid;
355     bool in_xfer;
356     bool iso_xfer;
357     bool timed_xfer;
358 
359     unsigned int trb_count;
360     unsigned int trb_alloced;
361     XHCITRB *trbs;
362 
363     TRBCCode status;
364 
365     unsigned int pkts;
366     unsigned int pktsize;
367     unsigned int cur_pkt;
368 
369     uint64_t mfindex_kick;
370 } XHCITransfer;
371 
372 struct XHCIStreamContext {
373     dma_addr_t pctx;
374     unsigned int sct;
375     XHCIRing ring;
376 };
377 
378 struct XHCIEPContext {
379     XHCIState *xhci;
380     unsigned int slotid;
381     unsigned int epid;
382 
383     XHCIRing ring;
384     unsigned int next_xfer;
385     unsigned int comp_xfer;
386     XHCITransfer transfers[TD_QUEUE];
387     XHCITransfer *retry;
388     EPType type;
389     dma_addr_t pctx;
390     unsigned int max_psize;
391     uint32_t state;
392 
393     /* streams */
394     unsigned int max_pstreams;
395     bool         lsa;
396     unsigned int nr_pstreams;
397     XHCIStreamContext *pstreams;
398 
399     /* iso xfer scheduling */
400     unsigned int interval;
401     int64_t mfindex_last;
402     QEMUTimer *kick_timer;
403 };
404 
405 typedef struct XHCISlot {
406     bool enabled;
407     bool addressed;
408     dma_addr_t ctx;
409     USBPort *uport;
410     XHCIEPContext * eps[31];
411 } XHCISlot;
412 
413 typedef struct XHCIEvent {
414     TRBType type;
415     TRBCCode ccode;
416     uint64_t ptr;
417     uint32_t length;
418     uint32_t flags;
419     uint8_t slotid;
420     uint8_t epid;
421 } XHCIEvent;
422 
423 typedef struct XHCIInterrupter {
424     uint32_t iman;
425     uint32_t imod;
426     uint32_t erstsz;
427     uint32_t erstba_low;
428     uint32_t erstba_high;
429     uint32_t erdp_low;
430     uint32_t erdp_high;
431 
432     bool msix_used, er_pcs, er_full;
433 
434     dma_addr_t er_start;
435     uint32_t er_size;
436     unsigned int er_ep_idx;
437 
438     XHCIEvent ev_buffer[EV_QUEUE];
439     unsigned int ev_buffer_put;
440     unsigned int ev_buffer_get;
441 
442 } XHCIInterrupter;
443 
444 struct XHCIState {
445     /*< private >*/
446     PCIDevice parent_obj;
447     /*< public >*/
448 
449     USBBus bus;
450     MemoryRegion mem;
451     MemoryRegion mem_cap;
452     MemoryRegion mem_oper;
453     MemoryRegion mem_runtime;
454     MemoryRegion mem_doorbell;
455 
456     /* properties */
457     uint32_t numports_2;
458     uint32_t numports_3;
459     uint32_t numintrs;
460     uint32_t numslots;
461     uint32_t flags;
462     uint32_t max_pstreams_mask;
463 
464     /* Operational Registers */
465     uint32_t usbcmd;
466     uint32_t usbsts;
467     uint32_t dnctrl;
468     uint32_t crcr_low;
469     uint32_t crcr_high;
470     uint32_t dcbaap_low;
471     uint32_t dcbaap_high;
472     uint32_t config;
473 
474     USBPort  uports[MAX(MAXPORTS_2, MAXPORTS_3)];
475     XHCIPort ports[MAXPORTS];
476     XHCISlot slots[MAXSLOTS];
477     uint32_t numports;
478 
479     /* Runtime Registers */
480     int64_t mfindex_start;
481     QEMUTimer *mfwrap_timer;
482     XHCIInterrupter intr[MAXINTRS];
483 
484     XHCIRing cmd_ring;
485 };
486 
487 #define TYPE_XHCI "nec-usb-xhci"
488 
489 #define XHCI(obj) \
490     OBJECT_CHECK(XHCIState, (obj), TYPE_XHCI)
491 
492 typedef struct XHCIEvRingSeg {
493     uint32_t addr_low;
494     uint32_t addr_high;
495     uint32_t size;
496     uint32_t rsvd;
497 } XHCIEvRingSeg;
498 
499 enum xhci_flags {
500     XHCI_FLAG_USE_MSI = 1,
501     XHCI_FLAG_USE_MSI_X,
502     XHCI_FLAG_SS_FIRST,
503     XHCI_FLAG_FORCE_PCIE_ENDCAP,
504     XHCI_FLAG_ENABLE_STREAMS,
505 };
506 
507 static void xhci_kick_ep(XHCIState *xhci, unsigned int slotid,
508                          unsigned int epid, unsigned int streamid);
509 static TRBCCode xhci_disable_ep(XHCIState *xhci, unsigned int slotid,
510                                 unsigned int epid);
511 static void xhci_xfer_report(XHCITransfer *xfer);
512 static void xhci_event(XHCIState *xhci, XHCIEvent *event, int v);
513 static void xhci_write_event(XHCIState *xhci, XHCIEvent *event, int v);
514 static USBEndpoint *xhci_epid_to_usbep(XHCIState *xhci,
515                                        unsigned int slotid, unsigned int epid);
516 
517 static const char *TRBType_names[] = {
518     [TRB_RESERVED]                     = "TRB_RESERVED",
519     [TR_NORMAL]                        = "TR_NORMAL",
520     [TR_SETUP]                         = "TR_SETUP",
521     [TR_DATA]                          = "TR_DATA",
522     [TR_STATUS]                        = "TR_STATUS",
523     [TR_ISOCH]                         = "TR_ISOCH",
524     [TR_LINK]                          = "TR_LINK",
525     [TR_EVDATA]                        = "TR_EVDATA",
526     [TR_NOOP]                          = "TR_NOOP",
527     [CR_ENABLE_SLOT]                   = "CR_ENABLE_SLOT",
528     [CR_DISABLE_SLOT]                  = "CR_DISABLE_SLOT",
529     [CR_ADDRESS_DEVICE]                = "CR_ADDRESS_DEVICE",
530     [CR_CONFIGURE_ENDPOINT]            = "CR_CONFIGURE_ENDPOINT",
531     [CR_EVALUATE_CONTEXT]              = "CR_EVALUATE_CONTEXT",
532     [CR_RESET_ENDPOINT]                = "CR_RESET_ENDPOINT",
533     [CR_STOP_ENDPOINT]                 = "CR_STOP_ENDPOINT",
534     [CR_SET_TR_DEQUEUE]                = "CR_SET_TR_DEQUEUE",
535     [CR_RESET_DEVICE]                  = "CR_RESET_DEVICE",
536     [CR_FORCE_EVENT]                   = "CR_FORCE_EVENT",
537     [CR_NEGOTIATE_BW]                  = "CR_NEGOTIATE_BW",
538     [CR_SET_LATENCY_TOLERANCE]         = "CR_SET_LATENCY_TOLERANCE",
539     [CR_GET_PORT_BANDWIDTH]            = "CR_GET_PORT_BANDWIDTH",
540     [CR_FORCE_HEADER]                  = "CR_FORCE_HEADER",
541     [CR_NOOP]                          = "CR_NOOP",
542     [ER_TRANSFER]                      = "ER_TRANSFER",
543     [ER_COMMAND_COMPLETE]              = "ER_COMMAND_COMPLETE",
544     [ER_PORT_STATUS_CHANGE]            = "ER_PORT_STATUS_CHANGE",
545     [ER_BANDWIDTH_REQUEST]             = "ER_BANDWIDTH_REQUEST",
546     [ER_DOORBELL]                      = "ER_DOORBELL",
547     [ER_HOST_CONTROLLER]               = "ER_HOST_CONTROLLER",
548     [ER_DEVICE_NOTIFICATION]           = "ER_DEVICE_NOTIFICATION",
549     [ER_MFINDEX_WRAP]                  = "ER_MFINDEX_WRAP",
550     [CR_VENDOR_VIA_CHALLENGE_RESPONSE] = "CR_VENDOR_VIA_CHALLENGE_RESPONSE",
551     [CR_VENDOR_NEC_FIRMWARE_REVISION]  = "CR_VENDOR_NEC_FIRMWARE_REVISION",
552     [CR_VENDOR_NEC_CHALLENGE_RESPONSE] = "CR_VENDOR_NEC_CHALLENGE_RESPONSE",
553 };
554 
555 static const char *TRBCCode_names[] = {
556     [CC_INVALID]                       = "CC_INVALID",
557     [CC_SUCCESS]                       = "CC_SUCCESS",
558     [CC_DATA_BUFFER_ERROR]             = "CC_DATA_BUFFER_ERROR",
559     [CC_BABBLE_DETECTED]               = "CC_BABBLE_DETECTED",
560     [CC_USB_TRANSACTION_ERROR]         = "CC_USB_TRANSACTION_ERROR",
561     [CC_TRB_ERROR]                     = "CC_TRB_ERROR",
562     [CC_STALL_ERROR]                   = "CC_STALL_ERROR",
563     [CC_RESOURCE_ERROR]                = "CC_RESOURCE_ERROR",
564     [CC_BANDWIDTH_ERROR]               = "CC_BANDWIDTH_ERROR",
565     [CC_NO_SLOTS_ERROR]                = "CC_NO_SLOTS_ERROR",
566     [CC_INVALID_STREAM_TYPE_ERROR]     = "CC_INVALID_STREAM_TYPE_ERROR",
567     [CC_SLOT_NOT_ENABLED_ERROR]        = "CC_SLOT_NOT_ENABLED_ERROR",
568     [CC_EP_NOT_ENABLED_ERROR]          = "CC_EP_NOT_ENABLED_ERROR",
569     [CC_SHORT_PACKET]                  = "CC_SHORT_PACKET",
570     [CC_RING_UNDERRUN]                 = "CC_RING_UNDERRUN",
571     [CC_RING_OVERRUN]                  = "CC_RING_OVERRUN",
572     [CC_VF_ER_FULL]                    = "CC_VF_ER_FULL",
573     [CC_PARAMETER_ERROR]               = "CC_PARAMETER_ERROR",
574     [CC_BANDWIDTH_OVERRUN]             = "CC_BANDWIDTH_OVERRUN",
575     [CC_CONTEXT_STATE_ERROR]           = "CC_CONTEXT_STATE_ERROR",
576     [CC_NO_PING_RESPONSE_ERROR]        = "CC_NO_PING_RESPONSE_ERROR",
577     [CC_EVENT_RING_FULL_ERROR]         = "CC_EVENT_RING_FULL_ERROR",
578     [CC_INCOMPATIBLE_DEVICE_ERROR]     = "CC_INCOMPATIBLE_DEVICE_ERROR",
579     [CC_MISSED_SERVICE_ERROR]          = "CC_MISSED_SERVICE_ERROR",
580     [CC_COMMAND_RING_STOPPED]          = "CC_COMMAND_RING_STOPPED",
581     [CC_COMMAND_ABORTED]               = "CC_COMMAND_ABORTED",
582     [CC_STOPPED]                       = "CC_STOPPED",
583     [CC_STOPPED_LENGTH_INVALID]        = "CC_STOPPED_LENGTH_INVALID",
584     [CC_MAX_EXIT_LATENCY_TOO_LARGE_ERROR]
585     = "CC_MAX_EXIT_LATENCY_TOO_LARGE_ERROR",
586     [CC_ISOCH_BUFFER_OVERRUN]          = "CC_ISOCH_BUFFER_OVERRUN",
587     [CC_EVENT_LOST_ERROR]              = "CC_EVENT_LOST_ERROR",
588     [CC_UNDEFINED_ERROR]               = "CC_UNDEFINED_ERROR",
589     [CC_INVALID_STREAM_ID_ERROR]       = "CC_INVALID_STREAM_ID_ERROR",
590     [CC_SECONDARY_BANDWIDTH_ERROR]     = "CC_SECONDARY_BANDWIDTH_ERROR",
591     [CC_SPLIT_TRANSACTION_ERROR]       = "CC_SPLIT_TRANSACTION_ERROR",
592 };
593 
594 static const char *ep_state_names[] = {
595     [EP_DISABLED] = "disabled",
596     [EP_RUNNING]  = "running",
597     [EP_HALTED]   = "halted",
598     [EP_STOPPED]  = "stopped",
599     [EP_ERROR]    = "error",
600 };
601 
602 static const char *lookup_name(uint32_t index, const char **list, uint32_t llen)
603 {
604     if (index >= llen || list[index] == NULL) {
605         return "???";
606     }
607     return list[index];
608 }
609 
610 static const char *trb_name(XHCITRB *trb)
611 {
612     return lookup_name(TRB_TYPE(*trb), TRBType_names,
613                        ARRAY_SIZE(TRBType_names));
614 }
615 
616 static const char *event_name(XHCIEvent *event)
617 {
618     return lookup_name(event->ccode, TRBCCode_names,
619                        ARRAY_SIZE(TRBCCode_names));
620 }
621 
622 static const char *ep_state_name(uint32_t state)
623 {
624     return lookup_name(state, ep_state_names,
625                        ARRAY_SIZE(ep_state_names));
626 }
627 
628 static bool xhci_get_flag(XHCIState *xhci, enum xhci_flags bit)
629 {
630     return xhci->flags & (1 << bit);
631 }
632 
633 static uint64_t xhci_mfindex_get(XHCIState *xhci)
634 {
635     int64_t now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
636     return (now - xhci->mfindex_start) / 125000;
637 }
638 
639 static void xhci_mfwrap_update(XHCIState *xhci)
640 {
641     const uint32_t bits = USBCMD_RS | USBCMD_EWE;
642     uint32_t mfindex, left;
643     int64_t now;
644 
645     if ((xhci->usbcmd & bits) == bits) {
646         now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
647         mfindex = ((now - xhci->mfindex_start) / 125000) & 0x3fff;
648         left = 0x4000 - mfindex;
649         timer_mod(xhci->mfwrap_timer, now + left * 125000);
650     } else {
651         timer_del(xhci->mfwrap_timer);
652     }
653 }
654 
655 static void xhci_mfwrap_timer(void *opaque)
656 {
657     XHCIState *xhci = opaque;
658     XHCIEvent wrap = { ER_MFINDEX_WRAP, CC_SUCCESS };
659 
660     xhci_event(xhci, &wrap, 0);
661     xhci_mfwrap_update(xhci);
662 }
663 
664 static inline dma_addr_t xhci_addr64(uint32_t low, uint32_t high)
665 {
666     if (sizeof(dma_addr_t) == 4) {
667         return low;
668     } else {
669         return low | (((dma_addr_t)high << 16) << 16);
670     }
671 }
672 
673 static inline dma_addr_t xhci_mask64(uint64_t addr)
674 {
675     if (sizeof(dma_addr_t) == 4) {
676         return addr & 0xffffffff;
677     } else {
678         return addr;
679     }
680 }
681 
682 static inline void xhci_dma_read_u32s(XHCIState *xhci, dma_addr_t addr,
683                                       uint32_t *buf, size_t len)
684 {
685     int i;
686 
687     assert((len % sizeof(uint32_t)) == 0);
688 
689     pci_dma_read(PCI_DEVICE(xhci), addr, buf, len);
690 
691     for (i = 0; i < (len / sizeof(uint32_t)); i++) {
692         buf[i] = le32_to_cpu(buf[i]);
693     }
694 }
695 
696 static inline void xhci_dma_write_u32s(XHCIState *xhci, dma_addr_t addr,
697                                        uint32_t *buf, size_t len)
698 {
699     int i;
700     uint32_t tmp[len / sizeof(uint32_t)];
701 
702     assert((len % sizeof(uint32_t)) == 0);
703 
704     for (i = 0; i < (len / sizeof(uint32_t)); i++) {
705         tmp[i] = cpu_to_le32(buf[i]);
706     }
707     pci_dma_write(PCI_DEVICE(xhci), addr, tmp, len);
708 }
709 
710 static XHCIPort *xhci_lookup_port(XHCIState *xhci, struct USBPort *uport)
711 {
712     int index;
713 
714     if (!uport->dev) {
715         return NULL;
716     }
717     switch (uport->dev->speed) {
718     case USB_SPEED_LOW:
719     case USB_SPEED_FULL:
720     case USB_SPEED_HIGH:
721         if (xhci_get_flag(xhci, XHCI_FLAG_SS_FIRST)) {
722             index = uport->index + xhci->numports_3;
723         } else {
724             index = uport->index;
725         }
726         break;
727     case USB_SPEED_SUPER:
728         if (xhci_get_flag(xhci, XHCI_FLAG_SS_FIRST)) {
729             index = uport->index;
730         } else {
731             index = uport->index + xhci->numports_2;
732         }
733         break;
734     default:
735         return NULL;
736     }
737     return &xhci->ports[index];
738 }
739 
740 static void xhci_intx_update(XHCIState *xhci)
741 {
742     PCIDevice *pci_dev = PCI_DEVICE(xhci);
743     int level = 0;
744 
745     if (msix_enabled(pci_dev) ||
746         msi_enabled(pci_dev)) {
747         return;
748     }
749 
750     if (xhci->intr[0].iman & IMAN_IP &&
751         xhci->intr[0].iman & IMAN_IE &&
752         xhci->usbcmd & USBCMD_INTE) {
753         level = 1;
754     }
755 
756     trace_usb_xhci_irq_intx(level);
757     pci_set_irq(pci_dev, level);
758 }
759 
760 static void xhci_msix_update(XHCIState *xhci, int v)
761 {
762     PCIDevice *pci_dev = PCI_DEVICE(xhci);
763     bool enabled;
764 
765     if (!msix_enabled(pci_dev)) {
766         return;
767     }
768 
769     enabled = xhci->intr[v].iman & IMAN_IE;
770     if (enabled == xhci->intr[v].msix_used) {
771         return;
772     }
773 
774     if (enabled) {
775         trace_usb_xhci_irq_msix_use(v);
776         msix_vector_use(pci_dev, v);
777         xhci->intr[v].msix_used = true;
778     } else {
779         trace_usb_xhci_irq_msix_unuse(v);
780         msix_vector_unuse(pci_dev, v);
781         xhci->intr[v].msix_used = false;
782     }
783 }
784 
785 static void xhci_intr_raise(XHCIState *xhci, int v)
786 {
787     PCIDevice *pci_dev = PCI_DEVICE(xhci);
788 
789     xhci->intr[v].erdp_low |= ERDP_EHB;
790     xhci->intr[v].iman |= IMAN_IP;
791     xhci->usbsts |= USBSTS_EINT;
792 
793     if (!(xhci->intr[v].iman & IMAN_IE)) {
794         return;
795     }
796 
797     if (!(xhci->usbcmd & USBCMD_INTE)) {
798         return;
799     }
800 
801     if (msix_enabled(pci_dev)) {
802         trace_usb_xhci_irq_msix(v);
803         msix_notify(pci_dev, v);
804         return;
805     }
806 
807     if (msi_enabled(pci_dev)) {
808         trace_usb_xhci_irq_msi(v);
809         msi_notify(pci_dev, v);
810         return;
811     }
812 
813     if (v == 0) {
814         trace_usb_xhci_irq_intx(1);
815         pci_irq_assert(pci_dev);
816     }
817 }
818 
819 static inline int xhci_running(XHCIState *xhci)
820 {
821     return !(xhci->usbsts & USBSTS_HCH) && !xhci->intr[0].er_full;
822 }
823 
824 static void xhci_die(XHCIState *xhci)
825 {
826     xhci->usbsts |= USBSTS_HCE;
827     DPRINTF("xhci: asserted controller error\n");
828 }
829 
830 static void xhci_write_event(XHCIState *xhci, XHCIEvent *event, int v)
831 {
832     PCIDevice *pci_dev = PCI_DEVICE(xhci);
833     XHCIInterrupter *intr = &xhci->intr[v];
834     XHCITRB ev_trb;
835     dma_addr_t addr;
836 
837     ev_trb.parameter = cpu_to_le64(event->ptr);
838     ev_trb.status = cpu_to_le32(event->length | (event->ccode << 24));
839     ev_trb.control = (event->slotid << 24) | (event->epid << 16) |
840                      event->flags | (event->type << TRB_TYPE_SHIFT);
841     if (intr->er_pcs) {
842         ev_trb.control |= TRB_C;
843     }
844     ev_trb.control = cpu_to_le32(ev_trb.control);
845 
846     trace_usb_xhci_queue_event(v, intr->er_ep_idx, trb_name(&ev_trb),
847                                event_name(event), ev_trb.parameter,
848                                ev_trb.status, ev_trb.control);
849 
850     addr = intr->er_start + TRB_SIZE*intr->er_ep_idx;
851     pci_dma_write(pci_dev, addr, &ev_trb, TRB_SIZE);
852 
853     intr->er_ep_idx++;
854     if (intr->er_ep_idx >= intr->er_size) {
855         intr->er_ep_idx = 0;
856         intr->er_pcs = !intr->er_pcs;
857     }
858 }
859 
860 static void xhci_events_update(XHCIState *xhci, int v)
861 {
862     XHCIInterrupter *intr = &xhci->intr[v];
863     dma_addr_t erdp;
864     unsigned int dp_idx;
865     bool do_irq = 0;
866 
867     if (xhci->usbsts & USBSTS_HCH) {
868         return;
869     }
870 
871     erdp = xhci_addr64(intr->erdp_low, intr->erdp_high);
872     if (erdp < intr->er_start ||
873         erdp >= (intr->er_start + TRB_SIZE*intr->er_size)) {
874         DPRINTF("xhci: ERDP out of bounds: "DMA_ADDR_FMT"\n", erdp);
875         DPRINTF("xhci: ER[%d] at "DMA_ADDR_FMT" len %d\n",
876                 v, intr->er_start, intr->er_size);
877         xhci_die(xhci);
878         return;
879     }
880     dp_idx = (erdp - intr->er_start) / TRB_SIZE;
881     assert(dp_idx < intr->er_size);
882 
883     /* NEC didn't read section 4.9.4 of the spec (v1.0 p139 top Note) and thus
884      * deadlocks when the ER is full. Hack it by holding off events until
885      * the driver decides to free at least half of the ring */
886     if (intr->er_full) {
887         int er_free = dp_idx - intr->er_ep_idx;
888         if (er_free <= 0) {
889             er_free += intr->er_size;
890         }
891         if (er_free < (intr->er_size/2)) {
892             DPRINTF("xhci_events_update(): event ring still "
893                     "more than half full (hack)\n");
894             return;
895         }
896     }
897 
898     while (intr->ev_buffer_put != intr->ev_buffer_get) {
899         assert(intr->er_full);
900         if (((intr->er_ep_idx+1) % intr->er_size) == dp_idx) {
901             DPRINTF("xhci_events_update(): event ring full again\n");
902 #ifndef ER_FULL_HACK
903             XHCIEvent full = {ER_HOST_CONTROLLER, CC_EVENT_RING_FULL_ERROR};
904             xhci_write_event(xhci, &full, v);
905 #endif
906             do_irq = 1;
907             break;
908         }
909         XHCIEvent *event = &intr->ev_buffer[intr->ev_buffer_get];
910         xhci_write_event(xhci, event, v);
911         intr->ev_buffer_get++;
912         do_irq = 1;
913         if (intr->ev_buffer_get == EV_QUEUE) {
914             intr->ev_buffer_get = 0;
915         }
916     }
917 
918     if (do_irq) {
919         xhci_intr_raise(xhci, v);
920     }
921 
922     if (intr->er_full && intr->ev_buffer_put == intr->ev_buffer_get) {
923         DPRINTF("xhci_events_update(): event ring no longer full\n");
924         intr->er_full = 0;
925     }
926 }
927 
928 static void xhci_event(XHCIState *xhci, XHCIEvent *event, int v)
929 {
930     XHCIInterrupter *intr;
931     dma_addr_t erdp;
932     unsigned int dp_idx;
933 
934     if (v >= xhci->numintrs) {
935         DPRINTF("intr nr out of range (%d >= %d)\n", v, xhci->numintrs);
936         return;
937     }
938     intr = &xhci->intr[v];
939 
940     if (intr->er_full) {
941         DPRINTF("xhci_event(): ER full, queueing\n");
942         if (((intr->ev_buffer_put+1) % EV_QUEUE) == intr->ev_buffer_get) {
943             DPRINTF("xhci: event queue full, dropping event!\n");
944             return;
945         }
946         intr->ev_buffer[intr->ev_buffer_put++] = *event;
947         if (intr->ev_buffer_put == EV_QUEUE) {
948             intr->ev_buffer_put = 0;
949         }
950         return;
951     }
952 
953     erdp = xhci_addr64(intr->erdp_low, intr->erdp_high);
954     if (erdp < intr->er_start ||
955         erdp >= (intr->er_start + TRB_SIZE*intr->er_size)) {
956         DPRINTF("xhci: ERDP out of bounds: "DMA_ADDR_FMT"\n", erdp);
957         DPRINTF("xhci: ER[%d] at "DMA_ADDR_FMT" len %d\n",
958                 v, intr->er_start, intr->er_size);
959         xhci_die(xhci);
960         return;
961     }
962 
963     dp_idx = (erdp - intr->er_start) / TRB_SIZE;
964     assert(dp_idx < intr->er_size);
965 
966     if ((intr->er_ep_idx+1) % intr->er_size == dp_idx) {
967         DPRINTF("xhci_event(): ER full, queueing\n");
968 #ifndef ER_FULL_HACK
969         XHCIEvent full = {ER_HOST_CONTROLLER, CC_EVENT_RING_FULL_ERROR};
970         xhci_write_event(xhci, &full);
971 #endif
972         intr->er_full = 1;
973         if (((intr->ev_buffer_put+1) % EV_QUEUE) == intr->ev_buffer_get) {
974             DPRINTF("xhci: event queue full, dropping event!\n");
975             return;
976         }
977         intr->ev_buffer[intr->ev_buffer_put++] = *event;
978         if (intr->ev_buffer_put == EV_QUEUE) {
979             intr->ev_buffer_put = 0;
980         }
981     } else {
982         xhci_write_event(xhci, event, v);
983     }
984 
985     xhci_intr_raise(xhci, v);
986 }
987 
988 static void xhci_ring_init(XHCIState *xhci, XHCIRing *ring,
989                            dma_addr_t base)
990 {
991     ring->dequeue = base;
992     ring->ccs = 1;
993 }
994 
995 static TRBType xhci_ring_fetch(XHCIState *xhci, XHCIRing *ring, XHCITRB *trb,
996                                dma_addr_t *addr)
997 {
998     PCIDevice *pci_dev = PCI_DEVICE(xhci);
999 
1000     while (1) {
1001         TRBType type;
1002         pci_dma_read(pci_dev, ring->dequeue, trb, TRB_SIZE);
1003         trb->addr = ring->dequeue;
1004         trb->ccs = ring->ccs;
1005         le64_to_cpus(&trb->parameter);
1006         le32_to_cpus(&trb->status);
1007         le32_to_cpus(&trb->control);
1008 
1009         trace_usb_xhci_fetch_trb(ring->dequeue, trb_name(trb),
1010                                  trb->parameter, trb->status, trb->control);
1011 
1012         if ((trb->control & TRB_C) != ring->ccs) {
1013             return 0;
1014         }
1015 
1016         type = TRB_TYPE(*trb);
1017 
1018         if (type != TR_LINK) {
1019             if (addr) {
1020                 *addr = ring->dequeue;
1021             }
1022             ring->dequeue += TRB_SIZE;
1023             return type;
1024         } else {
1025             ring->dequeue = xhci_mask64(trb->parameter);
1026             if (trb->control & TRB_LK_TC) {
1027                 ring->ccs = !ring->ccs;
1028             }
1029         }
1030     }
1031 }
1032 
1033 static int xhci_ring_chain_length(XHCIState *xhci, const XHCIRing *ring)
1034 {
1035     PCIDevice *pci_dev = PCI_DEVICE(xhci);
1036     XHCITRB trb;
1037     int length = 0;
1038     dma_addr_t dequeue = ring->dequeue;
1039     bool ccs = ring->ccs;
1040     /* hack to bundle together the two/three TDs that make a setup transfer */
1041     bool control_td_set = 0;
1042 
1043     while (1) {
1044         TRBType type;
1045         pci_dma_read(pci_dev, dequeue, &trb, TRB_SIZE);
1046         le64_to_cpus(&trb.parameter);
1047         le32_to_cpus(&trb.status);
1048         le32_to_cpus(&trb.control);
1049 
1050         if ((trb.control & TRB_C) != ccs) {
1051             return -length;
1052         }
1053 
1054         type = TRB_TYPE(trb);
1055 
1056         if (type == TR_LINK) {
1057             dequeue = xhci_mask64(trb.parameter);
1058             if (trb.control & TRB_LK_TC) {
1059                 ccs = !ccs;
1060             }
1061             continue;
1062         }
1063 
1064         length += 1;
1065         dequeue += TRB_SIZE;
1066 
1067         if (type == TR_SETUP) {
1068             control_td_set = 1;
1069         } else if (type == TR_STATUS) {
1070             control_td_set = 0;
1071         }
1072 
1073         if (!control_td_set && !(trb.control & TRB_TR_CH)) {
1074             return length;
1075         }
1076     }
1077 }
1078 
1079 static void xhci_er_reset(XHCIState *xhci, int v)
1080 {
1081     XHCIInterrupter *intr = &xhci->intr[v];
1082     XHCIEvRingSeg seg;
1083 
1084     if (intr->erstsz == 0) {
1085         /* disabled */
1086         intr->er_start = 0;
1087         intr->er_size = 0;
1088         return;
1089     }
1090     /* cache the (sole) event ring segment location */
1091     if (intr->erstsz != 1) {
1092         DPRINTF("xhci: invalid value for ERSTSZ: %d\n", intr->erstsz);
1093         xhci_die(xhci);
1094         return;
1095     }
1096     dma_addr_t erstba = xhci_addr64(intr->erstba_low, intr->erstba_high);
1097     pci_dma_read(PCI_DEVICE(xhci), erstba, &seg, sizeof(seg));
1098     le32_to_cpus(&seg.addr_low);
1099     le32_to_cpus(&seg.addr_high);
1100     le32_to_cpus(&seg.size);
1101     if (seg.size < 16 || seg.size > 4096) {
1102         DPRINTF("xhci: invalid value for segment size: %d\n", seg.size);
1103         xhci_die(xhci);
1104         return;
1105     }
1106     intr->er_start = xhci_addr64(seg.addr_low, seg.addr_high);
1107     intr->er_size = seg.size;
1108 
1109     intr->er_ep_idx = 0;
1110     intr->er_pcs = 1;
1111     intr->er_full = 0;
1112 
1113     DPRINTF("xhci: event ring[%d]:" DMA_ADDR_FMT " [%d]\n",
1114             v, intr->er_start, intr->er_size);
1115 }
1116 
1117 static void xhci_run(XHCIState *xhci)
1118 {
1119     trace_usb_xhci_run();
1120     xhci->usbsts &= ~USBSTS_HCH;
1121     xhci->mfindex_start = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
1122 }
1123 
1124 static void xhci_stop(XHCIState *xhci)
1125 {
1126     trace_usb_xhci_stop();
1127     xhci->usbsts |= USBSTS_HCH;
1128     xhci->crcr_low &= ~CRCR_CRR;
1129 }
1130 
1131 static XHCIStreamContext *xhci_alloc_stream_contexts(unsigned count,
1132                                                      dma_addr_t base)
1133 {
1134     XHCIStreamContext *stctx;
1135     unsigned int i;
1136 
1137     stctx = g_new0(XHCIStreamContext, count);
1138     for (i = 0; i < count; i++) {
1139         stctx[i].pctx = base + i * 16;
1140         stctx[i].sct = -1;
1141     }
1142     return stctx;
1143 }
1144 
1145 static void xhci_reset_streams(XHCIEPContext *epctx)
1146 {
1147     unsigned int i;
1148 
1149     for (i = 0; i < epctx->nr_pstreams; i++) {
1150         epctx->pstreams[i].sct = -1;
1151     }
1152 }
1153 
1154 static void xhci_alloc_streams(XHCIEPContext *epctx, dma_addr_t base)
1155 {
1156     assert(epctx->pstreams == NULL);
1157     epctx->nr_pstreams = 2 << epctx->max_pstreams;
1158     epctx->pstreams = xhci_alloc_stream_contexts(epctx->nr_pstreams, base);
1159 }
1160 
1161 static void xhci_free_streams(XHCIEPContext *epctx)
1162 {
1163     assert(epctx->pstreams != NULL);
1164 
1165     g_free(epctx->pstreams);
1166     epctx->pstreams = NULL;
1167     epctx->nr_pstreams = 0;
1168 }
1169 
1170 static int xhci_epmask_to_eps_with_streams(XHCIState *xhci,
1171                                            unsigned int slotid,
1172                                            uint32_t epmask,
1173                                            XHCIEPContext **epctxs,
1174                                            USBEndpoint **eps)
1175 {
1176     XHCISlot *slot;
1177     XHCIEPContext *epctx;
1178     USBEndpoint *ep;
1179     int i, j;
1180 
1181     assert(slotid >= 1 && slotid <= xhci->numslots);
1182 
1183     slot = &xhci->slots[slotid - 1];
1184 
1185     for (i = 2, j = 0; i <= 31; i++) {
1186         if (!(epmask & (1u << i))) {
1187             continue;
1188         }
1189 
1190         epctx = slot->eps[i - 1];
1191         ep = xhci_epid_to_usbep(xhci, slotid, i);
1192         if (!epctx || !epctx->nr_pstreams || !ep) {
1193             continue;
1194         }
1195 
1196         if (epctxs) {
1197             epctxs[j] = epctx;
1198         }
1199         eps[j++] = ep;
1200     }
1201     return j;
1202 }
1203 
1204 static void xhci_free_device_streams(XHCIState *xhci, unsigned int slotid,
1205                                      uint32_t epmask)
1206 {
1207     USBEndpoint *eps[30];
1208     int nr_eps;
1209 
1210     nr_eps = xhci_epmask_to_eps_with_streams(xhci, slotid, epmask, NULL, eps);
1211     if (nr_eps) {
1212         usb_device_free_streams(eps[0]->dev, eps, nr_eps);
1213     }
1214 }
1215 
1216 static TRBCCode xhci_alloc_device_streams(XHCIState *xhci, unsigned int slotid,
1217                                           uint32_t epmask)
1218 {
1219     XHCIEPContext *epctxs[30];
1220     USBEndpoint *eps[30];
1221     int i, r, nr_eps, req_nr_streams, dev_max_streams;
1222 
1223     nr_eps = xhci_epmask_to_eps_with_streams(xhci, slotid, epmask, epctxs,
1224                                              eps);
1225     if (nr_eps == 0) {
1226         return CC_SUCCESS;
1227     }
1228 
1229     req_nr_streams = epctxs[0]->nr_pstreams;
1230     dev_max_streams = eps[0]->max_streams;
1231 
1232     for (i = 1; i < nr_eps; i++) {
1233         /*
1234          * HdG: I don't expect these to ever trigger, but if they do we need
1235          * to come up with another solution, ie group identical endpoints
1236          * together and make an usb_device_alloc_streams call per group.
1237          */
1238         if (epctxs[i]->nr_pstreams != req_nr_streams) {
1239             FIXME("guest streams config not identical for all eps");
1240             return CC_RESOURCE_ERROR;
1241         }
1242         if (eps[i]->max_streams != dev_max_streams) {
1243             FIXME("device streams config not identical for all eps");
1244             return CC_RESOURCE_ERROR;
1245         }
1246     }
1247 
1248     /*
1249      * max-streams in both the device descriptor and in the controller is a
1250      * power of 2. But stream id 0 is reserved, so if a device can do up to 4
1251      * streams the guest will ask for 5 rounded up to the next power of 2 which
1252      * becomes 8. For emulated devices usb_device_alloc_streams is a nop.
1253      *
1254      * For redirected devices however this is an issue, as there we must ask
1255      * the real xhci controller to alloc streams, and the host driver for the
1256      * real xhci controller will likely disallow allocating more streams then
1257      * the device can handle.
1258      *
1259      * So we limit the requested nr_streams to the maximum number the device
1260      * can handle.
1261      */
1262     if (req_nr_streams > dev_max_streams) {
1263         req_nr_streams = dev_max_streams;
1264     }
1265 
1266     r = usb_device_alloc_streams(eps[0]->dev, eps, nr_eps, req_nr_streams);
1267     if (r != 0) {
1268         DPRINTF("xhci: alloc streams failed\n");
1269         return CC_RESOURCE_ERROR;
1270     }
1271 
1272     return CC_SUCCESS;
1273 }
1274 
1275 static XHCIStreamContext *xhci_find_stream(XHCIEPContext *epctx,
1276                                            unsigned int streamid,
1277                                            uint32_t *cc_error)
1278 {
1279     XHCIStreamContext *sctx;
1280     dma_addr_t base;
1281     uint32_t ctx[2], sct;
1282 
1283     assert(streamid != 0);
1284     if (epctx->lsa) {
1285         if (streamid >= epctx->nr_pstreams) {
1286             *cc_error = CC_INVALID_STREAM_ID_ERROR;
1287             return NULL;
1288         }
1289         sctx = epctx->pstreams + streamid;
1290     } else {
1291         FIXME("secondary streams not implemented yet");
1292     }
1293 
1294     if (sctx->sct == -1) {
1295         xhci_dma_read_u32s(epctx->xhci, sctx->pctx, ctx, sizeof(ctx));
1296         sct = (ctx[0] >> 1) & 0x07;
1297         if (epctx->lsa && sct != 1) {
1298             *cc_error = CC_INVALID_STREAM_TYPE_ERROR;
1299             return NULL;
1300         }
1301         sctx->sct = sct;
1302         base = xhci_addr64(ctx[0] & ~0xf, ctx[1]);
1303         xhci_ring_init(epctx->xhci, &sctx->ring, base);
1304     }
1305     return sctx;
1306 }
1307 
1308 static void xhci_set_ep_state(XHCIState *xhci, XHCIEPContext *epctx,
1309                               XHCIStreamContext *sctx, uint32_t state)
1310 {
1311     XHCIRing *ring = NULL;
1312     uint32_t ctx[5];
1313     uint32_t ctx2[2];
1314 
1315     xhci_dma_read_u32s(xhci, epctx->pctx, ctx, sizeof(ctx));
1316     ctx[0] &= ~EP_STATE_MASK;
1317     ctx[0] |= state;
1318 
1319     /* update ring dequeue ptr */
1320     if (epctx->nr_pstreams) {
1321         if (sctx != NULL) {
1322             ring = &sctx->ring;
1323             xhci_dma_read_u32s(xhci, sctx->pctx, ctx2, sizeof(ctx2));
1324             ctx2[0] &= 0xe;
1325             ctx2[0] |= sctx->ring.dequeue | sctx->ring.ccs;
1326             ctx2[1] = (sctx->ring.dequeue >> 16) >> 16;
1327             xhci_dma_write_u32s(xhci, sctx->pctx, ctx2, sizeof(ctx2));
1328         }
1329     } else {
1330         ring = &epctx->ring;
1331     }
1332     if (ring) {
1333         ctx[2] = ring->dequeue | ring->ccs;
1334         ctx[3] = (ring->dequeue >> 16) >> 16;
1335 
1336         DPRINTF("xhci: set epctx: " DMA_ADDR_FMT " state=%d dequeue=%08x%08x\n",
1337                 epctx->pctx, state, ctx[3], ctx[2]);
1338     }
1339 
1340     xhci_dma_write_u32s(xhci, epctx->pctx, ctx, sizeof(ctx));
1341     if (epctx->state != state) {
1342         trace_usb_xhci_ep_state(epctx->slotid, epctx->epid,
1343                                 ep_state_name(epctx->state),
1344                                 ep_state_name(state));
1345     }
1346     epctx->state = state;
1347 }
1348 
1349 static void xhci_ep_kick_timer(void *opaque)
1350 {
1351     XHCIEPContext *epctx = opaque;
1352     xhci_kick_ep(epctx->xhci, epctx->slotid, epctx->epid, 0);
1353 }
1354 
1355 static XHCIEPContext *xhci_alloc_epctx(XHCIState *xhci,
1356                                        unsigned int slotid,
1357                                        unsigned int epid)
1358 {
1359     XHCIEPContext *epctx;
1360     int i;
1361 
1362     epctx = g_new0(XHCIEPContext, 1);
1363     epctx->xhci = xhci;
1364     epctx->slotid = slotid;
1365     epctx->epid = epid;
1366 
1367     for (i = 0; i < ARRAY_SIZE(epctx->transfers); i++) {
1368         epctx->transfers[i].xhci = xhci;
1369         epctx->transfers[i].slotid = slotid;
1370         epctx->transfers[i].epid = epid;
1371         usb_packet_init(&epctx->transfers[i].packet);
1372     }
1373     epctx->kick_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, xhci_ep_kick_timer, epctx);
1374 
1375     return epctx;
1376 }
1377 
1378 static void xhci_init_epctx(XHCIEPContext *epctx,
1379                             dma_addr_t pctx, uint32_t *ctx)
1380 {
1381     dma_addr_t dequeue;
1382 
1383     dequeue = xhci_addr64(ctx[2] & ~0xf, ctx[3]);
1384 
1385     epctx->type = (ctx[1] >> EP_TYPE_SHIFT) & EP_TYPE_MASK;
1386     epctx->pctx = pctx;
1387     epctx->max_psize = ctx[1]>>16;
1388     epctx->max_psize *= 1+((ctx[1]>>8)&0xff);
1389     epctx->max_pstreams = (ctx[0] >> 10) & epctx->xhci->max_pstreams_mask;
1390     epctx->lsa = (ctx[0] >> 15) & 1;
1391     if (epctx->max_pstreams) {
1392         xhci_alloc_streams(epctx, dequeue);
1393     } else {
1394         xhci_ring_init(epctx->xhci, &epctx->ring, dequeue);
1395         epctx->ring.ccs = ctx[2] & 1;
1396     }
1397 
1398     epctx->interval = 1 << ((ctx[0] >> 16) & 0xff);
1399 }
1400 
1401 static TRBCCode xhci_enable_ep(XHCIState *xhci, unsigned int slotid,
1402                                unsigned int epid, dma_addr_t pctx,
1403                                uint32_t *ctx)
1404 {
1405     XHCISlot *slot;
1406     XHCIEPContext *epctx;
1407 
1408     trace_usb_xhci_ep_enable(slotid, epid);
1409     assert(slotid >= 1 && slotid <= xhci->numslots);
1410     assert(epid >= 1 && epid <= 31);
1411 
1412     slot = &xhci->slots[slotid-1];
1413     if (slot->eps[epid-1]) {
1414         xhci_disable_ep(xhci, slotid, epid);
1415     }
1416 
1417     epctx = xhci_alloc_epctx(xhci, slotid, epid);
1418     slot->eps[epid-1] = epctx;
1419     xhci_init_epctx(epctx, pctx, ctx);
1420 
1421     DPRINTF("xhci: endpoint %d.%d type is %d, max transaction (burst) "
1422             "size is %d\n", epid/2, epid%2, epctx->type, epctx->max_psize);
1423 
1424     epctx->mfindex_last = 0;
1425 
1426     epctx->state = EP_RUNNING;
1427     ctx[0] &= ~EP_STATE_MASK;
1428     ctx[0] |= EP_RUNNING;
1429 
1430     return CC_SUCCESS;
1431 }
1432 
1433 static int xhci_ep_nuke_one_xfer(XHCITransfer *t, TRBCCode report)
1434 {
1435     int killed = 0;
1436 
1437     if (report && (t->running_async || t->running_retry)) {
1438         t->status = report;
1439         xhci_xfer_report(t);
1440     }
1441 
1442     if (t->running_async) {
1443         usb_cancel_packet(&t->packet);
1444         t->running_async = 0;
1445         killed = 1;
1446     }
1447     if (t->running_retry) {
1448         XHCIEPContext *epctx = t->xhci->slots[t->slotid-1].eps[t->epid-1];
1449         if (epctx) {
1450             epctx->retry = NULL;
1451             timer_del(epctx->kick_timer);
1452         }
1453         t->running_retry = 0;
1454         killed = 1;
1455     }
1456     if (t->trbs) {
1457         g_free(t->trbs);
1458     }
1459 
1460     t->trbs = NULL;
1461     t->trb_count = t->trb_alloced = 0;
1462 
1463     return killed;
1464 }
1465 
1466 static int xhci_ep_nuke_xfers(XHCIState *xhci, unsigned int slotid,
1467                                unsigned int epid, TRBCCode report)
1468 {
1469     XHCISlot *slot;
1470     XHCIEPContext *epctx;
1471     int i, xferi, killed = 0;
1472     USBEndpoint *ep = NULL;
1473     assert(slotid >= 1 && slotid <= xhci->numslots);
1474     assert(epid >= 1 && epid <= 31);
1475 
1476     DPRINTF("xhci_ep_nuke_xfers(%d, %d)\n", slotid, epid);
1477 
1478     slot = &xhci->slots[slotid-1];
1479 
1480     if (!slot->eps[epid-1]) {
1481         return 0;
1482     }
1483 
1484     epctx = slot->eps[epid-1];
1485 
1486     xferi = epctx->next_xfer;
1487     for (i = 0; i < TD_QUEUE; i++) {
1488         killed += xhci_ep_nuke_one_xfer(&epctx->transfers[xferi], report);
1489         if (killed) {
1490             report = 0; /* Only report once */
1491         }
1492         epctx->transfers[xferi].packet.ep = NULL;
1493         xferi = (xferi + 1) % TD_QUEUE;
1494     }
1495 
1496     ep = xhci_epid_to_usbep(xhci, slotid, epid);
1497     if (ep) {
1498         usb_device_ep_stopped(ep->dev, ep);
1499     }
1500     return killed;
1501 }
1502 
1503 static TRBCCode xhci_disable_ep(XHCIState *xhci, unsigned int slotid,
1504                                unsigned int epid)
1505 {
1506     XHCISlot *slot;
1507     XHCIEPContext *epctx;
1508     int i;
1509 
1510     trace_usb_xhci_ep_disable(slotid, epid);
1511     assert(slotid >= 1 && slotid <= xhci->numslots);
1512     assert(epid >= 1 && epid <= 31);
1513 
1514     slot = &xhci->slots[slotid-1];
1515 
1516     if (!slot->eps[epid-1]) {
1517         DPRINTF("xhci: slot %d ep %d already disabled\n", slotid, epid);
1518         return CC_SUCCESS;
1519     }
1520 
1521     xhci_ep_nuke_xfers(xhci, slotid, epid, 0);
1522 
1523     epctx = slot->eps[epid-1];
1524 
1525     if (epctx->nr_pstreams) {
1526         xhci_free_streams(epctx);
1527     }
1528 
1529     for (i = 0; i < ARRAY_SIZE(epctx->transfers); i++) {
1530         usb_packet_cleanup(&epctx->transfers[i].packet);
1531     }
1532 
1533     xhci_set_ep_state(xhci, epctx, NULL, EP_DISABLED);
1534 
1535     timer_free(epctx->kick_timer);
1536     g_free(epctx);
1537     slot->eps[epid-1] = NULL;
1538 
1539     return CC_SUCCESS;
1540 }
1541 
1542 static TRBCCode xhci_stop_ep(XHCIState *xhci, unsigned int slotid,
1543                              unsigned int epid)
1544 {
1545     XHCISlot *slot;
1546     XHCIEPContext *epctx;
1547 
1548     trace_usb_xhci_ep_stop(slotid, epid);
1549     assert(slotid >= 1 && slotid <= xhci->numslots);
1550 
1551     if (epid < 1 || epid > 31) {
1552         DPRINTF("xhci: bad ep %d\n", epid);
1553         return CC_TRB_ERROR;
1554     }
1555 
1556     slot = &xhci->slots[slotid-1];
1557 
1558     if (!slot->eps[epid-1]) {
1559         DPRINTF("xhci: slot %d ep %d not enabled\n", slotid, epid);
1560         return CC_EP_NOT_ENABLED_ERROR;
1561     }
1562 
1563     if (xhci_ep_nuke_xfers(xhci, slotid, epid, CC_STOPPED) > 0) {
1564         DPRINTF("xhci: FIXME: endpoint stopped w/ xfers running, "
1565                 "data might be lost\n");
1566     }
1567 
1568     epctx = slot->eps[epid-1];
1569 
1570     xhci_set_ep_state(xhci, epctx, NULL, EP_STOPPED);
1571 
1572     if (epctx->nr_pstreams) {
1573         xhci_reset_streams(epctx);
1574     }
1575 
1576     return CC_SUCCESS;
1577 }
1578 
1579 static TRBCCode xhci_reset_ep(XHCIState *xhci, unsigned int slotid,
1580                               unsigned int epid)
1581 {
1582     XHCISlot *slot;
1583     XHCIEPContext *epctx;
1584 
1585     trace_usb_xhci_ep_reset(slotid, epid);
1586     assert(slotid >= 1 && slotid <= xhci->numslots);
1587 
1588     if (epid < 1 || epid > 31) {
1589         DPRINTF("xhci: bad ep %d\n", epid);
1590         return CC_TRB_ERROR;
1591     }
1592 
1593     slot = &xhci->slots[slotid-1];
1594 
1595     if (!slot->eps[epid-1]) {
1596         DPRINTF("xhci: slot %d ep %d not enabled\n", slotid, epid);
1597         return CC_EP_NOT_ENABLED_ERROR;
1598     }
1599 
1600     epctx = slot->eps[epid-1];
1601 
1602     if (epctx->state != EP_HALTED) {
1603         DPRINTF("xhci: reset EP while EP %d not halted (%d)\n",
1604                 epid, epctx->state);
1605         return CC_CONTEXT_STATE_ERROR;
1606     }
1607 
1608     if (xhci_ep_nuke_xfers(xhci, slotid, epid, 0) > 0) {
1609         DPRINTF("xhci: FIXME: endpoint reset w/ xfers running, "
1610                 "data might be lost\n");
1611     }
1612 
1613     if (!xhci->slots[slotid-1].uport ||
1614         !xhci->slots[slotid-1].uport->dev ||
1615         !xhci->slots[slotid-1].uport->dev->attached) {
1616         return CC_USB_TRANSACTION_ERROR;
1617     }
1618 
1619     xhci_set_ep_state(xhci, epctx, NULL, EP_STOPPED);
1620 
1621     if (epctx->nr_pstreams) {
1622         xhci_reset_streams(epctx);
1623     }
1624 
1625     return CC_SUCCESS;
1626 }
1627 
1628 static TRBCCode xhci_set_ep_dequeue(XHCIState *xhci, unsigned int slotid,
1629                                     unsigned int epid, unsigned int streamid,
1630                                     uint64_t pdequeue)
1631 {
1632     XHCISlot *slot;
1633     XHCIEPContext *epctx;
1634     XHCIStreamContext *sctx;
1635     dma_addr_t dequeue;
1636 
1637     assert(slotid >= 1 && slotid <= xhci->numslots);
1638 
1639     if (epid < 1 || epid > 31) {
1640         DPRINTF("xhci: bad ep %d\n", epid);
1641         return CC_TRB_ERROR;
1642     }
1643 
1644     trace_usb_xhci_ep_set_dequeue(slotid, epid, streamid, pdequeue);
1645     dequeue = xhci_mask64(pdequeue);
1646 
1647     slot = &xhci->slots[slotid-1];
1648 
1649     if (!slot->eps[epid-1]) {
1650         DPRINTF("xhci: slot %d ep %d not enabled\n", slotid, epid);
1651         return CC_EP_NOT_ENABLED_ERROR;
1652     }
1653 
1654     epctx = slot->eps[epid-1];
1655 
1656     if (epctx->state != EP_STOPPED) {
1657         DPRINTF("xhci: set EP dequeue pointer while EP %d not stopped\n", epid);
1658         return CC_CONTEXT_STATE_ERROR;
1659     }
1660 
1661     if (epctx->nr_pstreams) {
1662         uint32_t err;
1663         sctx = xhci_find_stream(epctx, streamid, &err);
1664         if (sctx == NULL) {
1665             return err;
1666         }
1667         xhci_ring_init(xhci, &sctx->ring, dequeue & ~0xf);
1668         sctx->ring.ccs = dequeue & 1;
1669     } else {
1670         sctx = NULL;
1671         xhci_ring_init(xhci, &epctx->ring, dequeue & ~0xF);
1672         epctx->ring.ccs = dequeue & 1;
1673     }
1674 
1675     xhci_set_ep_state(xhci, epctx, sctx, EP_STOPPED);
1676 
1677     return CC_SUCCESS;
1678 }
1679 
1680 static int xhci_xfer_create_sgl(XHCITransfer *xfer, int in_xfer)
1681 {
1682     XHCIState *xhci = xfer->xhci;
1683     int i;
1684 
1685     xfer->int_req = false;
1686     pci_dma_sglist_init(&xfer->sgl, PCI_DEVICE(xhci), xfer->trb_count);
1687     for (i = 0; i < xfer->trb_count; i++) {
1688         XHCITRB *trb = &xfer->trbs[i];
1689         dma_addr_t addr;
1690         unsigned int chunk = 0;
1691 
1692         if (trb->control & TRB_TR_IOC) {
1693             xfer->int_req = true;
1694         }
1695 
1696         switch (TRB_TYPE(*trb)) {
1697         case TR_DATA:
1698             if ((!(trb->control & TRB_TR_DIR)) != (!in_xfer)) {
1699                 DPRINTF("xhci: data direction mismatch for TR_DATA\n");
1700                 goto err;
1701             }
1702             /* fallthrough */
1703         case TR_NORMAL:
1704         case TR_ISOCH:
1705             addr = xhci_mask64(trb->parameter);
1706             chunk = trb->status & 0x1ffff;
1707             if (trb->control & TRB_TR_IDT) {
1708                 if (chunk > 8 || in_xfer) {
1709                     DPRINTF("xhci: invalid immediate data TRB\n");
1710                     goto err;
1711                 }
1712                 qemu_sglist_add(&xfer->sgl, trb->addr, chunk);
1713             } else {
1714                 qemu_sglist_add(&xfer->sgl, addr, chunk);
1715             }
1716             break;
1717         }
1718     }
1719 
1720     return 0;
1721 
1722 err:
1723     qemu_sglist_destroy(&xfer->sgl);
1724     xhci_die(xhci);
1725     return -1;
1726 }
1727 
1728 static void xhci_xfer_unmap(XHCITransfer *xfer)
1729 {
1730     usb_packet_unmap(&xfer->packet, &xfer->sgl);
1731     qemu_sglist_destroy(&xfer->sgl);
1732 }
1733 
1734 static void xhci_xfer_report(XHCITransfer *xfer)
1735 {
1736     uint32_t edtla = 0;
1737     unsigned int left;
1738     bool reported = 0;
1739     bool shortpkt = 0;
1740     XHCIEvent event = {ER_TRANSFER, CC_SUCCESS};
1741     XHCIState *xhci = xfer->xhci;
1742     int i;
1743 
1744     left = xfer->packet.actual_length;
1745 
1746     for (i = 0; i < xfer->trb_count; i++) {
1747         XHCITRB *trb = &xfer->trbs[i];
1748         unsigned int chunk = 0;
1749 
1750         switch (TRB_TYPE(*trb)) {
1751         case TR_DATA:
1752         case TR_NORMAL:
1753         case TR_ISOCH:
1754             chunk = trb->status & 0x1ffff;
1755             if (chunk > left) {
1756                 chunk = left;
1757                 if (xfer->status == CC_SUCCESS) {
1758                     shortpkt = 1;
1759                 }
1760             }
1761             left -= chunk;
1762             edtla += chunk;
1763             break;
1764         case TR_STATUS:
1765             reported = 0;
1766             shortpkt = 0;
1767             break;
1768         }
1769 
1770         /*
1771          * XHCI 1.1, 4.11.3.1 Transfer Event TRB -- "each Transfer TRB
1772          * encountered with its IOC flag set to '1' shall generate a Transfer
1773          * Event."
1774          *
1775          * Otherwise, longer transfers can have multiple data TRBs (for scatter
1776          * gather). Short transfers and errors should be reported once per
1777          * transfer only.
1778          */
1779         if ((trb->control & TRB_TR_IOC) ||
1780             (!reported && ((shortpkt && (trb->control & TRB_TR_ISP)) ||
1781                            (xfer->status != CC_SUCCESS && left == 0)))) {
1782             event.slotid = xfer->slotid;
1783             event.epid = xfer->epid;
1784             event.length = (trb->status & 0x1ffff) - chunk;
1785             event.flags = 0;
1786             event.ptr = trb->addr;
1787             if (xfer->status == CC_SUCCESS) {
1788                 event.ccode = shortpkt ? CC_SHORT_PACKET : CC_SUCCESS;
1789             } else {
1790                 event.ccode = xfer->status;
1791             }
1792             if (TRB_TYPE(*trb) == TR_EVDATA) {
1793                 event.ptr = trb->parameter;
1794                 event.flags |= TRB_EV_ED;
1795                 event.length = edtla & 0xffffff;
1796                 DPRINTF("xhci_xfer_data: EDTLA=%d\n", event.length);
1797                 edtla = 0;
1798             }
1799             xhci_event(xhci, &event, TRB_INTR(*trb));
1800             reported = 1;
1801             if (xfer->status != CC_SUCCESS) {
1802                 return;
1803             }
1804         }
1805     }
1806 }
1807 
1808 static void xhci_stall_ep(XHCITransfer *xfer)
1809 {
1810     XHCIState *xhci = xfer->xhci;
1811     XHCISlot *slot = &xhci->slots[xfer->slotid-1];
1812     XHCIEPContext *epctx = slot->eps[xfer->epid-1];
1813     uint32_t err;
1814     XHCIStreamContext *sctx;
1815 
1816     if (epctx->nr_pstreams) {
1817         sctx = xhci_find_stream(epctx, xfer->streamid, &err);
1818         if (sctx == NULL) {
1819             return;
1820         }
1821         sctx->ring.dequeue = xfer->trbs[0].addr;
1822         sctx->ring.ccs = xfer->trbs[0].ccs;
1823         xhci_set_ep_state(xhci, epctx, sctx, EP_HALTED);
1824     } else {
1825         epctx->ring.dequeue = xfer->trbs[0].addr;
1826         epctx->ring.ccs = xfer->trbs[0].ccs;
1827         xhci_set_ep_state(xhci, epctx, NULL, EP_HALTED);
1828     }
1829 }
1830 
1831 static int xhci_submit(XHCIState *xhci, XHCITransfer *xfer,
1832                        XHCIEPContext *epctx);
1833 
1834 static int xhci_setup_packet(XHCITransfer *xfer)
1835 {
1836     XHCIState *xhci = xfer->xhci;
1837     USBEndpoint *ep;
1838     int dir;
1839 
1840     dir = xfer->in_xfer ? USB_TOKEN_IN : USB_TOKEN_OUT;
1841 
1842     if (xfer->packet.ep) {
1843         ep = xfer->packet.ep;
1844     } else {
1845         ep = xhci_epid_to_usbep(xhci, xfer->slotid, xfer->epid);
1846         if (!ep) {
1847             DPRINTF("xhci: slot %d has no device\n",
1848                     xfer->slotid);
1849             return -1;
1850         }
1851     }
1852 
1853     xhci_xfer_create_sgl(xfer, dir == USB_TOKEN_IN); /* Also sets int_req */
1854     usb_packet_setup(&xfer->packet, dir, ep, xfer->streamid,
1855                      xfer->trbs[0].addr, false, xfer->int_req);
1856     usb_packet_map(&xfer->packet, &xfer->sgl);
1857     DPRINTF("xhci: setup packet pid 0x%x addr %d ep %d\n",
1858             xfer->packet.pid, ep->dev->addr, ep->nr);
1859     return 0;
1860 }
1861 
1862 static int xhci_complete_packet(XHCITransfer *xfer)
1863 {
1864     if (xfer->packet.status == USB_RET_ASYNC) {
1865         trace_usb_xhci_xfer_async(xfer);
1866         xfer->running_async = 1;
1867         xfer->running_retry = 0;
1868         xfer->complete = 0;
1869         return 0;
1870     } else if (xfer->packet.status == USB_RET_NAK) {
1871         trace_usb_xhci_xfer_nak(xfer);
1872         xfer->running_async = 0;
1873         xfer->running_retry = 1;
1874         xfer->complete = 0;
1875         return 0;
1876     } else {
1877         xfer->running_async = 0;
1878         xfer->running_retry = 0;
1879         xfer->complete = 1;
1880         xhci_xfer_unmap(xfer);
1881     }
1882 
1883     if (xfer->packet.status == USB_RET_SUCCESS) {
1884         trace_usb_xhci_xfer_success(xfer, xfer->packet.actual_length);
1885         xfer->status = CC_SUCCESS;
1886         xhci_xfer_report(xfer);
1887         return 0;
1888     }
1889 
1890     /* error */
1891     trace_usb_xhci_xfer_error(xfer, xfer->packet.status);
1892     switch (xfer->packet.status) {
1893     case USB_RET_NODEV:
1894     case USB_RET_IOERROR:
1895         xfer->status = CC_USB_TRANSACTION_ERROR;
1896         xhci_xfer_report(xfer);
1897         xhci_stall_ep(xfer);
1898         break;
1899     case USB_RET_STALL:
1900         xfer->status = CC_STALL_ERROR;
1901         xhci_xfer_report(xfer);
1902         xhci_stall_ep(xfer);
1903         break;
1904     case USB_RET_BABBLE:
1905         xfer->status = CC_BABBLE_DETECTED;
1906         xhci_xfer_report(xfer);
1907         xhci_stall_ep(xfer);
1908         break;
1909     default:
1910         DPRINTF("%s: FIXME: status = %d\n", __func__,
1911                 xfer->packet.status);
1912         FIXME("unhandled USB_RET_*");
1913     }
1914     return 0;
1915 }
1916 
1917 static int xhci_fire_ctl_transfer(XHCIState *xhci, XHCITransfer *xfer)
1918 {
1919     XHCITRB *trb_setup, *trb_status;
1920     uint8_t bmRequestType;
1921 
1922     trb_setup = &xfer->trbs[0];
1923     trb_status = &xfer->trbs[xfer->trb_count-1];
1924 
1925     trace_usb_xhci_xfer_start(xfer, xfer->slotid, xfer->epid, xfer->streamid);
1926 
1927     /* at most one Event Data TRB allowed after STATUS */
1928     if (TRB_TYPE(*trb_status) == TR_EVDATA && xfer->trb_count > 2) {
1929         trb_status--;
1930     }
1931 
1932     /* do some sanity checks */
1933     if (TRB_TYPE(*trb_setup) != TR_SETUP) {
1934         DPRINTF("xhci: ep0 first TD not SETUP: %d\n",
1935                 TRB_TYPE(*trb_setup));
1936         return -1;
1937     }
1938     if (TRB_TYPE(*trb_status) != TR_STATUS) {
1939         DPRINTF("xhci: ep0 last TD not STATUS: %d\n",
1940                 TRB_TYPE(*trb_status));
1941         return -1;
1942     }
1943     if (!(trb_setup->control & TRB_TR_IDT)) {
1944         DPRINTF("xhci: Setup TRB doesn't have IDT set\n");
1945         return -1;
1946     }
1947     if ((trb_setup->status & 0x1ffff) != 8) {
1948         DPRINTF("xhci: Setup TRB has bad length (%d)\n",
1949                 (trb_setup->status & 0x1ffff));
1950         return -1;
1951     }
1952 
1953     bmRequestType = trb_setup->parameter;
1954 
1955     xfer->in_xfer = bmRequestType & USB_DIR_IN;
1956     xfer->iso_xfer = false;
1957     xfer->timed_xfer = false;
1958 
1959     if (xhci_setup_packet(xfer) < 0) {
1960         return -1;
1961     }
1962     xfer->packet.parameter = trb_setup->parameter;
1963 
1964     usb_handle_packet(xfer->packet.ep->dev, &xfer->packet);
1965 
1966     xhci_complete_packet(xfer);
1967     if (!xfer->running_async && !xfer->running_retry) {
1968         xhci_kick_ep(xhci, xfer->slotid, xfer->epid, 0);
1969     }
1970     return 0;
1971 }
1972 
1973 static void xhci_calc_intr_kick(XHCIState *xhci, XHCITransfer *xfer,
1974                                 XHCIEPContext *epctx, uint64_t mfindex)
1975 {
1976     uint64_t asap = ((mfindex + epctx->interval - 1) &
1977                      ~(epctx->interval-1));
1978     uint64_t kick = epctx->mfindex_last + epctx->interval;
1979 
1980     assert(epctx->interval != 0);
1981     xfer->mfindex_kick = MAX(asap, kick);
1982 }
1983 
1984 static void xhci_calc_iso_kick(XHCIState *xhci, XHCITransfer *xfer,
1985                                XHCIEPContext *epctx, uint64_t mfindex)
1986 {
1987     if (xfer->trbs[0].control & TRB_TR_SIA) {
1988         uint64_t asap = ((mfindex + epctx->interval - 1) &
1989                          ~(epctx->interval-1));
1990         if (asap >= epctx->mfindex_last &&
1991             asap <= epctx->mfindex_last + epctx->interval * 4) {
1992             xfer->mfindex_kick = epctx->mfindex_last + epctx->interval;
1993         } else {
1994             xfer->mfindex_kick = asap;
1995         }
1996     } else {
1997         xfer->mfindex_kick = ((xfer->trbs[0].control >> TRB_TR_FRAMEID_SHIFT)
1998                               & TRB_TR_FRAMEID_MASK) << 3;
1999         xfer->mfindex_kick |= mfindex & ~0x3fff;
2000         if (xfer->mfindex_kick + 0x100 < mfindex) {
2001             xfer->mfindex_kick += 0x4000;
2002         }
2003     }
2004 }
2005 
2006 static void xhci_check_intr_iso_kick(XHCIState *xhci, XHCITransfer *xfer,
2007                                      XHCIEPContext *epctx, uint64_t mfindex)
2008 {
2009     if (xfer->mfindex_kick > mfindex) {
2010         timer_mod(epctx->kick_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
2011                        (xfer->mfindex_kick - mfindex) * 125000);
2012         xfer->running_retry = 1;
2013     } else {
2014         epctx->mfindex_last = xfer->mfindex_kick;
2015         timer_del(epctx->kick_timer);
2016         xfer->running_retry = 0;
2017     }
2018 }
2019 
2020 
2021 static int xhci_submit(XHCIState *xhci, XHCITransfer *xfer, XHCIEPContext *epctx)
2022 {
2023     uint64_t mfindex;
2024 
2025     DPRINTF("xhci_submit(slotid=%d,epid=%d)\n", xfer->slotid, xfer->epid);
2026 
2027     xfer->in_xfer = epctx->type>>2;
2028 
2029     switch(epctx->type) {
2030     case ET_INTR_OUT:
2031     case ET_INTR_IN:
2032         xfer->pkts = 0;
2033         xfer->iso_xfer = false;
2034         xfer->timed_xfer = true;
2035         mfindex = xhci_mfindex_get(xhci);
2036         xhci_calc_intr_kick(xhci, xfer, epctx, mfindex);
2037         xhci_check_intr_iso_kick(xhci, xfer, epctx, mfindex);
2038         if (xfer->running_retry) {
2039             return -1;
2040         }
2041         break;
2042     case ET_BULK_OUT:
2043     case ET_BULK_IN:
2044         xfer->pkts = 0;
2045         xfer->iso_xfer = false;
2046         xfer->timed_xfer = false;
2047         break;
2048     case ET_ISO_OUT:
2049     case ET_ISO_IN:
2050         xfer->pkts = 1;
2051         xfer->iso_xfer = true;
2052         xfer->timed_xfer = true;
2053         mfindex = xhci_mfindex_get(xhci);
2054         xhci_calc_iso_kick(xhci, xfer, epctx, mfindex);
2055         xhci_check_intr_iso_kick(xhci, xfer, epctx, mfindex);
2056         if (xfer->running_retry) {
2057             return -1;
2058         }
2059         break;
2060     default:
2061         trace_usb_xhci_unimplemented("endpoint type", epctx->type);
2062         return -1;
2063     }
2064 
2065     if (xhci_setup_packet(xfer) < 0) {
2066         return -1;
2067     }
2068     usb_handle_packet(xfer->packet.ep->dev, &xfer->packet);
2069 
2070     xhci_complete_packet(xfer);
2071     if (!xfer->running_async && !xfer->running_retry) {
2072         xhci_kick_ep(xhci, xfer->slotid, xfer->epid, xfer->streamid);
2073     }
2074     return 0;
2075 }
2076 
2077 static int xhci_fire_transfer(XHCIState *xhci, XHCITransfer *xfer, XHCIEPContext *epctx)
2078 {
2079     trace_usb_xhci_xfer_start(xfer, xfer->slotid, xfer->epid, xfer->streamid);
2080     return xhci_submit(xhci, xfer, epctx);
2081 }
2082 
2083 static void xhci_kick_ep(XHCIState *xhci, unsigned int slotid,
2084                          unsigned int epid, unsigned int streamid)
2085 {
2086     XHCIStreamContext *stctx;
2087     XHCIEPContext *epctx;
2088     XHCIRing *ring;
2089     USBEndpoint *ep = NULL;
2090     uint64_t mfindex;
2091     int length;
2092     int i;
2093 
2094     trace_usb_xhci_ep_kick(slotid, epid, streamid);
2095     assert(slotid >= 1 && slotid <= xhci->numslots);
2096     assert(epid >= 1 && epid <= 31);
2097 
2098     if (!xhci->slots[slotid-1].enabled) {
2099         DPRINTF("xhci: xhci_kick_ep for disabled slot %d\n", slotid);
2100         return;
2101     }
2102     epctx = xhci->slots[slotid-1].eps[epid-1];
2103     if (!epctx) {
2104         DPRINTF("xhci: xhci_kick_ep for disabled endpoint %d,%d\n",
2105                 epid, slotid);
2106         return;
2107     }
2108 
2109     /* If the device has been detached, but the guest has not noticed this
2110        yet the 2 above checks will succeed, but we must NOT continue */
2111     if (!xhci->slots[slotid - 1].uport ||
2112         !xhci->slots[slotid - 1].uport->dev ||
2113         !xhci->slots[slotid - 1].uport->dev->attached) {
2114         return;
2115     }
2116 
2117     if (epctx->retry) {
2118         XHCITransfer *xfer = epctx->retry;
2119 
2120         trace_usb_xhci_xfer_retry(xfer);
2121         assert(xfer->running_retry);
2122         if (xfer->timed_xfer) {
2123             /* time to kick the transfer? */
2124             mfindex = xhci_mfindex_get(xhci);
2125             xhci_check_intr_iso_kick(xhci, xfer, epctx, mfindex);
2126             if (xfer->running_retry) {
2127                 return;
2128             }
2129             xfer->timed_xfer = 0;
2130             xfer->running_retry = 1;
2131         }
2132         if (xfer->iso_xfer) {
2133             /* retry iso transfer */
2134             if (xhci_setup_packet(xfer) < 0) {
2135                 return;
2136             }
2137             usb_handle_packet(xfer->packet.ep->dev, &xfer->packet);
2138             assert(xfer->packet.status != USB_RET_NAK);
2139             xhci_complete_packet(xfer);
2140         } else {
2141             /* retry nak'ed transfer */
2142             if (xhci_setup_packet(xfer) < 0) {
2143                 return;
2144             }
2145             usb_handle_packet(xfer->packet.ep->dev, &xfer->packet);
2146             if (xfer->packet.status == USB_RET_NAK) {
2147                 return;
2148             }
2149             xhci_complete_packet(xfer);
2150         }
2151         assert(!xfer->running_retry);
2152         epctx->retry = NULL;
2153     }
2154 
2155     if (epctx->state == EP_HALTED) {
2156         DPRINTF("xhci: ep halted, not running schedule\n");
2157         return;
2158     }
2159 
2160 
2161     if (epctx->nr_pstreams) {
2162         uint32_t err;
2163         stctx = xhci_find_stream(epctx, streamid, &err);
2164         if (stctx == NULL) {
2165             return;
2166         }
2167         ring = &stctx->ring;
2168         xhci_set_ep_state(xhci, epctx, stctx, EP_RUNNING);
2169     } else {
2170         ring = &epctx->ring;
2171         streamid = 0;
2172         xhci_set_ep_state(xhci, epctx, NULL, EP_RUNNING);
2173     }
2174     assert(ring->dequeue != 0);
2175 
2176     while (1) {
2177         XHCITransfer *xfer = &epctx->transfers[epctx->next_xfer];
2178         if (xfer->running_async || xfer->running_retry) {
2179             break;
2180         }
2181         length = xhci_ring_chain_length(xhci, ring);
2182         if (length < 0) {
2183             break;
2184         } else if (length == 0) {
2185             break;
2186         }
2187         if (xfer->trbs && xfer->trb_alloced < length) {
2188             xfer->trb_count = 0;
2189             xfer->trb_alloced = 0;
2190             g_free(xfer->trbs);
2191             xfer->trbs = NULL;
2192         }
2193         if (!xfer->trbs) {
2194             xfer->trbs = g_malloc(sizeof(XHCITRB) * length);
2195             xfer->trb_alloced = length;
2196         }
2197         xfer->trb_count = length;
2198 
2199         for (i = 0; i < length; i++) {
2200             assert(xhci_ring_fetch(xhci, ring, &xfer->trbs[i], NULL));
2201         }
2202         xfer->streamid = streamid;
2203 
2204         if (epid == 1) {
2205             if (xhci_fire_ctl_transfer(xhci, xfer) >= 0) {
2206                 epctx->next_xfer = (epctx->next_xfer + 1) % TD_QUEUE;
2207                 ep = xfer->packet.ep;
2208             } else {
2209                 DPRINTF("xhci: error firing CTL transfer\n");
2210             }
2211         } else {
2212             if (xhci_fire_transfer(xhci, xfer, epctx) >= 0) {
2213                 epctx->next_xfer = (epctx->next_xfer + 1) % TD_QUEUE;
2214             } else {
2215                 if (!xfer->timed_xfer) {
2216                     DPRINTF("xhci: error firing data transfer\n");
2217                 }
2218             }
2219         }
2220 
2221         if (epctx->state == EP_HALTED) {
2222             break;
2223         }
2224         if (xfer->running_retry) {
2225             DPRINTF("xhci: xfer nacked, stopping schedule\n");
2226             epctx->retry = xfer;
2227             break;
2228         }
2229     }
2230 
2231     ep = xhci_epid_to_usbep(xhci, slotid, epid);
2232     if (ep) {
2233         usb_device_flush_ep_queue(ep->dev, ep);
2234     }
2235 }
2236 
2237 static TRBCCode xhci_enable_slot(XHCIState *xhci, unsigned int slotid)
2238 {
2239     trace_usb_xhci_slot_enable(slotid);
2240     assert(slotid >= 1 && slotid <= xhci->numslots);
2241     xhci->slots[slotid-1].enabled = 1;
2242     xhci->slots[slotid-1].uport = NULL;
2243     memset(xhci->slots[slotid-1].eps, 0, sizeof(XHCIEPContext*)*31);
2244 
2245     return CC_SUCCESS;
2246 }
2247 
2248 static TRBCCode xhci_disable_slot(XHCIState *xhci, unsigned int slotid)
2249 {
2250     int i;
2251 
2252     trace_usb_xhci_slot_disable(slotid);
2253     assert(slotid >= 1 && slotid <= xhci->numslots);
2254 
2255     for (i = 1; i <= 31; i++) {
2256         if (xhci->slots[slotid-1].eps[i-1]) {
2257             xhci_disable_ep(xhci, slotid, i);
2258         }
2259     }
2260 
2261     xhci->slots[slotid-1].enabled = 0;
2262     xhci->slots[slotid-1].addressed = 0;
2263     xhci->slots[slotid-1].uport = NULL;
2264     return CC_SUCCESS;
2265 }
2266 
2267 static USBPort *xhci_lookup_uport(XHCIState *xhci, uint32_t *slot_ctx)
2268 {
2269     USBPort *uport;
2270     char path[32];
2271     int i, pos, port;
2272 
2273     port = (slot_ctx[1]>>16) & 0xFF;
2274     if (port < 1 || port > xhci->numports) {
2275         return NULL;
2276     }
2277     port = xhci->ports[port-1].uport->index+1;
2278     pos = snprintf(path, sizeof(path), "%d", port);
2279     for (i = 0; i < 5; i++) {
2280         port = (slot_ctx[0] >> 4*i) & 0x0f;
2281         if (!port) {
2282             break;
2283         }
2284         pos += snprintf(path + pos, sizeof(path) - pos, ".%d", port);
2285     }
2286 
2287     QTAILQ_FOREACH(uport, &xhci->bus.used, next) {
2288         if (strcmp(uport->path, path) == 0) {
2289             return uport;
2290         }
2291     }
2292     return NULL;
2293 }
2294 
2295 static TRBCCode xhci_address_slot(XHCIState *xhci, unsigned int slotid,
2296                                   uint64_t pictx, bool bsr)
2297 {
2298     XHCISlot *slot;
2299     USBPort *uport;
2300     USBDevice *dev;
2301     dma_addr_t ictx, octx, dcbaap;
2302     uint64_t poctx;
2303     uint32_t ictl_ctx[2];
2304     uint32_t slot_ctx[4];
2305     uint32_t ep0_ctx[5];
2306     int i;
2307     TRBCCode res;
2308 
2309     assert(slotid >= 1 && slotid <= xhci->numslots);
2310 
2311     dcbaap = xhci_addr64(xhci->dcbaap_low, xhci->dcbaap_high);
2312     poctx = ldq_le_pci_dma(PCI_DEVICE(xhci), dcbaap + 8 * slotid);
2313     ictx = xhci_mask64(pictx);
2314     octx = xhci_mask64(poctx);
2315 
2316     DPRINTF("xhci: input context at "DMA_ADDR_FMT"\n", ictx);
2317     DPRINTF("xhci: output context at "DMA_ADDR_FMT"\n", octx);
2318 
2319     xhci_dma_read_u32s(xhci, ictx, ictl_ctx, sizeof(ictl_ctx));
2320 
2321     if (ictl_ctx[0] != 0x0 || ictl_ctx[1] != 0x3) {
2322         DPRINTF("xhci: invalid input context control %08x %08x\n",
2323                 ictl_ctx[0], ictl_ctx[1]);
2324         return CC_TRB_ERROR;
2325     }
2326 
2327     xhci_dma_read_u32s(xhci, ictx+32, slot_ctx, sizeof(slot_ctx));
2328     xhci_dma_read_u32s(xhci, ictx+64, ep0_ctx, sizeof(ep0_ctx));
2329 
2330     DPRINTF("xhci: input slot context: %08x %08x %08x %08x\n",
2331             slot_ctx[0], slot_ctx[1], slot_ctx[2], slot_ctx[3]);
2332 
2333     DPRINTF("xhci: input ep0 context: %08x %08x %08x %08x %08x\n",
2334             ep0_ctx[0], ep0_ctx[1], ep0_ctx[2], ep0_ctx[3], ep0_ctx[4]);
2335 
2336     uport = xhci_lookup_uport(xhci, slot_ctx);
2337     if (uport == NULL) {
2338         DPRINTF("xhci: port not found\n");
2339         return CC_TRB_ERROR;
2340     }
2341     trace_usb_xhci_slot_address(slotid, uport->path);
2342 
2343     dev = uport->dev;
2344     if (!dev || !dev->attached) {
2345         DPRINTF("xhci: port %s not connected\n", uport->path);
2346         return CC_USB_TRANSACTION_ERROR;
2347     }
2348 
2349     for (i = 0; i < xhci->numslots; i++) {
2350         if (i == slotid-1) {
2351             continue;
2352         }
2353         if (xhci->slots[i].uport == uport) {
2354             DPRINTF("xhci: port %s already assigned to slot %d\n",
2355                     uport->path, i+1);
2356             return CC_TRB_ERROR;
2357         }
2358     }
2359 
2360     slot = &xhci->slots[slotid-1];
2361     slot->uport = uport;
2362     slot->ctx = octx;
2363 
2364     if (bsr) {
2365         slot_ctx[3] = SLOT_DEFAULT << SLOT_STATE_SHIFT;
2366     } else {
2367         USBPacket p;
2368         uint8_t buf[1];
2369 
2370         slot_ctx[3] = (SLOT_ADDRESSED << SLOT_STATE_SHIFT) | slotid;
2371         usb_device_reset(dev);
2372         memset(&p, 0, sizeof(p));
2373         usb_packet_addbuf(&p, buf, sizeof(buf));
2374         usb_packet_setup(&p, USB_TOKEN_OUT,
2375                          usb_ep_get(dev, USB_TOKEN_OUT, 0), 0,
2376                          0, false, false);
2377         usb_device_handle_control(dev, &p,
2378                                   DeviceOutRequest | USB_REQ_SET_ADDRESS,
2379                                   slotid, 0, 0, NULL);
2380         assert(p.status != USB_RET_ASYNC);
2381     }
2382 
2383     res = xhci_enable_ep(xhci, slotid, 1, octx+32, ep0_ctx);
2384 
2385     DPRINTF("xhci: output slot context: %08x %08x %08x %08x\n",
2386             slot_ctx[0], slot_ctx[1], slot_ctx[2], slot_ctx[3]);
2387     DPRINTF("xhci: output ep0 context: %08x %08x %08x %08x %08x\n",
2388             ep0_ctx[0], ep0_ctx[1], ep0_ctx[2], ep0_ctx[3], ep0_ctx[4]);
2389 
2390     xhci_dma_write_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx));
2391     xhci_dma_write_u32s(xhci, octx+32, ep0_ctx, sizeof(ep0_ctx));
2392 
2393     xhci->slots[slotid-1].addressed = 1;
2394     return res;
2395 }
2396 
2397 
2398 static TRBCCode xhci_configure_slot(XHCIState *xhci, unsigned int slotid,
2399                                   uint64_t pictx, bool dc)
2400 {
2401     dma_addr_t ictx, octx;
2402     uint32_t ictl_ctx[2];
2403     uint32_t slot_ctx[4];
2404     uint32_t islot_ctx[4];
2405     uint32_t ep_ctx[5];
2406     int i;
2407     TRBCCode res;
2408 
2409     trace_usb_xhci_slot_configure(slotid);
2410     assert(slotid >= 1 && slotid <= xhci->numslots);
2411 
2412     ictx = xhci_mask64(pictx);
2413     octx = xhci->slots[slotid-1].ctx;
2414 
2415     DPRINTF("xhci: input context at "DMA_ADDR_FMT"\n", ictx);
2416     DPRINTF("xhci: output context at "DMA_ADDR_FMT"\n", octx);
2417 
2418     if (dc) {
2419         for (i = 2; i <= 31; i++) {
2420             if (xhci->slots[slotid-1].eps[i-1]) {
2421                 xhci_disable_ep(xhci, slotid, i);
2422             }
2423         }
2424 
2425         xhci_dma_read_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx));
2426         slot_ctx[3] &= ~(SLOT_STATE_MASK << SLOT_STATE_SHIFT);
2427         slot_ctx[3] |= SLOT_ADDRESSED << SLOT_STATE_SHIFT;
2428         DPRINTF("xhci: output slot context: %08x %08x %08x %08x\n",
2429                 slot_ctx[0], slot_ctx[1], slot_ctx[2], slot_ctx[3]);
2430         xhci_dma_write_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx));
2431 
2432         return CC_SUCCESS;
2433     }
2434 
2435     xhci_dma_read_u32s(xhci, ictx, ictl_ctx, sizeof(ictl_ctx));
2436 
2437     if ((ictl_ctx[0] & 0x3) != 0x0 || (ictl_ctx[1] & 0x3) != 0x1) {
2438         DPRINTF("xhci: invalid input context control %08x %08x\n",
2439                 ictl_ctx[0], ictl_ctx[1]);
2440         return CC_TRB_ERROR;
2441     }
2442 
2443     xhci_dma_read_u32s(xhci, ictx+32, islot_ctx, sizeof(islot_ctx));
2444     xhci_dma_read_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx));
2445 
2446     if (SLOT_STATE(slot_ctx[3]) < SLOT_ADDRESSED) {
2447         DPRINTF("xhci: invalid slot state %08x\n", slot_ctx[3]);
2448         return CC_CONTEXT_STATE_ERROR;
2449     }
2450 
2451     xhci_free_device_streams(xhci, slotid, ictl_ctx[0] | ictl_ctx[1]);
2452 
2453     for (i = 2; i <= 31; i++) {
2454         if (ictl_ctx[0] & (1<<i)) {
2455             xhci_disable_ep(xhci, slotid, i);
2456         }
2457         if (ictl_ctx[1] & (1<<i)) {
2458             xhci_dma_read_u32s(xhci, ictx+32+(32*i), ep_ctx, sizeof(ep_ctx));
2459             DPRINTF("xhci: input ep%d.%d context: %08x %08x %08x %08x %08x\n",
2460                     i/2, i%2, ep_ctx[0], ep_ctx[1], ep_ctx[2],
2461                     ep_ctx[3], ep_ctx[4]);
2462             xhci_disable_ep(xhci, slotid, i);
2463             res = xhci_enable_ep(xhci, slotid, i, octx+(32*i), ep_ctx);
2464             if (res != CC_SUCCESS) {
2465                 return res;
2466             }
2467             DPRINTF("xhci: output ep%d.%d context: %08x %08x %08x %08x %08x\n",
2468                     i/2, i%2, ep_ctx[0], ep_ctx[1], ep_ctx[2],
2469                     ep_ctx[3], ep_ctx[4]);
2470             xhci_dma_write_u32s(xhci, octx+(32*i), ep_ctx, sizeof(ep_ctx));
2471         }
2472     }
2473 
2474     res = xhci_alloc_device_streams(xhci, slotid, ictl_ctx[1]);
2475     if (res != CC_SUCCESS) {
2476         for (i = 2; i <= 31; i++) {
2477             if (ictl_ctx[1] & (1u << i)) {
2478                 xhci_disable_ep(xhci, slotid, i);
2479             }
2480         }
2481         return res;
2482     }
2483 
2484     slot_ctx[3] &= ~(SLOT_STATE_MASK << SLOT_STATE_SHIFT);
2485     slot_ctx[3] |= SLOT_CONFIGURED << SLOT_STATE_SHIFT;
2486     slot_ctx[0] &= ~(SLOT_CONTEXT_ENTRIES_MASK << SLOT_CONTEXT_ENTRIES_SHIFT);
2487     slot_ctx[0] |= islot_ctx[0] & (SLOT_CONTEXT_ENTRIES_MASK <<
2488                                    SLOT_CONTEXT_ENTRIES_SHIFT);
2489     DPRINTF("xhci: output slot context: %08x %08x %08x %08x\n",
2490             slot_ctx[0], slot_ctx[1], slot_ctx[2], slot_ctx[3]);
2491 
2492     xhci_dma_write_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx));
2493 
2494     return CC_SUCCESS;
2495 }
2496 
2497 
2498 static TRBCCode xhci_evaluate_slot(XHCIState *xhci, unsigned int slotid,
2499                                    uint64_t pictx)
2500 {
2501     dma_addr_t ictx, octx;
2502     uint32_t ictl_ctx[2];
2503     uint32_t iep0_ctx[5];
2504     uint32_t ep0_ctx[5];
2505     uint32_t islot_ctx[4];
2506     uint32_t slot_ctx[4];
2507 
2508     trace_usb_xhci_slot_evaluate(slotid);
2509     assert(slotid >= 1 && slotid <= xhci->numslots);
2510 
2511     ictx = xhci_mask64(pictx);
2512     octx = xhci->slots[slotid-1].ctx;
2513 
2514     DPRINTF("xhci: input context at "DMA_ADDR_FMT"\n", ictx);
2515     DPRINTF("xhci: output context at "DMA_ADDR_FMT"\n", octx);
2516 
2517     xhci_dma_read_u32s(xhci, ictx, ictl_ctx, sizeof(ictl_ctx));
2518 
2519     if (ictl_ctx[0] != 0x0 || ictl_ctx[1] & ~0x3) {
2520         DPRINTF("xhci: invalid input context control %08x %08x\n",
2521                 ictl_ctx[0], ictl_ctx[1]);
2522         return CC_TRB_ERROR;
2523     }
2524 
2525     if (ictl_ctx[1] & 0x1) {
2526         xhci_dma_read_u32s(xhci, ictx+32, islot_ctx, sizeof(islot_ctx));
2527 
2528         DPRINTF("xhci: input slot context: %08x %08x %08x %08x\n",
2529                 islot_ctx[0], islot_ctx[1], islot_ctx[2], islot_ctx[3]);
2530 
2531         xhci_dma_read_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx));
2532 
2533         slot_ctx[1] &= ~0xFFFF; /* max exit latency */
2534         slot_ctx[1] |= islot_ctx[1] & 0xFFFF;
2535         slot_ctx[2] &= ~0xFF00000; /* interrupter target */
2536         slot_ctx[2] |= islot_ctx[2] & 0xFF000000;
2537 
2538         DPRINTF("xhci: output slot context: %08x %08x %08x %08x\n",
2539                 slot_ctx[0], slot_ctx[1], slot_ctx[2], slot_ctx[3]);
2540 
2541         xhci_dma_write_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx));
2542     }
2543 
2544     if (ictl_ctx[1] & 0x2) {
2545         xhci_dma_read_u32s(xhci, ictx+64, iep0_ctx, sizeof(iep0_ctx));
2546 
2547         DPRINTF("xhci: input ep0 context: %08x %08x %08x %08x %08x\n",
2548                 iep0_ctx[0], iep0_ctx[1], iep0_ctx[2],
2549                 iep0_ctx[3], iep0_ctx[4]);
2550 
2551         xhci_dma_read_u32s(xhci, octx+32, ep0_ctx, sizeof(ep0_ctx));
2552 
2553         ep0_ctx[1] &= ~0xFFFF0000; /* max packet size*/
2554         ep0_ctx[1] |= iep0_ctx[1] & 0xFFFF0000;
2555 
2556         DPRINTF("xhci: output ep0 context: %08x %08x %08x %08x %08x\n",
2557                 ep0_ctx[0], ep0_ctx[1], ep0_ctx[2], ep0_ctx[3], ep0_ctx[4]);
2558 
2559         xhci_dma_write_u32s(xhci, octx+32, ep0_ctx, sizeof(ep0_ctx));
2560     }
2561 
2562     return CC_SUCCESS;
2563 }
2564 
2565 static TRBCCode xhci_reset_slot(XHCIState *xhci, unsigned int slotid)
2566 {
2567     uint32_t slot_ctx[4];
2568     dma_addr_t octx;
2569     int i;
2570 
2571     trace_usb_xhci_slot_reset(slotid);
2572     assert(slotid >= 1 && slotid <= xhci->numslots);
2573 
2574     octx = xhci->slots[slotid-1].ctx;
2575 
2576     DPRINTF("xhci: output context at "DMA_ADDR_FMT"\n", octx);
2577 
2578     for (i = 2; i <= 31; i++) {
2579         if (xhci->slots[slotid-1].eps[i-1]) {
2580             xhci_disable_ep(xhci, slotid, i);
2581         }
2582     }
2583 
2584     xhci_dma_read_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx));
2585     slot_ctx[3] &= ~(SLOT_STATE_MASK << SLOT_STATE_SHIFT);
2586     slot_ctx[3] |= SLOT_DEFAULT << SLOT_STATE_SHIFT;
2587     DPRINTF("xhci: output slot context: %08x %08x %08x %08x\n",
2588             slot_ctx[0], slot_ctx[1], slot_ctx[2], slot_ctx[3]);
2589     xhci_dma_write_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx));
2590 
2591     return CC_SUCCESS;
2592 }
2593 
2594 static unsigned int xhci_get_slot(XHCIState *xhci, XHCIEvent *event, XHCITRB *trb)
2595 {
2596     unsigned int slotid;
2597     slotid = (trb->control >> TRB_CR_SLOTID_SHIFT) & TRB_CR_SLOTID_MASK;
2598     if (slotid < 1 || slotid > xhci->numslots) {
2599         DPRINTF("xhci: bad slot id %d\n", slotid);
2600         event->ccode = CC_TRB_ERROR;
2601         return 0;
2602     } else if (!xhci->slots[slotid-1].enabled) {
2603         DPRINTF("xhci: slot id %d not enabled\n", slotid);
2604         event->ccode = CC_SLOT_NOT_ENABLED_ERROR;
2605         return 0;
2606     }
2607     return slotid;
2608 }
2609 
2610 /* cleanup slot state on usb device detach */
2611 static void xhci_detach_slot(XHCIState *xhci, USBPort *uport)
2612 {
2613     int slot, ep;
2614 
2615     for (slot = 0; slot < xhci->numslots; slot++) {
2616         if (xhci->slots[slot].uport == uport) {
2617             break;
2618         }
2619     }
2620     if (slot == xhci->numslots) {
2621         return;
2622     }
2623 
2624     for (ep = 0; ep < 31; ep++) {
2625         if (xhci->slots[slot].eps[ep]) {
2626             xhci_ep_nuke_xfers(xhci, slot + 1, ep + 1, 0);
2627         }
2628     }
2629     xhci->slots[slot].uport = NULL;
2630 }
2631 
2632 static TRBCCode xhci_get_port_bandwidth(XHCIState *xhci, uint64_t pctx)
2633 {
2634     dma_addr_t ctx;
2635     uint8_t bw_ctx[xhci->numports+1];
2636 
2637     DPRINTF("xhci_get_port_bandwidth()\n");
2638 
2639     ctx = xhci_mask64(pctx);
2640 
2641     DPRINTF("xhci: bandwidth context at "DMA_ADDR_FMT"\n", ctx);
2642 
2643     /* TODO: actually implement real values here */
2644     bw_ctx[0] = 0;
2645     memset(&bw_ctx[1], 80, xhci->numports); /* 80% */
2646     pci_dma_write(PCI_DEVICE(xhci), ctx, bw_ctx, sizeof(bw_ctx));
2647 
2648     return CC_SUCCESS;
2649 }
2650 
2651 static uint32_t rotl(uint32_t v, unsigned count)
2652 {
2653     count &= 31;
2654     return (v << count) | (v >> (32 - count));
2655 }
2656 
2657 
2658 static uint32_t xhci_nec_challenge(uint32_t hi, uint32_t lo)
2659 {
2660     uint32_t val;
2661     val = rotl(lo - 0x49434878, 32 - ((hi>>8) & 0x1F));
2662     val += rotl(lo + 0x49434878, hi & 0x1F);
2663     val -= rotl(hi ^ 0x49434878, (lo >> 16) & 0x1F);
2664     return ~val;
2665 }
2666 
2667 static void xhci_via_challenge(XHCIState *xhci, uint64_t addr)
2668 {
2669     PCIDevice *pci_dev = PCI_DEVICE(xhci);
2670     uint32_t buf[8];
2671     uint32_t obuf[8];
2672     dma_addr_t paddr = xhci_mask64(addr);
2673 
2674     pci_dma_read(pci_dev, paddr, &buf, 32);
2675 
2676     memcpy(obuf, buf, sizeof(obuf));
2677 
2678     if ((buf[0] & 0xff) == 2) {
2679         obuf[0] = 0x49932000 + 0x54dc200 * buf[2] + 0x7429b578 * buf[3];
2680         obuf[0] |=  (buf[2] * buf[3]) & 0xff;
2681         obuf[1] = 0x0132bb37 + 0xe89 * buf[2] + 0xf09 * buf[3];
2682         obuf[2] = 0x0066c2e9 + 0x2091 * buf[2] + 0x19bd * buf[3];
2683         obuf[3] = 0xd5281342 + 0x2cc9691 * buf[2] + 0x2367662 * buf[3];
2684         obuf[4] = 0x0123c75c + 0x1595 * buf[2] + 0x19ec * buf[3];
2685         obuf[5] = 0x00f695de + 0x26fd * buf[2] + 0x3e9 * buf[3];
2686         obuf[6] = obuf[2] ^ obuf[3] ^ 0x29472956;
2687         obuf[7] = obuf[2] ^ obuf[3] ^ 0x65866593;
2688     }
2689 
2690     pci_dma_write(pci_dev, paddr, &obuf, 32);
2691 }
2692 
2693 static void xhci_process_commands(XHCIState *xhci)
2694 {
2695     XHCITRB trb;
2696     TRBType type;
2697     XHCIEvent event = {ER_COMMAND_COMPLETE, CC_SUCCESS};
2698     dma_addr_t addr;
2699     unsigned int i, slotid = 0;
2700 
2701     DPRINTF("xhci_process_commands()\n");
2702     if (!xhci_running(xhci)) {
2703         DPRINTF("xhci_process_commands() called while xHC stopped or paused\n");
2704         return;
2705     }
2706 
2707     xhci->crcr_low |= CRCR_CRR;
2708 
2709     while ((type = xhci_ring_fetch(xhci, &xhci->cmd_ring, &trb, &addr))) {
2710         event.ptr = addr;
2711         switch (type) {
2712         case CR_ENABLE_SLOT:
2713             for (i = 0; i < xhci->numslots; i++) {
2714                 if (!xhci->slots[i].enabled) {
2715                     break;
2716                 }
2717             }
2718             if (i >= xhci->numslots) {
2719                 DPRINTF("xhci: no device slots available\n");
2720                 event.ccode = CC_NO_SLOTS_ERROR;
2721             } else {
2722                 slotid = i+1;
2723                 event.ccode = xhci_enable_slot(xhci, slotid);
2724             }
2725             break;
2726         case CR_DISABLE_SLOT:
2727             slotid = xhci_get_slot(xhci, &event, &trb);
2728             if (slotid) {
2729                 event.ccode = xhci_disable_slot(xhci, slotid);
2730             }
2731             break;
2732         case CR_ADDRESS_DEVICE:
2733             slotid = xhci_get_slot(xhci, &event, &trb);
2734             if (slotid) {
2735                 event.ccode = xhci_address_slot(xhci, slotid, trb.parameter,
2736                                                 trb.control & TRB_CR_BSR);
2737             }
2738             break;
2739         case CR_CONFIGURE_ENDPOINT:
2740             slotid = xhci_get_slot(xhci, &event, &trb);
2741             if (slotid) {
2742                 event.ccode = xhci_configure_slot(xhci, slotid, trb.parameter,
2743                                                   trb.control & TRB_CR_DC);
2744             }
2745             break;
2746         case CR_EVALUATE_CONTEXT:
2747             slotid = xhci_get_slot(xhci, &event, &trb);
2748             if (slotid) {
2749                 event.ccode = xhci_evaluate_slot(xhci, slotid, trb.parameter);
2750             }
2751             break;
2752         case CR_STOP_ENDPOINT:
2753             slotid = xhci_get_slot(xhci, &event, &trb);
2754             if (slotid) {
2755                 unsigned int epid = (trb.control >> TRB_CR_EPID_SHIFT)
2756                     & TRB_CR_EPID_MASK;
2757                 event.ccode = xhci_stop_ep(xhci, slotid, epid);
2758             }
2759             break;
2760         case CR_RESET_ENDPOINT:
2761             slotid = xhci_get_slot(xhci, &event, &trb);
2762             if (slotid) {
2763                 unsigned int epid = (trb.control >> TRB_CR_EPID_SHIFT)
2764                     & TRB_CR_EPID_MASK;
2765                 event.ccode = xhci_reset_ep(xhci, slotid, epid);
2766             }
2767             break;
2768         case CR_SET_TR_DEQUEUE:
2769             slotid = xhci_get_slot(xhci, &event, &trb);
2770             if (slotid) {
2771                 unsigned int epid = (trb.control >> TRB_CR_EPID_SHIFT)
2772                     & TRB_CR_EPID_MASK;
2773                 unsigned int streamid = (trb.status >> 16) & 0xffff;
2774                 event.ccode = xhci_set_ep_dequeue(xhci, slotid,
2775                                                   epid, streamid,
2776                                                   trb.parameter);
2777             }
2778             break;
2779         case CR_RESET_DEVICE:
2780             slotid = xhci_get_slot(xhci, &event, &trb);
2781             if (slotid) {
2782                 event.ccode = xhci_reset_slot(xhci, slotid);
2783             }
2784             break;
2785         case CR_GET_PORT_BANDWIDTH:
2786             event.ccode = xhci_get_port_bandwidth(xhci, trb.parameter);
2787             break;
2788         case CR_VENDOR_VIA_CHALLENGE_RESPONSE:
2789             xhci_via_challenge(xhci, trb.parameter);
2790             break;
2791         case CR_VENDOR_NEC_FIRMWARE_REVISION:
2792             event.type = 48; /* NEC reply */
2793             event.length = 0x3025;
2794             break;
2795         case CR_VENDOR_NEC_CHALLENGE_RESPONSE:
2796         {
2797             uint32_t chi = trb.parameter >> 32;
2798             uint32_t clo = trb.parameter;
2799             uint32_t val = xhci_nec_challenge(chi, clo);
2800             event.length = val & 0xFFFF;
2801             event.epid = val >> 16;
2802             slotid = val >> 24;
2803             event.type = 48; /* NEC reply */
2804         }
2805         break;
2806         default:
2807             trace_usb_xhci_unimplemented("command", type);
2808             event.ccode = CC_TRB_ERROR;
2809             break;
2810         }
2811         event.slotid = slotid;
2812         xhci_event(xhci, &event, 0);
2813     }
2814 }
2815 
2816 static bool xhci_port_have_device(XHCIPort *port)
2817 {
2818     if (!port->uport->dev || !port->uport->dev->attached) {
2819         return false; /* no device present */
2820     }
2821     if (!((1 << port->uport->dev->speed) & port->speedmask)) {
2822         return false; /* speed mismatch */
2823     }
2824     return true;
2825 }
2826 
2827 static void xhci_port_notify(XHCIPort *port, uint32_t bits)
2828 {
2829     XHCIEvent ev = { ER_PORT_STATUS_CHANGE, CC_SUCCESS,
2830                      port->portnr << 24 };
2831 
2832     if ((port->portsc & bits) == bits) {
2833         return;
2834     }
2835     trace_usb_xhci_port_notify(port->portnr, bits);
2836     port->portsc |= bits;
2837     if (!xhci_running(port->xhci)) {
2838         return;
2839     }
2840     xhci_event(port->xhci, &ev, 0);
2841 }
2842 
2843 static void xhci_port_update(XHCIPort *port, int is_detach)
2844 {
2845     uint32_t pls = PLS_RX_DETECT;
2846 
2847     port->portsc = PORTSC_PP;
2848     if (!is_detach && xhci_port_have_device(port)) {
2849         port->portsc |= PORTSC_CCS;
2850         switch (port->uport->dev->speed) {
2851         case USB_SPEED_LOW:
2852             port->portsc |= PORTSC_SPEED_LOW;
2853             pls = PLS_POLLING;
2854             break;
2855         case USB_SPEED_FULL:
2856             port->portsc |= PORTSC_SPEED_FULL;
2857             pls = PLS_POLLING;
2858             break;
2859         case USB_SPEED_HIGH:
2860             port->portsc |= PORTSC_SPEED_HIGH;
2861             pls = PLS_POLLING;
2862             break;
2863         case USB_SPEED_SUPER:
2864             port->portsc |= PORTSC_SPEED_SUPER;
2865             port->portsc |= PORTSC_PED;
2866             pls = PLS_U0;
2867             break;
2868         }
2869     }
2870     set_field(&port->portsc, pls, PORTSC_PLS);
2871     trace_usb_xhci_port_link(port->portnr, pls);
2872     xhci_port_notify(port, PORTSC_CSC);
2873 }
2874 
2875 static void xhci_port_reset(XHCIPort *port, bool warm_reset)
2876 {
2877     trace_usb_xhci_port_reset(port->portnr, warm_reset);
2878 
2879     if (!xhci_port_have_device(port)) {
2880         return;
2881     }
2882 
2883     usb_device_reset(port->uport->dev);
2884 
2885     switch (port->uport->dev->speed) {
2886     case USB_SPEED_SUPER:
2887         if (warm_reset) {
2888             port->portsc |= PORTSC_WRC;
2889         }
2890         /* fall through */
2891     case USB_SPEED_LOW:
2892     case USB_SPEED_FULL:
2893     case USB_SPEED_HIGH:
2894         set_field(&port->portsc, PLS_U0, PORTSC_PLS);
2895         trace_usb_xhci_port_link(port->portnr, PLS_U0);
2896         port->portsc |= PORTSC_PED;
2897         break;
2898     }
2899 
2900     port->portsc &= ~PORTSC_PR;
2901     xhci_port_notify(port, PORTSC_PRC);
2902 }
2903 
2904 static void xhci_reset(DeviceState *dev)
2905 {
2906     XHCIState *xhci = XHCI(dev);
2907     int i;
2908 
2909     trace_usb_xhci_reset();
2910     if (!(xhci->usbsts & USBSTS_HCH)) {
2911         DPRINTF("xhci: reset while running!\n");
2912     }
2913 
2914     xhci->usbcmd = 0;
2915     xhci->usbsts = USBSTS_HCH;
2916     xhci->dnctrl = 0;
2917     xhci->crcr_low = 0;
2918     xhci->crcr_high = 0;
2919     xhci->dcbaap_low = 0;
2920     xhci->dcbaap_high = 0;
2921     xhci->config = 0;
2922 
2923     for (i = 0; i < xhci->numslots; i++) {
2924         xhci_disable_slot(xhci, i+1);
2925     }
2926 
2927     for (i = 0; i < xhci->numports; i++) {
2928         xhci_port_update(xhci->ports + i, 0);
2929     }
2930 
2931     for (i = 0; i < xhci->numintrs; i++) {
2932         xhci->intr[i].iman = 0;
2933         xhci->intr[i].imod = 0;
2934         xhci->intr[i].erstsz = 0;
2935         xhci->intr[i].erstba_low = 0;
2936         xhci->intr[i].erstba_high = 0;
2937         xhci->intr[i].erdp_low = 0;
2938         xhci->intr[i].erdp_high = 0;
2939         xhci->intr[i].msix_used = 0;
2940 
2941         xhci->intr[i].er_ep_idx = 0;
2942         xhci->intr[i].er_pcs = 1;
2943         xhci->intr[i].er_full = 0;
2944         xhci->intr[i].ev_buffer_put = 0;
2945         xhci->intr[i].ev_buffer_get = 0;
2946     }
2947 
2948     xhci->mfindex_start = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
2949     xhci_mfwrap_update(xhci);
2950 }
2951 
2952 static uint64_t xhci_cap_read(void *ptr, hwaddr reg, unsigned size)
2953 {
2954     XHCIState *xhci = ptr;
2955     uint32_t ret;
2956 
2957     switch (reg) {
2958     case 0x00: /* HCIVERSION, CAPLENGTH */
2959         ret = 0x01000000 | LEN_CAP;
2960         break;
2961     case 0x04: /* HCSPARAMS 1 */
2962         ret = ((xhci->numports_2+xhci->numports_3)<<24)
2963             | (xhci->numintrs<<8) | xhci->numslots;
2964         break;
2965     case 0x08: /* HCSPARAMS 2 */
2966         ret = 0x0000000f;
2967         break;
2968     case 0x0c: /* HCSPARAMS 3 */
2969         ret = 0x00000000;
2970         break;
2971     case 0x10: /* HCCPARAMS */
2972         if (sizeof(dma_addr_t) == 4) {
2973             ret = 0x00080000 | (xhci->max_pstreams_mask << 12);
2974         } else {
2975             ret = 0x00080001 | (xhci->max_pstreams_mask << 12);
2976         }
2977         break;
2978     case 0x14: /* DBOFF */
2979         ret = OFF_DOORBELL;
2980         break;
2981     case 0x18: /* RTSOFF */
2982         ret = OFF_RUNTIME;
2983         break;
2984 
2985     /* extended capabilities */
2986     case 0x20: /* Supported Protocol:00 */
2987         ret = 0x02000402; /* USB 2.0 */
2988         break;
2989     case 0x24: /* Supported Protocol:04 */
2990         ret = 0x20425355; /* "USB " */
2991         break;
2992     case 0x28: /* Supported Protocol:08 */
2993         if (xhci_get_flag(xhci, XHCI_FLAG_SS_FIRST)) {
2994             ret = (xhci->numports_2<<8) | (xhci->numports_3+1);
2995         } else {
2996             ret = (xhci->numports_2<<8) | 1;
2997         }
2998         break;
2999     case 0x2c: /* Supported Protocol:0c */
3000         ret = 0x00000000; /* reserved */
3001         break;
3002     case 0x30: /* Supported Protocol:00 */
3003         ret = 0x03000002; /* USB 3.0 */
3004         break;
3005     case 0x34: /* Supported Protocol:04 */
3006         ret = 0x20425355; /* "USB " */
3007         break;
3008     case 0x38: /* Supported Protocol:08 */
3009         if (xhci_get_flag(xhci, XHCI_FLAG_SS_FIRST)) {
3010             ret = (xhci->numports_3<<8) | 1;
3011         } else {
3012             ret = (xhci->numports_3<<8) | (xhci->numports_2+1);
3013         }
3014         break;
3015     case 0x3c: /* Supported Protocol:0c */
3016         ret = 0x00000000; /* reserved */
3017         break;
3018     default:
3019         trace_usb_xhci_unimplemented("cap read", reg);
3020         ret = 0;
3021     }
3022 
3023     trace_usb_xhci_cap_read(reg, ret);
3024     return ret;
3025 }
3026 
3027 static uint64_t xhci_port_read(void *ptr, hwaddr reg, unsigned size)
3028 {
3029     XHCIPort *port = ptr;
3030     uint32_t ret;
3031 
3032     switch (reg) {
3033     case 0x00: /* PORTSC */
3034         ret = port->portsc;
3035         break;
3036     case 0x04: /* PORTPMSC */
3037     case 0x08: /* PORTLI */
3038         ret = 0;
3039         break;
3040     case 0x0c: /* reserved */
3041     default:
3042         trace_usb_xhci_unimplemented("port read", reg);
3043         ret = 0;
3044     }
3045 
3046     trace_usb_xhci_port_read(port->portnr, reg, ret);
3047     return ret;
3048 }
3049 
3050 static void xhci_port_write(void *ptr, hwaddr reg,
3051                             uint64_t val, unsigned size)
3052 {
3053     XHCIPort *port = ptr;
3054     uint32_t portsc, notify;
3055 
3056     trace_usb_xhci_port_write(port->portnr, reg, val);
3057 
3058     switch (reg) {
3059     case 0x00: /* PORTSC */
3060         /* write-1-to-start bits */
3061         if (val & PORTSC_WPR) {
3062             xhci_port_reset(port, true);
3063             break;
3064         }
3065         if (val & PORTSC_PR) {
3066             xhci_port_reset(port, false);
3067             break;
3068         }
3069 
3070         portsc = port->portsc;
3071         notify = 0;
3072         /* write-1-to-clear bits*/
3073         portsc &= ~(val & (PORTSC_CSC|PORTSC_PEC|PORTSC_WRC|PORTSC_OCC|
3074                            PORTSC_PRC|PORTSC_PLC|PORTSC_CEC));
3075         if (val & PORTSC_LWS) {
3076             /* overwrite PLS only when LWS=1 */
3077             uint32_t old_pls = get_field(port->portsc, PORTSC_PLS);
3078             uint32_t new_pls = get_field(val, PORTSC_PLS);
3079             switch (new_pls) {
3080             case PLS_U0:
3081                 if (old_pls != PLS_U0) {
3082                     set_field(&portsc, new_pls, PORTSC_PLS);
3083                     trace_usb_xhci_port_link(port->portnr, new_pls);
3084                     notify = PORTSC_PLC;
3085                 }
3086                 break;
3087             case PLS_U3:
3088                 if (old_pls < PLS_U3) {
3089                     set_field(&portsc, new_pls, PORTSC_PLS);
3090                     trace_usb_xhci_port_link(port->portnr, new_pls);
3091                 }
3092                 break;
3093             case PLS_RESUME:
3094                 /* windows does this for some reason, don't spam stderr */
3095                 break;
3096             default:
3097                 DPRINTF("%s: ignore pls write (old %d, new %d)\n",
3098                         __func__, old_pls, new_pls);
3099                 break;
3100             }
3101         }
3102         /* read/write bits */
3103         portsc &= ~(PORTSC_PP|PORTSC_WCE|PORTSC_WDE|PORTSC_WOE);
3104         portsc |= (val & (PORTSC_PP|PORTSC_WCE|PORTSC_WDE|PORTSC_WOE));
3105         port->portsc = portsc;
3106         if (notify) {
3107             xhci_port_notify(port, notify);
3108         }
3109         break;
3110     case 0x04: /* PORTPMSC */
3111     case 0x08: /* PORTLI */
3112     default:
3113         trace_usb_xhci_unimplemented("port write", reg);
3114     }
3115 }
3116 
3117 static uint64_t xhci_oper_read(void *ptr, hwaddr reg, unsigned size)
3118 {
3119     XHCIState *xhci = ptr;
3120     uint32_t ret;
3121 
3122     switch (reg) {
3123     case 0x00: /* USBCMD */
3124         ret = xhci->usbcmd;
3125         break;
3126     case 0x04: /* USBSTS */
3127         ret = xhci->usbsts;
3128         break;
3129     case 0x08: /* PAGESIZE */
3130         ret = 1; /* 4KiB */
3131         break;
3132     case 0x14: /* DNCTRL */
3133         ret = xhci->dnctrl;
3134         break;
3135     case 0x18: /* CRCR low */
3136         ret = xhci->crcr_low & ~0xe;
3137         break;
3138     case 0x1c: /* CRCR high */
3139         ret = xhci->crcr_high;
3140         break;
3141     case 0x30: /* DCBAAP low */
3142         ret = xhci->dcbaap_low;
3143         break;
3144     case 0x34: /* DCBAAP high */
3145         ret = xhci->dcbaap_high;
3146         break;
3147     case 0x38: /* CONFIG */
3148         ret = xhci->config;
3149         break;
3150     default:
3151         trace_usb_xhci_unimplemented("oper read", reg);
3152         ret = 0;
3153     }
3154 
3155     trace_usb_xhci_oper_read(reg, ret);
3156     return ret;
3157 }
3158 
3159 static void xhci_oper_write(void *ptr, hwaddr reg,
3160                             uint64_t val, unsigned size)
3161 {
3162     XHCIState *xhci = ptr;
3163     DeviceState *d = DEVICE(ptr);
3164 
3165     trace_usb_xhci_oper_write(reg, val);
3166 
3167     switch (reg) {
3168     case 0x00: /* USBCMD */
3169         if ((val & USBCMD_RS) && !(xhci->usbcmd & USBCMD_RS)) {
3170             xhci_run(xhci);
3171         } else if (!(val & USBCMD_RS) && (xhci->usbcmd & USBCMD_RS)) {
3172             xhci_stop(xhci);
3173         }
3174         if (val & USBCMD_CSS) {
3175             /* save state */
3176             xhci->usbsts &= ~USBSTS_SRE;
3177         }
3178         if (val & USBCMD_CRS) {
3179             /* restore state */
3180             xhci->usbsts |= USBSTS_SRE;
3181         }
3182         xhci->usbcmd = val & 0xc0f;
3183         xhci_mfwrap_update(xhci);
3184         if (val & USBCMD_HCRST) {
3185             xhci_reset(d);
3186         }
3187         xhci_intx_update(xhci);
3188         break;
3189 
3190     case 0x04: /* USBSTS */
3191         /* these bits are write-1-to-clear */
3192         xhci->usbsts &= ~(val & (USBSTS_HSE|USBSTS_EINT|USBSTS_PCD|USBSTS_SRE));
3193         xhci_intx_update(xhci);
3194         break;
3195 
3196     case 0x14: /* DNCTRL */
3197         xhci->dnctrl = val & 0xffff;
3198         break;
3199     case 0x18: /* CRCR low */
3200         xhci->crcr_low = (val & 0xffffffcf) | (xhci->crcr_low & CRCR_CRR);
3201         break;
3202     case 0x1c: /* CRCR high */
3203         xhci->crcr_high = val;
3204         if (xhci->crcr_low & (CRCR_CA|CRCR_CS) && (xhci->crcr_low & CRCR_CRR)) {
3205             XHCIEvent event = {ER_COMMAND_COMPLETE, CC_COMMAND_RING_STOPPED};
3206             xhci->crcr_low &= ~CRCR_CRR;
3207             xhci_event(xhci, &event, 0);
3208             DPRINTF("xhci: command ring stopped (CRCR=%08x)\n", xhci->crcr_low);
3209         } else {
3210             dma_addr_t base = xhci_addr64(xhci->crcr_low & ~0x3f, val);
3211             xhci_ring_init(xhci, &xhci->cmd_ring, base);
3212         }
3213         xhci->crcr_low &= ~(CRCR_CA | CRCR_CS);
3214         break;
3215     case 0x30: /* DCBAAP low */
3216         xhci->dcbaap_low = val & 0xffffffc0;
3217         break;
3218     case 0x34: /* DCBAAP high */
3219         xhci->dcbaap_high = val;
3220         break;
3221     case 0x38: /* CONFIG */
3222         xhci->config = val & 0xff;
3223         break;
3224     default:
3225         trace_usb_xhci_unimplemented("oper write", reg);
3226     }
3227 }
3228 
3229 static uint64_t xhci_runtime_read(void *ptr, hwaddr reg,
3230                                   unsigned size)
3231 {
3232     XHCIState *xhci = ptr;
3233     uint32_t ret = 0;
3234 
3235     if (reg < 0x20) {
3236         switch (reg) {
3237         case 0x00: /* MFINDEX */
3238             ret = xhci_mfindex_get(xhci) & 0x3fff;
3239             break;
3240         default:
3241             trace_usb_xhci_unimplemented("runtime read", reg);
3242             break;
3243         }
3244     } else {
3245         int v = (reg - 0x20) / 0x20;
3246         XHCIInterrupter *intr = &xhci->intr[v];
3247         switch (reg & 0x1f) {
3248         case 0x00: /* IMAN */
3249             ret = intr->iman;
3250             break;
3251         case 0x04: /* IMOD */
3252             ret = intr->imod;
3253             break;
3254         case 0x08: /* ERSTSZ */
3255             ret = intr->erstsz;
3256             break;
3257         case 0x10: /* ERSTBA low */
3258             ret = intr->erstba_low;
3259             break;
3260         case 0x14: /* ERSTBA high */
3261             ret = intr->erstba_high;
3262             break;
3263         case 0x18: /* ERDP low */
3264             ret = intr->erdp_low;
3265             break;
3266         case 0x1c: /* ERDP high */
3267             ret = intr->erdp_high;
3268             break;
3269         }
3270     }
3271 
3272     trace_usb_xhci_runtime_read(reg, ret);
3273     return ret;
3274 }
3275 
3276 static void xhci_runtime_write(void *ptr, hwaddr reg,
3277                                uint64_t val, unsigned size)
3278 {
3279     XHCIState *xhci = ptr;
3280     int v = (reg - 0x20) / 0x20;
3281     XHCIInterrupter *intr = &xhci->intr[v];
3282     trace_usb_xhci_runtime_write(reg, val);
3283 
3284     if (reg < 0x20) {
3285         trace_usb_xhci_unimplemented("runtime write", reg);
3286         return;
3287     }
3288 
3289     switch (reg & 0x1f) {
3290     case 0x00: /* IMAN */
3291         if (val & IMAN_IP) {
3292             intr->iman &= ~IMAN_IP;
3293         }
3294         intr->iman &= ~IMAN_IE;
3295         intr->iman |= val & IMAN_IE;
3296         if (v == 0) {
3297             xhci_intx_update(xhci);
3298         }
3299         xhci_msix_update(xhci, v);
3300         break;
3301     case 0x04: /* IMOD */
3302         intr->imod = val;
3303         break;
3304     case 0x08: /* ERSTSZ */
3305         intr->erstsz = val & 0xffff;
3306         break;
3307     case 0x10: /* ERSTBA low */
3308         /* XXX NEC driver bug: it doesn't align this to 64 bytes
3309         intr->erstba_low = val & 0xffffffc0; */
3310         intr->erstba_low = val & 0xfffffff0;
3311         break;
3312     case 0x14: /* ERSTBA high */
3313         intr->erstba_high = val;
3314         xhci_er_reset(xhci, v);
3315         break;
3316     case 0x18: /* ERDP low */
3317         if (val & ERDP_EHB) {
3318             intr->erdp_low &= ~ERDP_EHB;
3319         }
3320         intr->erdp_low = (val & ~ERDP_EHB) | (intr->erdp_low & ERDP_EHB);
3321         break;
3322     case 0x1c: /* ERDP high */
3323         intr->erdp_high = val;
3324         xhci_events_update(xhci, v);
3325         break;
3326     default:
3327         trace_usb_xhci_unimplemented("oper write", reg);
3328     }
3329 }
3330 
3331 static uint64_t xhci_doorbell_read(void *ptr, hwaddr reg,
3332                                    unsigned size)
3333 {
3334     /* doorbells always read as 0 */
3335     trace_usb_xhci_doorbell_read(reg, 0);
3336     return 0;
3337 }
3338 
3339 static void xhci_doorbell_write(void *ptr, hwaddr reg,
3340                                 uint64_t val, unsigned size)
3341 {
3342     XHCIState *xhci = ptr;
3343     unsigned int epid, streamid;
3344 
3345     trace_usb_xhci_doorbell_write(reg, val);
3346 
3347     if (!xhci_running(xhci)) {
3348         DPRINTF("xhci: wrote doorbell while xHC stopped or paused\n");
3349         return;
3350     }
3351 
3352     reg >>= 2;
3353 
3354     if (reg == 0) {
3355         if (val == 0) {
3356             xhci_process_commands(xhci);
3357         } else {
3358             DPRINTF("xhci: bad doorbell 0 write: 0x%x\n",
3359                     (uint32_t)val);
3360         }
3361     } else {
3362         epid = val & 0xff;
3363         streamid = (val >> 16) & 0xffff;
3364         if (reg > xhci->numslots) {
3365             DPRINTF("xhci: bad doorbell %d\n", (int)reg);
3366         } else if (epid > 31) {
3367             DPRINTF("xhci: bad doorbell %d write: 0x%x\n",
3368                     (int)reg, (uint32_t)val);
3369         } else {
3370             xhci_kick_ep(xhci, reg, epid, streamid);
3371         }
3372     }
3373 }
3374 
3375 static void xhci_cap_write(void *opaque, hwaddr addr, uint64_t val,
3376                            unsigned width)
3377 {
3378     /* nothing */
3379 }
3380 
3381 static const MemoryRegionOps xhci_cap_ops = {
3382     .read = xhci_cap_read,
3383     .write = xhci_cap_write,
3384     .valid.min_access_size = 1,
3385     .valid.max_access_size = 4,
3386     .impl.min_access_size = 4,
3387     .impl.max_access_size = 4,
3388     .endianness = DEVICE_LITTLE_ENDIAN,
3389 };
3390 
3391 static const MemoryRegionOps xhci_oper_ops = {
3392     .read = xhci_oper_read,
3393     .write = xhci_oper_write,
3394     .valid.min_access_size = 4,
3395     .valid.max_access_size = 4,
3396     .endianness = DEVICE_LITTLE_ENDIAN,
3397 };
3398 
3399 static const MemoryRegionOps xhci_port_ops = {
3400     .read = xhci_port_read,
3401     .write = xhci_port_write,
3402     .valid.min_access_size = 4,
3403     .valid.max_access_size = 4,
3404     .endianness = DEVICE_LITTLE_ENDIAN,
3405 };
3406 
3407 static const MemoryRegionOps xhci_runtime_ops = {
3408     .read = xhci_runtime_read,
3409     .write = xhci_runtime_write,
3410     .valid.min_access_size = 4,
3411     .valid.max_access_size = 4,
3412     .endianness = DEVICE_LITTLE_ENDIAN,
3413 };
3414 
3415 static const MemoryRegionOps xhci_doorbell_ops = {
3416     .read = xhci_doorbell_read,
3417     .write = xhci_doorbell_write,
3418     .valid.min_access_size = 4,
3419     .valid.max_access_size = 4,
3420     .endianness = DEVICE_LITTLE_ENDIAN,
3421 };
3422 
3423 static void xhci_attach(USBPort *usbport)
3424 {
3425     XHCIState *xhci = usbport->opaque;
3426     XHCIPort *port = xhci_lookup_port(xhci, usbport);
3427 
3428     xhci_port_update(port, 0);
3429 }
3430 
3431 static void xhci_detach(USBPort *usbport)
3432 {
3433     XHCIState *xhci = usbport->opaque;
3434     XHCIPort *port = xhci_lookup_port(xhci, usbport);
3435 
3436     xhci_detach_slot(xhci, usbport);
3437     xhci_port_update(port, 1);
3438 }
3439 
3440 static void xhci_wakeup(USBPort *usbport)
3441 {
3442     XHCIState *xhci = usbport->opaque;
3443     XHCIPort *port = xhci_lookup_port(xhci, usbport);
3444 
3445     if (get_field(port->portsc, PORTSC_PLS) != PLS_U3) {
3446         return;
3447     }
3448     set_field(&port->portsc, PLS_RESUME, PORTSC_PLS);
3449     xhci_port_notify(port, PORTSC_PLC);
3450 }
3451 
3452 static void xhci_complete(USBPort *port, USBPacket *packet)
3453 {
3454     XHCITransfer *xfer = container_of(packet, XHCITransfer, packet);
3455 
3456     if (packet->status == USB_RET_REMOVE_FROM_QUEUE) {
3457         xhci_ep_nuke_one_xfer(xfer, 0);
3458         return;
3459     }
3460     xhci_complete_packet(xfer);
3461     xhci_kick_ep(xfer->xhci, xfer->slotid, xfer->epid, xfer->streamid);
3462 }
3463 
3464 static void xhci_child_detach(USBPort *uport, USBDevice *child)
3465 {
3466     USBBus *bus = usb_bus_from_device(child);
3467     XHCIState *xhci = container_of(bus, XHCIState, bus);
3468 
3469     xhci_detach_slot(xhci, child->port);
3470 }
3471 
3472 static USBPortOps xhci_uport_ops = {
3473     .attach   = xhci_attach,
3474     .detach   = xhci_detach,
3475     .wakeup   = xhci_wakeup,
3476     .complete = xhci_complete,
3477     .child_detach = xhci_child_detach,
3478 };
3479 
3480 static int xhci_find_epid(USBEndpoint *ep)
3481 {
3482     if (ep->nr == 0) {
3483         return 1;
3484     }
3485     if (ep->pid == USB_TOKEN_IN) {
3486         return ep->nr * 2 + 1;
3487     } else {
3488         return ep->nr * 2;
3489     }
3490 }
3491 
3492 static USBEndpoint *xhci_epid_to_usbep(XHCIState *xhci,
3493                                        unsigned int slotid, unsigned int epid)
3494 {
3495     assert(slotid >= 1 && slotid <= xhci->numslots);
3496 
3497     if (!xhci->slots[slotid - 1].uport) {
3498         return NULL;
3499     }
3500 
3501     return usb_ep_get(xhci->slots[slotid - 1].uport->dev,
3502                       (epid & 1) ? USB_TOKEN_IN : USB_TOKEN_OUT, epid >> 1);
3503 }
3504 
3505 static void xhci_wakeup_endpoint(USBBus *bus, USBEndpoint *ep,
3506                                  unsigned int stream)
3507 {
3508     XHCIState *xhci = container_of(bus, XHCIState, bus);
3509     int slotid;
3510 
3511     DPRINTF("%s\n", __func__);
3512     slotid = ep->dev->addr;
3513     if (slotid == 0 || !xhci->slots[slotid-1].enabled) {
3514         DPRINTF("%s: oops, no slot for dev %d\n", __func__, ep->dev->addr);
3515         return;
3516     }
3517     xhci_kick_ep(xhci, slotid, xhci_find_epid(ep), stream);
3518 }
3519 
3520 static USBBusOps xhci_bus_ops = {
3521     .wakeup_endpoint = xhci_wakeup_endpoint,
3522 };
3523 
3524 static void usb_xhci_init(XHCIState *xhci)
3525 {
3526     DeviceState *dev = DEVICE(xhci);
3527     XHCIPort *port;
3528     int i, usbports, speedmask;
3529 
3530     xhci->usbsts = USBSTS_HCH;
3531 
3532     if (xhci->numports_2 > MAXPORTS_2) {
3533         xhci->numports_2 = MAXPORTS_2;
3534     }
3535     if (xhci->numports_3 > MAXPORTS_3) {
3536         xhci->numports_3 = MAXPORTS_3;
3537     }
3538     usbports = MAX(xhci->numports_2, xhci->numports_3);
3539     xhci->numports = xhci->numports_2 + xhci->numports_3;
3540 
3541     usb_bus_new(&xhci->bus, sizeof(xhci->bus), &xhci_bus_ops, dev);
3542 
3543     for (i = 0; i < usbports; i++) {
3544         speedmask = 0;
3545         if (i < xhci->numports_2) {
3546             if (xhci_get_flag(xhci, XHCI_FLAG_SS_FIRST)) {
3547                 port = &xhci->ports[i + xhci->numports_3];
3548                 port->portnr = i + 1 + xhci->numports_3;
3549             } else {
3550                 port = &xhci->ports[i];
3551                 port->portnr = i + 1;
3552             }
3553             port->uport = &xhci->uports[i];
3554             port->speedmask =
3555                 USB_SPEED_MASK_LOW  |
3556                 USB_SPEED_MASK_FULL |
3557                 USB_SPEED_MASK_HIGH;
3558             snprintf(port->name, sizeof(port->name), "usb2 port #%d", i+1);
3559             speedmask |= port->speedmask;
3560         }
3561         if (i < xhci->numports_3) {
3562             if (xhci_get_flag(xhci, XHCI_FLAG_SS_FIRST)) {
3563                 port = &xhci->ports[i];
3564                 port->portnr = i + 1;
3565             } else {
3566                 port = &xhci->ports[i + xhci->numports_2];
3567                 port->portnr = i + 1 + xhci->numports_2;
3568             }
3569             port->uport = &xhci->uports[i];
3570             port->speedmask = USB_SPEED_MASK_SUPER;
3571             snprintf(port->name, sizeof(port->name), "usb3 port #%d", i+1);
3572             speedmask |= port->speedmask;
3573         }
3574         usb_register_port(&xhci->bus, &xhci->uports[i], xhci, i,
3575                           &xhci_uport_ops, speedmask);
3576     }
3577 }
3578 
3579 static void usb_xhci_realize(struct PCIDevice *dev, Error **errp)
3580 {
3581     int i, ret;
3582 
3583     XHCIState *xhci = XHCI(dev);
3584 
3585     dev->config[PCI_CLASS_PROG] = 0x30;    /* xHCI */
3586     dev->config[PCI_INTERRUPT_PIN] = 0x01; /* interrupt pin 1 */
3587     dev->config[PCI_CACHE_LINE_SIZE] = 0x10;
3588     dev->config[0x60] = 0x30; /* release number */
3589 
3590     usb_xhci_init(xhci);
3591 
3592     if (xhci->numintrs > MAXINTRS) {
3593         xhci->numintrs = MAXINTRS;
3594     }
3595     while (xhci->numintrs & (xhci->numintrs - 1)) {   /* ! power of 2 */
3596         xhci->numintrs++;
3597     }
3598     if (xhci->numintrs < 1) {
3599         xhci->numintrs = 1;
3600     }
3601     if (xhci->numslots > MAXSLOTS) {
3602         xhci->numslots = MAXSLOTS;
3603     }
3604     if (xhci->numslots < 1) {
3605         xhci->numslots = 1;
3606     }
3607     if (xhci_get_flag(xhci, XHCI_FLAG_ENABLE_STREAMS)) {
3608         xhci->max_pstreams_mask = 7; /* == 256 primary streams */
3609     } else {
3610         xhci->max_pstreams_mask = 0;
3611     }
3612 
3613     xhci->mfwrap_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, xhci_mfwrap_timer, xhci);
3614 
3615     memory_region_init(&xhci->mem, OBJECT(xhci), "xhci", LEN_REGS);
3616     memory_region_init_io(&xhci->mem_cap, OBJECT(xhci), &xhci_cap_ops, xhci,
3617                           "capabilities", LEN_CAP);
3618     memory_region_init_io(&xhci->mem_oper, OBJECT(xhci), &xhci_oper_ops, xhci,
3619                           "operational", 0x400);
3620     memory_region_init_io(&xhci->mem_runtime, OBJECT(xhci), &xhci_runtime_ops, xhci,
3621                           "runtime", LEN_RUNTIME);
3622     memory_region_init_io(&xhci->mem_doorbell, OBJECT(xhci), &xhci_doorbell_ops, xhci,
3623                           "doorbell", LEN_DOORBELL);
3624 
3625     memory_region_add_subregion(&xhci->mem, 0,            &xhci->mem_cap);
3626     memory_region_add_subregion(&xhci->mem, OFF_OPER,     &xhci->mem_oper);
3627     memory_region_add_subregion(&xhci->mem, OFF_RUNTIME,  &xhci->mem_runtime);
3628     memory_region_add_subregion(&xhci->mem, OFF_DOORBELL, &xhci->mem_doorbell);
3629 
3630     for (i = 0; i < xhci->numports; i++) {
3631         XHCIPort *port = &xhci->ports[i];
3632         uint32_t offset = OFF_OPER + 0x400 + 0x10 * i;
3633         port->xhci = xhci;
3634         memory_region_init_io(&port->mem, OBJECT(xhci), &xhci_port_ops, port,
3635                               port->name, 0x10);
3636         memory_region_add_subregion(&xhci->mem, offset, &port->mem);
3637     }
3638 
3639     pci_register_bar(dev, 0,
3640                      PCI_BASE_ADDRESS_SPACE_MEMORY|PCI_BASE_ADDRESS_MEM_TYPE_64,
3641                      &xhci->mem);
3642 
3643     if (pci_bus_is_express(dev->bus) ||
3644         xhci_get_flag(xhci, XHCI_FLAG_FORCE_PCIE_ENDCAP)) {
3645         ret = pcie_endpoint_cap_init(dev, 0xa0);
3646         assert(ret >= 0);
3647     }
3648 
3649     if (xhci_get_flag(xhci, XHCI_FLAG_USE_MSI)) {
3650         msi_init(dev, 0x70, xhci->numintrs, true, false);
3651     }
3652     if (xhci_get_flag(xhci, XHCI_FLAG_USE_MSI_X)) {
3653         msix_init(dev, xhci->numintrs,
3654                   &xhci->mem, 0, OFF_MSIX_TABLE,
3655                   &xhci->mem, 0, OFF_MSIX_PBA,
3656                   0x90);
3657     }
3658 }
3659 
3660 static void usb_xhci_exit(PCIDevice *dev)
3661 {
3662     int i;
3663     XHCIState *xhci = XHCI(dev);
3664 
3665     trace_usb_xhci_exit();
3666 
3667     for (i = 0; i < xhci->numslots; i++) {
3668         xhci_disable_slot(xhci, i + 1);
3669     }
3670 
3671     if (xhci->mfwrap_timer) {
3672         timer_del(xhci->mfwrap_timer);
3673         timer_free(xhci->mfwrap_timer);
3674         xhci->mfwrap_timer = NULL;
3675     }
3676 
3677     memory_region_del_subregion(&xhci->mem, &xhci->mem_cap);
3678     memory_region_del_subregion(&xhci->mem, &xhci->mem_oper);
3679     memory_region_del_subregion(&xhci->mem, &xhci->mem_runtime);
3680     memory_region_del_subregion(&xhci->mem, &xhci->mem_doorbell);
3681 
3682     for (i = 0; i < xhci->numports; i++) {
3683         XHCIPort *port = &xhci->ports[i];
3684         memory_region_del_subregion(&xhci->mem, &port->mem);
3685     }
3686 
3687     /* destroy msix memory region */
3688     if (dev->msix_table && dev->msix_pba
3689         && dev->msix_entry_used) {
3690         memory_region_del_subregion(&xhci->mem, &dev->msix_table_mmio);
3691         memory_region_del_subregion(&xhci->mem, &dev->msix_pba_mmio);
3692     }
3693 
3694     usb_bus_release(&xhci->bus);
3695 }
3696 
3697 static int usb_xhci_post_load(void *opaque, int version_id)
3698 {
3699     XHCIState *xhci = opaque;
3700     PCIDevice *pci_dev = PCI_DEVICE(xhci);
3701     XHCISlot *slot;
3702     XHCIEPContext *epctx;
3703     dma_addr_t dcbaap, pctx;
3704     uint32_t slot_ctx[4];
3705     uint32_t ep_ctx[5];
3706     int slotid, epid, state, intr;
3707 
3708     dcbaap = xhci_addr64(xhci->dcbaap_low, xhci->dcbaap_high);
3709 
3710     for (slotid = 1; slotid <= xhci->numslots; slotid++) {
3711         slot = &xhci->slots[slotid-1];
3712         if (!slot->addressed) {
3713             continue;
3714         }
3715         slot->ctx =
3716             xhci_mask64(ldq_le_pci_dma(pci_dev, dcbaap + 8 * slotid));
3717         xhci_dma_read_u32s(xhci, slot->ctx, slot_ctx, sizeof(slot_ctx));
3718         slot->uport = xhci_lookup_uport(xhci, slot_ctx);
3719         if (!slot->uport) {
3720             /* should not happen, but may trigger on guest bugs */
3721             slot->enabled = 0;
3722             slot->addressed = 0;
3723             continue;
3724         }
3725         assert(slot->uport && slot->uport->dev);
3726 
3727         for (epid = 1; epid <= 31; epid++) {
3728             pctx = slot->ctx + 32 * epid;
3729             xhci_dma_read_u32s(xhci, pctx, ep_ctx, sizeof(ep_ctx));
3730             state = ep_ctx[0] & EP_STATE_MASK;
3731             if (state == EP_DISABLED) {
3732                 continue;
3733             }
3734             epctx = xhci_alloc_epctx(xhci, slotid, epid);
3735             slot->eps[epid-1] = epctx;
3736             xhci_init_epctx(epctx, pctx, ep_ctx);
3737             epctx->state = state;
3738             if (state == EP_RUNNING) {
3739                 /* kick endpoint after vmload is finished */
3740                 timer_mod(epctx->kick_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL));
3741             }
3742         }
3743     }
3744 
3745     for (intr = 0; intr < xhci->numintrs; intr++) {
3746         if (xhci->intr[intr].msix_used) {
3747             msix_vector_use(pci_dev, intr);
3748         } else {
3749             msix_vector_unuse(pci_dev, intr);
3750         }
3751     }
3752 
3753     return 0;
3754 }
3755 
3756 static const VMStateDescription vmstate_xhci_ring = {
3757     .name = "xhci-ring",
3758     .version_id = 1,
3759     .fields = (VMStateField[]) {
3760         VMSTATE_UINT64(dequeue, XHCIRing),
3761         VMSTATE_BOOL(ccs, XHCIRing),
3762         VMSTATE_END_OF_LIST()
3763     }
3764 };
3765 
3766 static const VMStateDescription vmstate_xhci_port = {
3767     .name = "xhci-port",
3768     .version_id = 1,
3769     .fields = (VMStateField[]) {
3770         VMSTATE_UINT32(portsc, XHCIPort),
3771         VMSTATE_END_OF_LIST()
3772     }
3773 };
3774 
3775 static const VMStateDescription vmstate_xhci_slot = {
3776     .name = "xhci-slot",
3777     .version_id = 1,
3778     .fields = (VMStateField[]) {
3779         VMSTATE_BOOL(enabled,   XHCISlot),
3780         VMSTATE_BOOL(addressed, XHCISlot),
3781         VMSTATE_END_OF_LIST()
3782     }
3783 };
3784 
3785 static const VMStateDescription vmstate_xhci_event = {
3786     .name = "xhci-event",
3787     .version_id = 1,
3788     .fields = (VMStateField[]) {
3789         VMSTATE_UINT32(type,   XHCIEvent),
3790         VMSTATE_UINT32(ccode,  XHCIEvent),
3791         VMSTATE_UINT64(ptr,    XHCIEvent),
3792         VMSTATE_UINT32(length, XHCIEvent),
3793         VMSTATE_UINT32(flags,  XHCIEvent),
3794         VMSTATE_UINT8(slotid,  XHCIEvent),
3795         VMSTATE_UINT8(epid,    XHCIEvent),
3796         VMSTATE_END_OF_LIST()
3797     }
3798 };
3799 
3800 static bool xhci_er_full(void *opaque, int version_id)
3801 {
3802     struct XHCIInterrupter *intr = opaque;
3803     return intr->er_full;
3804 }
3805 
3806 static const VMStateDescription vmstate_xhci_intr = {
3807     .name = "xhci-intr",
3808     .version_id = 1,
3809     .fields = (VMStateField[]) {
3810         /* registers */
3811         VMSTATE_UINT32(iman,          XHCIInterrupter),
3812         VMSTATE_UINT32(imod,          XHCIInterrupter),
3813         VMSTATE_UINT32(erstsz,        XHCIInterrupter),
3814         VMSTATE_UINT32(erstba_low,    XHCIInterrupter),
3815         VMSTATE_UINT32(erstba_high,   XHCIInterrupter),
3816         VMSTATE_UINT32(erdp_low,      XHCIInterrupter),
3817         VMSTATE_UINT32(erdp_high,     XHCIInterrupter),
3818 
3819         /* state */
3820         VMSTATE_BOOL(msix_used,       XHCIInterrupter),
3821         VMSTATE_BOOL(er_pcs,          XHCIInterrupter),
3822         VMSTATE_UINT64(er_start,      XHCIInterrupter),
3823         VMSTATE_UINT32(er_size,       XHCIInterrupter),
3824         VMSTATE_UINT32(er_ep_idx,     XHCIInterrupter),
3825 
3826         /* event queue (used if ring is full) */
3827         VMSTATE_BOOL(er_full,         XHCIInterrupter),
3828         VMSTATE_UINT32_TEST(ev_buffer_put, XHCIInterrupter, xhci_er_full),
3829         VMSTATE_UINT32_TEST(ev_buffer_get, XHCIInterrupter, xhci_er_full),
3830         VMSTATE_STRUCT_ARRAY_TEST(ev_buffer, XHCIInterrupter, EV_QUEUE,
3831                                   xhci_er_full, 1,
3832                                   vmstate_xhci_event, XHCIEvent),
3833 
3834         VMSTATE_END_OF_LIST()
3835     }
3836 };
3837 
3838 static const VMStateDescription vmstate_xhci = {
3839     .name = "xhci",
3840     .version_id = 1,
3841     .post_load = usb_xhci_post_load,
3842     .fields = (VMStateField[]) {
3843         VMSTATE_PCIE_DEVICE(parent_obj, XHCIState),
3844         VMSTATE_MSIX(parent_obj, XHCIState),
3845 
3846         VMSTATE_STRUCT_VARRAY_UINT32(ports, XHCIState, numports, 1,
3847                                      vmstate_xhci_port, XHCIPort),
3848         VMSTATE_STRUCT_VARRAY_UINT32(slots, XHCIState, numslots, 1,
3849                                      vmstate_xhci_slot, XHCISlot),
3850         VMSTATE_STRUCT_VARRAY_UINT32(intr, XHCIState, numintrs, 1,
3851                                      vmstate_xhci_intr, XHCIInterrupter),
3852 
3853         /* Operational Registers */
3854         VMSTATE_UINT32(usbcmd,        XHCIState),
3855         VMSTATE_UINT32(usbsts,        XHCIState),
3856         VMSTATE_UINT32(dnctrl,        XHCIState),
3857         VMSTATE_UINT32(crcr_low,      XHCIState),
3858         VMSTATE_UINT32(crcr_high,     XHCIState),
3859         VMSTATE_UINT32(dcbaap_low,    XHCIState),
3860         VMSTATE_UINT32(dcbaap_high,   XHCIState),
3861         VMSTATE_UINT32(config,        XHCIState),
3862 
3863         /* Runtime Registers & state */
3864         VMSTATE_INT64(mfindex_start,  XHCIState),
3865         VMSTATE_TIMER_PTR(mfwrap_timer,   XHCIState),
3866         VMSTATE_STRUCT(cmd_ring, XHCIState, 1, vmstate_xhci_ring, XHCIRing),
3867 
3868         VMSTATE_END_OF_LIST()
3869     }
3870 };
3871 
3872 static Property xhci_properties[] = {
3873     DEFINE_PROP_BIT("msi",      XHCIState, flags, XHCI_FLAG_USE_MSI, true),
3874     DEFINE_PROP_BIT("msix",     XHCIState, flags, XHCI_FLAG_USE_MSI_X, true),
3875     DEFINE_PROP_BIT("superspeed-ports-first",
3876                     XHCIState, flags, XHCI_FLAG_SS_FIRST, true),
3877     DEFINE_PROP_BIT("force-pcie-endcap", XHCIState, flags,
3878                     XHCI_FLAG_FORCE_PCIE_ENDCAP, false),
3879     DEFINE_PROP_BIT("streams", XHCIState, flags,
3880                     XHCI_FLAG_ENABLE_STREAMS, true),
3881     DEFINE_PROP_UINT32("intrs", XHCIState, numintrs, MAXINTRS),
3882     DEFINE_PROP_UINT32("slots", XHCIState, numslots, MAXSLOTS),
3883     DEFINE_PROP_UINT32("p2",    XHCIState, numports_2, 4),
3884     DEFINE_PROP_UINT32("p3",    XHCIState, numports_3, 4),
3885     DEFINE_PROP_END_OF_LIST(),
3886 };
3887 
3888 static void xhci_class_init(ObjectClass *klass, void *data)
3889 {
3890     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
3891     DeviceClass *dc = DEVICE_CLASS(klass);
3892 
3893     dc->vmsd    = &vmstate_xhci;
3894     dc->props   = xhci_properties;
3895     dc->reset   = xhci_reset;
3896     set_bit(DEVICE_CATEGORY_USB, dc->categories);
3897     k->realize      = usb_xhci_realize;
3898     k->exit         = usb_xhci_exit;
3899     k->vendor_id    = PCI_VENDOR_ID_NEC;
3900     k->device_id    = PCI_DEVICE_ID_NEC_UPD720200;
3901     k->class_id     = PCI_CLASS_SERIAL_USB;
3902     k->revision     = 0x03;
3903     k->is_express   = 1;
3904 }
3905 
3906 static const TypeInfo xhci_info = {
3907     .name          = TYPE_XHCI,
3908     .parent        = TYPE_PCI_DEVICE,
3909     .instance_size = sizeof(XHCIState),
3910     .class_init    = xhci_class_init,
3911 };
3912 
3913 static void xhci_register_types(void)
3914 {
3915     type_register_static(&xhci_info);
3916 }
3917 
3918 type_init(xhci_register_types)
3919