xref: /openbmc/qemu/hw/usb/hcd-xhci-sysbus.c (revision 1dfb7a17)
1f00ff136SSai Pavan Boddu /*
2f00ff136SSai Pavan Boddu  * USB xHCI controller for system-bus interface
3f00ff136SSai Pavan Boddu  * Based on hcd-echi-sysbus.c
4f00ff136SSai Pavan Boddu 
5f00ff136SSai Pavan Boddu  * SPDX-FileCopyrightText: 2020 Xilinx
6f00ff136SSai Pavan Boddu  * SPDX-FileContributor: Author: Sai Pavan Boddu <sai.pavan.boddu@xilinx.com>
7f00ff136SSai Pavan Boddu  *
8f00ff136SSai Pavan Boddu  * SPDX-License-Identifier: GPL-2.0-or-later
9f00ff136SSai Pavan Boddu  */
10f00ff136SSai Pavan Boddu #include "qemu/osdep.h"
11f00ff136SSai Pavan Boddu #include "hw/qdev-properties.h"
12f00ff136SSai Pavan Boddu #include "migration/vmstate.h"
13f00ff136SSai Pavan Boddu #include "trace.h"
14f00ff136SSai Pavan Boddu #include "qapi/error.h"
15f00ff136SSai Pavan Boddu #include "hcd-xhci-sysbus.h"
168e9c0c07SGerd Hoffmann #include "hw/acpi/aml-build.h"
17f00ff136SSai Pavan Boddu #include "hw/irq.h"
18f00ff136SSai Pavan Boddu 
xhci_sysbus_intr_raise(XHCIState * xhci,int n,bool level)19fc967aadSRuimei Yan static bool xhci_sysbus_intr_raise(XHCIState *xhci, int n, bool level)
20f00ff136SSai Pavan Boddu {
21f00ff136SSai Pavan Boddu     XHCISysbusState *s = container_of(xhci, XHCISysbusState, xhci);
22f00ff136SSai Pavan Boddu 
23f00ff136SSai Pavan Boddu     qemu_set_irq(s->irq[n], level);
24fc967aadSRuimei Yan 
25fc967aadSRuimei Yan     return false;
26f00ff136SSai Pavan Boddu }
27f00ff136SSai Pavan Boddu 
xhci_sysbus_reset(DeviceState * dev)28f00ff136SSai Pavan Boddu void xhci_sysbus_reset(DeviceState *dev)
29f00ff136SSai Pavan Boddu {
30f00ff136SSai Pavan Boddu     XHCISysbusState *s = XHCI_SYSBUS(dev);
31f00ff136SSai Pavan Boddu 
32*1dfb7a17SPeter Maydell     device_cold_reset(DEVICE(&s->xhci));
33f00ff136SSai Pavan Boddu }
34f00ff136SSai Pavan Boddu 
xhci_sysbus_realize(DeviceState * dev,Error ** errp)35f00ff136SSai Pavan Boddu static void xhci_sysbus_realize(DeviceState *dev, Error **errp)
36f00ff136SSai Pavan Boddu {
37f00ff136SSai Pavan Boddu     XHCISysbusState *s = XHCI_SYSBUS(dev);
38f00ff136SSai Pavan Boddu 
39f00ff136SSai Pavan Boddu     object_property_set_link(OBJECT(&s->xhci), "host", OBJECT(s), NULL);
40c3585b60SMarkus Armbruster     if (!qdev_realize(DEVICE(&s->xhci), NULL, errp)) {
41f00ff136SSai Pavan Boddu         return;
42f00ff136SSai Pavan Boddu     }
43f00ff136SSai Pavan Boddu     s->irq = g_new0(qemu_irq, s->xhci.numintrs);
44f00ff136SSai Pavan Boddu     qdev_init_gpio_out_named(dev, s->irq, SYSBUS_DEVICE_GPIO_IRQ,
45f00ff136SSai Pavan Boddu                              s->xhci.numintrs);
46f00ff136SSai Pavan Boddu     if (s->xhci.dma_mr) {
47f00ff136SSai Pavan Boddu         s->xhci.as =  g_malloc0(sizeof(AddressSpace));
48f00ff136SSai Pavan Boddu         address_space_init(s->xhci.as, s->xhci.dma_mr, NULL);
49f00ff136SSai Pavan Boddu     } else {
50f00ff136SSai Pavan Boddu         s->xhci.as = &address_space_memory;
51f00ff136SSai Pavan Boddu     }
52f00ff136SSai Pavan Boddu 
53f00ff136SSai Pavan Boddu     sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->xhci.mem);
54f00ff136SSai Pavan Boddu }
55f00ff136SSai Pavan Boddu 
xhci_sysbus_instance_init(Object * obj)56f00ff136SSai Pavan Boddu static void xhci_sysbus_instance_init(Object *obj)
57f00ff136SSai Pavan Boddu {
58f00ff136SSai Pavan Boddu     XHCISysbusState *s = XHCI_SYSBUS(obj);
59f00ff136SSai Pavan Boddu 
60f00ff136SSai Pavan Boddu     object_initialize_child(obj, "xhci-core", &s->xhci, TYPE_XHCI);
61f00ff136SSai Pavan Boddu     qdev_alias_all_properties(DEVICE(&s->xhci), obj);
62f00ff136SSai Pavan Boddu 
63f00ff136SSai Pavan Boddu     object_property_add_link(obj, "dma", TYPE_MEMORY_REGION,
64f00ff136SSai Pavan Boddu                              (Object **)&s->xhci.dma_mr,
65f00ff136SSai Pavan Boddu                              qdev_prop_allow_set_link_before_realize,
66f00ff136SSai Pavan Boddu                              OBJ_PROP_LINK_STRONG);
67f00ff136SSai Pavan Boddu     s->xhci.intr_update = NULL;
68f00ff136SSai Pavan Boddu     s->xhci.intr_raise = xhci_sysbus_intr_raise;
69f00ff136SSai Pavan Boddu }
70f00ff136SSai Pavan Boddu 
xhci_sysbus_build_aml(Aml * scope,uint32_t mmio,unsigned int irq)718e9c0c07SGerd Hoffmann void xhci_sysbus_build_aml(Aml *scope, uint32_t mmio, unsigned int irq)
728e9c0c07SGerd Hoffmann {
738e9c0c07SGerd Hoffmann     Aml *dev = aml_device("XHCI");
748e9c0c07SGerd Hoffmann     Aml *crs = aml_resource_template();
758e9c0c07SGerd Hoffmann 
768e9c0c07SGerd Hoffmann     aml_append(crs, aml_memory32_fixed(mmio, XHCI_LEN_REGS, AML_READ_WRITE));
778e9c0c07SGerd Hoffmann     aml_append(crs, aml_interrupt(AML_CONSUMER, AML_LEVEL, AML_ACTIVE_HIGH,
788e9c0c07SGerd Hoffmann                                   AML_EXCLUSIVE, &irq, 1));
798e9c0c07SGerd Hoffmann 
808e9c0c07SGerd Hoffmann     aml_append(dev, aml_name_decl("_HID", aml_eisaid("PNP0D10")));
818e9c0c07SGerd Hoffmann     aml_append(dev, aml_name_decl("_CRS", crs));
828e9c0c07SGerd Hoffmann     aml_append(scope, dev);
838e9c0c07SGerd Hoffmann }
848e9c0c07SGerd Hoffmann 
85f00ff136SSai Pavan Boddu static Property xhci_sysbus_props[] = {
86848db525SGerd Hoffmann     DEFINE_PROP_UINT32("intrs", XHCISysbusState, xhci.numintrs, XHCI_MAXINTRS),
87848db525SGerd Hoffmann     DEFINE_PROP_UINT32("slots", XHCISysbusState, xhci.numslots, XHCI_MAXSLOTS),
88f00ff136SSai Pavan Boddu     DEFINE_PROP_END_OF_LIST(),
89f00ff136SSai Pavan Boddu };
90f00ff136SSai Pavan Boddu 
91f00ff136SSai Pavan Boddu static const VMStateDescription vmstate_xhci_sysbus = {
92f00ff136SSai Pavan Boddu     .name = "xhci-sysbus",
93f00ff136SSai Pavan Boddu     .version_id = 1,
94f00ff136SSai Pavan Boddu     .fields = (VMStateField[]) {
95f00ff136SSai Pavan Boddu         VMSTATE_STRUCT(xhci, XHCISysbusState, 1, vmstate_xhci, XHCIState),
96f00ff136SSai Pavan Boddu         VMSTATE_END_OF_LIST()
97f00ff136SSai Pavan Boddu     }
98f00ff136SSai Pavan Boddu };
99f00ff136SSai Pavan Boddu 
xhci_sysbus_class_init(ObjectClass * klass,void * data)100f00ff136SSai Pavan Boddu static void xhci_sysbus_class_init(ObjectClass *klass, void *data)
101f00ff136SSai Pavan Boddu {
102f00ff136SSai Pavan Boddu     DeviceClass *dc = DEVICE_CLASS(klass);
103f00ff136SSai Pavan Boddu 
104f00ff136SSai Pavan Boddu     dc->reset = xhci_sysbus_reset;
105f00ff136SSai Pavan Boddu     dc->realize = xhci_sysbus_realize;
106f00ff136SSai Pavan Boddu     dc->vmsd = &vmstate_xhci_sysbus;
107f00ff136SSai Pavan Boddu     device_class_set_props(dc, xhci_sysbus_props);
108f00ff136SSai Pavan Boddu }
109f00ff136SSai Pavan Boddu 
110f00ff136SSai Pavan Boddu static const TypeInfo xhci_sysbus_info = {
111f00ff136SSai Pavan Boddu     .name          = TYPE_XHCI_SYSBUS,
112f00ff136SSai Pavan Boddu     .parent        = TYPE_SYS_BUS_DEVICE,
113f00ff136SSai Pavan Boddu     .instance_size = sizeof(XHCISysbusState),
114f00ff136SSai Pavan Boddu     .class_init    = xhci_sysbus_class_init,
115f00ff136SSai Pavan Boddu     .instance_init = xhci_sysbus_instance_init
116f00ff136SSai Pavan Boddu };
117f00ff136SSai Pavan Boddu 
xhci_sysbus_register_types(void)118f00ff136SSai Pavan Boddu static void xhci_sysbus_register_types(void)
119f00ff136SSai Pavan Boddu {
120f00ff136SSai Pavan Boddu     type_register_static(&xhci_sysbus_info);
121f00ff136SSai Pavan Boddu }
122f00ff136SSai Pavan Boddu 
123f00ff136SSai Pavan Boddu type_init(xhci_sysbus_register_types);
124