xref: /openbmc/qemu/hw/usb/hcd-uhci.c (revision ecfdc15f)
1f1ae32a1SGerd Hoffmann /*
2f1ae32a1SGerd Hoffmann  * USB UHCI controller emulation
3f1ae32a1SGerd Hoffmann  *
4f1ae32a1SGerd Hoffmann  * Copyright (c) 2005 Fabrice Bellard
5f1ae32a1SGerd Hoffmann  *
6f1ae32a1SGerd Hoffmann  * Copyright (c) 2008 Max Krasnyansky
7f1ae32a1SGerd Hoffmann  *     Magor rewrite of the UHCI data structures parser and frame processor
8f1ae32a1SGerd Hoffmann  *     Support for fully async operation and multiple outstanding transactions
9f1ae32a1SGerd Hoffmann  *
10f1ae32a1SGerd Hoffmann  * Permission is hereby granted, free of charge, to any person obtaining a copy
11f1ae32a1SGerd Hoffmann  * of this software and associated documentation files (the "Software"), to deal
12f1ae32a1SGerd Hoffmann  * in the Software without restriction, including without limitation the rights
13f1ae32a1SGerd Hoffmann  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
14f1ae32a1SGerd Hoffmann  * copies of the Software, and to permit persons to whom the Software is
15f1ae32a1SGerd Hoffmann  * furnished to do so, subject to the following conditions:
16f1ae32a1SGerd Hoffmann  *
17f1ae32a1SGerd Hoffmann  * The above copyright notice and this permission notice shall be included in
18f1ae32a1SGerd Hoffmann  * all copies or substantial portions of the Software.
19f1ae32a1SGerd Hoffmann  *
20f1ae32a1SGerd Hoffmann  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
21f1ae32a1SGerd Hoffmann  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
22f1ae32a1SGerd Hoffmann  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
23f1ae32a1SGerd Hoffmann  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
24f1ae32a1SGerd Hoffmann  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
25f1ae32a1SGerd Hoffmann  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
26f1ae32a1SGerd Hoffmann  * THE SOFTWARE.
27f1ae32a1SGerd Hoffmann  */
28f1ae32a1SGerd Hoffmann #include "hw/hw.h"
29f1ae32a1SGerd Hoffmann #include "hw/usb.h"
30a2cb15b0SMichael S. Tsirkin #include "hw/pci/pci.h"
311de7afc9SPaolo Bonzini #include "qemu/timer.h"
321de7afc9SPaolo Bonzini #include "qemu/iov.h"
339c17d615SPaolo Bonzini #include "sysemu/dma.h"
3450dcc0f8SGerd Hoffmann #include "trace.h"
35f1ae32a1SGerd Hoffmann 
36f1ae32a1SGerd Hoffmann //#define DEBUG
37f1ae32a1SGerd Hoffmann //#define DEBUG_DUMP_DATA
38f1ae32a1SGerd Hoffmann 
39f1ae32a1SGerd Hoffmann #define UHCI_CMD_FGR      (1 << 4)
40f1ae32a1SGerd Hoffmann #define UHCI_CMD_EGSM     (1 << 3)
41f1ae32a1SGerd Hoffmann #define UHCI_CMD_GRESET   (1 << 2)
42f1ae32a1SGerd Hoffmann #define UHCI_CMD_HCRESET  (1 << 1)
43f1ae32a1SGerd Hoffmann #define UHCI_CMD_RS       (1 << 0)
44f1ae32a1SGerd Hoffmann 
45f1ae32a1SGerd Hoffmann #define UHCI_STS_HCHALTED (1 << 5)
46f1ae32a1SGerd Hoffmann #define UHCI_STS_HCPERR   (1 << 4)
47f1ae32a1SGerd Hoffmann #define UHCI_STS_HSERR    (1 << 3)
48f1ae32a1SGerd Hoffmann #define UHCI_STS_RD       (1 << 2)
49f1ae32a1SGerd Hoffmann #define UHCI_STS_USBERR   (1 << 1)
50f1ae32a1SGerd Hoffmann #define UHCI_STS_USBINT   (1 << 0)
51f1ae32a1SGerd Hoffmann 
52f1ae32a1SGerd Hoffmann #define TD_CTRL_SPD     (1 << 29)
53f1ae32a1SGerd Hoffmann #define TD_CTRL_ERROR_SHIFT  27
54f1ae32a1SGerd Hoffmann #define TD_CTRL_IOS     (1 << 25)
55f1ae32a1SGerd Hoffmann #define TD_CTRL_IOC     (1 << 24)
56f1ae32a1SGerd Hoffmann #define TD_CTRL_ACTIVE  (1 << 23)
57f1ae32a1SGerd Hoffmann #define TD_CTRL_STALL   (1 << 22)
58f1ae32a1SGerd Hoffmann #define TD_CTRL_BABBLE  (1 << 20)
59f1ae32a1SGerd Hoffmann #define TD_CTRL_NAK     (1 << 19)
60f1ae32a1SGerd Hoffmann #define TD_CTRL_TIMEOUT (1 << 18)
61f1ae32a1SGerd Hoffmann 
62f1ae32a1SGerd Hoffmann #define UHCI_PORT_SUSPEND (1 << 12)
63f1ae32a1SGerd Hoffmann #define UHCI_PORT_RESET (1 << 9)
64f1ae32a1SGerd Hoffmann #define UHCI_PORT_LSDA  (1 << 8)
65f1ae32a1SGerd Hoffmann #define UHCI_PORT_RD    (1 << 6)
66f1ae32a1SGerd Hoffmann #define UHCI_PORT_ENC   (1 << 3)
67f1ae32a1SGerd Hoffmann #define UHCI_PORT_EN    (1 << 2)
68f1ae32a1SGerd Hoffmann #define UHCI_PORT_CSC   (1 << 1)
69f1ae32a1SGerd Hoffmann #define UHCI_PORT_CCS   (1 << 0)
70f1ae32a1SGerd Hoffmann 
71f1ae32a1SGerd Hoffmann #define UHCI_PORT_READ_ONLY    (0x1bb)
72f1ae32a1SGerd Hoffmann #define UHCI_PORT_WRITE_CLEAR  (UHCI_PORT_CSC | UHCI_PORT_ENC)
73f1ae32a1SGerd Hoffmann 
74f1ae32a1SGerd Hoffmann #define FRAME_TIMER_FREQ 1000
75f1ae32a1SGerd Hoffmann 
76f1ae32a1SGerd Hoffmann #define FRAME_MAX_LOOPS  256
77f1ae32a1SGerd Hoffmann 
78f1ae32a1SGerd Hoffmann #define NB_PORTS 2
79f1ae32a1SGerd Hoffmann 
8060e1b2a6SGerd Hoffmann enum {
810cd178caSGerd Hoffmann     TD_RESULT_STOP_FRAME = 10,
820cd178caSGerd Hoffmann     TD_RESULT_COMPLETE,
830cd178caSGerd Hoffmann     TD_RESULT_NEXT_QH,
844efe4ef3SGerd Hoffmann     TD_RESULT_ASYNC_START,
854efe4ef3SGerd Hoffmann     TD_RESULT_ASYNC_CONT,
8660e1b2a6SGerd Hoffmann };
8760e1b2a6SGerd Hoffmann 
88f1ae32a1SGerd Hoffmann typedef struct UHCIState UHCIState;
89f1ae32a1SGerd Hoffmann typedef struct UHCIAsync UHCIAsync;
90f1ae32a1SGerd Hoffmann typedef struct UHCIQueue UHCIQueue;
912c2e8525SGerd Hoffmann typedef struct UHCIInfo UHCIInfo;
928f3f90b0SGerd Hoffmann typedef struct UHCIPCIDeviceClass UHCIPCIDeviceClass;
932c2e8525SGerd Hoffmann 
942c2e8525SGerd Hoffmann struct UHCIInfo {
952c2e8525SGerd Hoffmann     const char *name;
962c2e8525SGerd Hoffmann     uint16_t   vendor_id;
972c2e8525SGerd Hoffmann     uint16_t   device_id;
982c2e8525SGerd Hoffmann     uint8_t    revision;
998f3f90b0SGerd Hoffmann     uint8_t    irq_pin;
1002c2e8525SGerd Hoffmann     int        (*initfn)(PCIDevice *dev);
1012c2e8525SGerd Hoffmann     bool       unplug;
1022c2e8525SGerd Hoffmann };
103f1ae32a1SGerd Hoffmann 
1048f3f90b0SGerd Hoffmann struct UHCIPCIDeviceClass {
1058f3f90b0SGerd Hoffmann     PCIDeviceClass parent_class;
1068f3f90b0SGerd Hoffmann     UHCIInfo       info;
1078f3f90b0SGerd Hoffmann };
1088f3f90b0SGerd Hoffmann 
109f1ae32a1SGerd Hoffmann /*
110f1ae32a1SGerd Hoffmann  * Pending async transaction.
111f1ae32a1SGerd Hoffmann  * 'packet' must be the first field because completion
112f1ae32a1SGerd Hoffmann  * handler does "(UHCIAsync *) pkt" cast.
113f1ae32a1SGerd Hoffmann  */
114f1ae32a1SGerd Hoffmann 
115f1ae32a1SGerd Hoffmann struct UHCIAsync {
116f1ae32a1SGerd Hoffmann     USBPacket packet;
117f1ae32a1SGerd Hoffmann     QEMUSGList sgl;
118f1ae32a1SGerd Hoffmann     UHCIQueue *queue;
119f1ae32a1SGerd Hoffmann     QTAILQ_ENTRY(UHCIAsync) next;
1201f250cc7SHans de Goede     uint32_t  td_addr;
121f1ae32a1SGerd Hoffmann     uint8_t   done;
122f1ae32a1SGerd Hoffmann };
123f1ae32a1SGerd Hoffmann 
124f1ae32a1SGerd Hoffmann struct UHCIQueue {
12566a08cbeSHans de Goede     uint32_t  qh_addr;
126f1ae32a1SGerd Hoffmann     uint32_t  token;
127f1ae32a1SGerd Hoffmann     UHCIState *uhci;
12811d15e40SHans de Goede     USBEndpoint *ep;
129f1ae32a1SGerd Hoffmann     QTAILQ_ENTRY(UHCIQueue) next;
1308928c9c4SHans de Goede     QTAILQ_HEAD(asyncs_head, UHCIAsync) asyncs;
131f1ae32a1SGerd Hoffmann     int8_t    valid;
132f1ae32a1SGerd Hoffmann };
133f1ae32a1SGerd Hoffmann 
134f1ae32a1SGerd Hoffmann typedef struct UHCIPort {
135f1ae32a1SGerd Hoffmann     USBPort port;
136f1ae32a1SGerd Hoffmann     uint16_t ctrl;
137f1ae32a1SGerd Hoffmann } UHCIPort;
138f1ae32a1SGerd Hoffmann 
139f1ae32a1SGerd Hoffmann struct UHCIState {
140f1ae32a1SGerd Hoffmann     PCIDevice dev;
141f1ae32a1SGerd Hoffmann     MemoryRegion io_bar;
142f1ae32a1SGerd Hoffmann     USBBus bus; /* Note unused when we're a companion controller */
143f1ae32a1SGerd Hoffmann     uint16_t cmd; /* cmd register */
144f1ae32a1SGerd Hoffmann     uint16_t status;
145f1ae32a1SGerd Hoffmann     uint16_t intr; /* interrupt enable register */
146f1ae32a1SGerd Hoffmann     uint16_t frnum; /* frame number */
147f1ae32a1SGerd Hoffmann     uint32_t fl_base_addr; /* frame list base address */
148f1ae32a1SGerd Hoffmann     uint8_t sof_timing;
149f1ae32a1SGerd Hoffmann     uint8_t status2; /* bit 0 and 1 are used to generate UHCI_STS_USBINT */
150f1ae32a1SGerd Hoffmann     int64_t expire_time;
151f1ae32a1SGerd Hoffmann     QEMUTimer *frame_timer;
1529a16c595SGerd Hoffmann     QEMUBH *bh;
1534aed20e2SGerd Hoffmann     uint32_t frame_bytes;
15440141d12SGerd Hoffmann     uint32_t frame_bandwidth;
15588793816SHans de Goede     bool completions_only;
156f1ae32a1SGerd Hoffmann     UHCIPort ports[NB_PORTS];
157f1ae32a1SGerd Hoffmann 
158f1ae32a1SGerd Hoffmann     /* Interrupts that should be raised at the end of the current frame.  */
159f1ae32a1SGerd Hoffmann     uint32_t pending_int_mask;
160973002c1SGerd Hoffmann     int irq_pin;
161f1ae32a1SGerd Hoffmann 
162f1ae32a1SGerd Hoffmann     /* Active packets */
163f1ae32a1SGerd Hoffmann     QTAILQ_HEAD(, UHCIQueue) queues;
164f1ae32a1SGerd Hoffmann     uint8_t num_ports_vmstate;
165f1ae32a1SGerd Hoffmann 
166f1ae32a1SGerd Hoffmann     /* Properties */
167f1ae32a1SGerd Hoffmann     char *masterbus;
168f1ae32a1SGerd Hoffmann     uint32_t firstport;
169f1ae32a1SGerd Hoffmann };
170f1ae32a1SGerd Hoffmann 
171f1ae32a1SGerd Hoffmann typedef struct UHCI_TD {
172f1ae32a1SGerd Hoffmann     uint32_t link;
173f1ae32a1SGerd Hoffmann     uint32_t ctrl; /* see TD_CTRL_xxx */
174f1ae32a1SGerd Hoffmann     uint32_t token;
175f1ae32a1SGerd Hoffmann     uint32_t buffer;
176f1ae32a1SGerd Hoffmann } UHCI_TD;
177f1ae32a1SGerd Hoffmann 
178f1ae32a1SGerd Hoffmann typedef struct UHCI_QH {
179f1ae32a1SGerd Hoffmann     uint32_t link;
180f1ae32a1SGerd Hoffmann     uint32_t el_link;
181f1ae32a1SGerd Hoffmann } UHCI_QH;
182f1ae32a1SGerd Hoffmann 
18340507377SHans de Goede static void uhci_async_cancel(UHCIAsync *async);
18411d15e40SHans de Goede static void uhci_queue_fill(UHCIQueue *q, UHCI_TD *td);
18540507377SHans de Goede 
186f1ae32a1SGerd Hoffmann static inline int32_t uhci_queue_token(UHCI_TD *td)
187f1ae32a1SGerd Hoffmann {
1886fe30910SHans de Goede     if ((td->token & (0xf << 15)) == 0) {
1896fe30910SHans de Goede         /* ctrl ep, cover ep and dev, not pid! */
1906fe30910SHans de Goede         return td->token & 0x7ff00;
1916fe30910SHans de Goede     } else {
192f1ae32a1SGerd Hoffmann         /* covers ep, dev, pid -> identifies the endpoint */
193f1ae32a1SGerd Hoffmann         return td->token & 0x7ffff;
194f1ae32a1SGerd Hoffmann     }
1956fe30910SHans de Goede }
196f1ae32a1SGerd Hoffmann 
19766a08cbeSHans de Goede static UHCIQueue *uhci_queue_new(UHCIState *s, uint32_t qh_addr, UHCI_TD *td,
19866a08cbeSHans de Goede                                  USBEndpoint *ep)
199f1ae32a1SGerd Hoffmann {
200f1ae32a1SGerd Hoffmann     UHCIQueue *queue;
201f1ae32a1SGerd Hoffmann 
202f1ae32a1SGerd Hoffmann     queue = g_new0(UHCIQueue, 1);
203f1ae32a1SGerd Hoffmann     queue->uhci = s;
20466a08cbeSHans de Goede     queue->qh_addr = qh_addr;
20566a08cbeSHans de Goede     queue->token = uhci_queue_token(td);
20611d15e40SHans de Goede     queue->ep = ep;
207f1ae32a1SGerd Hoffmann     QTAILQ_INIT(&queue->asyncs);
208f1ae32a1SGerd Hoffmann     QTAILQ_INSERT_HEAD(&s->queues, queue, next);
2093905097eSHans de Goede     /* valid needs to be large enough to handle 10 frame delay
2103905097eSHans de Goede      * for initial isochronous requests */
2113905097eSHans de Goede     queue->valid = 32;
21250dcc0f8SGerd Hoffmann     trace_usb_uhci_queue_add(queue->token);
213f1ae32a1SGerd Hoffmann     return queue;
214f1ae32a1SGerd Hoffmann }
215f1ae32a1SGerd Hoffmann 
21666a08cbeSHans de Goede static void uhci_queue_free(UHCIQueue *queue, const char *reason)
217f1ae32a1SGerd Hoffmann {
218f1ae32a1SGerd Hoffmann     UHCIState *s = queue->uhci;
21940507377SHans de Goede     UHCIAsync *async;
22040507377SHans de Goede 
22140507377SHans de Goede     while (!QTAILQ_EMPTY(&queue->asyncs)) {
22240507377SHans de Goede         async = QTAILQ_FIRST(&queue->asyncs);
22340507377SHans de Goede         uhci_async_cancel(async);
22440507377SHans de Goede     }
225f1ae32a1SGerd Hoffmann 
22666a08cbeSHans de Goede     trace_usb_uhci_queue_del(queue->token, reason);
227f1ae32a1SGerd Hoffmann     QTAILQ_REMOVE(&s->queues, queue, next);
228f1ae32a1SGerd Hoffmann     g_free(queue);
229f1ae32a1SGerd Hoffmann }
230f1ae32a1SGerd Hoffmann 
23166a08cbeSHans de Goede static UHCIQueue *uhci_queue_find(UHCIState *s, UHCI_TD *td)
23266a08cbeSHans de Goede {
23366a08cbeSHans de Goede     uint32_t token = uhci_queue_token(td);
23466a08cbeSHans de Goede     UHCIQueue *queue;
23566a08cbeSHans de Goede 
23666a08cbeSHans de Goede     QTAILQ_FOREACH(queue, &s->queues, next) {
23766a08cbeSHans de Goede         if (queue->token == token) {
23866a08cbeSHans de Goede             return queue;
23966a08cbeSHans de Goede         }
24066a08cbeSHans de Goede     }
24166a08cbeSHans de Goede     return NULL;
24266a08cbeSHans de Goede }
24366a08cbeSHans de Goede 
24466a08cbeSHans de Goede static bool uhci_queue_verify(UHCIQueue *queue, uint32_t qh_addr, UHCI_TD *td,
24566a08cbeSHans de Goede                               uint32_t td_addr, bool queuing)
24666a08cbeSHans de Goede {
24766a08cbeSHans de Goede     UHCIAsync *first = QTAILQ_FIRST(&queue->asyncs);
24866a08cbeSHans de Goede 
24966a08cbeSHans de Goede     return queue->qh_addr == qh_addr &&
25066a08cbeSHans de Goede            queue->token == uhci_queue_token(td) &&
25166a08cbeSHans de Goede            (queuing || !(td->ctrl & TD_CTRL_ACTIVE) || first == NULL ||
25266a08cbeSHans de Goede             first->td_addr == td_addr);
25366a08cbeSHans de Goede }
25466a08cbeSHans de Goede 
2551f250cc7SHans de Goede static UHCIAsync *uhci_async_alloc(UHCIQueue *queue, uint32_t td_addr)
256f1ae32a1SGerd Hoffmann {
257f1ae32a1SGerd Hoffmann     UHCIAsync *async = g_new0(UHCIAsync, 1);
258f1ae32a1SGerd Hoffmann 
259f1ae32a1SGerd Hoffmann     async->queue = queue;
2601f250cc7SHans de Goede     async->td_addr = td_addr;
261f1ae32a1SGerd Hoffmann     usb_packet_init(&async->packet);
262f1ae32a1SGerd Hoffmann     pci_dma_sglist_init(&async->sgl, &queue->uhci->dev, 1);
2631f250cc7SHans de Goede     trace_usb_uhci_packet_add(async->queue->token, async->td_addr);
264f1ae32a1SGerd Hoffmann 
265f1ae32a1SGerd Hoffmann     return async;
266f1ae32a1SGerd Hoffmann }
267f1ae32a1SGerd Hoffmann 
268f1ae32a1SGerd Hoffmann static void uhci_async_free(UHCIAsync *async)
269f1ae32a1SGerd Hoffmann {
2701f250cc7SHans de Goede     trace_usb_uhci_packet_del(async->queue->token, async->td_addr);
271f1ae32a1SGerd Hoffmann     usb_packet_cleanup(&async->packet);
272f1ae32a1SGerd Hoffmann     qemu_sglist_destroy(&async->sgl);
273f1ae32a1SGerd Hoffmann     g_free(async);
274f1ae32a1SGerd Hoffmann }
275f1ae32a1SGerd Hoffmann 
276f1ae32a1SGerd Hoffmann static void uhci_async_link(UHCIAsync *async)
277f1ae32a1SGerd Hoffmann {
278f1ae32a1SGerd Hoffmann     UHCIQueue *queue = async->queue;
279f1ae32a1SGerd Hoffmann     QTAILQ_INSERT_TAIL(&queue->asyncs, async, next);
2801f250cc7SHans de Goede     trace_usb_uhci_packet_link_async(async->queue->token, async->td_addr);
281f1ae32a1SGerd Hoffmann }
282f1ae32a1SGerd Hoffmann 
283f1ae32a1SGerd Hoffmann static void uhci_async_unlink(UHCIAsync *async)
284f1ae32a1SGerd Hoffmann {
285f1ae32a1SGerd Hoffmann     UHCIQueue *queue = async->queue;
286f1ae32a1SGerd Hoffmann     QTAILQ_REMOVE(&queue->asyncs, async, next);
2871f250cc7SHans de Goede     trace_usb_uhci_packet_unlink_async(async->queue->token, async->td_addr);
288f1ae32a1SGerd Hoffmann }
289f1ae32a1SGerd Hoffmann 
290f1ae32a1SGerd Hoffmann static void uhci_async_cancel(UHCIAsync *async)
291f1ae32a1SGerd Hoffmann {
2922f2ee268SHans de Goede     uhci_async_unlink(async);
2931f250cc7SHans de Goede     trace_usb_uhci_packet_cancel(async->queue->token, async->td_addr,
2941f250cc7SHans de Goede                                  async->done);
295f1ae32a1SGerd Hoffmann     if (!async->done)
296f1ae32a1SGerd Hoffmann         usb_cancel_packet(&async->packet);
29700a0770dSHans de Goede     usb_packet_unmap(&async->packet, &async->sgl);
298f1ae32a1SGerd Hoffmann     uhci_async_free(async);
299f1ae32a1SGerd Hoffmann }
300f1ae32a1SGerd Hoffmann 
301f1ae32a1SGerd Hoffmann /*
302f1ae32a1SGerd Hoffmann  * Mark all outstanding async packets as invalid.
303f1ae32a1SGerd Hoffmann  * This is used for canceling them when TDs are removed by the HCD.
304f1ae32a1SGerd Hoffmann  */
305f1ae32a1SGerd Hoffmann static void uhci_async_validate_begin(UHCIState *s)
306f1ae32a1SGerd Hoffmann {
307f1ae32a1SGerd Hoffmann     UHCIQueue *queue;
308f1ae32a1SGerd Hoffmann 
309f1ae32a1SGerd Hoffmann     QTAILQ_FOREACH(queue, &s->queues, next) {
310f1ae32a1SGerd Hoffmann         queue->valid--;
311f1ae32a1SGerd Hoffmann     }
312f1ae32a1SGerd Hoffmann }
313f1ae32a1SGerd Hoffmann 
314f1ae32a1SGerd Hoffmann /*
315f1ae32a1SGerd Hoffmann  * Cancel async packets that are no longer valid
316f1ae32a1SGerd Hoffmann  */
317f1ae32a1SGerd Hoffmann static void uhci_async_validate_end(UHCIState *s)
318f1ae32a1SGerd Hoffmann {
319f1ae32a1SGerd Hoffmann     UHCIQueue *queue, *n;
320f1ae32a1SGerd Hoffmann 
321f1ae32a1SGerd Hoffmann     QTAILQ_FOREACH_SAFE(queue, &s->queues, next, n) {
32240507377SHans de Goede         if (!queue->valid) {
32366a08cbeSHans de Goede             uhci_queue_free(queue, "validate-end");
324f1ae32a1SGerd Hoffmann         }
325f1ae32a1SGerd Hoffmann     }
32640507377SHans de Goede }
327f1ae32a1SGerd Hoffmann 
328f1ae32a1SGerd Hoffmann static void uhci_async_cancel_device(UHCIState *s, USBDevice *dev)
329f1ae32a1SGerd Hoffmann {
3305ad23e87SHans de Goede     UHCIQueue *queue, *n;
331f1ae32a1SGerd Hoffmann 
3325ad23e87SHans de Goede     QTAILQ_FOREACH_SAFE(queue, &s->queues, next, n) {
3335ad23e87SHans de Goede         if (queue->ep->dev == dev) {
3345ad23e87SHans de Goede             uhci_queue_free(queue, "cancel-device");
335f1ae32a1SGerd Hoffmann         }
336f1ae32a1SGerd Hoffmann     }
337f1ae32a1SGerd Hoffmann }
338f1ae32a1SGerd Hoffmann 
339f1ae32a1SGerd Hoffmann static void uhci_async_cancel_all(UHCIState *s)
340f1ae32a1SGerd Hoffmann {
34177fa9aeeSGerd Hoffmann     UHCIQueue *queue, *nq;
342f1ae32a1SGerd Hoffmann 
34377fa9aeeSGerd Hoffmann     QTAILQ_FOREACH_SAFE(queue, &s->queues, next, nq) {
34466a08cbeSHans de Goede         uhci_queue_free(queue, "cancel-all");
345f1ae32a1SGerd Hoffmann     }
346f1ae32a1SGerd Hoffmann }
347f1ae32a1SGerd Hoffmann 
3488c75a899SHans de Goede static UHCIAsync *uhci_async_find_td(UHCIState *s, uint32_t td_addr)
349f1ae32a1SGerd Hoffmann {
350f1ae32a1SGerd Hoffmann     UHCIQueue *queue;
351f1ae32a1SGerd Hoffmann     UHCIAsync *async;
352f1ae32a1SGerd Hoffmann 
353f1ae32a1SGerd Hoffmann     QTAILQ_FOREACH(queue, &s->queues, next) {
354f1ae32a1SGerd Hoffmann         QTAILQ_FOREACH(async, &queue->asyncs, next) {
3551f250cc7SHans de Goede             if (async->td_addr == td_addr) {
356f1ae32a1SGerd Hoffmann                 return async;
357f1ae32a1SGerd Hoffmann             }
358f1ae32a1SGerd Hoffmann         }
3598c75a899SHans de Goede     }
360f1ae32a1SGerd Hoffmann     return NULL;
361f1ae32a1SGerd Hoffmann }
362f1ae32a1SGerd Hoffmann 
363f1ae32a1SGerd Hoffmann static void uhci_update_irq(UHCIState *s)
364f1ae32a1SGerd Hoffmann {
365f1ae32a1SGerd Hoffmann     int level;
366f1ae32a1SGerd Hoffmann     if (((s->status2 & 1) && (s->intr & (1 << 2))) ||
367f1ae32a1SGerd Hoffmann         ((s->status2 & 2) && (s->intr & (1 << 3))) ||
368f1ae32a1SGerd Hoffmann         ((s->status & UHCI_STS_USBERR) && (s->intr & (1 << 0))) ||
369f1ae32a1SGerd Hoffmann         ((s->status & UHCI_STS_RD) && (s->intr & (1 << 1))) ||
370f1ae32a1SGerd Hoffmann         (s->status & UHCI_STS_HSERR) ||
371f1ae32a1SGerd Hoffmann         (s->status & UHCI_STS_HCPERR)) {
372f1ae32a1SGerd Hoffmann         level = 1;
373f1ae32a1SGerd Hoffmann     } else {
374f1ae32a1SGerd Hoffmann         level = 0;
375f1ae32a1SGerd Hoffmann     }
376973002c1SGerd Hoffmann     qemu_set_irq(s->dev.irq[s->irq_pin], level);
377f1ae32a1SGerd Hoffmann }
378f1ae32a1SGerd Hoffmann 
379f1ae32a1SGerd Hoffmann static void uhci_reset(void *opaque)
380f1ae32a1SGerd Hoffmann {
381f1ae32a1SGerd Hoffmann     UHCIState *s = opaque;
382f1ae32a1SGerd Hoffmann     uint8_t *pci_conf;
383f1ae32a1SGerd Hoffmann     int i;
384f1ae32a1SGerd Hoffmann     UHCIPort *port;
385f1ae32a1SGerd Hoffmann 
38650dcc0f8SGerd Hoffmann     trace_usb_uhci_reset();
387f1ae32a1SGerd Hoffmann 
388f1ae32a1SGerd Hoffmann     pci_conf = s->dev.config;
389f1ae32a1SGerd Hoffmann 
390f1ae32a1SGerd Hoffmann     pci_conf[0x6a] = 0x01; /* usb clock */
391f1ae32a1SGerd Hoffmann     pci_conf[0x6b] = 0x00;
392f1ae32a1SGerd Hoffmann     s->cmd = 0;
393f1ae32a1SGerd Hoffmann     s->status = 0;
394f1ae32a1SGerd Hoffmann     s->status2 = 0;
395f1ae32a1SGerd Hoffmann     s->intr = 0;
396f1ae32a1SGerd Hoffmann     s->fl_base_addr = 0;
397f1ae32a1SGerd Hoffmann     s->sof_timing = 64;
398f1ae32a1SGerd Hoffmann 
399f1ae32a1SGerd Hoffmann     for(i = 0; i < NB_PORTS; i++) {
400f1ae32a1SGerd Hoffmann         port = &s->ports[i];
401f1ae32a1SGerd Hoffmann         port->ctrl = 0x0080;
402f1ae32a1SGerd Hoffmann         if (port->port.dev && port->port.dev->attached) {
403f1ae32a1SGerd Hoffmann             usb_port_reset(&port->port);
404f1ae32a1SGerd Hoffmann         }
405f1ae32a1SGerd Hoffmann     }
406f1ae32a1SGerd Hoffmann 
407f1ae32a1SGerd Hoffmann     uhci_async_cancel_all(s);
4089a16c595SGerd Hoffmann     qemu_bh_cancel(s->bh);
409aba1f242SGerd Hoffmann     uhci_update_irq(s);
410f1ae32a1SGerd Hoffmann }
411f1ae32a1SGerd Hoffmann 
412f1ae32a1SGerd Hoffmann static const VMStateDescription vmstate_uhci_port = {
413f1ae32a1SGerd Hoffmann     .name = "uhci port",
414f1ae32a1SGerd Hoffmann     .version_id = 1,
415f1ae32a1SGerd Hoffmann     .minimum_version_id = 1,
416f1ae32a1SGerd Hoffmann     .minimum_version_id_old = 1,
417f1ae32a1SGerd Hoffmann     .fields      = (VMStateField []) {
418f1ae32a1SGerd Hoffmann         VMSTATE_UINT16(ctrl, UHCIPort),
419f1ae32a1SGerd Hoffmann         VMSTATE_END_OF_LIST()
420f1ae32a1SGerd Hoffmann     }
421f1ae32a1SGerd Hoffmann };
422f1ae32a1SGerd Hoffmann 
42375f151cdSGerd Hoffmann static int uhci_post_load(void *opaque, int version_id)
42475f151cdSGerd Hoffmann {
42575f151cdSGerd Hoffmann     UHCIState *s = opaque;
42675f151cdSGerd Hoffmann 
42775f151cdSGerd Hoffmann     if (version_id < 2) {
42875f151cdSGerd Hoffmann         s->expire_time = qemu_get_clock_ns(vm_clock) +
42975f151cdSGerd Hoffmann             (get_ticks_per_sec() / FRAME_TIMER_FREQ);
43075f151cdSGerd Hoffmann     }
43175f151cdSGerd Hoffmann     return 0;
43275f151cdSGerd Hoffmann }
43375f151cdSGerd Hoffmann 
434f1ae32a1SGerd Hoffmann static const VMStateDescription vmstate_uhci = {
435f1ae32a1SGerd Hoffmann     .name = "uhci",
436*ecfdc15fSHans de Goede     .version_id = 3,
437f1ae32a1SGerd Hoffmann     .minimum_version_id = 1,
438f1ae32a1SGerd Hoffmann     .minimum_version_id_old = 1,
43975f151cdSGerd Hoffmann     .post_load = uhci_post_load,
440f1ae32a1SGerd Hoffmann     .fields      = (VMStateField []) {
441f1ae32a1SGerd Hoffmann         VMSTATE_PCI_DEVICE(dev, UHCIState),
442f1ae32a1SGerd Hoffmann         VMSTATE_UINT8_EQUAL(num_ports_vmstate, UHCIState),
443f1ae32a1SGerd Hoffmann         VMSTATE_STRUCT_ARRAY(ports, UHCIState, NB_PORTS, 1,
444f1ae32a1SGerd Hoffmann                              vmstate_uhci_port, UHCIPort),
445f1ae32a1SGerd Hoffmann         VMSTATE_UINT16(cmd, UHCIState),
446f1ae32a1SGerd Hoffmann         VMSTATE_UINT16(status, UHCIState),
447f1ae32a1SGerd Hoffmann         VMSTATE_UINT16(intr, UHCIState),
448f1ae32a1SGerd Hoffmann         VMSTATE_UINT16(frnum, UHCIState),
449f1ae32a1SGerd Hoffmann         VMSTATE_UINT32(fl_base_addr, UHCIState),
450f1ae32a1SGerd Hoffmann         VMSTATE_UINT8(sof_timing, UHCIState),
451f1ae32a1SGerd Hoffmann         VMSTATE_UINT8(status2, UHCIState),
452f1ae32a1SGerd Hoffmann         VMSTATE_TIMER(frame_timer, UHCIState),
453f1ae32a1SGerd Hoffmann         VMSTATE_INT64_V(expire_time, UHCIState, 2),
454*ecfdc15fSHans de Goede         VMSTATE_UINT32_V(pending_int_mask, UHCIState, 3),
455f1ae32a1SGerd Hoffmann         VMSTATE_END_OF_LIST()
456f1ae32a1SGerd Hoffmann     }
457f1ae32a1SGerd Hoffmann };
458f1ae32a1SGerd Hoffmann 
459f1ae32a1SGerd Hoffmann static void uhci_ioport_writeb(void *opaque, uint32_t addr, uint32_t val)
460f1ae32a1SGerd Hoffmann {
461f1ae32a1SGerd Hoffmann     UHCIState *s = opaque;
462f1ae32a1SGerd Hoffmann 
463f1ae32a1SGerd Hoffmann     addr &= 0x1f;
464f1ae32a1SGerd Hoffmann     switch(addr) {
465f1ae32a1SGerd Hoffmann     case 0x0c:
466f1ae32a1SGerd Hoffmann         s->sof_timing = val;
467f1ae32a1SGerd Hoffmann         break;
468f1ae32a1SGerd Hoffmann     }
469f1ae32a1SGerd Hoffmann }
470f1ae32a1SGerd Hoffmann 
471f1ae32a1SGerd Hoffmann static uint32_t uhci_ioport_readb(void *opaque, uint32_t addr)
472f1ae32a1SGerd Hoffmann {
473f1ae32a1SGerd Hoffmann     UHCIState *s = opaque;
474f1ae32a1SGerd Hoffmann     uint32_t val;
475f1ae32a1SGerd Hoffmann 
476f1ae32a1SGerd Hoffmann     addr &= 0x1f;
477f1ae32a1SGerd Hoffmann     switch(addr) {
478f1ae32a1SGerd Hoffmann     case 0x0c:
479f1ae32a1SGerd Hoffmann         val = s->sof_timing;
480f1ae32a1SGerd Hoffmann         break;
481f1ae32a1SGerd Hoffmann     default:
482f1ae32a1SGerd Hoffmann         val = 0xff;
483f1ae32a1SGerd Hoffmann         break;
484f1ae32a1SGerd Hoffmann     }
485f1ae32a1SGerd Hoffmann     return val;
486f1ae32a1SGerd Hoffmann }
487f1ae32a1SGerd Hoffmann 
488f1ae32a1SGerd Hoffmann static void uhci_ioport_writew(void *opaque, uint32_t addr, uint32_t val)
489f1ae32a1SGerd Hoffmann {
490f1ae32a1SGerd Hoffmann     UHCIState *s = opaque;
491f1ae32a1SGerd Hoffmann 
492f1ae32a1SGerd Hoffmann     addr &= 0x1f;
49350dcc0f8SGerd Hoffmann     trace_usb_uhci_mmio_writew(addr, val);
494f1ae32a1SGerd Hoffmann 
495f1ae32a1SGerd Hoffmann     switch(addr) {
496f1ae32a1SGerd Hoffmann     case 0x00:
497f1ae32a1SGerd Hoffmann         if ((val & UHCI_CMD_RS) && !(s->cmd & UHCI_CMD_RS)) {
498f1ae32a1SGerd Hoffmann             /* start frame processing */
49950dcc0f8SGerd Hoffmann             trace_usb_uhci_schedule_start();
500f1ae32a1SGerd Hoffmann             s->expire_time = qemu_get_clock_ns(vm_clock) +
501f1ae32a1SGerd Hoffmann                 (get_ticks_per_sec() / FRAME_TIMER_FREQ);
502f1ae32a1SGerd Hoffmann             qemu_mod_timer(s->frame_timer, qemu_get_clock_ns(vm_clock));
503f1ae32a1SGerd Hoffmann             s->status &= ~UHCI_STS_HCHALTED;
504f1ae32a1SGerd Hoffmann         } else if (!(val & UHCI_CMD_RS)) {
505f1ae32a1SGerd Hoffmann             s->status |= UHCI_STS_HCHALTED;
506f1ae32a1SGerd Hoffmann         }
507f1ae32a1SGerd Hoffmann         if (val & UHCI_CMD_GRESET) {
508f1ae32a1SGerd Hoffmann             UHCIPort *port;
509f1ae32a1SGerd Hoffmann             int i;
510f1ae32a1SGerd Hoffmann 
511f1ae32a1SGerd Hoffmann             /* send reset on the USB bus */
512f1ae32a1SGerd Hoffmann             for(i = 0; i < NB_PORTS; i++) {
513f1ae32a1SGerd Hoffmann                 port = &s->ports[i];
514f1ae32a1SGerd Hoffmann                 usb_device_reset(port->port.dev);
515f1ae32a1SGerd Hoffmann             }
516f1ae32a1SGerd Hoffmann             uhci_reset(s);
517f1ae32a1SGerd Hoffmann             return;
518f1ae32a1SGerd Hoffmann         }
519f1ae32a1SGerd Hoffmann         if (val & UHCI_CMD_HCRESET) {
520f1ae32a1SGerd Hoffmann             uhci_reset(s);
521f1ae32a1SGerd Hoffmann             return;
522f1ae32a1SGerd Hoffmann         }
523f1ae32a1SGerd Hoffmann         s->cmd = val;
524f1ae32a1SGerd Hoffmann         break;
525f1ae32a1SGerd Hoffmann     case 0x02:
526f1ae32a1SGerd Hoffmann         s->status &= ~val;
527f1ae32a1SGerd Hoffmann         /* XXX: the chip spec is not coherent, so we add a hidden
528f1ae32a1SGerd Hoffmann            register to distinguish between IOC and SPD */
529f1ae32a1SGerd Hoffmann         if (val & UHCI_STS_USBINT)
530f1ae32a1SGerd Hoffmann             s->status2 = 0;
531f1ae32a1SGerd Hoffmann         uhci_update_irq(s);
532f1ae32a1SGerd Hoffmann         break;
533f1ae32a1SGerd Hoffmann     case 0x04:
534f1ae32a1SGerd Hoffmann         s->intr = val;
535f1ae32a1SGerd Hoffmann         uhci_update_irq(s);
536f1ae32a1SGerd Hoffmann         break;
537f1ae32a1SGerd Hoffmann     case 0x06:
538f1ae32a1SGerd Hoffmann         if (s->status & UHCI_STS_HCHALTED)
539f1ae32a1SGerd Hoffmann             s->frnum = val & 0x7ff;
540f1ae32a1SGerd Hoffmann         break;
541f1ae32a1SGerd Hoffmann     case 0x10 ... 0x1f:
542f1ae32a1SGerd Hoffmann         {
543f1ae32a1SGerd Hoffmann             UHCIPort *port;
544f1ae32a1SGerd Hoffmann             USBDevice *dev;
545f1ae32a1SGerd Hoffmann             int n;
546f1ae32a1SGerd Hoffmann 
547f1ae32a1SGerd Hoffmann             n = (addr >> 1) & 7;
548f1ae32a1SGerd Hoffmann             if (n >= NB_PORTS)
549f1ae32a1SGerd Hoffmann                 return;
550f1ae32a1SGerd Hoffmann             port = &s->ports[n];
551f1ae32a1SGerd Hoffmann             dev = port->port.dev;
552f1ae32a1SGerd Hoffmann             if (dev && dev->attached) {
553f1ae32a1SGerd Hoffmann                 /* port reset */
554f1ae32a1SGerd Hoffmann                 if ( (val & UHCI_PORT_RESET) &&
555f1ae32a1SGerd Hoffmann                      !(port->ctrl & UHCI_PORT_RESET) ) {
556f1ae32a1SGerd Hoffmann                     usb_device_reset(dev);
557f1ae32a1SGerd Hoffmann                 }
558f1ae32a1SGerd Hoffmann             }
559f1ae32a1SGerd Hoffmann             port->ctrl &= UHCI_PORT_READ_ONLY;
5601cbdde90SHans de Goede             /* enabled may only be set if a device is connected */
5611cbdde90SHans de Goede             if (!(port->ctrl & UHCI_PORT_CCS)) {
5621cbdde90SHans de Goede                 val &= ~UHCI_PORT_EN;
5631cbdde90SHans de Goede             }
564f1ae32a1SGerd Hoffmann             port->ctrl |= (val & ~UHCI_PORT_READ_ONLY);
565f1ae32a1SGerd Hoffmann             /* some bits are reset when a '1' is written to them */
566f1ae32a1SGerd Hoffmann             port->ctrl &= ~(val & UHCI_PORT_WRITE_CLEAR);
567f1ae32a1SGerd Hoffmann         }
568f1ae32a1SGerd Hoffmann         break;
569f1ae32a1SGerd Hoffmann     }
570f1ae32a1SGerd Hoffmann }
571f1ae32a1SGerd Hoffmann 
572f1ae32a1SGerd Hoffmann static uint32_t uhci_ioport_readw(void *opaque, uint32_t addr)
573f1ae32a1SGerd Hoffmann {
574f1ae32a1SGerd Hoffmann     UHCIState *s = opaque;
575f1ae32a1SGerd Hoffmann     uint32_t val;
576f1ae32a1SGerd Hoffmann 
577f1ae32a1SGerd Hoffmann     addr &= 0x1f;
578f1ae32a1SGerd Hoffmann     switch(addr) {
579f1ae32a1SGerd Hoffmann     case 0x00:
580f1ae32a1SGerd Hoffmann         val = s->cmd;
581f1ae32a1SGerd Hoffmann         break;
582f1ae32a1SGerd Hoffmann     case 0x02:
583f1ae32a1SGerd Hoffmann         val = s->status;
584f1ae32a1SGerd Hoffmann         break;
585f1ae32a1SGerd Hoffmann     case 0x04:
586f1ae32a1SGerd Hoffmann         val = s->intr;
587f1ae32a1SGerd Hoffmann         break;
588f1ae32a1SGerd Hoffmann     case 0x06:
589f1ae32a1SGerd Hoffmann         val = s->frnum;
590f1ae32a1SGerd Hoffmann         break;
591f1ae32a1SGerd Hoffmann     case 0x10 ... 0x1f:
592f1ae32a1SGerd Hoffmann         {
593f1ae32a1SGerd Hoffmann             UHCIPort *port;
594f1ae32a1SGerd Hoffmann             int n;
595f1ae32a1SGerd Hoffmann             n = (addr >> 1) & 7;
596f1ae32a1SGerd Hoffmann             if (n >= NB_PORTS)
597f1ae32a1SGerd Hoffmann                 goto read_default;
598f1ae32a1SGerd Hoffmann             port = &s->ports[n];
599f1ae32a1SGerd Hoffmann             val = port->ctrl;
600f1ae32a1SGerd Hoffmann         }
601f1ae32a1SGerd Hoffmann         break;
602f1ae32a1SGerd Hoffmann     default:
603f1ae32a1SGerd Hoffmann     read_default:
604f1ae32a1SGerd Hoffmann         val = 0xff7f; /* disabled port */
605f1ae32a1SGerd Hoffmann         break;
606f1ae32a1SGerd Hoffmann     }
607f1ae32a1SGerd Hoffmann 
60850dcc0f8SGerd Hoffmann     trace_usb_uhci_mmio_readw(addr, val);
609f1ae32a1SGerd Hoffmann 
610f1ae32a1SGerd Hoffmann     return val;
611f1ae32a1SGerd Hoffmann }
612f1ae32a1SGerd Hoffmann 
613f1ae32a1SGerd Hoffmann static void uhci_ioport_writel(void *opaque, uint32_t addr, uint32_t val)
614f1ae32a1SGerd Hoffmann {
615f1ae32a1SGerd Hoffmann     UHCIState *s = opaque;
616f1ae32a1SGerd Hoffmann 
617f1ae32a1SGerd Hoffmann     addr &= 0x1f;
61850dcc0f8SGerd Hoffmann     trace_usb_uhci_mmio_writel(addr, val);
619f1ae32a1SGerd Hoffmann 
620f1ae32a1SGerd Hoffmann     switch(addr) {
621f1ae32a1SGerd Hoffmann     case 0x08:
622f1ae32a1SGerd Hoffmann         s->fl_base_addr = val & ~0xfff;
623f1ae32a1SGerd Hoffmann         break;
624f1ae32a1SGerd Hoffmann     }
625f1ae32a1SGerd Hoffmann }
626f1ae32a1SGerd Hoffmann 
627f1ae32a1SGerd Hoffmann static uint32_t uhci_ioport_readl(void *opaque, uint32_t addr)
628f1ae32a1SGerd Hoffmann {
629f1ae32a1SGerd Hoffmann     UHCIState *s = opaque;
630f1ae32a1SGerd Hoffmann     uint32_t val;
631f1ae32a1SGerd Hoffmann 
632f1ae32a1SGerd Hoffmann     addr &= 0x1f;
633f1ae32a1SGerd Hoffmann     switch(addr) {
634f1ae32a1SGerd Hoffmann     case 0x08:
635f1ae32a1SGerd Hoffmann         val = s->fl_base_addr;
636f1ae32a1SGerd Hoffmann         break;
637f1ae32a1SGerd Hoffmann     default:
638f1ae32a1SGerd Hoffmann         val = 0xffffffff;
639f1ae32a1SGerd Hoffmann         break;
640f1ae32a1SGerd Hoffmann     }
64150dcc0f8SGerd Hoffmann     trace_usb_uhci_mmio_readl(addr, val);
642f1ae32a1SGerd Hoffmann     return val;
643f1ae32a1SGerd Hoffmann }
644f1ae32a1SGerd Hoffmann 
645f1ae32a1SGerd Hoffmann /* signal resume if controller suspended */
646f1ae32a1SGerd Hoffmann static void uhci_resume (void *opaque)
647f1ae32a1SGerd Hoffmann {
648f1ae32a1SGerd Hoffmann     UHCIState *s = (UHCIState *)opaque;
649f1ae32a1SGerd Hoffmann 
650f1ae32a1SGerd Hoffmann     if (!s)
651f1ae32a1SGerd Hoffmann         return;
652f1ae32a1SGerd Hoffmann 
653f1ae32a1SGerd Hoffmann     if (s->cmd & UHCI_CMD_EGSM) {
654f1ae32a1SGerd Hoffmann         s->cmd |= UHCI_CMD_FGR;
655f1ae32a1SGerd Hoffmann         s->status |= UHCI_STS_RD;
656f1ae32a1SGerd Hoffmann         uhci_update_irq(s);
657f1ae32a1SGerd Hoffmann     }
658f1ae32a1SGerd Hoffmann }
659f1ae32a1SGerd Hoffmann 
660f1ae32a1SGerd Hoffmann static void uhci_attach(USBPort *port1)
661f1ae32a1SGerd Hoffmann {
662f1ae32a1SGerd Hoffmann     UHCIState *s = port1->opaque;
663f1ae32a1SGerd Hoffmann     UHCIPort *port = &s->ports[port1->index];
664f1ae32a1SGerd Hoffmann 
665f1ae32a1SGerd Hoffmann     /* set connect status */
666f1ae32a1SGerd Hoffmann     port->ctrl |= UHCI_PORT_CCS | UHCI_PORT_CSC;
667f1ae32a1SGerd Hoffmann 
668f1ae32a1SGerd Hoffmann     /* update speed */
669f1ae32a1SGerd Hoffmann     if (port->port.dev->speed == USB_SPEED_LOW) {
670f1ae32a1SGerd Hoffmann         port->ctrl |= UHCI_PORT_LSDA;
671f1ae32a1SGerd Hoffmann     } else {
672f1ae32a1SGerd Hoffmann         port->ctrl &= ~UHCI_PORT_LSDA;
673f1ae32a1SGerd Hoffmann     }
674f1ae32a1SGerd Hoffmann 
675f1ae32a1SGerd Hoffmann     uhci_resume(s);
676f1ae32a1SGerd Hoffmann }
677f1ae32a1SGerd Hoffmann 
678f1ae32a1SGerd Hoffmann static void uhci_detach(USBPort *port1)
679f1ae32a1SGerd Hoffmann {
680f1ae32a1SGerd Hoffmann     UHCIState *s = port1->opaque;
681f1ae32a1SGerd Hoffmann     UHCIPort *port = &s->ports[port1->index];
682f1ae32a1SGerd Hoffmann 
683f1ae32a1SGerd Hoffmann     uhci_async_cancel_device(s, port1->dev);
684f1ae32a1SGerd Hoffmann 
685f1ae32a1SGerd Hoffmann     /* set connect status */
686f1ae32a1SGerd Hoffmann     if (port->ctrl & UHCI_PORT_CCS) {
687f1ae32a1SGerd Hoffmann         port->ctrl &= ~UHCI_PORT_CCS;
688f1ae32a1SGerd Hoffmann         port->ctrl |= UHCI_PORT_CSC;
689f1ae32a1SGerd Hoffmann     }
690f1ae32a1SGerd Hoffmann     /* disable port */
691f1ae32a1SGerd Hoffmann     if (port->ctrl & UHCI_PORT_EN) {
692f1ae32a1SGerd Hoffmann         port->ctrl &= ~UHCI_PORT_EN;
693f1ae32a1SGerd Hoffmann         port->ctrl |= UHCI_PORT_ENC;
694f1ae32a1SGerd Hoffmann     }
695f1ae32a1SGerd Hoffmann 
696f1ae32a1SGerd Hoffmann     uhci_resume(s);
697f1ae32a1SGerd Hoffmann }
698f1ae32a1SGerd Hoffmann 
699f1ae32a1SGerd Hoffmann static void uhci_child_detach(USBPort *port1, USBDevice *child)
700f1ae32a1SGerd Hoffmann {
701f1ae32a1SGerd Hoffmann     UHCIState *s = port1->opaque;
702f1ae32a1SGerd Hoffmann 
703f1ae32a1SGerd Hoffmann     uhci_async_cancel_device(s, child);
704f1ae32a1SGerd Hoffmann }
705f1ae32a1SGerd Hoffmann 
706f1ae32a1SGerd Hoffmann static void uhci_wakeup(USBPort *port1)
707f1ae32a1SGerd Hoffmann {
708f1ae32a1SGerd Hoffmann     UHCIState *s = port1->opaque;
709f1ae32a1SGerd Hoffmann     UHCIPort *port = &s->ports[port1->index];
710f1ae32a1SGerd Hoffmann 
711f1ae32a1SGerd Hoffmann     if (port->ctrl & UHCI_PORT_SUSPEND && !(port->ctrl & UHCI_PORT_RD)) {
712f1ae32a1SGerd Hoffmann         port->ctrl |= UHCI_PORT_RD;
713f1ae32a1SGerd Hoffmann         uhci_resume(s);
714f1ae32a1SGerd Hoffmann     }
715f1ae32a1SGerd Hoffmann }
716f1ae32a1SGerd Hoffmann 
717f1ae32a1SGerd Hoffmann static USBDevice *uhci_find_device(UHCIState *s, uint8_t addr)
718f1ae32a1SGerd Hoffmann {
719f1ae32a1SGerd Hoffmann     USBDevice *dev;
720f1ae32a1SGerd Hoffmann     int i;
721f1ae32a1SGerd Hoffmann 
722f1ae32a1SGerd Hoffmann     for (i = 0; i < NB_PORTS; i++) {
723f1ae32a1SGerd Hoffmann         UHCIPort *port = &s->ports[i];
724f1ae32a1SGerd Hoffmann         if (!(port->ctrl & UHCI_PORT_EN)) {
725f1ae32a1SGerd Hoffmann             continue;
726f1ae32a1SGerd Hoffmann         }
727f1ae32a1SGerd Hoffmann         dev = usb_find_device(&port->port, addr);
728f1ae32a1SGerd Hoffmann         if (dev != NULL) {
729f1ae32a1SGerd Hoffmann             return dev;
730f1ae32a1SGerd Hoffmann         }
731f1ae32a1SGerd Hoffmann     }
732f1ae32a1SGerd Hoffmann     return NULL;
733f1ae32a1SGerd Hoffmann }
734f1ae32a1SGerd Hoffmann 
735963a68b5SHans de Goede static void uhci_read_td(UHCIState *s, UHCI_TD *td, uint32_t link)
736963a68b5SHans de Goede {
737963a68b5SHans de Goede     pci_dma_read(&s->dev, link & ~0xf, td, sizeof(*td));
738963a68b5SHans de Goede     le32_to_cpus(&td->link);
739963a68b5SHans de Goede     le32_to_cpus(&td->ctrl);
740963a68b5SHans de Goede     le32_to_cpus(&td->token);
741963a68b5SHans de Goede     le32_to_cpus(&td->buffer);
742963a68b5SHans de Goede }
743963a68b5SHans de Goede 
744faccca00SHans de Goede static int uhci_handle_td_error(UHCIState *s, UHCI_TD *td, uint32_t td_addr,
745faccca00SHans de Goede                                 int status, uint32_t *int_mask)
746faccca00SHans de Goede {
747faccca00SHans de Goede     uint32_t queue_token = uhci_queue_token(td);
748faccca00SHans de Goede     int ret;
749faccca00SHans de Goede 
750faccca00SHans de Goede     switch (status) {
751faccca00SHans de Goede     case USB_RET_NAK:
752faccca00SHans de Goede         td->ctrl |= TD_CTRL_NAK;
753faccca00SHans de Goede         return TD_RESULT_NEXT_QH;
754faccca00SHans de Goede 
755faccca00SHans de Goede     case USB_RET_STALL:
756faccca00SHans de Goede         td->ctrl |= TD_CTRL_STALL;
757faccca00SHans de Goede         trace_usb_uhci_packet_complete_stall(queue_token, td_addr);
758faccca00SHans de Goede         ret = TD_RESULT_NEXT_QH;
759faccca00SHans de Goede         break;
760faccca00SHans de Goede 
761faccca00SHans de Goede     case USB_RET_BABBLE:
762faccca00SHans de Goede         td->ctrl |= TD_CTRL_BABBLE | TD_CTRL_STALL;
763faccca00SHans de Goede         /* frame interrupted */
764faccca00SHans de Goede         trace_usb_uhci_packet_complete_babble(queue_token, td_addr);
765faccca00SHans de Goede         ret = TD_RESULT_STOP_FRAME;
766faccca00SHans de Goede         break;
767faccca00SHans de Goede 
768faccca00SHans de Goede     case USB_RET_IOERROR:
769faccca00SHans de Goede     case USB_RET_NODEV:
770faccca00SHans de Goede     default:
771faccca00SHans de Goede         td->ctrl |= TD_CTRL_TIMEOUT;
772faccca00SHans de Goede         td->ctrl &= ~(3 << TD_CTRL_ERROR_SHIFT);
773faccca00SHans de Goede         trace_usb_uhci_packet_complete_error(queue_token, td_addr);
774faccca00SHans de Goede         ret = TD_RESULT_NEXT_QH;
775faccca00SHans de Goede         break;
776faccca00SHans de Goede     }
777faccca00SHans de Goede 
778faccca00SHans de Goede     td->ctrl &= ~TD_CTRL_ACTIVE;
779faccca00SHans de Goede     s->status |= UHCI_STS_USBERR;
780faccca00SHans de Goede     if (td->ctrl & TD_CTRL_IOC) {
781faccca00SHans de Goede         *int_mask |= 0x01;
782faccca00SHans de Goede     }
783faccca00SHans de Goede     uhci_update_irq(s);
784faccca00SHans de Goede     return ret;
785faccca00SHans de Goede }
786faccca00SHans de Goede 
787f1ae32a1SGerd Hoffmann static int uhci_complete_td(UHCIState *s, UHCI_TD *td, UHCIAsync *async, uint32_t *int_mask)
788f1ae32a1SGerd Hoffmann {
7899a77a0f5SHans de Goede     int len = 0, max_len;
790f1ae32a1SGerd Hoffmann     uint8_t pid;
791f1ae32a1SGerd Hoffmann 
792f1ae32a1SGerd Hoffmann     max_len = ((td->token >> 21) + 1) & 0x7ff;
793f1ae32a1SGerd Hoffmann     pid = td->token & 0xff;
794f1ae32a1SGerd Hoffmann 
795f1ae32a1SGerd Hoffmann     if (td->ctrl & TD_CTRL_IOS)
796f1ae32a1SGerd Hoffmann         td->ctrl &= ~TD_CTRL_ACTIVE;
797f1ae32a1SGerd Hoffmann 
7989a77a0f5SHans de Goede     if (async->packet.status != USB_RET_SUCCESS) {
7999a77a0f5SHans de Goede         return uhci_handle_td_error(s, td, async->td_addr,
8009a77a0f5SHans de Goede                                     async->packet.status, int_mask);
801faccca00SHans de Goede     }
802f1ae32a1SGerd Hoffmann 
8039a77a0f5SHans de Goede     len = async->packet.actual_length;
804f1ae32a1SGerd Hoffmann     td->ctrl = (td->ctrl & ~0x7ff) | ((len - 1) & 0x7ff);
805f1ae32a1SGerd Hoffmann 
806f1ae32a1SGerd Hoffmann     /* The NAK bit may have been set by a previous frame, so clear it
807f1ae32a1SGerd Hoffmann        here.  The docs are somewhat unclear, but win2k relies on this
808f1ae32a1SGerd Hoffmann        behavior.  */
809f1ae32a1SGerd Hoffmann     td->ctrl &= ~(TD_CTRL_ACTIVE | TD_CTRL_NAK);
810f1ae32a1SGerd Hoffmann     if (td->ctrl & TD_CTRL_IOC)
811f1ae32a1SGerd Hoffmann         *int_mask |= 0x01;
812f1ae32a1SGerd Hoffmann 
813f1ae32a1SGerd Hoffmann     if (pid == USB_TOKEN_IN) {
814f1ae32a1SGerd Hoffmann         if ((td->ctrl & TD_CTRL_SPD) && len < max_len) {
815f1ae32a1SGerd Hoffmann             *int_mask |= 0x02;
816f1ae32a1SGerd Hoffmann             /* short packet: do not update QH */
81750dcc0f8SGerd Hoffmann             trace_usb_uhci_packet_complete_shortxfer(async->queue->token,
8181f250cc7SHans de Goede                                                      async->td_addr);
81960e1b2a6SGerd Hoffmann             return TD_RESULT_NEXT_QH;
820f1ae32a1SGerd Hoffmann         }
821f1ae32a1SGerd Hoffmann     }
822f1ae32a1SGerd Hoffmann 
823f1ae32a1SGerd Hoffmann     /* success */
8241f250cc7SHans de Goede     trace_usb_uhci_packet_complete_success(async->queue->token,
8251f250cc7SHans de Goede                                            async->td_addr);
82660e1b2a6SGerd Hoffmann     return TD_RESULT_COMPLETE;
827f1ae32a1SGerd Hoffmann }
828f1ae32a1SGerd Hoffmann 
82966a08cbeSHans de Goede static int uhci_handle_td(UHCIState *s, UHCIQueue *q, uint32_t qh_addr,
830a4f30cd7SHans de Goede                           UHCI_TD *td, uint32_t td_addr, uint32_t *int_mask)
831f1ae32a1SGerd Hoffmann {
8329a77a0f5SHans de Goede     int ret, max_len;
8336ba43f1fSHans de Goede     bool spd;
834a4f30cd7SHans de Goede     bool queuing = (q != NULL);
83511d15e40SHans de Goede     uint8_t pid = td->token & 0xff;
8368c75a899SHans de Goede     UHCIAsync *async = uhci_async_find_td(s, td_addr);
8378c75a899SHans de Goede 
8388c75a899SHans de Goede     if (async) {
8398c75a899SHans de Goede         if (uhci_queue_verify(async->queue, qh_addr, td, td_addr, queuing)) {
8408c75a899SHans de Goede             assert(q == NULL || q == async->queue);
8418c75a899SHans de Goede             q = async->queue;
8428c75a899SHans de Goede         } else {
8438c75a899SHans de Goede             uhci_queue_free(async->queue, "guest re-used pending td");
8448c75a899SHans de Goede             async = NULL;
8458c75a899SHans de Goede         }
8468c75a899SHans de Goede     }
847f1ae32a1SGerd Hoffmann 
84866a08cbeSHans de Goede     if (q == NULL) {
84966a08cbeSHans de Goede         q = uhci_queue_find(s, td);
85066a08cbeSHans de Goede         if (q && !uhci_queue_verify(q, qh_addr, td, td_addr, queuing)) {
85166a08cbeSHans de Goede             uhci_queue_free(q, "guest re-used qh");
85266a08cbeSHans de Goede             q = NULL;
85366a08cbeSHans de Goede         }
85466a08cbeSHans de Goede     }
85566a08cbeSHans de Goede 
8563905097eSHans de Goede     if (q) {
8573905097eSHans de Goede         q->valid = 32;
8583905097eSHans de Goede     }
8593905097eSHans de Goede 
860f1ae32a1SGerd Hoffmann     /* Is active ? */
861883bca77SHans de Goede     if (!(td->ctrl & TD_CTRL_ACTIVE)) {
862420ca987SHans de Goede         if (async) {
863420ca987SHans de Goede             /* Guest marked a pending td non-active, cancel the queue */
864420ca987SHans de Goede             uhci_queue_free(async->queue, "pending td non-active");
865420ca987SHans de Goede         }
866883bca77SHans de Goede         /*
867883bca77SHans de Goede          * ehci11d spec page 22: "Even if the Active bit in the TD is already
868883bca77SHans de Goede          * cleared when the TD is fetched ... an IOC interrupt is generated"
869883bca77SHans de Goede          */
870883bca77SHans de Goede         if (td->ctrl & TD_CTRL_IOC) {
871883bca77SHans de Goede                 *int_mask |= 0x01;
872883bca77SHans de Goede         }
87360e1b2a6SGerd Hoffmann         return TD_RESULT_NEXT_QH;
874883bca77SHans de Goede     }
875f1ae32a1SGerd Hoffmann 
876f1ae32a1SGerd Hoffmann     if (async) {
877ee008ba6SGerd Hoffmann         if (queuing) {
878ee008ba6SGerd Hoffmann             /* we are busy filling the queue, we are not prepared
879ee008ba6SGerd Hoffmann                to consume completed packages then, just leave them
880ee008ba6SGerd Hoffmann                in async state */
881ee008ba6SGerd Hoffmann             return TD_RESULT_ASYNC_CONT;
882ee008ba6SGerd Hoffmann         }
8838928c9c4SHans de Goede         if (!async->done) {
8848928c9c4SHans de Goede             UHCI_TD last_td;
8858928c9c4SHans de Goede             UHCIAsync *last = QTAILQ_LAST(&async->queue->asyncs, asyncs_head);
8868928c9c4SHans de Goede             /*
8878928c9c4SHans de Goede              * While we are waiting for the current td to complete, the guest
8888928c9c4SHans de Goede              * may have added more tds to the queue. Note we re-read the td
8898928c9c4SHans de Goede              * rather then caching it, as we want to see guest made changes!
8908928c9c4SHans de Goede              */
8918928c9c4SHans de Goede             uhci_read_td(s, &last_td, last->td_addr);
8928928c9c4SHans de Goede             uhci_queue_fill(async->queue, &last_td);
893f1ae32a1SGerd Hoffmann 
8948928c9c4SHans de Goede             return TD_RESULT_ASYNC_CONT;
8958928c9c4SHans de Goede         }
896f1ae32a1SGerd Hoffmann         uhci_async_unlink(async);
897f1ae32a1SGerd Hoffmann         goto done;
898f1ae32a1SGerd Hoffmann     }
899f1ae32a1SGerd Hoffmann 
90088793816SHans de Goede     if (s->completions_only) {
90188793816SHans de Goede         return TD_RESULT_ASYNC_CONT;
90288793816SHans de Goede     }
90388793816SHans de Goede 
904f1ae32a1SGerd Hoffmann     /* Allocate new packet */
905a4f30cd7SHans de Goede     if (q == NULL) {
90611d15e40SHans de Goede         USBDevice *dev = uhci_find_device(s, (td->token >> 8) & 0x7f);
90711d15e40SHans de Goede         USBEndpoint *ep = usb_ep_get(dev, pid, (td->token >> 15) & 0xf);
9087f102ebeSHans de Goede 
9097f102ebeSHans de Goede         if (ep == NULL) {
9107f102ebeSHans de Goede             return uhci_handle_td_error(s, td, td_addr, USB_RET_NODEV,
9117f102ebeSHans de Goede                                         int_mask);
9127f102ebeSHans de Goede         }
91366a08cbeSHans de Goede         q = uhci_queue_new(s, qh_addr, td, ep);
914a4f30cd7SHans de Goede     }
915a4f30cd7SHans de Goede     async = uhci_async_alloc(q, td_addr);
916f1ae32a1SGerd Hoffmann 
917f1ae32a1SGerd Hoffmann     max_len = ((td->token >> 21) + 1) & 0x7ff;
9186ba43f1fSHans de Goede     spd = (pid == USB_TOKEN_IN && (td->ctrl & TD_CTRL_SPD) != 0);
91911d15e40SHans de Goede     usb_packet_setup(&async->packet, pid, q->ep, td_addr, spd,
920a6fb2ddbSHans de Goede                      (td->ctrl & TD_CTRL_IOC) != 0);
921f1ae32a1SGerd Hoffmann     qemu_sglist_add(&async->sgl, td->buffer, max_len);
922f1ae32a1SGerd Hoffmann     usb_packet_map(&async->packet, &async->sgl);
923f1ae32a1SGerd Hoffmann 
924f1ae32a1SGerd Hoffmann     switch(pid) {
925f1ae32a1SGerd Hoffmann     case USB_TOKEN_OUT:
926f1ae32a1SGerd Hoffmann     case USB_TOKEN_SETUP:
9279a77a0f5SHans de Goede         usb_handle_packet(q->ep->dev, &async->packet);
9289a77a0f5SHans de Goede         if (async->packet.status == USB_RET_SUCCESS) {
9299a77a0f5SHans de Goede             async->packet.actual_length = max_len;
9309a77a0f5SHans de Goede         }
931f1ae32a1SGerd Hoffmann         break;
932f1ae32a1SGerd Hoffmann 
933f1ae32a1SGerd Hoffmann     case USB_TOKEN_IN:
9349a77a0f5SHans de Goede         usb_handle_packet(q->ep->dev, &async->packet);
935f1ae32a1SGerd Hoffmann         break;
936f1ae32a1SGerd Hoffmann 
937f1ae32a1SGerd Hoffmann     default:
938f1ae32a1SGerd Hoffmann         /* invalid pid : frame interrupted */
93900a0770dSHans de Goede         usb_packet_unmap(&async->packet, &async->sgl);
940f1ae32a1SGerd Hoffmann         uhci_async_free(async);
941f1ae32a1SGerd Hoffmann         s->status |= UHCI_STS_HCPERR;
942f1ae32a1SGerd Hoffmann         uhci_update_irq(s);
94360e1b2a6SGerd Hoffmann         return TD_RESULT_STOP_FRAME;
944f1ae32a1SGerd Hoffmann     }
945f1ae32a1SGerd Hoffmann 
9469a77a0f5SHans de Goede     if (async->packet.status == USB_RET_ASYNC) {
947f1ae32a1SGerd Hoffmann         uhci_async_link(async);
948a4f30cd7SHans de Goede         if (!queuing) {
94911d15e40SHans de Goede             uhci_queue_fill(q, td);
950a4f30cd7SHans de Goede         }
9514efe4ef3SGerd Hoffmann         return TD_RESULT_ASYNC_START;
952f1ae32a1SGerd Hoffmann     }
953f1ae32a1SGerd Hoffmann 
954f1ae32a1SGerd Hoffmann done:
9559a77a0f5SHans de Goede     ret = uhci_complete_td(s, td, async, int_mask);
956e2f89926SDavid Gibson     usb_packet_unmap(&async->packet, &async->sgl);
957f1ae32a1SGerd Hoffmann     uhci_async_free(async);
9589a77a0f5SHans de Goede     return ret;
959f1ae32a1SGerd Hoffmann }
960f1ae32a1SGerd Hoffmann 
961f1ae32a1SGerd Hoffmann static void uhci_async_complete(USBPort *port, USBPacket *packet)
962f1ae32a1SGerd Hoffmann {
963f1ae32a1SGerd Hoffmann     UHCIAsync *async = container_of(packet, UHCIAsync, packet);
964f1ae32a1SGerd Hoffmann     UHCIState *s = async->queue->uhci;
965f1ae32a1SGerd Hoffmann 
9669a77a0f5SHans de Goede     if (packet->status == USB_RET_REMOVE_FROM_QUEUE) {
9670cae7b1aSHans de Goede         uhci_async_cancel(async);
9680cae7b1aSHans de Goede         return;
9690cae7b1aSHans de Goede     }
9700cae7b1aSHans de Goede 
971f1ae32a1SGerd Hoffmann     async->done = 1;
97288793816SHans de Goede     /* Force processing of this packet *now*, needed for migration */
97388793816SHans de Goede     s->completions_only = true;
9749a16c595SGerd Hoffmann     qemu_bh_schedule(s->bh);
9759a16c595SGerd Hoffmann }
976f1ae32a1SGerd Hoffmann 
977f1ae32a1SGerd Hoffmann static int is_valid(uint32_t link)
978f1ae32a1SGerd Hoffmann {
979f1ae32a1SGerd Hoffmann     return (link & 1) == 0;
980f1ae32a1SGerd Hoffmann }
981f1ae32a1SGerd Hoffmann 
982f1ae32a1SGerd Hoffmann static int is_qh(uint32_t link)
983f1ae32a1SGerd Hoffmann {
984f1ae32a1SGerd Hoffmann     return (link & 2) != 0;
985f1ae32a1SGerd Hoffmann }
986f1ae32a1SGerd Hoffmann 
987f1ae32a1SGerd Hoffmann static int depth_first(uint32_t link)
988f1ae32a1SGerd Hoffmann {
989f1ae32a1SGerd Hoffmann     return (link & 4) != 0;
990f1ae32a1SGerd Hoffmann }
991f1ae32a1SGerd Hoffmann 
992f1ae32a1SGerd Hoffmann /* QH DB used for detecting QH loops */
993f1ae32a1SGerd Hoffmann #define UHCI_MAX_QUEUES 128
994f1ae32a1SGerd Hoffmann typedef struct {
995f1ae32a1SGerd Hoffmann     uint32_t addr[UHCI_MAX_QUEUES];
996f1ae32a1SGerd Hoffmann     int      count;
997f1ae32a1SGerd Hoffmann } QhDb;
998f1ae32a1SGerd Hoffmann 
999f1ae32a1SGerd Hoffmann static void qhdb_reset(QhDb *db)
1000f1ae32a1SGerd Hoffmann {
1001f1ae32a1SGerd Hoffmann     db->count = 0;
1002f1ae32a1SGerd Hoffmann }
1003f1ae32a1SGerd Hoffmann 
1004f1ae32a1SGerd Hoffmann /* Add QH to DB. Returns 1 if already present or DB is full. */
1005f1ae32a1SGerd Hoffmann static int qhdb_insert(QhDb *db, uint32_t addr)
1006f1ae32a1SGerd Hoffmann {
1007f1ae32a1SGerd Hoffmann     int i;
1008f1ae32a1SGerd Hoffmann     for (i = 0; i < db->count; i++)
1009f1ae32a1SGerd Hoffmann         if (db->addr[i] == addr)
1010f1ae32a1SGerd Hoffmann             return 1;
1011f1ae32a1SGerd Hoffmann 
1012f1ae32a1SGerd Hoffmann     if (db->count >= UHCI_MAX_QUEUES)
1013f1ae32a1SGerd Hoffmann         return 1;
1014f1ae32a1SGerd Hoffmann 
1015f1ae32a1SGerd Hoffmann     db->addr[db->count++] = addr;
1016f1ae32a1SGerd Hoffmann     return 0;
1017f1ae32a1SGerd Hoffmann }
1018f1ae32a1SGerd Hoffmann 
101911d15e40SHans de Goede static void uhci_queue_fill(UHCIQueue *q, UHCI_TD *td)
1020f1ae32a1SGerd Hoffmann {
1021f1ae32a1SGerd Hoffmann     uint32_t int_mask = 0;
1022f1ae32a1SGerd Hoffmann     uint32_t plink = td->link;
1023f1ae32a1SGerd Hoffmann     UHCI_TD ptd;
1024f1ae32a1SGerd Hoffmann     int ret;
1025f1ae32a1SGerd Hoffmann 
10266ba43f1fSHans de Goede     while (is_valid(plink)) {
1027a4f30cd7SHans de Goede         uhci_read_td(q->uhci, &ptd, plink);
1028f1ae32a1SGerd Hoffmann         if (!(ptd.ctrl & TD_CTRL_ACTIVE)) {
1029f1ae32a1SGerd Hoffmann             break;
1030f1ae32a1SGerd Hoffmann         }
1031a4f30cd7SHans de Goede         if (uhci_queue_token(&ptd) != q->token) {
1032f1ae32a1SGerd Hoffmann             break;
1033f1ae32a1SGerd Hoffmann         }
103450dcc0f8SGerd Hoffmann         trace_usb_uhci_td_queue(plink & ~0xf, ptd.ctrl, ptd.token);
103566a08cbeSHans de Goede         ret = uhci_handle_td(q->uhci, q, q->qh_addr, &ptd, plink, &int_mask);
103652b0fecdSGerd Hoffmann         if (ret == TD_RESULT_ASYNC_CONT) {
103752b0fecdSGerd Hoffmann             break;
103852b0fecdSGerd Hoffmann         }
10394efe4ef3SGerd Hoffmann         assert(ret == TD_RESULT_ASYNC_START);
1040f1ae32a1SGerd Hoffmann         assert(int_mask == 0);
1041f1ae32a1SGerd Hoffmann         plink = ptd.link;
1042f1ae32a1SGerd Hoffmann     }
104311d15e40SHans de Goede     usb_device_flush_ep_queue(q->ep->dev, q->ep);
1044f1ae32a1SGerd Hoffmann }
1045f1ae32a1SGerd Hoffmann 
1046f1ae32a1SGerd Hoffmann static void uhci_process_frame(UHCIState *s)
1047f1ae32a1SGerd Hoffmann {
1048f1ae32a1SGerd Hoffmann     uint32_t frame_addr, link, old_td_ctrl, val, int_mask;
10494aed20e2SGerd Hoffmann     uint32_t curr_qh, td_count = 0;
1050f1ae32a1SGerd Hoffmann     int cnt, ret;
1051f1ae32a1SGerd Hoffmann     UHCI_TD td;
1052f1ae32a1SGerd Hoffmann     UHCI_QH qh;
1053f1ae32a1SGerd Hoffmann     QhDb qhdb;
1054f1ae32a1SGerd Hoffmann 
1055f1ae32a1SGerd Hoffmann     frame_addr = s->fl_base_addr + ((s->frnum & 0x3ff) << 2);
1056f1ae32a1SGerd Hoffmann 
1057f1ae32a1SGerd Hoffmann     pci_dma_read(&s->dev, frame_addr, &link, 4);
1058f1ae32a1SGerd Hoffmann     le32_to_cpus(&link);
1059f1ae32a1SGerd Hoffmann 
1060f1ae32a1SGerd Hoffmann     int_mask = 0;
1061f1ae32a1SGerd Hoffmann     curr_qh  = 0;
1062f1ae32a1SGerd Hoffmann 
1063f1ae32a1SGerd Hoffmann     qhdb_reset(&qhdb);
1064f1ae32a1SGerd Hoffmann 
1065f1ae32a1SGerd Hoffmann     for (cnt = FRAME_MAX_LOOPS; is_valid(link) && cnt; cnt--) {
106688793816SHans de Goede         if (!s->completions_only && s->frame_bytes >= s->frame_bandwidth) {
10674aed20e2SGerd Hoffmann             /* We've reached the usb 1.1 bandwidth, which is
10684aed20e2SGerd Hoffmann                1280 bytes/frame, stop processing */
10694aed20e2SGerd Hoffmann             trace_usb_uhci_frame_stop_bandwidth();
10704aed20e2SGerd Hoffmann             break;
10714aed20e2SGerd Hoffmann         }
1072f1ae32a1SGerd Hoffmann         if (is_qh(link)) {
1073f1ae32a1SGerd Hoffmann             /* QH */
107450dcc0f8SGerd Hoffmann             trace_usb_uhci_qh_load(link & ~0xf);
1075f1ae32a1SGerd Hoffmann 
1076f1ae32a1SGerd Hoffmann             if (qhdb_insert(&qhdb, link)) {
1077f1ae32a1SGerd Hoffmann                 /*
1078f1ae32a1SGerd Hoffmann                  * We're going in circles. Which is not a bug because
1079f1ae32a1SGerd Hoffmann                  * HCD is allowed to do that as part of the BW management.
1080f1ae32a1SGerd Hoffmann                  *
10814aed20e2SGerd Hoffmann                  * Stop processing here if no transaction has been done
10824aed20e2SGerd Hoffmann                  * since we've been here last time.
1083f1ae32a1SGerd Hoffmann                  */
1084f1ae32a1SGerd Hoffmann                 if (td_count == 0) {
108550dcc0f8SGerd Hoffmann                     trace_usb_uhci_frame_loop_stop_idle();
1086f1ae32a1SGerd Hoffmann                     break;
1087f1ae32a1SGerd Hoffmann                 } else {
108850dcc0f8SGerd Hoffmann                     trace_usb_uhci_frame_loop_continue();
1089f1ae32a1SGerd Hoffmann                     td_count = 0;
1090f1ae32a1SGerd Hoffmann                     qhdb_reset(&qhdb);
1091f1ae32a1SGerd Hoffmann                     qhdb_insert(&qhdb, link);
1092f1ae32a1SGerd Hoffmann                 }
1093f1ae32a1SGerd Hoffmann             }
1094f1ae32a1SGerd Hoffmann 
1095f1ae32a1SGerd Hoffmann             pci_dma_read(&s->dev, link & ~0xf, &qh, sizeof(qh));
1096f1ae32a1SGerd Hoffmann             le32_to_cpus(&qh.link);
1097f1ae32a1SGerd Hoffmann             le32_to_cpus(&qh.el_link);
1098f1ae32a1SGerd Hoffmann 
1099f1ae32a1SGerd Hoffmann             if (!is_valid(qh.el_link)) {
1100f1ae32a1SGerd Hoffmann                 /* QH w/o elements */
1101f1ae32a1SGerd Hoffmann                 curr_qh = 0;
1102f1ae32a1SGerd Hoffmann                 link = qh.link;
1103f1ae32a1SGerd Hoffmann             } else {
1104f1ae32a1SGerd Hoffmann                 /* QH with elements */
1105f1ae32a1SGerd Hoffmann             	curr_qh = link;
1106f1ae32a1SGerd Hoffmann             	link = qh.el_link;
1107f1ae32a1SGerd Hoffmann             }
1108f1ae32a1SGerd Hoffmann             continue;
1109f1ae32a1SGerd Hoffmann         }
1110f1ae32a1SGerd Hoffmann 
1111f1ae32a1SGerd Hoffmann         /* TD */
1112963a68b5SHans de Goede         uhci_read_td(s, &td, link);
111350dcc0f8SGerd Hoffmann         trace_usb_uhci_td_load(curr_qh & ~0xf, link & ~0xf, td.ctrl, td.token);
1114f1ae32a1SGerd Hoffmann 
1115f1ae32a1SGerd Hoffmann         old_td_ctrl = td.ctrl;
111666a08cbeSHans de Goede         ret = uhci_handle_td(s, NULL, curr_qh, &td, link, &int_mask);
1117f1ae32a1SGerd Hoffmann         if (old_td_ctrl != td.ctrl) {
1118f1ae32a1SGerd Hoffmann             /* update the status bits of the TD */
1119f1ae32a1SGerd Hoffmann             val = cpu_to_le32(td.ctrl);
1120f1ae32a1SGerd Hoffmann             pci_dma_write(&s->dev, (link & ~0xf) + 4, &val, sizeof(val));
1121f1ae32a1SGerd Hoffmann         }
1122f1ae32a1SGerd Hoffmann 
1123f1ae32a1SGerd Hoffmann         switch (ret) {
112460e1b2a6SGerd Hoffmann         case TD_RESULT_STOP_FRAME: /* interrupted frame */
1125f1ae32a1SGerd Hoffmann             goto out;
1126f1ae32a1SGerd Hoffmann 
112760e1b2a6SGerd Hoffmann         case TD_RESULT_NEXT_QH:
11284efe4ef3SGerd Hoffmann         case TD_RESULT_ASYNC_CONT:
112950dcc0f8SGerd Hoffmann             trace_usb_uhci_td_nextqh(curr_qh & ~0xf, link & ~0xf);
1130f1ae32a1SGerd Hoffmann             link = curr_qh ? qh.link : td.link;
1131f1ae32a1SGerd Hoffmann             continue;
1132f1ae32a1SGerd Hoffmann 
11334efe4ef3SGerd Hoffmann         case TD_RESULT_ASYNC_START:
113450dcc0f8SGerd Hoffmann             trace_usb_uhci_td_async(curr_qh & ~0xf, link & ~0xf);
1135f1ae32a1SGerd Hoffmann             link = curr_qh ? qh.link : td.link;
1136f1ae32a1SGerd Hoffmann             continue;
1137f1ae32a1SGerd Hoffmann 
113860e1b2a6SGerd Hoffmann         case TD_RESULT_COMPLETE:
113950dcc0f8SGerd Hoffmann             trace_usb_uhci_td_complete(curr_qh & ~0xf, link & ~0xf);
1140f1ae32a1SGerd Hoffmann             link = td.link;
1141f1ae32a1SGerd Hoffmann             td_count++;
11424aed20e2SGerd Hoffmann             s->frame_bytes += (td.ctrl & 0x7ff) + 1;
1143f1ae32a1SGerd Hoffmann 
1144f1ae32a1SGerd Hoffmann             if (curr_qh) {
1145f1ae32a1SGerd Hoffmann                 /* update QH element link */
1146f1ae32a1SGerd Hoffmann                 qh.el_link = link;
1147f1ae32a1SGerd Hoffmann                 val = cpu_to_le32(qh.el_link);
1148f1ae32a1SGerd Hoffmann                 pci_dma_write(&s->dev, (curr_qh & ~0xf) + 4, &val, sizeof(val));
1149f1ae32a1SGerd Hoffmann 
1150f1ae32a1SGerd Hoffmann                 if (!depth_first(link)) {
1151f1ae32a1SGerd Hoffmann                     /* done with this QH */
1152f1ae32a1SGerd Hoffmann                     curr_qh = 0;
1153f1ae32a1SGerd Hoffmann                     link    = qh.link;
1154f1ae32a1SGerd Hoffmann                 }
1155f1ae32a1SGerd Hoffmann             }
1156f1ae32a1SGerd Hoffmann             break;
1157f1ae32a1SGerd Hoffmann 
1158f1ae32a1SGerd Hoffmann         default:
1159f1ae32a1SGerd Hoffmann             assert(!"unknown return code");
1160f1ae32a1SGerd Hoffmann         }
1161f1ae32a1SGerd Hoffmann 
1162f1ae32a1SGerd Hoffmann         /* go to the next entry */
1163f1ae32a1SGerd Hoffmann     }
1164f1ae32a1SGerd Hoffmann 
1165f1ae32a1SGerd Hoffmann out:
1166f1ae32a1SGerd Hoffmann     s->pending_int_mask |= int_mask;
1167f1ae32a1SGerd Hoffmann }
1168f1ae32a1SGerd Hoffmann 
11699a16c595SGerd Hoffmann static void uhci_bh(void *opaque)
11709a16c595SGerd Hoffmann {
11719a16c595SGerd Hoffmann     UHCIState *s = opaque;
11729a16c595SGerd Hoffmann     uhci_process_frame(s);
11739a16c595SGerd Hoffmann }
11749a16c595SGerd Hoffmann 
1175f1ae32a1SGerd Hoffmann static void uhci_frame_timer(void *opaque)
1176f1ae32a1SGerd Hoffmann {
1177f1ae32a1SGerd Hoffmann     UHCIState *s = opaque;
1178f1ae32a1SGerd Hoffmann 
1179f1ae32a1SGerd Hoffmann     /* prepare the timer for the next frame */
1180f1ae32a1SGerd Hoffmann     s->expire_time += (get_ticks_per_sec() / FRAME_TIMER_FREQ);
11814aed20e2SGerd Hoffmann     s->frame_bytes = 0;
118288793816SHans de Goede     s->completions_only = false;
11839a16c595SGerd Hoffmann     qemu_bh_cancel(s->bh);
1184f1ae32a1SGerd Hoffmann 
1185f1ae32a1SGerd Hoffmann     if (!(s->cmd & UHCI_CMD_RS)) {
1186f1ae32a1SGerd Hoffmann         /* Full stop */
118750dcc0f8SGerd Hoffmann         trace_usb_uhci_schedule_stop();
1188f1ae32a1SGerd Hoffmann         qemu_del_timer(s->frame_timer);
1189d9a528dbSGerd Hoffmann         uhci_async_cancel_all(s);
1190f1ae32a1SGerd Hoffmann         /* set hchalted bit in status - UHCI11D 2.1.2 */
1191f1ae32a1SGerd Hoffmann         s->status |= UHCI_STS_HCHALTED;
1192f1ae32a1SGerd Hoffmann         return;
1193f1ae32a1SGerd Hoffmann     }
1194f1ae32a1SGerd Hoffmann 
1195719c130dSHans de Goede     /* Process the current frame */
119650dcc0f8SGerd Hoffmann     trace_usb_uhci_frame_start(s->frnum);
1197f1ae32a1SGerd Hoffmann 
1198f1ae32a1SGerd Hoffmann     uhci_async_validate_begin(s);
1199f1ae32a1SGerd Hoffmann 
1200f1ae32a1SGerd Hoffmann     uhci_process_frame(s);
1201f1ae32a1SGerd Hoffmann 
1202f1ae32a1SGerd Hoffmann     uhci_async_validate_end(s);
1203f1ae32a1SGerd Hoffmann 
1204719c130dSHans de Goede     /* The uhci spec says frnum reflects the frame currently being processed,
1205719c130dSHans de Goede      * and the guest must look at frnum - 1 on interrupt, so inc frnum now */
1206719c130dSHans de Goede     s->frnum = (s->frnum + 1) & 0x7ff;
1207719c130dSHans de Goede 
1208719c130dSHans de Goede     /* Complete the previous frame */
1209719c130dSHans de Goede     if (s->pending_int_mask) {
1210719c130dSHans de Goede         s->status2 |= s->pending_int_mask;
1211719c130dSHans de Goede         s->status  |= UHCI_STS_USBINT;
1212719c130dSHans de Goede         uhci_update_irq(s);
1213719c130dSHans de Goede     }
1214719c130dSHans de Goede     s->pending_int_mask = 0;
1215719c130dSHans de Goede 
1216f1ae32a1SGerd Hoffmann     qemu_mod_timer(s->frame_timer, s->expire_time);
1217f1ae32a1SGerd Hoffmann }
1218f1ae32a1SGerd Hoffmann 
1219f1ae32a1SGerd Hoffmann static const MemoryRegionPortio uhci_portio[] = {
1220f1ae32a1SGerd Hoffmann     { 0, 32, 2, .write = uhci_ioport_writew, },
1221f1ae32a1SGerd Hoffmann     { 0, 32, 2, .read = uhci_ioport_readw, },
1222f1ae32a1SGerd Hoffmann     { 0, 32, 4, .write = uhci_ioport_writel, },
1223f1ae32a1SGerd Hoffmann     { 0, 32, 4, .read = uhci_ioport_readl, },
1224f1ae32a1SGerd Hoffmann     { 0, 32, 1, .write = uhci_ioport_writeb, },
1225f1ae32a1SGerd Hoffmann     { 0, 32, 1, .read = uhci_ioport_readb, },
1226f1ae32a1SGerd Hoffmann     PORTIO_END_OF_LIST()
1227f1ae32a1SGerd Hoffmann };
1228f1ae32a1SGerd Hoffmann 
1229f1ae32a1SGerd Hoffmann static const MemoryRegionOps uhci_ioport_ops = {
1230f1ae32a1SGerd Hoffmann     .old_portio = uhci_portio,
1231f1ae32a1SGerd Hoffmann };
1232f1ae32a1SGerd Hoffmann 
1233f1ae32a1SGerd Hoffmann static USBPortOps uhci_port_ops = {
1234f1ae32a1SGerd Hoffmann     .attach = uhci_attach,
1235f1ae32a1SGerd Hoffmann     .detach = uhci_detach,
1236f1ae32a1SGerd Hoffmann     .child_detach = uhci_child_detach,
1237f1ae32a1SGerd Hoffmann     .wakeup = uhci_wakeup,
1238f1ae32a1SGerd Hoffmann     .complete = uhci_async_complete,
1239f1ae32a1SGerd Hoffmann };
1240f1ae32a1SGerd Hoffmann 
1241f1ae32a1SGerd Hoffmann static USBBusOps uhci_bus_ops = {
1242f1ae32a1SGerd Hoffmann };
1243f1ae32a1SGerd Hoffmann 
1244f1ae32a1SGerd Hoffmann static int usb_uhci_common_initfn(PCIDevice *dev)
1245f1ae32a1SGerd Hoffmann {
1246973002c1SGerd Hoffmann     PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(dev);
12478f3f90b0SGerd Hoffmann     UHCIPCIDeviceClass *u = container_of(pc, UHCIPCIDeviceClass, parent_class);
1248f1ae32a1SGerd Hoffmann     UHCIState *s = DO_UPCAST(UHCIState, dev, dev);
1249f1ae32a1SGerd Hoffmann     uint8_t *pci_conf = s->dev.config;
1250f1ae32a1SGerd Hoffmann     int i;
1251f1ae32a1SGerd Hoffmann 
1252f1ae32a1SGerd Hoffmann     pci_conf[PCI_CLASS_PROG] = 0x00;
1253f1ae32a1SGerd Hoffmann     /* TODO: reset value should be 0. */
1254f1ae32a1SGerd Hoffmann     pci_conf[USB_SBRN] = USB_RELEASE_1; // release number
1255f1ae32a1SGerd Hoffmann 
12568f3f90b0SGerd Hoffmann     s->irq_pin = u->info.irq_pin;
1257973002c1SGerd Hoffmann     pci_config_set_interrupt_pin(pci_conf, s->irq_pin + 1);
1258973002c1SGerd Hoffmann 
1259f1ae32a1SGerd Hoffmann     if (s->masterbus) {
1260f1ae32a1SGerd Hoffmann         USBPort *ports[NB_PORTS];
1261f1ae32a1SGerd Hoffmann         for(i = 0; i < NB_PORTS; i++) {
1262f1ae32a1SGerd Hoffmann             ports[i] = &s->ports[i].port;
1263f1ae32a1SGerd Hoffmann         }
1264f1ae32a1SGerd Hoffmann         if (usb_register_companion(s->masterbus, ports, NB_PORTS,
1265f1ae32a1SGerd Hoffmann                 s->firstport, s, &uhci_port_ops,
1266f1ae32a1SGerd Hoffmann                 USB_SPEED_MASK_LOW | USB_SPEED_MASK_FULL) != 0) {
1267f1ae32a1SGerd Hoffmann             return -1;
1268f1ae32a1SGerd Hoffmann         }
1269f1ae32a1SGerd Hoffmann     } else {
1270f1ae32a1SGerd Hoffmann         usb_bus_new(&s->bus, &uhci_bus_ops, &s->dev.qdev);
1271f1ae32a1SGerd Hoffmann         for (i = 0; i < NB_PORTS; i++) {
1272f1ae32a1SGerd Hoffmann             usb_register_port(&s->bus, &s->ports[i].port, s, i, &uhci_port_ops,
1273f1ae32a1SGerd Hoffmann                               USB_SPEED_MASK_LOW | USB_SPEED_MASK_FULL);
1274f1ae32a1SGerd Hoffmann         }
1275f1ae32a1SGerd Hoffmann     }
12769a16c595SGerd Hoffmann     s->bh = qemu_bh_new(uhci_bh, s);
1277f1ae32a1SGerd Hoffmann     s->frame_timer = qemu_new_timer_ns(vm_clock, uhci_frame_timer, s);
1278f1ae32a1SGerd Hoffmann     s->num_ports_vmstate = NB_PORTS;
1279f1ae32a1SGerd Hoffmann     QTAILQ_INIT(&s->queues);
1280f1ae32a1SGerd Hoffmann 
1281f1ae32a1SGerd Hoffmann     qemu_register_reset(uhci_reset, s);
1282f1ae32a1SGerd Hoffmann 
1283f1ae32a1SGerd Hoffmann     memory_region_init_io(&s->io_bar, &uhci_ioport_ops, s, "uhci", 0x20);
1284f1ae32a1SGerd Hoffmann     /* Use region 4 for consistency with real hardware.  BSD guests seem
1285f1ae32a1SGerd Hoffmann        to rely on this.  */
1286f1ae32a1SGerd Hoffmann     pci_register_bar(&s->dev, 4, PCI_BASE_ADDRESS_SPACE_IO, &s->io_bar);
1287f1ae32a1SGerd Hoffmann 
1288f1ae32a1SGerd Hoffmann     return 0;
1289f1ae32a1SGerd Hoffmann }
1290f1ae32a1SGerd Hoffmann 
1291f1ae32a1SGerd Hoffmann static int usb_uhci_vt82c686b_initfn(PCIDevice *dev)
1292f1ae32a1SGerd Hoffmann {
1293f1ae32a1SGerd Hoffmann     UHCIState *s = DO_UPCAST(UHCIState, dev, dev);
1294f1ae32a1SGerd Hoffmann     uint8_t *pci_conf = s->dev.config;
1295f1ae32a1SGerd Hoffmann 
1296f1ae32a1SGerd Hoffmann     /* USB misc control 1/2 */
1297f1ae32a1SGerd Hoffmann     pci_set_long(pci_conf + 0x40,0x00001000);
1298f1ae32a1SGerd Hoffmann     /* PM capability */
1299f1ae32a1SGerd Hoffmann     pci_set_long(pci_conf + 0x80,0x00020001);
1300f1ae32a1SGerd Hoffmann     /* USB legacy support  */
1301f1ae32a1SGerd Hoffmann     pci_set_long(pci_conf + 0xc0,0x00002000);
1302f1ae32a1SGerd Hoffmann 
1303f1ae32a1SGerd Hoffmann     return usb_uhci_common_initfn(dev);
1304f1ae32a1SGerd Hoffmann }
1305f1ae32a1SGerd Hoffmann 
1306f90c2bcdSAlex Williamson static void usb_uhci_exit(PCIDevice *dev)
1307f1ae32a1SGerd Hoffmann {
1308f1ae32a1SGerd Hoffmann     UHCIState *s = DO_UPCAST(UHCIState, dev, dev);
1309f1ae32a1SGerd Hoffmann 
1310f1ae32a1SGerd Hoffmann     memory_region_destroy(&s->io_bar);
1311f1ae32a1SGerd Hoffmann }
1312f1ae32a1SGerd Hoffmann 
1313f1ae32a1SGerd Hoffmann static Property uhci_properties[] = {
1314f1ae32a1SGerd Hoffmann     DEFINE_PROP_STRING("masterbus", UHCIState, masterbus),
1315f1ae32a1SGerd Hoffmann     DEFINE_PROP_UINT32("firstport", UHCIState, firstport, 0),
131640141d12SGerd Hoffmann     DEFINE_PROP_UINT32("bandwidth", UHCIState, frame_bandwidth, 1280),
1317f1ae32a1SGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
1318f1ae32a1SGerd Hoffmann };
1319f1ae32a1SGerd Hoffmann 
13202c2e8525SGerd Hoffmann static void uhci_class_init(ObjectClass *klass, void *data)
1321f1ae32a1SGerd Hoffmann {
1322f1ae32a1SGerd Hoffmann     DeviceClass *dc = DEVICE_CLASS(klass);
1323f1ae32a1SGerd Hoffmann     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
13248f3f90b0SGerd Hoffmann     UHCIPCIDeviceClass *u = container_of(k, UHCIPCIDeviceClass, parent_class);
13252c2e8525SGerd Hoffmann     UHCIInfo *info = data;
1326f1ae32a1SGerd Hoffmann 
13272c2e8525SGerd Hoffmann     k->init = info->initfn ? info->initfn : usb_uhci_common_initfn;
13282c2e8525SGerd Hoffmann     k->exit = info->unplug ? usb_uhci_exit : NULL;
13292c2e8525SGerd Hoffmann     k->vendor_id = info->vendor_id;
13302c2e8525SGerd Hoffmann     k->device_id = info->device_id;
13312c2e8525SGerd Hoffmann     k->revision  = info->revision;
1332f1ae32a1SGerd Hoffmann     k->class_id  = PCI_CLASS_SERIAL_USB;
13336c2d1c32SGerd Hoffmann     k->no_hotplug = 1;
1334f1ae32a1SGerd Hoffmann     dc->vmsd = &vmstate_uhci;
1335f1ae32a1SGerd Hoffmann     dc->props = uhci_properties;
13368f3f90b0SGerd Hoffmann     u->info = *info;
1337f1ae32a1SGerd Hoffmann }
1338f1ae32a1SGerd Hoffmann 
13392c2e8525SGerd Hoffmann static UHCIInfo uhci_info[] = {
13402c2e8525SGerd Hoffmann     {
1341f1ae32a1SGerd Hoffmann         .name       = "piix3-usb-uhci",
13422c2e8525SGerd Hoffmann         .vendor_id = PCI_VENDOR_ID_INTEL,
13432c2e8525SGerd Hoffmann         .device_id = PCI_DEVICE_ID_INTEL_82371SB_2,
13442c2e8525SGerd Hoffmann         .revision  = 0x01,
13458f3f90b0SGerd Hoffmann         .irq_pin   = 3,
13462c2e8525SGerd Hoffmann         .unplug    = true,
13472c2e8525SGerd Hoffmann     },{
1348f1ae32a1SGerd Hoffmann         .name      = "piix4-usb-uhci",
13492c2e8525SGerd Hoffmann         .vendor_id = PCI_VENDOR_ID_INTEL,
13502c2e8525SGerd Hoffmann         .device_id = PCI_DEVICE_ID_INTEL_82371AB_2,
13512c2e8525SGerd Hoffmann         .revision  = 0x01,
13528f3f90b0SGerd Hoffmann         .irq_pin   = 3,
13532c2e8525SGerd Hoffmann         .unplug    = true,
13542c2e8525SGerd Hoffmann     },{
1355f1ae32a1SGerd Hoffmann         .name      = "vt82c686b-usb-uhci",
13562c2e8525SGerd Hoffmann         .vendor_id = PCI_VENDOR_ID_VIA,
13572c2e8525SGerd Hoffmann         .device_id = PCI_DEVICE_ID_VIA_UHCI,
13582c2e8525SGerd Hoffmann         .revision  = 0x01,
13598f3f90b0SGerd Hoffmann         .irq_pin   = 3,
13602c2e8525SGerd Hoffmann         .initfn    = usb_uhci_vt82c686b_initfn,
13612c2e8525SGerd Hoffmann         .unplug    = true,
13622c2e8525SGerd Hoffmann     },{
136374625ea2SGerd Hoffmann         .name      = "ich9-usb-uhci1", /* 00:1d.0 */
13642c2e8525SGerd Hoffmann         .vendor_id = PCI_VENDOR_ID_INTEL,
13652c2e8525SGerd Hoffmann         .device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI1,
13662c2e8525SGerd Hoffmann         .revision  = 0x03,
13678f3f90b0SGerd Hoffmann         .irq_pin   = 0,
13682c2e8525SGerd Hoffmann         .unplug    = false,
13692c2e8525SGerd Hoffmann     },{
137074625ea2SGerd Hoffmann         .name      = "ich9-usb-uhci2", /* 00:1d.1 */
13712c2e8525SGerd Hoffmann         .vendor_id = PCI_VENDOR_ID_INTEL,
13722c2e8525SGerd Hoffmann         .device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI2,
13732c2e8525SGerd Hoffmann         .revision  = 0x03,
13748f3f90b0SGerd Hoffmann         .irq_pin   = 1,
13752c2e8525SGerd Hoffmann         .unplug    = false,
13762c2e8525SGerd Hoffmann     },{
137774625ea2SGerd Hoffmann         .name      = "ich9-usb-uhci3", /* 00:1d.2 */
13782c2e8525SGerd Hoffmann         .vendor_id = PCI_VENDOR_ID_INTEL,
13792c2e8525SGerd Hoffmann         .device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI3,
13802c2e8525SGerd Hoffmann         .revision  = 0x03,
13818f3f90b0SGerd Hoffmann         .irq_pin   = 2,
13822c2e8525SGerd Hoffmann         .unplug    = false,
138374625ea2SGerd Hoffmann     },{
138474625ea2SGerd Hoffmann         .name      = "ich9-usb-uhci4", /* 00:1a.0 */
138574625ea2SGerd Hoffmann         .vendor_id = PCI_VENDOR_ID_INTEL,
138674625ea2SGerd Hoffmann         .device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI4,
138774625ea2SGerd Hoffmann         .revision  = 0x03,
138874625ea2SGerd Hoffmann         .irq_pin   = 0,
138974625ea2SGerd Hoffmann         .unplug    = false,
139074625ea2SGerd Hoffmann     },{
139174625ea2SGerd Hoffmann         .name      = "ich9-usb-uhci5", /* 00:1a.1 */
139274625ea2SGerd Hoffmann         .vendor_id = PCI_VENDOR_ID_INTEL,
139374625ea2SGerd Hoffmann         .device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI5,
139474625ea2SGerd Hoffmann         .revision  = 0x03,
139574625ea2SGerd Hoffmann         .irq_pin   = 1,
139674625ea2SGerd Hoffmann         .unplug    = false,
139774625ea2SGerd Hoffmann     },{
139874625ea2SGerd Hoffmann         .name      = "ich9-usb-uhci6", /* 00:1a.2 */
139974625ea2SGerd Hoffmann         .vendor_id = PCI_VENDOR_ID_INTEL,
140074625ea2SGerd Hoffmann         .device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI6,
140174625ea2SGerd Hoffmann         .revision  = 0x03,
140274625ea2SGerd Hoffmann         .irq_pin   = 2,
140374625ea2SGerd Hoffmann         .unplug    = false,
14042c2e8525SGerd Hoffmann     }
1405f1ae32a1SGerd Hoffmann };
1406f1ae32a1SGerd Hoffmann 
1407f1ae32a1SGerd Hoffmann static void uhci_register_types(void)
1408f1ae32a1SGerd Hoffmann {
14092c2e8525SGerd Hoffmann     TypeInfo uhci_type_info = {
14102c2e8525SGerd Hoffmann         .parent        = TYPE_PCI_DEVICE,
14112c2e8525SGerd Hoffmann         .instance_size = sizeof(UHCIState),
14128f3f90b0SGerd Hoffmann         .class_size    = sizeof(UHCIPCIDeviceClass),
14132c2e8525SGerd Hoffmann         .class_init    = uhci_class_init,
14142c2e8525SGerd Hoffmann     };
14152c2e8525SGerd Hoffmann     int i;
14162c2e8525SGerd Hoffmann 
14172c2e8525SGerd Hoffmann     for (i = 0; i < ARRAY_SIZE(uhci_info); i++) {
14182c2e8525SGerd Hoffmann         uhci_type_info.name = uhci_info[i].name;
14192c2e8525SGerd Hoffmann         uhci_type_info.class_data = uhci_info + i;
14202c2e8525SGerd Hoffmann         type_register(&uhci_type_info);
14212c2e8525SGerd Hoffmann     }
1422f1ae32a1SGerd Hoffmann }
1423f1ae32a1SGerd Hoffmann 
1424f1ae32a1SGerd Hoffmann type_init(uhci_register_types)
1425