xref: /openbmc/qemu/hw/usb/hcd-uhci.c (revision 0cd178ca)
1f1ae32a1SGerd Hoffmann /*
2f1ae32a1SGerd Hoffmann  * USB UHCI controller emulation
3f1ae32a1SGerd Hoffmann  *
4f1ae32a1SGerd Hoffmann  * Copyright (c) 2005 Fabrice Bellard
5f1ae32a1SGerd Hoffmann  *
6f1ae32a1SGerd Hoffmann  * Copyright (c) 2008 Max Krasnyansky
7f1ae32a1SGerd Hoffmann  *     Magor rewrite of the UHCI data structures parser and frame processor
8f1ae32a1SGerd Hoffmann  *     Support for fully async operation and multiple outstanding transactions
9f1ae32a1SGerd Hoffmann  *
10f1ae32a1SGerd Hoffmann  * Permission is hereby granted, free of charge, to any person obtaining a copy
11f1ae32a1SGerd Hoffmann  * of this software and associated documentation files (the "Software"), to deal
12f1ae32a1SGerd Hoffmann  * in the Software without restriction, including without limitation the rights
13f1ae32a1SGerd Hoffmann  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
14f1ae32a1SGerd Hoffmann  * copies of the Software, and to permit persons to whom the Software is
15f1ae32a1SGerd Hoffmann  * furnished to do so, subject to the following conditions:
16f1ae32a1SGerd Hoffmann  *
17f1ae32a1SGerd Hoffmann  * The above copyright notice and this permission notice shall be included in
18f1ae32a1SGerd Hoffmann  * all copies or substantial portions of the Software.
19f1ae32a1SGerd Hoffmann  *
20f1ae32a1SGerd Hoffmann  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
21f1ae32a1SGerd Hoffmann  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
22f1ae32a1SGerd Hoffmann  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
23f1ae32a1SGerd Hoffmann  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
24f1ae32a1SGerd Hoffmann  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
25f1ae32a1SGerd Hoffmann  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
26f1ae32a1SGerd Hoffmann  * THE SOFTWARE.
27f1ae32a1SGerd Hoffmann  */
28f1ae32a1SGerd Hoffmann #include "hw/hw.h"
29f1ae32a1SGerd Hoffmann #include "hw/usb.h"
30f1ae32a1SGerd Hoffmann #include "hw/pci.h"
31f1ae32a1SGerd Hoffmann #include "qemu-timer.h"
32f1ae32a1SGerd Hoffmann #include "iov.h"
33f1ae32a1SGerd Hoffmann #include "dma.h"
3450dcc0f8SGerd Hoffmann #include "trace.h"
35f1ae32a1SGerd Hoffmann 
36f1ae32a1SGerd Hoffmann //#define DEBUG
37f1ae32a1SGerd Hoffmann //#define DEBUG_DUMP_DATA
38f1ae32a1SGerd Hoffmann 
39f1ae32a1SGerd Hoffmann #define UHCI_CMD_FGR      (1 << 4)
40f1ae32a1SGerd Hoffmann #define UHCI_CMD_EGSM     (1 << 3)
41f1ae32a1SGerd Hoffmann #define UHCI_CMD_GRESET   (1 << 2)
42f1ae32a1SGerd Hoffmann #define UHCI_CMD_HCRESET  (1 << 1)
43f1ae32a1SGerd Hoffmann #define UHCI_CMD_RS       (1 << 0)
44f1ae32a1SGerd Hoffmann 
45f1ae32a1SGerd Hoffmann #define UHCI_STS_HCHALTED (1 << 5)
46f1ae32a1SGerd Hoffmann #define UHCI_STS_HCPERR   (1 << 4)
47f1ae32a1SGerd Hoffmann #define UHCI_STS_HSERR    (1 << 3)
48f1ae32a1SGerd Hoffmann #define UHCI_STS_RD       (1 << 2)
49f1ae32a1SGerd Hoffmann #define UHCI_STS_USBERR   (1 << 1)
50f1ae32a1SGerd Hoffmann #define UHCI_STS_USBINT   (1 << 0)
51f1ae32a1SGerd Hoffmann 
52f1ae32a1SGerd Hoffmann #define TD_CTRL_SPD     (1 << 29)
53f1ae32a1SGerd Hoffmann #define TD_CTRL_ERROR_SHIFT  27
54f1ae32a1SGerd Hoffmann #define TD_CTRL_IOS     (1 << 25)
55f1ae32a1SGerd Hoffmann #define TD_CTRL_IOC     (1 << 24)
56f1ae32a1SGerd Hoffmann #define TD_CTRL_ACTIVE  (1 << 23)
57f1ae32a1SGerd Hoffmann #define TD_CTRL_STALL   (1 << 22)
58f1ae32a1SGerd Hoffmann #define TD_CTRL_BABBLE  (1 << 20)
59f1ae32a1SGerd Hoffmann #define TD_CTRL_NAK     (1 << 19)
60f1ae32a1SGerd Hoffmann #define TD_CTRL_TIMEOUT (1 << 18)
61f1ae32a1SGerd Hoffmann 
62f1ae32a1SGerd Hoffmann #define UHCI_PORT_SUSPEND (1 << 12)
63f1ae32a1SGerd Hoffmann #define UHCI_PORT_RESET (1 << 9)
64f1ae32a1SGerd Hoffmann #define UHCI_PORT_LSDA  (1 << 8)
65f1ae32a1SGerd Hoffmann #define UHCI_PORT_RD    (1 << 6)
66f1ae32a1SGerd Hoffmann #define UHCI_PORT_ENC   (1 << 3)
67f1ae32a1SGerd Hoffmann #define UHCI_PORT_EN    (1 << 2)
68f1ae32a1SGerd Hoffmann #define UHCI_PORT_CSC   (1 << 1)
69f1ae32a1SGerd Hoffmann #define UHCI_PORT_CCS   (1 << 0)
70f1ae32a1SGerd Hoffmann 
71f1ae32a1SGerd Hoffmann #define UHCI_PORT_READ_ONLY    (0x1bb)
72f1ae32a1SGerd Hoffmann #define UHCI_PORT_WRITE_CLEAR  (UHCI_PORT_CSC | UHCI_PORT_ENC)
73f1ae32a1SGerd Hoffmann 
74f1ae32a1SGerd Hoffmann #define FRAME_TIMER_FREQ 1000
75f1ae32a1SGerd Hoffmann 
76f1ae32a1SGerd Hoffmann #define FRAME_MAX_LOOPS  256
77f1ae32a1SGerd Hoffmann 
78f1ae32a1SGerd Hoffmann #define NB_PORTS 2
79f1ae32a1SGerd Hoffmann 
8060e1b2a6SGerd Hoffmann enum {
81*0cd178caSGerd Hoffmann     TD_RESULT_STOP_FRAME = 10,
82*0cd178caSGerd Hoffmann     TD_RESULT_COMPLETE,
83*0cd178caSGerd Hoffmann     TD_RESULT_NEXT_QH,
84*0cd178caSGerd Hoffmann     TD_RESULT_ASYNC,
8560e1b2a6SGerd Hoffmann };
8660e1b2a6SGerd Hoffmann 
87f1ae32a1SGerd Hoffmann typedef struct UHCIState UHCIState;
88f1ae32a1SGerd Hoffmann typedef struct UHCIAsync UHCIAsync;
89f1ae32a1SGerd Hoffmann typedef struct UHCIQueue UHCIQueue;
90f1ae32a1SGerd Hoffmann 
91f1ae32a1SGerd Hoffmann /*
92f1ae32a1SGerd Hoffmann  * Pending async transaction.
93f1ae32a1SGerd Hoffmann  * 'packet' must be the first field because completion
94f1ae32a1SGerd Hoffmann  * handler does "(UHCIAsync *) pkt" cast.
95f1ae32a1SGerd Hoffmann  */
96f1ae32a1SGerd Hoffmann 
97f1ae32a1SGerd Hoffmann struct UHCIAsync {
98f1ae32a1SGerd Hoffmann     USBPacket packet;
99f1ae32a1SGerd Hoffmann     QEMUSGList sgl;
100f1ae32a1SGerd Hoffmann     UHCIQueue *queue;
101f1ae32a1SGerd Hoffmann     QTAILQ_ENTRY(UHCIAsync) next;
102f1ae32a1SGerd Hoffmann     uint32_t  td;
103f1ae32a1SGerd Hoffmann     uint8_t   isoc;
104f1ae32a1SGerd Hoffmann     uint8_t   done;
105f1ae32a1SGerd Hoffmann };
106f1ae32a1SGerd Hoffmann 
107f1ae32a1SGerd Hoffmann struct UHCIQueue {
108f1ae32a1SGerd Hoffmann     uint32_t  token;
109f1ae32a1SGerd Hoffmann     UHCIState *uhci;
110f1ae32a1SGerd Hoffmann     QTAILQ_ENTRY(UHCIQueue) next;
111f1ae32a1SGerd Hoffmann     QTAILQ_HEAD(, UHCIAsync) asyncs;
112f1ae32a1SGerd Hoffmann     int8_t    valid;
113f1ae32a1SGerd Hoffmann };
114f1ae32a1SGerd Hoffmann 
115f1ae32a1SGerd Hoffmann typedef struct UHCIPort {
116f1ae32a1SGerd Hoffmann     USBPort port;
117f1ae32a1SGerd Hoffmann     uint16_t ctrl;
118f1ae32a1SGerd Hoffmann } UHCIPort;
119f1ae32a1SGerd Hoffmann 
120f1ae32a1SGerd Hoffmann struct UHCIState {
121f1ae32a1SGerd Hoffmann     PCIDevice dev;
122f1ae32a1SGerd Hoffmann     MemoryRegion io_bar;
123f1ae32a1SGerd Hoffmann     USBBus bus; /* Note unused when we're a companion controller */
124f1ae32a1SGerd Hoffmann     uint16_t cmd; /* cmd register */
125f1ae32a1SGerd Hoffmann     uint16_t status;
126f1ae32a1SGerd Hoffmann     uint16_t intr; /* interrupt enable register */
127f1ae32a1SGerd Hoffmann     uint16_t frnum; /* frame number */
128f1ae32a1SGerd Hoffmann     uint32_t fl_base_addr; /* frame list base address */
129f1ae32a1SGerd Hoffmann     uint8_t sof_timing;
130f1ae32a1SGerd Hoffmann     uint8_t status2; /* bit 0 and 1 are used to generate UHCI_STS_USBINT */
131f1ae32a1SGerd Hoffmann     int64_t expire_time;
132f1ae32a1SGerd Hoffmann     QEMUTimer *frame_timer;
133f1ae32a1SGerd Hoffmann     UHCIPort ports[NB_PORTS];
134f1ae32a1SGerd Hoffmann 
135f1ae32a1SGerd Hoffmann     /* Interrupts that should be raised at the end of the current frame.  */
136f1ae32a1SGerd Hoffmann     uint32_t pending_int_mask;
137f1ae32a1SGerd Hoffmann 
138f1ae32a1SGerd Hoffmann     /* Active packets */
139f1ae32a1SGerd Hoffmann     QTAILQ_HEAD(, UHCIQueue) queues;
140f1ae32a1SGerd Hoffmann     uint8_t num_ports_vmstate;
141f1ae32a1SGerd Hoffmann 
142f1ae32a1SGerd Hoffmann     /* Properties */
143f1ae32a1SGerd Hoffmann     char *masterbus;
144f1ae32a1SGerd Hoffmann     uint32_t firstport;
145f1ae32a1SGerd Hoffmann };
146f1ae32a1SGerd Hoffmann 
147f1ae32a1SGerd Hoffmann typedef struct UHCI_TD {
148f1ae32a1SGerd Hoffmann     uint32_t link;
149f1ae32a1SGerd Hoffmann     uint32_t ctrl; /* see TD_CTRL_xxx */
150f1ae32a1SGerd Hoffmann     uint32_t token;
151f1ae32a1SGerd Hoffmann     uint32_t buffer;
152f1ae32a1SGerd Hoffmann } UHCI_TD;
153f1ae32a1SGerd Hoffmann 
154f1ae32a1SGerd Hoffmann typedef struct UHCI_QH {
155f1ae32a1SGerd Hoffmann     uint32_t link;
156f1ae32a1SGerd Hoffmann     uint32_t el_link;
157f1ae32a1SGerd Hoffmann } UHCI_QH;
158f1ae32a1SGerd Hoffmann 
159f1ae32a1SGerd Hoffmann static inline int32_t uhci_queue_token(UHCI_TD *td)
160f1ae32a1SGerd Hoffmann {
161f1ae32a1SGerd Hoffmann     /* covers ep, dev, pid -> identifies the endpoint */
162f1ae32a1SGerd Hoffmann     return td->token & 0x7ffff;
163f1ae32a1SGerd Hoffmann }
164f1ae32a1SGerd Hoffmann 
165f1ae32a1SGerd Hoffmann static UHCIQueue *uhci_queue_get(UHCIState *s, UHCI_TD *td)
166f1ae32a1SGerd Hoffmann {
167f1ae32a1SGerd Hoffmann     uint32_t token = uhci_queue_token(td);
168f1ae32a1SGerd Hoffmann     UHCIQueue *queue;
169f1ae32a1SGerd Hoffmann 
170f1ae32a1SGerd Hoffmann     QTAILQ_FOREACH(queue, &s->queues, next) {
171f1ae32a1SGerd Hoffmann         if (queue->token == token) {
172f1ae32a1SGerd Hoffmann             return queue;
173f1ae32a1SGerd Hoffmann         }
174f1ae32a1SGerd Hoffmann     }
175f1ae32a1SGerd Hoffmann 
176f1ae32a1SGerd Hoffmann     queue = g_new0(UHCIQueue, 1);
177f1ae32a1SGerd Hoffmann     queue->uhci = s;
178f1ae32a1SGerd Hoffmann     queue->token = token;
179f1ae32a1SGerd Hoffmann     QTAILQ_INIT(&queue->asyncs);
180f1ae32a1SGerd Hoffmann     QTAILQ_INSERT_HEAD(&s->queues, queue, next);
18150dcc0f8SGerd Hoffmann     trace_usb_uhci_queue_add(queue->token);
182f1ae32a1SGerd Hoffmann     return queue;
183f1ae32a1SGerd Hoffmann }
184f1ae32a1SGerd Hoffmann 
185f1ae32a1SGerd Hoffmann static void uhci_queue_free(UHCIQueue *queue)
186f1ae32a1SGerd Hoffmann {
187f1ae32a1SGerd Hoffmann     UHCIState *s = queue->uhci;
188f1ae32a1SGerd Hoffmann 
18950dcc0f8SGerd Hoffmann     trace_usb_uhci_queue_del(queue->token);
190f1ae32a1SGerd Hoffmann     QTAILQ_REMOVE(&s->queues, queue, next);
191f1ae32a1SGerd Hoffmann     g_free(queue);
192f1ae32a1SGerd Hoffmann }
193f1ae32a1SGerd Hoffmann 
19416ce543eSGerd Hoffmann static UHCIAsync *uhci_async_alloc(UHCIQueue *queue, uint32_t addr)
195f1ae32a1SGerd Hoffmann {
196f1ae32a1SGerd Hoffmann     UHCIAsync *async = g_new0(UHCIAsync, 1);
197f1ae32a1SGerd Hoffmann 
198f1ae32a1SGerd Hoffmann     async->queue = queue;
19916ce543eSGerd Hoffmann     async->td = addr;
200f1ae32a1SGerd Hoffmann     usb_packet_init(&async->packet);
201f1ae32a1SGerd Hoffmann     pci_dma_sglist_init(&async->sgl, &queue->uhci->dev, 1);
20250dcc0f8SGerd Hoffmann     trace_usb_uhci_packet_add(async->queue->token, async->td);
203f1ae32a1SGerd Hoffmann 
204f1ae32a1SGerd Hoffmann     return async;
205f1ae32a1SGerd Hoffmann }
206f1ae32a1SGerd Hoffmann 
207f1ae32a1SGerd Hoffmann static void uhci_async_free(UHCIAsync *async)
208f1ae32a1SGerd Hoffmann {
20950dcc0f8SGerd Hoffmann     trace_usb_uhci_packet_del(async->queue->token, async->td);
210f1ae32a1SGerd Hoffmann     usb_packet_cleanup(&async->packet);
211f1ae32a1SGerd Hoffmann     qemu_sglist_destroy(&async->sgl);
212f1ae32a1SGerd Hoffmann     g_free(async);
213f1ae32a1SGerd Hoffmann }
214f1ae32a1SGerd Hoffmann 
215f1ae32a1SGerd Hoffmann static void uhci_async_link(UHCIAsync *async)
216f1ae32a1SGerd Hoffmann {
217f1ae32a1SGerd Hoffmann     UHCIQueue *queue = async->queue;
218f1ae32a1SGerd Hoffmann     QTAILQ_INSERT_TAIL(&queue->asyncs, async, next);
21950dcc0f8SGerd Hoffmann     trace_usb_uhci_packet_link_async(async->queue->token, async->td);
220f1ae32a1SGerd Hoffmann }
221f1ae32a1SGerd Hoffmann 
222f1ae32a1SGerd Hoffmann static void uhci_async_unlink(UHCIAsync *async)
223f1ae32a1SGerd Hoffmann {
224f1ae32a1SGerd Hoffmann     UHCIQueue *queue = async->queue;
225f1ae32a1SGerd Hoffmann     QTAILQ_REMOVE(&queue->asyncs, async, next);
22650dcc0f8SGerd Hoffmann     trace_usb_uhci_packet_unlink_async(async->queue->token, async->td);
227f1ae32a1SGerd Hoffmann }
228f1ae32a1SGerd Hoffmann 
229f1ae32a1SGerd Hoffmann static void uhci_async_cancel(UHCIAsync *async)
230f1ae32a1SGerd Hoffmann {
23150dcc0f8SGerd Hoffmann     trace_usb_uhci_packet_cancel(async->queue->token, async->td, async->done);
232f1ae32a1SGerd Hoffmann     if (!async->done)
233f1ae32a1SGerd Hoffmann         usb_cancel_packet(&async->packet);
234f1ae32a1SGerd Hoffmann     uhci_async_free(async);
235f1ae32a1SGerd Hoffmann }
236f1ae32a1SGerd Hoffmann 
237f1ae32a1SGerd Hoffmann /*
238f1ae32a1SGerd Hoffmann  * Mark all outstanding async packets as invalid.
239f1ae32a1SGerd Hoffmann  * This is used for canceling them when TDs are removed by the HCD.
240f1ae32a1SGerd Hoffmann  */
241f1ae32a1SGerd Hoffmann static void uhci_async_validate_begin(UHCIState *s)
242f1ae32a1SGerd Hoffmann {
243f1ae32a1SGerd Hoffmann     UHCIQueue *queue;
244f1ae32a1SGerd Hoffmann 
245f1ae32a1SGerd Hoffmann     QTAILQ_FOREACH(queue, &s->queues, next) {
246f1ae32a1SGerd Hoffmann         queue->valid--;
247f1ae32a1SGerd Hoffmann     }
248f1ae32a1SGerd Hoffmann }
249f1ae32a1SGerd Hoffmann 
250f1ae32a1SGerd Hoffmann /*
251f1ae32a1SGerd Hoffmann  * Cancel async packets that are no longer valid
252f1ae32a1SGerd Hoffmann  */
253f1ae32a1SGerd Hoffmann static void uhci_async_validate_end(UHCIState *s)
254f1ae32a1SGerd Hoffmann {
255f1ae32a1SGerd Hoffmann     UHCIQueue *queue, *n;
256f1ae32a1SGerd Hoffmann     UHCIAsync *async;
257f1ae32a1SGerd Hoffmann 
258f1ae32a1SGerd Hoffmann     QTAILQ_FOREACH_SAFE(queue, &s->queues, next, n) {
259f1ae32a1SGerd Hoffmann         if (queue->valid > 0) {
260f1ae32a1SGerd Hoffmann             continue;
261f1ae32a1SGerd Hoffmann         }
262f1ae32a1SGerd Hoffmann         while (!QTAILQ_EMPTY(&queue->asyncs)) {
263f1ae32a1SGerd Hoffmann             async = QTAILQ_FIRST(&queue->asyncs);
264f1ae32a1SGerd Hoffmann             uhci_async_unlink(async);
265f1ae32a1SGerd Hoffmann             uhci_async_cancel(async);
266f1ae32a1SGerd Hoffmann         }
267f1ae32a1SGerd Hoffmann         uhci_queue_free(queue);
268f1ae32a1SGerd Hoffmann     }
269f1ae32a1SGerd Hoffmann }
270f1ae32a1SGerd Hoffmann 
271f1ae32a1SGerd Hoffmann static void uhci_async_cancel_device(UHCIState *s, USBDevice *dev)
272f1ae32a1SGerd Hoffmann {
273f1ae32a1SGerd Hoffmann     UHCIQueue *queue;
274f1ae32a1SGerd Hoffmann     UHCIAsync *curr, *n;
275f1ae32a1SGerd Hoffmann 
276f1ae32a1SGerd Hoffmann     QTAILQ_FOREACH(queue, &s->queues, next) {
277f1ae32a1SGerd Hoffmann         QTAILQ_FOREACH_SAFE(curr, &queue->asyncs, next, n) {
278f1ae32a1SGerd Hoffmann             if (!usb_packet_is_inflight(&curr->packet) ||
279f1ae32a1SGerd Hoffmann                 curr->packet.ep->dev != dev) {
280f1ae32a1SGerd Hoffmann                 continue;
281f1ae32a1SGerd Hoffmann             }
282f1ae32a1SGerd Hoffmann             uhci_async_unlink(curr);
283f1ae32a1SGerd Hoffmann             uhci_async_cancel(curr);
284f1ae32a1SGerd Hoffmann         }
285f1ae32a1SGerd Hoffmann     }
286f1ae32a1SGerd Hoffmann }
287f1ae32a1SGerd Hoffmann 
288f1ae32a1SGerd Hoffmann static void uhci_async_cancel_all(UHCIState *s)
289f1ae32a1SGerd Hoffmann {
290f1ae32a1SGerd Hoffmann     UHCIQueue *queue;
291f1ae32a1SGerd Hoffmann     UHCIAsync *curr, *n;
292f1ae32a1SGerd Hoffmann 
293f1ae32a1SGerd Hoffmann     QTAILQ_FOREACH(queue, &s->queues, next) {
294f1ae32a1SGerd Hoffmann         QTAILQ_FOREACH_SAFE(curr, &queue->asyncs, next, n) {
295f1ae32a1SGerd Hoffmann             uhci_async_unlink(curr);
296f1ae32a1SGerd Hoffmann             uhci_async_cancel(curr);
297f1ae32a1SGerd Hoffmann         }
29860f8afcbSGerd Hoffmann         uhci_queue_free(queue);
299f1ae32a1SGerd Hoffmann     }
300f1ae32a1SGerd Hoffmann }
301f1ae32a1SGerd Hoffmann 
302f1ae32a1SGerd Hoffmann static UHCIAsync *uhci_async_find_td(UHCIState *s, uint32_t addr, UHCI_TD *td)
303f1ae32a1SGerd Hoffmann {
304f1ae32a1SGerd Hoffmann     uint32_t token = uhci_queue_token(td);
305f1ae32a1SGerd Hoffmann     UHCIQueue *queue;
306f1ae32a1SGerd Hoffmann     UHCIAsync *async;
307f1ae32a1SGerd Hoffmann 
308f1ae32a1SGerd Hoffmann     QTAILQ_FOREACH(queue, &s->queues, next) {
309f1ae32a1SGerd Hoffmann         if (queue->token == token) {
310f1ae32a1SGerd Hoffmann             break;
311f1ae32a1SGerd Hoffmann         }
312f1ae32a1SGerd Hoffmann     }
313f1ae32a1SGerd Hoffmann     if (queue == NULL) {
314f1ae32a1SGerd Hoffmann         return NULL;
315f1ae32a1SGerd Hoffmann     }
316f1ae32a1SGerd Hoffmann 
317f1ae32a1SGerd Hoffmann     QTAILQ_FOREACH(async, &queue->asyncs, next) {
318f1ae32a1SGerd Hoffmann         if (async->td == addr) {
319f1ae32a1SGerd Hoffmann             return async;
320f1ae32a1SGerd Hoffmann         }
321f1ae32a1SGerd Hoffmann     }
322f1ae32a1SGerd Hoffmann 
323f1ae32a1SGerd Hoffmann     return NULL;
324f1ae32a1SGerd Hoffmann }
325f1ae32a1SGerd Hoffmann 
326f1ae32a1SGerd Hoffmann static void uhci_update_irq(UHCIState *s)
327f1ae32a1SGerd Hoffmann {
328f1ae32a1SGerd Hoffmann     int level;
329f1ae32a1SGerd Hoffmann     if (((s->status2 & 1) && (s->intr & (1 << 2))) ||
330f1ae32a1SGerd Hoffmann         ((s->status2 & 2) && (s->intr & (1 << 3))) ||
331f1ae32a1SGerd Hoffmann         ((s->status & UHCI_STS_USBERR) && (s->intr & (1 << 0))) ||
332f1ae32a1SGerd Hoffmann         ((s->status & UHCI_STS_RD) && (s->intr & (1 << 1))) ||
333f1ae32a1SGerd Hoffmann         (s->status & UHCI_STS_HSERR) ||
334f1ae32a1SGerd Hoffmann         (s->status & UHCI_STS_HCPERR)) {
335f1ae32a1SGerd Hoffmann         level = 1;
336f1ae32a1SGerd Hoffmann     } else {
337f1ae32a1SGerd Hoffmann         level = 0;
338f1ae32a1SGerd Hoffmann     }
339f1ae32a1SGerd Hoffmann     qemu_set_irq(s->dev.irq[3], level);
340f1ae32a1SGerd Hoffmann }
341f1ae32a1SGerd Hoffmann 
342f1ae32a1SGerd Hoffmann static void uhci_reset(void *opaque)
343f1ae32a1SGerd Hoffmann {
344f1ae32a1SGerd Hoffmann     UHCIState *s = opaque;
345f1ae32a1SGerd Hoffmann     uint8_t *pci_conf;
346f1ae32a1SGerd Hoffmann     int i;
347f1ae32a1SGerd Hoffmann     UHCIPort *port;
348f1ae32a1SGerd Hoffmann 
34950dcc0f8SGerd Hoffmann     trace_usb_uhci_reset();
350f1ae32a1SGerd Hoffmann 
351f1ae32a1SGerd Hoffmann     pci_conf = s->dev.config;
352f1ae32a1SGerd Hoffmann 
353f1ae32a1SGerd Hoffmann     pci_conf[0x6a] = 0x01; /* usb clock */
354f1ae32a1SGerd Hoffmann     pci_conf[0x6b] = 0x00;
355f1ae32a1SGerd Hoffmann     s->cmd = 0;
356f1ae32a1SGerd Hoffmann     s->status = 0;
357f1ae32a1SGerd Hoffmann     s->status2 = 0;
358f1ae32a1SGerd Hoffmann     s->intr = 0;
359f1ae32a1SGerd Hoffmann     s->fl_base_addr = 0;
360f1ae32a1SGerd Hoffmann     s->sof_timing = 64;
361f1ae32a1SGerd Hoffmann 
362f1ae32a1SGerd Hoffmann     for(i = 0; i < NB_PORTS; i++) {
363f1ae32a1SGerd Hoffmann         port = &s->ports[i];
364f1ae32a1SGerd Hoffmann         port->ctrl = 0x0080;
365f1ae32a1SGerd Hoffmann         if (port->port.dev && port->port.dev->attached) {
366f1ae32a1SGerd Hoffmann             usb_port_reset(&port->port);
367f1ae32a1SGerd Hoffmann         }
368f1ae32a1SGerd Hoffmann     }
369f1ae32a1SGerd Hoffmann 
370f1ae32a1SGerd Hoffmann     uhci_async_cancel_all(s);
371f1ae32a1SGerd Hoffmann }
372f1ae32a1SGerd Hoffmann 
373f1ae32a1SGerd Hoffmann static void uhci_pre_save(void *opaque)
374f1ae32a1SGerd Hoffmann {
375f1ae32a1SGerd Hoffmann     UHCIState *s = opaque;
376f1ae32a1SGerd Hoffmann 
377f1ae32a1SGerd Hoffmann     uhci_async_cancel_all(s);
378f1ae32a1SGerd Hoffmann }
379f1ae32a1SGerd Hoffmann 
380f1ae32a1SGerd Hoffmann static const VMStateDescription vmstate_uhci_port = {
381f1ae32a1SGerd Hoffmann     .name = "uhci port",
382f1ae32a1SGerd Hoffmann     .version_id = 1,
383f1ae32a1SGerd Hoffmann     .minimum_version_id = 1,
384f1ae32a1SGerd Hoffmann     .minimum_version_id_old = 1,
385f1ae32a1SGerd Hoffmann     .fields      = (VMStateField []) {
386f1ae32a1SGerd Hoffmann         VMSTATE_UINT16(ctrl, UHCIPort),
387f1ae32a1SGerd Hoffmann         VMSTATE_END_OF_LIST()
388f1ae32a1SGerd Hoffmann     }
389f1ae32a1SGerd Hoffmann };
390f1ae32a1SGerd Hoffmann 
391f1ae32a1SGerd Hoffmann static const VMStateDescription vmstate_uhci = {
392f1ae32a1SGerd Hoffmann     .name = "uhci",
393f1ae32a1SGerd Hoffmann     .version_id = 2,
394f1ae32a1SGerd Hoffmann     .minimum_version_id = 1,
395f1ae32a1SGerd Hoffmann     .minimum_version_id_old = 1,
396f1ae32a1SGerd Hoffmann     .pre_save = uhci_pre_save,
397f1ae32a1SGerd Hoffmann     .fields      = (VMStateField []) {
398f1ae32a1SGerd Hoffmann         VMSTATE_PCI_DEVICE(dev, UHCIState),
399f1ae32a1SGerd Hoffmann         VMSTATE_UINT8_EQUAL(num_ports_vmstate, UHCIState),
400f1ae32a1SGerd Hoffmann         VMSTATE_STRUCT_ARRAY(ports, UHCIState, NB_PORTS, 1,
401f1ae32a1SGerd Hoffmann                              vmstate_uhci_port, UHCIPort),
402f1ae32a1SGerd Hoffmann         VMSTATE_UINT16(cmd, UHCIState),
403f1ae32a1SGerd Hoffmann         VMSTATE_UINT16(status, UHCIState),
404f1ae32a1SGerd Hoffmann         VMSTATE_UINT16(intr, UHCIState),
405f1ae32a1SGerd Hoffmann         VMSTATE_UINT16(frnum, UHCIState),
406f1ae32a1SGerd Hoffmann         VMSTATE_UINT32(fl_base_addr, UHCIState),
407f1ae32a1SGerd Hoffmann         VMSTATE_UINT8(sof_timing, UHCIState),
408f1ae32a1SGerd Hoffmann         VMSTATE_UINT8(status2, UHCIState),
409f1ae32a1SGerd Hoffmann         VMSTATE_TIMER(frame_timer, UHCIState),
410f1ae32a1SGerd Hoffmann         VMSTATE_INT64_V(expire_time, UHCIState, 2),
411f1ae32a1SGerd Hoffmann         VMSTATE_END_OF_LIST()
412f1ae32a1SGerd Hoffmann     }
413f1ae32a1SGerd Hoffmann };
414f1ae32a1SGerd Hoffmann 
415f1ae32a1SGerd Hoffmann static void uhci_ioport_writeb(void *opaque, uint32_t addr, uint32_t val)
416f1ae32a1SGerd Hoffmann {
417f1ae32a1SGerd Hoffmann     UHCIState *s = opaque;
418f1ae32a1SGerd Hoffmann 
419f1ae32a1SGerd Hoffmann     addr &= 0x1f;
420f1ae32a1SGerd Hoffmann     switch(addr) {
421f1ae32a1SGerd Hoffmann     case 0x0c:
422f1ae32a1SGerd Hoffmann         s->sof_timing = val;
423f1ae32a1SGerd Hoffmann         break;
424f1ae32a1SGerd Hoffmann     }
425f1ae32a1SGerd Hoffmann }
426f1ae32a1SGerd Hoffmann 
427f1ae32a1SGerd Hoffmann static uint32_t uhci_ioport_readb(void *opaque, uint32_t addr)
428f1ae32a1SGerd Hoffmann {
429f1ae32a1SGerd Hoffmann     UHCIState *s = opaque;
430f1ae32a1SGerd Hoffmann     uint32_t val;
431f1ae32a1SGerd Hoffmann 
432f1ae32a1SGerd Hoffmann     addr &= 0x1f;
433f1ae32a1SGerd Hoffmann     switch(addr) {
434f1ae32a1SGerd Hoffmann     case 0x0c:
435f1ae32a1SGerd Hoffmann         val = s->sof_timing;
436f1ae32a1SGerd Hoffmann         break;
437f1ae32a1SGerd Hoffmann     default:
438f1ae32a1SGerd Hoffmann         val = 0xff;
439f1ae32a1SGerd Hoffmann         break;
440f1ae32a1SGerd Hoffmann     }
441f1ae32a1SGerd Hoffmann     return val;
442f1ae32a1SGerd Hoffmann }
443f1ae32a1SGerd Hoffmann 
444f1ae32a1SGerd Hoffmann static void uhci_ioport_writew(void *opaque, uint32_t addr, uint32_t val)
445f1ae32a1SGerd Hoffmann {
446f1ae32a1SGerd Hoffmann     UHCIState *s = opaque;
447f1ae32a1SGerd Hoffmann 
448f1ae32a1SGerd Hoffmann     addr &= 0x1f;
44950dcc0f8SGerd Hoffmann     trace_usb_uhci_mmio_writew(addr, val);
450f1ae32a1SGerd Hoffmann 
451f1ae32a1SGerd Hoffmann     switch(addr) {
452f1ae32a1SGerd Hoffmann     case 0x00:
453f1ae32a1SGerd Hoffmann         if ((val & UHCI_CMD_RS) && !(s->cmd & UHCI_CMD_RS)) {
454f1ae32a1SGerd Hoffmann             /* start frame processing */
45550dcc0f8SGerd Hoffmann             trace_usb_uhci_schedule_start();
456f1ae32a1SGerd Hoffmann             s->expire_time = qemu_get_clock_ns(vm_clock) +
457f1ae32a1SGerd Hoffmann                 (get_ticks_per_sec() / FRAME_TIMER_FREQ);
458f1ae32a1SGerd Hoffmann             qemu_mod_timer(s->frame_timer, qemu_get_clock_ns(vm_clock));
459f1ae32a1SGerd Hoffmann             s->status &= ~UHCI_STS_HCHALTED;
460f1ae32a1SGerd Hoffmann         } else if (!(val & UHCI_CMD_RS)) {
461f1ae32a1SGerd Hoffmann             s->status |= UHCI_STS_HCHALTED;
462f1ae32a1SGerd Hoffmann         }
463f1ae32a1SGerd Hoffmann         if (val & UHCI_CMD_GRESET) {
464f1ae32a1SGerd Hoffmann             UHCIPort *port;
465f1ae32a1SGerd Hoffmann             int i;
466f1ae32a1SGerd Hoffmann 
467f1ae32a1SGerd Hoffmann             /* send reset on the USB bus */
468f1ae32a1SGerd Hoffmann             for(i = 0; i < NB_PORTS; i++) {
469f1ae32a1SGerd Hoffmann                 port = &s->ports[i];
470f1ae32a1SGerd Hoffmann                 usb_device_reset(port->port.dev);
471f1ae32a1SGerd Hoffmann             }
472f1ae32a1SGerd Hoffmann             uhci_reset(s);
473f1ae32a1SGerd Hoffmann             return;
474f1ae32a1SGerd Hoffmann         }
475f1ae32a1SGerd Hoffmann         if (val & UHCI_CMD_HCRESET) {
476f1ae32a1SGerd Hoffmann             uhci_reset(s);
477f1ae32a1SGerd Hoffmann             return;
478f1ae32a1SGerd Hoffmann         }
479f1ae32a1SGerd Hoffmann         s->cmd = val;
480f1ae32a1SGerd Hoffmann         break;
481f1ae32a1SGerd Hoffmann     case 0x02:
482f1ae32a1SGerd Hoffmann         s->status &= ~val;
483f1ae32a1SGerd Hoffmann         /* XXX: the chip spec is not coherent, so we add a hidden
484f1ae32a1SGerd Hoffmann            register to distinguish between IOC and SPD */
485f1ae32a1SGerd Hoffmann         if (val & UHCI_STS_USBINT)
486f1ae32a1SGerd Hoffmann             s->status2 = 0;
487f1ae32a1SGerd Hoffmann         uhci_update_irq(s);
488f1ae32a1SGerd Hoffmann         break;
489f1ae32a1SGerd Hoffmann     case 0x04:
490f1ae32a1SGerd Hoffmann         s->intr = val;
491f1ae32a1SGerd Hoffmann         uhci_update_irq(s);
492f1ae32a1SGerd Hoffmann         break;
493f1ae32a1SGerd Hoffmann     case 0x06:
494f1ae32a1SGerd Hoffmann         if (s->status & UHCI_STS_HCHALTED)
495f1ae32a1SGerd Hoffmann             s->frnum = val & 0x7ff;
496f1ae32a1SGerd Hoffmann         break;
497f1ae32a1SGerd Hoffmann     case 0x10 ... 0x1f:
498f1ae32a1SGerd Hoffmann         {
499f1ae32a1SGerd Hoffmann             UHCIPort *port;
500f1ae32a1SGerd Hoffmann             USBDevice *dev;
501f1ae32a1SGerd Hoffmann             int n;
502f1ae32a1SGerd Hoffmann 
503f1ae32a1SGerd Hoffmann             n = (addr >> 1) & 7;
504f1ae32a1SGerd Hoffmann             if (n >= NB_PORTS)
505f1ae32a1SGerd Hoffmann                 return;
506f1ae32a1SGerd Hoffmann             port = &s->ports[n];
507f1ae32a1SGerd Hoffmann             dev = port->port.dev;
508f1ae32a1SGerd Hoffmann             if (dev && dev->attached) {
509f1ae32a1SGerd Hoffmann                 /* port reset */
510f1ae32a1SGerd Hoffmann                 if ( (val & UHCI_PORT_RESET) &&
511f1ae32a1SGerd Hoffmann                      !(port->ctrl & UHCI_PORT_RESET) ) {
512f1ae32a1SGerd Hoffmann                     usb_device_reset(dev);
513f1ae32a1SGerd Hoffmann                 }
514f1ae32a1SGerd Hoffmann             }
515f1ae32a1SGerd Hoffmann             port->ctrl &= UHCI_PORT_READ_ONLY;
516f1ae32a1SGerd Hoffmann             port->ctrl |= (val & ~UHCI_PORT_READ_ONLY);
517f1ae32a1SGerd Hoffmann             /* some bits are reset when a '1' is written to them */
518f1ae32a1SGerd Hoffmann             port->ctrl &= ~(val & UHCI_PORT_WRITE_CLEAR);
519f1ae32a1SGerd Hoffmann         }
520f1ae32a1SGerd Hoffmann         break;
521f1ae32a1SGerd Hoffmann     }
522f1ae32a1SGerd Hoffmann }
523f1ae32a1SGerd Hoffmann 
524f1ae32a1SGerd Hoffmann static uint32_t uhci_ioport_readw(void *opaque, uint32_t addr)
525f1ae32a1SGerd Hoffmann {
526f1ae32a1SGerd Hoffmann     UHCIState *s = opaque;
527f1ae32a1SGerd Hoffmann     uint32_t val;
528f1ae32a1SGerd Hoffmann 
529f1ae32a1SGerd Hoffmann     addr &= 0x1f;
530f1ae32a1SGerd Hoffmann     switch(addr) {
531f1ae32a1SGerd Hoffmann     case 0x00:
532f1ae32a1SGerd Hoffmann         val = s->cmd;
533f1ae32a1SGerd Hoffmann         break;
534f1ae32a1SGerd Hoffmann     case 0x02:
535f1ae32a1SGerd Hoffmann         val = s->status;
536f1ae32a1SGerd Hoffmann         break;
537f1ae32a1SGerd Hoffmann     case 0x04:
538f1ae32a1SGerd Hoffmann         val = s->intr;
539f1ae32a1SGerd Hoffmann         break;
540f1ae32a1SGerd Hoffmann     case 0x06:
541f1ae32a1SGerd Hoffmann         val = s->frnum;
542f1ae32a1SGerd Hoffmann         break;
543f1ae32a1SGerd Hoffmann     case 0x10 ... 0x1f:
544f1ae32a1SGerd Hoffmann         {
545f1ae32a1SGerd Hoffmann             UHCIPort *port;
546f1ae32a1SGerd Hoffmann             int n;
547f1ae32a1SGerd Hoffmann             n = (addr >> 1) & 7;
548f1ae32a1SGerd Hoffmann             if (n >= NB_PORTS)
549f1ae32a1SGerd Hoffmann                 goto read_default;
550f1ae32a1SGerd Hoffmann             port = &s->ports[n];
551f1ae32a1SGerd Hoffmann             val = port->ctrl;
552f1ae32a1SGerd Hoffmann         }
553f1ae32a1SGerd Hoffmann         break;
554f1ae32a1SGerd Hoffmann     default:
555f1ae32a1SGerd Hoffmann     read_default:
556f1ae32a1SGerd Hoffmann         val = 0xff7f; /* disabled port */
557f1ae32a1SGerd Hoffmann         break;
558f1ae32a1SGerd Hoffmann     }
559f1ae32a1SGerd Hoffmann 
56050dcc0f8SGerd Hoffmann     trace_usb_uhci_mmio_readw(addr, val);
561f1ae32a1SGerd Hoffmann 
562f1ae32a1SGerd Hoffmann     return val;
563f1ae32a1SGerd Hoffmann }
564f1ae32a1SGerd Hoffmann 
565f1ae32a1SGerd Hoffmann static void uhci_ioport_writel(void *opaque, uint32_t addr, uint32_t val)
566f1ae32a1SGerd Hoffmann {
567f1ae32a1SGerd Hoffmann     UHCIState *s = opaque;
568f1ae32a1SGerd Hoffmann 
569f1ae32a1SGerd Hoffmann     addr &= 0x1f;
57050dcc0f8SGerd Hoffmann     trace_usb_uhci_mmio_writel(addr, val);
571f1ae32a1SGerd Hoffmann 
572f1ae32a1SGerd Hoffmann     switch(addr) {
573f1ae32a1SGerd Hoffmann     case 0x08:
574f1ae32a1SGerd Hoffmann         s->fl_base_addr = val & ~0xfff;
575f1ae32a1SGerd Hoffmann         break;
576f1ae32a1SGerd Hoffmann     }
577f1ae32a1SGerd Hoffmann }
578f1ae32a1SGerd Hoffmann 
579f1ae32a1SGerd Hoffmann static uint32_t uhci_ioport_readl(void *opaque, uint32_t addr)
580f1ae32a1SGerd Hoffmann {
581f1ae32a1SGerd Hoffmann     UHCIState *s = opaque;
582f1ae32a1SGerd Hoffmann     uint32_t val;
583f1ae32a1SGerd Hoffmann 
584f1ae32a1SGerd Hoffmann     addr &= 0x1f;
585f1ae32a1SGerd Hoffmann     switch(addr) {
586f1ae32a1SGerd Hoffmann     case 0x08:
587f1ae32a1SGerd Hoffmann         val = s->fl_base_addr;
588f1ae32a1SGerd Hoffmann         break;
589f1ae32a1SGerd Hoffmann     default:
590f1ae32a1SGerd Hoffmann         val = 0xffffffff;
591f1ae32a1SGerd Hoffmann         break;
592f1ae32a1SGerd Hoffmann     }
59350dcc0f8SGerd Hoffmann     trace_usb_uhci_mmio_readl(addr, val);
594f1ae32a1SGerd Hoffmann     return val;
595f1ae32a1SGerd Hoffmann }
596f1ae32a1SGerd Hoffmann 
597f1ae32a1SGerd Hoffmann /* signal resume if controller suspended */
598f1ae32a1SGerd Hoffmann static void uhci_resume (void *opaque)
599f1ae32a1SGerd Hoffmann {
600f1ae32a1SGerd Hoffmann     UHCIState *s = (UHCIState *)opaque;
601f1ae32a1SGerd Hoffmann 
602f1ae32a1SGerd Hoffmann     if (!s)
603f1ae32a1SGerd Hoffmann         return;
604f1ae32a1SGerd Hoffmann 
605f1ae32a1SGerd Hoffmann     if (s->cmd & UHCI_CMD_EGSM) {
606f1ae32a1SGerd Hoffmann         s->cmd |= UHCI_CMD_FGR;
607f1ae32a1SGerd Hoffmann         s->status |= UHCI_STS_RD;
608f1ae32a1SGerd Hoffmann         uhci_update_irq(s);
609f1ae32a1SGerd Hoffmann     }
610f1ae32a1SGerd Hoffmann }
611f1ae32a1SGerd Hoffmann 
612f1ae32a1SGerd Hoffmann static void uhci_attach(USBPort *port1)
613f1ae32a1SGerd Hoffmann {
614f1ae32a1SGerd Hoffmann     UHCIState *s = port1->opaque;
615f1ae32a1SGerd Hoffmann     UHCIPort *port = &s->ports[port1->index];
616f1ae32a1SGerd Hoffmann 
617f1ae32a1SGerd Hoffmann     /* set connect status */
618f1ae32a1SGerd Hoffmann     port->ctrl |= UHCI_PORT_CCS | UHCI_PORT_CSC;
619f1ae32a1SGerd Hoffmann 
620f1ae32a1SGerd Hoffmann     /* update speed */
621f1ae32a1SGerd Hoffmann     if (port->port.dev->speed == USB_SPEED_LOW) {
622f1ae32a1SGerd Hoffmann         port->ctrl |= UHCI_PORT_LSDA;
623f1ae32a1SGerd Hoffmann     } else {
624f1ae32a1SGerd Hoffmann         port->ctrl &= ~UHCI_PORT_LSDA;
625f1ae32a1SGerd Hoffmann     }
626f1ae32a1SGerd Hoffmann 
627f1ae32a1SGerd Hoffmann     uhci_resume(s);
628f1ae32a1SGerd Hoffmann }
629f1ae32a1SGerd Hoffmann 
630f1ae32a1SGerd Hoffmann static void uhci_detach(USBPort *port1)
631f1ae32a1SGerd Hoffmann {
632f1ae32a1SGerd Hoffmann     UHCIState *s = port1->opaque;
633f1ae32a1SGerd Hoffmann     UHCIPort *port = &s->ports[port1->index];
634f1ae32a1SGerd Hoffmann 
635f1ae32a1SGerd Hoffmann     uhci_async_cancel_device(s, port1->dev);
636f1ae32a1SGerd Hoffmann 
637f1ae32a1SGerd Hoffmann     /* set connect status */
638f1ae32a1SGerd Hoffmann     if (port->ctrl & UHCI_PORT_CCS) {
639f1ae32a1SGerd Hoffmann         port->ctrl &= ~UHCI_PORT_CCS;
640f1ae32a1SGerd Hoffmann         port->ctrl |= UHCI_PORT_CSC;
641f1ae32a1SGerd Hoffmann     }
642f1ae32a1SGerd Hoffmann     /* disable port */
643f1ae32a1SGerd Hoffmann     if (port->ctrl & UHCI_PORT_EN) {
644f1ae32a1SGerd Hoffmann         port->ctrl &= ~UHCI_PORT_EN;
645f1ae32a1SGerd Hoffmann         port->ctrl |= UHCI_PORT_ENC;
646f1ae32a1SGerd Hoffmann     }
647f1ae32a1SGerd Hoffmann 
648f1ae32a1SGerd Hoffmann     uhci_resume(s);
649f1ae32a1SGerd Hoffmann }
650f1ae32a1SGerd Hoffmann 
651f1ae32a1SGerd Hoffmann static void uhci_child_detach(USBPort *port1, USBDevice *child)
652f1ae32a1SGerd Hoffmann {
653f1ae32a1SGerd Hoffmann     UHCIState *s = port1->opaque;
654f1ae32a1SGerd Hoffmann 
655f1ae32a1SGerd Hoffmann     uhci_async_cancel_device(s, child);
656f1ae32a1SGerd Hoffmann }
657f1ae32a1SGerd Hoffmann 
658f1ae32a1SGerd Hoffmann static void uhci_wakeup(USBPort *port1)
659f1ae32a1SGerd Hoffmann {
660f1ae32a1SGerd Hoffmann     UHCIState *s = port1->opaque;
661f1ae32a1SGerd Hoffmann     UHCIPort *port = &s->ports[port1->index];
662f1ae32a1SGerd Hoffmann 
663f1ae32a1SGerd Hoffmann     if (port->ctrl & UHCI_PORT_SUSPEND && !(port->ctrl & UHCI_PORT_RD)) {
664f1ae32a1SGerd Hoffmann         port->ctrl |= UHCI_PORT_RD;
665f1ae32a1SGerd Hoffmann         uhci_resume(s);
666f1ae32a1SGerd Hoffmann     }
667f1ae32a1SGerd Hoffmann }
668f1ae32a1SGerd Hoffmann 
669f1ae32a1SGerd Hoffmann static USBDevice *uhci_find_device(UHCIState *s, uint8_t addr)
670f1ae32a1SGerd Hoffmann {
671f1ae32a1SGerd Hoffmann     USBDevice *dev;
672f1ae32a1SGerd Hoffmann     int i;
673f1ae32a1SGerd Hoffmann 
674f1ae32a1SGerd Hoffmann     for (i = 0; i < NB_PORTS; i++) {
675f1ae32a1SGerd Hoffmann         UHCIPort *port = &s->ports[i];
676f1ae32a1SGerd Hoffmann         if (!(port->ctrl & UHCI_PORT_EN)) {
677f1ae32a1SGerd Hoffmann             continue;
678f1ae32a1SGerd Hoffmann         }
679f1ae32a1SGerd Hoffmann         dev = usb_find_device(&port->port, addr);
680f1ae32a1SGerd Hoffmann         if (dev != NULL) {
681f1ae32a1SGerd Hoffmann             return dev;
682f1ae32a1SGerd Hoffmann         }
683f1ae32a1SGerd Hoffmann     }
684f1ae32a1SGerd Hoffmann     return NULL;
685f1ae32a1SGerd Hoffmann }
686f1ae32a1SGerd Hoffmann 
687f1ae32a1SGerd Hoffmann static void uhci_async_complete(USBPort *port, USBPacket *packet);
688f1ae32a1SGerd Hoffmann static void uhci_process_frame(UHCIState *s);
689f1ae32a1SGerd Hoffmann 
690f1ae32a1SGerd Hoffmann /* return -1 if fatal error (frame must be stopped)
691f1ae32a1SGerd Hoffmann           0 if TD successful
692f1ae32a1SGerd Hoffmann           1 if TD unsuccessful or inactive
693f1ae32a1SGerd Hoffmann */
694f1ae32a1SGerd Hoffmann static int uhci_complete_td(UHCIState *s, UHCI_TD *td, UHCIAsync *async, uint32_t *int_mask)
695f1ae32a1SGerd Hoffmann {
696f1ae32a1SGerd Hoffmann     int len = 0, max_len, err, ret;
697f1ae32a1SGerd Hoffmann     uint8_t pid;
698f1ae32a1SGerd Hoffmann 
699f1ae32a1SGerd Hoffmann     max_len = ((td->token >> 21) + 1) & 0x7ff;
700f1ae32a1SGerd Hoffmann     pid = td->token & 0xff;
701f1ae32a1SGerd Hoffmann 
702f1ae32a1SGerd Hoffmann     ret = async->packet.result;
703f1ae32a1SGerd Hoffmann 
704f1ae32a1SGerd Hoffmann     if (td->ctrl & TD_CTRL_IOS)
705f1ae32a1SGerd Hoffmann         td->ctrl &= ~TD_CTRL_ACTIVE;
706f1ae32a1SGerd Hoffmann 
707f1ae32a1SGerd Hoffmann     if (ret < 0)
708f1ae32a1SGerd Hoffmann         goto out;
709f1ae32a1SGerd Hoffmann 
710f1ae32a1SGerd Hoffmann     len = async->packet.result;
711f1ae32a1SGerd Hoffmann     td->ctrl = (td->ctrl & ~0x7ff) | ((len - 1) & 0x7ff);
712f1ae32a1SGerd Hoffmann 
713f1ae32a1SGerd Hoffmann     /* The NAK bit may have been set by a previous frame, so clear it
714f1ae32a1SGerd Hoffmann        here.  The docs are somewhat unclear, but win2k relies on this
715f1ae32a1SGerd Hoffmann        behavior.  */
716f1ae32a1SGerd Hoffmann     td->ctrl &= ~(TD_CTRL_ACTIVE | TD_CTRL_NAK);
717f1ae32a1SGerd Hoffmann     if (td->ctrl & TD_CTRL_IOC)
718f1ae32a1SGerd Hoffmann         *int_mask |= 0x01;
719f1ae32a1SGerd Hoffmann 
720f1ae32a1SGerd Hoffmann     if (pid == USB_TOKEN_IN) {
721f1ae32a1SGerd Hoffmann         if (len > max_len) {
722f1ae32a1SGerd Hoffmann             ret = USB_RET_BABBLE;
723f1ae32a1SGerd Hoffmann             goto out;
724f1ae32a1SGerd Hoffmann         }
725f1ae32a1SGerd Hoffmann 
726f1ae32a1SGerd Hoffmann         if ((td->ctrl & TD_CTRL_SPD) && len < max_len) {
727f1ae32a1SGerd Hoffmann             *int_mask |= 0x02;
728f1ae32a1SGerd Hoffmann             /* short packet: do not update QH */
72950dcc0f8SGerd Hoffmann             trace_usb_uhci_packet_complete_shortxfer(async->queue->token,
73050dcc0f8SGerd Hoffmann                                                     async->td);
73160e1b2a6SGerd Hoffmann             return TD_RESULT_NEXT_QH;
732f1ae32a1SGerd Hoffmann         }
733f1ae32a1SGerd Hoffmann     }
734f1ae32a1SGerd Hoffmann 
735f1ae32a1SGerd Hoffmann     /* success */
73650dcc0f8SGerd Hoffmann     trace_usb_uhci_packet_complete_success(async->queue->token, async->td);
73760e1b2a6SGerd Hoffmann     return TD_RESULT_COMPLETE;
738f1ae32a1SGerd Hoffmann 
739f1ae32a1SGerd Hoffmann out:
740f1ae32a1SGerd Hoffmann     switch(ret) {
741f1ae32a1SGerd Hoffmann     case USB_RET_STALL:
742f1ae32a1SGerd Hoffmann         td->ctrl |= TD_CTRL_STALL;
743f1ae32a1SGerd Hoffmann         td->ctrl &= ~TD_CTRL_ACTIVE;
744f1ae32a1SGerd Hoffmann         s->status |= UHCI_STS_USBERR;
745f1ae32a1SGerd Hoffmann         if (td->ctrl & TD_CTRL_IOC) {
746f1ae32a1SGerd Hoffmann             *int_mask |= 0x01;
747f1ae32a1SGerd Hoffmann         }
748f1ae32a1SGerd Hoffmann         uhci_update_irq(s);
74950dcc0f8SGerd Hoffmann         trace_usb_uhci_packet_complete_stall(async->queue->token, async->td);
75060e1b2a6SGerd Hoffmann         return TD_RESULT_NEXT_QH;
751f1ae32a1SGerd Hoffmann 
752f1ae32a1SGerd Hoffmann     case USB_RET_BABBLE:
753f1ae32a1SGerd Hoffmann         td->ctrl |= TD_CTRL_BABBLE | TD_CTRL_STALL;
754f1ae32a1SGerd Hoffmann         td->ctrl &= ~TD_CTRL_ACTIVE;
755f1ae32a1SGerd Hoffmann         s->status |= UHCI_STS_USBERR;
756f1ae32a1SGerd Hoffmann         if (td->ctrl & TD_CTRL_IOC) {
757f1ae32a1SGerd Hoffmann             *int_mask |= 0x01;
758f1ae32a1SGerd Hoffmann         }
759f1ae32a1SGerd Hoffmann         uhci_update_irq(s);
760f1ae32a1SGerd Hoffmann         /* frame interrupted */
76150dcc0f8SGerd Hoffmann         trace_usb_uhci_packet_complete_babble(async->queue->token, async->td);
76260e1b2a6SGerd Hoffmann         return TD_RESULT_STOP_FRAME;
763f1ae32a1SGerd Hoffmann 
764f1ae32a1SGerd Hoffmann     case USB_RET_NAK:
765f1ae32a1SGerd Hoffmann         td->ctrl |= TD_CTRL_NAK;
766f1ae32a1SGerd Hoffmann         if (pid == USB_TOKEN_SETUP)
767f1ae32a1SGerd Hoffmann             break;
76860e1b2a6SGerd Hoffmann         return TD_RESULT_NEXT_QH;
769f1ae32a1SGerd Hoffmann 
770f1ae32a1SGerd Hoffmann     case USB_RET_IOERROR:
771f1ae32a1SGerd Hoffmann     case USB_RET_NODEV:
772f1ae32a1SGerd Hoffmann     default:
773f1ae32a1SGerd Hoffmann 	break;
774f1ae32a1SGerd Hoffmann     }
775f1ae32a1SGerd Hoffmann 
776f1ae32a1SGerd Hoffmann     /* Retry the TD if error count is not zero */
777f1ae32a1SGerd Hoffmann 
778f1ae32a1SGerd Hoffmann     td->ctrl |= TD_CTRL_TIMEOUT;
779f1ae32a1SGerd Hoffmann     err = (td->ctrl >> TD_CTRL_ERROR_SHIFT) & 3;
780f1ae32a1SGerd Hoffmann     if (err != 0) {
781f1ae32a1SGerd Hoffmann         err--;
782f1ae32a1SGerd Hoffmann         if (err == 0) {
783f1ae32a1SGerd Hoffmann             td->ctrl &= ~TD_CTRL_ACTIVE;
784f1ae32a1SGerd Hoffmann             s->status |= UHCI_STS_USBERR;
785f1ae32a1SGerd Hoffmann             if (td->ctrl & TD_CTRL_IOC)
786f1ae32a1SGerd Hoffmann                 *int_mask |= 0x01;
787f1ae32a1SGerd Hoffmann             uhci_update_irq(s);
78850dcc0f8SGerd Hoffmann             trace_usb_uhci_packet_complete_error(async->queue->token,
78950dcc0f8SGerd Hoffmann                                                  async->td);
790f1ae32a1SGerd Hoffmann         }
791f1ae32a1SGerd Hoffmann     }
792f1ae32a1SGerd Hoffmann     td->ctrl = (td->ctrl & ~(3 << TD_CTRL_ERROR_SHIFT)) |
793f1ae32a1SGerd Hoffmann         (err << TD_CTRL_ERROR_SHIFT);
79460e1b2a6SGerd Hoffmann     return TD_RESULT_NEXT_QH;
795f1ae32a1SGerd Hoffmann }
796f1ae32a1SGerd Hoffmann 
797f1ae32a1SGerd Hoffmann static int uhci_handle_td(UHCIState *s, uint32_t addr, UHCI_TD *td, uint32_t *int_mask)
798f1ae32a1SGerd Hoffmann {
799f1ae32a1SGerd Hoffmann     UHCIAsync *async;
800f1ae32a1SGerd Hoffmann     int len = 0, max_len;
801f1ae32a1SGerd Hoffmann     uint8_t pid;
802f1ae32a1SGerd Hoffmann     USBDevice *dev;
803f1ae32a1SGerd Hoffmann     USBEndpoint *ep;
804f1ae32a1SGerd Hoffmann 
805f1ae32a1SGerd Hoffmann     /* Is active ? */
806f1ae32a1SGerd Hoffmann     if (!(td->ctrl & TD_CTRL_ACTIVE))
80760e1b2a6SGerd Hoffmann         return TD_RESULT_NEXT_QH;
808f1ae32a1SGerd Hoffmann 
809f1ae32a1SGerd Hoffmann     async = uhci_async_find_td(s, addr, td);
810f1ae32a1SGerd Hoffmann     if (async) {
811f1ae32a1SGerd Hoffmann         /* Already submitted */
812f1ae32a1SGerd Hoffmann         async->queue->valid = 32;
813f1ae32a1SGerd Hoffmann 
814f1ae32a1SGerd Hoffmann         if (!async->done)
81560e1b2a6SGerd Hoffmann             return TD_RESULT_NEXT_QH;
816f1ae32a1SGerd Hoffmann 
817f1ae32a1SGerd Hoffmann         uhci_async_unlink(async);
818f1ae32a1SGerd Hoffmann         goto done;
819f1ae32a1SGerd Hoffmann     }
820f1ae32a1SGerd Hoffmann 
821f1ae32a1SGerd Hoffmann     /* Allocate new packet */
82216ce543eSGerd Hoffmann     async = uhci_async_alloc(uhci_queue_get(s, td), addr);
823f1ae32a1SGerd Hoffmann     if (!async)
82460e1b2a6SGerd Hoffmann         return TD_RESULT_NEXT_QH;
825f1ae32a1SGerd Hoffmann 
826f1ae32a1SGerd Hoffmann     /* valid needs to be large enough to handle 10 frame delay
827f1ae32a1SGerd Hoffmann      * for initial isochronous requests
828f1ae32a1SGerd Hoffmann      */
829f1ae32a1SGerd Hoffmann     async->queue->valid = 32;
830f1ae32a1SGerd Hoffmann     async->isoc  = td->ctrl & TD_CTRL_IOS;
831f1ae32a1SGerd Hoffmann 
832f1ae32a1SGerd Hoffmann     max_len = ((td->token >> 21) + 1) & 0x7ff;
833f1ae32a1SGerd Hoffmann     pid = td->token & 0xff;
834f1ae32a1SGerd Hoffmann 
835f1ae32a1SGerd Hoffmann     dev = uhci_find_device(s, (td->token >> 8) & 0x7f);
836f1ae32a1SGerd Hoffmann     ep = usb_ep_get(dev, pid, (td->token >> 15) & 0xf);
837f1ae32a1SGerd Hoffmann     usb_packet_setup(&async->packet, pid, ep);
838f1ae32a1SGerd Hoffmann     qemu_sglist_add(&async->sgl, td->buffer, max_len);
839f1ae32a1SGerd Hoffmann     usb_packet_map(&async->packet, &async->sgl);
840f1ae32a1SGerd Hoffmann 
841f1ae32a1SGerd Hoffmann     switch(pid) {
842f1ae32a1SGerd Hoffmann     case USB_TOKEN_OUT:
843f1ae32a1SGerd Hoffmann     case USB_TOKEN_SETUP:
844f1ae32a1SGerd Hoffmann         len = usb_handle_packet(dev, &async->packet);
845f1ae32a1SGerd Hoffmann         if (len >= 0)
846f1ae32a1SGerd Hoffmann             len = max_len;
847f1ae32a1SGerd Hoffmann         break;
848f1ae32a1SGerd Hoffmann 
849f1ae32a1SGerd Hoffmann     case USB_TOKEN_IN:
850f1ae32a1SGerd Hoffmann         len = usb_handle_packet(dev, &async->packet);
851f1ae32a1SGerd Hoffmann         break;
852f1ae32a1SGerd Hoffmann 
853f1ae32a1SGerd Hoffmann     default:
854f1ae32a1SGerd Hoffmann         /* invalid pid : frame interrupted */
855f1ae32a1SGerd Hoffmann         uhci_async_free(async);
856f1ae32a1SGerd Hoffmann         s->status |= UHCI_STS_HCPERR;
857f1ae32a1SGerd Hoffmann         uhci_update_irq(s);
85860e1b2a6SGerd Hoffmann         return TD_RESULT_STOP_FRAME;
859f1ae32a1SGerd Hoffmann     }
860f1ae32a1SGerd Hoffmann 
861f1ae32a1SGerd Hoffmann     if (len == USB_RET_ASYNC) {
862f1ae32a1SGerd Hoffmann         uhci_async_link(async);
86360e1b2a6SGerd Hoffmann         return TD_RESULT_ASYNC;
864f1ae32a1SGerd Hoffmann     }
865f1ae32a1SGerd Hoffmann 
866f1ae32a1SGerd Hoffmann     async->packet.result = len;
867f1ae32a1SGerd Hoffmann 
868f1ae32a1SGerd Hoffmann done:
869f1ae32a1SGerd Hoffmann     len = uhci_complete_td(s, td, async, int_mask);
870f1ae32a1SGerd Hoffmann     usb_packet_unmap(&async->packet);
871f1ae32a1SGerd Hoffmann     uhci_async_free(async);
872f1ae32a1SGerd Hoffmann     return len;
873f1ae32a1SGerd Hoffmann }
874f1ae32a1SGerd Hoffmann 
875f1ae32a1SGerd Hoffmann static void uhci_async_complete(USBPort *port, USBPacket *packet)
876f1ae32a1SGerd Hoffmann {
877f1ae32a1SGerd Hoffmann     UHCIAsync *async = container_of(packet, UHCIAsync, packet);
878f1ae32a1SGerd Hoffmann     UHCIState *s = async->queue->uhci;
879f1ae32a1SGerd Hoffmann 
880f1ae32a1SGerd Hoffmann     if (async->isoc) {
881f1ae32a1SGerd Hoffmann         UHCI_TD td;
882f1ae32a1SGerd Hoffmann         uint32_t link = async->td;
883f1ae32a1SGerd Hoffmann         uint32_t int_mask = 0, val;
884f1ae32a1SGerd Hoffmann 
885f1ae32a1SGerd Hoffmann         pci_dma_read(&s->dev, link & ~0xf, &td, sizeof(td));
886f1ae32a1SGerd Hoffmann         le32_to_cpus(&td.link);
887f1ae32a1SGerd Hoffmann         le32_to_cpus(&td.ctrl);
888f1ae32a1SGerd Hoffmann         le32_to_cpus(&td.token);
889f1ae32a1SGerd Hoffmann         le32_to_cpus(&td.buffer);
890f1ae32a1SGerd Hoffmann 
891f1ae32a1SGerd Hoffmann         uhci_async_unlink(async);
892f1ae32a1SGerd Hoffmann         uhci_complete_td(s, &td, async, &int_mask);
893f1ae32a1SGerd Hoffmann         s->pending_int_mask |= int_mask;
894f1ae32a1SGerd Hoffmann 
895f1ae32a1SGerd Hoffmann         /* update the status bits of the TD */
896f1ae32a1SGerd Hoffmann         val = cpu_to_le32(td.ctrl);
897f1ae32a1SGerd Hoffmann         pci_dma_write(&s->dev, (link & ~0xf) + 4, &val, sizeof(val));
898f1ae32a1SGerd Hoffmann         uhci_async_free(async);
899f1ae32a1SGerd Hoffmann     } else {
900f1ae32a1SGerd Hoffmann         async->done = 1;
901f1ae32a1SGerd Hoffmann         uhci_process_frame(s);
902f1ae32a1SGerd Hoffmann     }
903f1ae32a1SGerd Hoffmann }
904f1ae32a1SGerd Hoffmann 
905f1ae32a1SGerd Hoffmann static int is_valid(uint32_t link)
906f1ae32a1SGerd Hoffmann {
907f1ae32a1SGerd Hoffmann     return (link & 1) == 0;
908f1ae32a1SGerd Hoffmann }
909f1ae32a1SGerd Hoffmann 
910f1ae32a1SGerd Hoffmann static int is_qh(uint32_t link)
911f1ae32a1SGerd Hoffmann {
912f1ae32a1SGerd Hoffmann     return (link & 2) != 0;
913f1ae32a1SGerd Hoffmann }
914f1ae32a1SGerd Hoffmann 
915f1ae32a1SGerd Hoffmann static int depth_first(uint32_t link)
916f1ae32a1SGerd Hoffmann {
917f1ae32a1SGerd Hoffmann     return (link & 4) != 0;
918f1ae32a1SGerd Hoffmann }
919f1ae32a1SGerd Hoffmann 
920f1ae32a1SGerd Hoffmann /* QH DB used for detecting QH loops */
921f1ae32a1SGerd Hoffmann #define UHCI_MAX_QUEUES 128
922f1ae32a1SGerd Hoffmann typedef struct {
923f1ae32a1SGerd Hoffmann     uint32_t addr[UHCI_MAX_QUEUES];
924f1ae32a1SGerd Hoffmann     int      count;
925f1ae32a1SGerd Hoffmann } QhDb;
926f1ae32a1SGerd Hoffmann 
927f1ae32a1SGerd Hoffmann static void qhdb_reset(QhDb *db)
928f1ae32a1SGerd Hoffmann {
929f1ae32a1SGerd Hoffmann     db->count = 0;
930f1ae32a1SGerd Hoffmann }
931f1ae32a1SGerd Hoffmann 
932f1ae32a1SGerd Hoffmann /* Add QH to DB. Returns 1 if already present or DB is full. */
933f1ae32a1SGerd Hoffmann static int qhdb_insert(QhDb *db, uint32_t addr)
934f1ae32a1SGerd Hoffmann {
935f1ae32a1SGerd Hoffmann     int i;
936f1ae32a1SGerd Hoffmann     for (i = 0; i < db->count; i++)
937f1ae32a1SGerd Hoffmann         if (db->addr[i] == addr)
938f1ae32a1SGerd Hoffmann             return 1;
939f1ae32a1SGerd Hoffmann 
940f1ae32a1SGerd Hoffmann     if (db->count >= UHCI_MAX_QUEUES)
941f1ae32a1SGerd Hoffmann         return 1;
942f1ae32a1SGerd Hoffmann 
943f1ae32a1SGerd Hoffmann     db->addr[db->count++] = addr;
944f1ae32a1SGerd Hoffmann     return 0;
945f1ae32a1SGerd Hoffmann }
946f1ae32a1SGerd Hoffmann 
947f1ae32a1SGerd Hoffmann static void uhci_fill_queue(UHCIState *s, UHCI_TD *td)
948f1ae32a1SGerd Hoffmann {
949f1ae32a1SGerd Hoffmann     uint32_t int_mask = 0;
950f1ae32a1SGerd Hoffmann     uint32_t plink = td->link;
951f1ae32a1SGerd Hoffmann     uint32_t token = uhci_queue_token(td);
952f1ae32a1SGerd Hoffmann     UHCI_TD ptd;
953f1ae32a1SGerd Hoffmann     int ret;
954f1ae32a1SGerd Hoffmann 
955f1ae32a1SGerd Hoffmann     while (is_valid(plink)) {
956f1ae32a1SGerd Hoffmann         pci_dma_read(&s->dev, plink & ~0xf, &ptd, sizeof(ptd));
957f1ae32a1SGerd Hoffmann         le32_to_cpus(&ptd.link);
958f1ae32a1SGerd Hoffmann         le32_to_cpus(&ptd.ctrl);
959f1ae32a1SGerd Hoffmann         le32_to_cpus(&ptd.token);
960f1ae32a1SGerd Hoffmann         le32_to_cpus(&ptd.buffer);
961f1ae32a1SGerd Hoffmann         if (!(ptd.ctrl & TD_CTRL_ACTIVE)) {
962f1ae32a1SGerd Hoffmann             break;
963f1ae32a1SGerd Hoffmann         }
964f1ae32a1SGerd Hoffmann         if (uhci_queue_token(&ptd) != token) {
965f1ae32a1SGerd Hoffmann             break;
966f1ae32a1SGerd Hoffmann         }
96750dcc0f8SGerd Hoffmann         trace_usb_uhci_td_queue(plink & ~0xf, ptd.ctrl, ptd.token);
968f1ae32a1SGerd Hoffmann         ret = uhci_handle_td(s, plink, &ptd, &int_mask);
96960e1b2a6SGerd Hoffmann         assert(ret == TD_RESULT_ASYNC);
970f1ae32a1SGerd Hoffmann         assert(int_mask == 0);
971f1ae32a1SGerd Hoffmann         plink = ptd.link;
972f1ae32a1SGerd Hoffmann     }
973f1ae32a1SGerd Hoffmann }
974f1ae32a1SGerd Hoffmann 
975f1ae32a1SGerd Hoffmann static void uhci_process_frame(UHCIState *s)
976f1ae32a1SGerd Hoffmann {
977f1ae32a1SGerd Hoffmann     uint32_t frame_addr, link, old_td_ctrl, val, int_mask;
978f1ae32a1SGerd Hoffmann     uint32_t curr_qh, td_count = 0, bytes_count = 0;
979f1ae32a1SGerd Hoffmann     int cnt, ret;
980f1ae32a1SGerd Hoffmann     UHCI_TD td;
981f1ae32a1SGerd Hoffmann     UHCI_QH qh;
982f1ae32a1SGerd Hoffmann     QhDb qhdb;
983f1ae32a1SGerd Hoffmann 
984f1ae32a1SGerd Hoffmann     frame_addr = s->fl_base_addr + ((s->frnum & 0x3ff) << 2);
985f1ae32a1SGerd Hoffmann 
986f1ae32a1SGerd Hoffmann     pci_dma_read(&s->dev, frame_addr, &link, 4);
987f1ae32a1SGerd Hoffmann     le32_to_cpus(&link);
988f1ae32a1SGerd Hoffmann 
989f1ae32a1SGerd Hoffmann     int_mask = 0;
990f1ae32a1SGerd Hoffmann     curr_qh  = 0;
991f1ae32a1SGerd Hoffmann 
992f1ae32a1SGerd Hoffmann     qhdb_reset(&qhdb);
993f1ae32a1SGerd Hoffmann 
994f1ae32a1SGerd Hoffmann     for (cnt = FRAME_MAX_LOOPS; is_valid(link) && cnt; cnt--) {
995f1ae32a1SGerd Hoffmann         if (is_qh(link)) {
996f1ae32a1SGerd Hoffmann             /* QH */
99750dcc0f8SGerd Hoffmann             trace_usb_uhci_qh_load(link & ~0xf);
998f1ae32a1SGerd Hoffmann 
999f1ae32a1SGerd Hoffmann             if (qhdb_insert(&qhdb, link)) {
1000f1ae32a1SGerd Hoffmann                 /*
1001f1ae32a1SGerd Hoffmann                  * We're going in circles. Which is not a bug because
1002f1ae32a1SGerd Hoffmann                  * HCD is allowed to do that as part of the BW management.
1003f1ae32a1SGerd Hoffmann                  *
1004f1ae32a1SGerd Hoffmann                  * Stop processing here if
1005f1ae32a1SGerd Hoffmann                  *  (a) no transaction has been done since we've been
1006f1ae32a1SGerd Hoffmann                  *      here last time, or
1007f1ae32a1SGerd Hoffmann                  *  (b) we've reached the usb 1.1 bandwidth, which is
1008f1ae32a1SGerd Hoffmann                  *      1280 bytes/frame.
1009f1ae32a1SGerd Hoffmann                  */
1010f1ae32a1SGerd Hoffmann                 if (td_count == 0) {
101150dcc0f8SGerd Hoffmann                     trace_usb_uhci_frame_loop_stop_idle();
1012f1ae32a1SGerd Hoffmann                     break;
1013f1ae32a1SGerd Hoffmann                 } else if (bytes_count >= 1280) {
101450dcc0f8SGerd Hoffmann                     trace_usb_uhci_frame_loop_stop_bandwidth();
1015f1ae32a1SGerd Hoffmann                     break;
1016f1ae32a1SGerd Hoffmann                 } else {
101750dcc0f8SGerd Hoffmann                     trace_usb_uhci_frame_loop_continue();
1018f1ae32a1SGerd Hoffmann                     td_count = 0;
1019f1ae32a1SGerd Hoffmann                     qhdb_reset(&qhdb);
1020f1ae32a1SGerd Hoffmann                     qhdb_insert(&qhdb, link);
1021f1ae32a1SGerd Hoffmann                 }
1022f1ae32a1SGerd Hoffmann             }
1023f1ae32a1SGerd Hoffmann 
1024f1ae32a1SGerd Hoffmann             pci_dma_read(&s->dev, link & ~0xf, &qh, sizeof(qh));
1025f1ae32a1SGerd Hoffmann             le32_to_cpus(&qh.link);
1026f1ae32a1SGerd Hoffmann             le32_to_cpus(&qh.el_link);
1027f1ae32a1SGerd Hoffmann 
1028f1ae32a1SGerd Hoffmann             if (!is_valid(qh.el_link)) {
1029f1ae32a1SGerd Hoffmann                 /* QH w/o elements */
1030f1ae32a1SGerd Hoffmann                 curr_qh = 0;
1031f1ae32a1SGerd Hoffmann                 link = qh.link;
1032f1ae32a1SGerd Hoffmann             } else {
1033f1ae32a1SGerd Hoffmann                 /* QH with elements */
1034f1ae32a1SGerd Hoffmann             	curr_qh = link;
1035f1ae32a1SGerd Hoffmann             	link = qh.el_link;
1036f1ae32a1SGerd Hoffmann             }
1037f1ae32a1SGerd Hoffmann             continue;
1038f1ae32a1SGerd Hoffmann         }
1039f1ae32a1SGerd Hoffmann 
1040f1ae32a1SGerd Hoffmann         /* TD */
1041f1ae32a1SGerd Hoffmann         pci_dma_read(&s->dev, link & ~0xf, &td, sizeof(td));
1042f1ae32a1SGerd Hoffmann         le32_to_cpus(&td.link);
1043f1ae32a1SGerd Hoffmann         le32_to_cpus(&td.ctrl);
1044f1ae32a1SGerd Hoffmann         le32_to_cpus(&td.token);
1045f1ae32a1SGerd Hoffmann         le32_to_cpus(&td.buffer);
104650dcc0f8SGerd Hoffmann         trace_usb_uhci_td_load(curr_qh & ~0xf, link & ~0xf, td.ctrl, td.token);
1047f1ae32a1SGerd Hoffmann 
1048f1ae32a1SGerd Hoffmann         old_td_ctrl = td.ctrl;
1049f1ae32a1SGerd Hoffmann         ret = uhci_handle_td(s, link, &td, &int_mask);
1050f1ae32a1SGerd Hoffmann         if (old_td_ctrl != td.ctrl) {
1051f1ae32a1SGerd Hoffmann             /* update the status bits of the TD */
1052f1ae32a1SGerd Hoffmann             val = cpu_to_le32(td.ctrl);
1053f1ae32a1SGerd Hoffmann             pci_dma_write(&s->dev, (link & ~0xf) + 4, &val, sizeof(val));
1054f1ae32a1SGerd Hoffmann         }
1055f1ae32a1SGerd Hoffmann 
1056f1ae32a1SGerd Hoffmann         switch (ret) {
105760e1b2a6SGerd Hoffmann         case TD_RESULT_STOP_FRAME: /* interrupted frame */
1058f1ae32a1SGerd Hoffmann             goto out;
1059f1ae32a1SGerd Hoffmann 
106060e1b2a6SGerd Hoffmann         case TD_RESULT_NEXT_QH:
106150dcc0f8SGerd Hoffmann             trace_usb_uhci_td_nextqh(curr_qh & ~0xf, link & ~0xf);
1062f1ae32a1SGerd Hoffmann             link = curr_qh ? qh.link : td.link;
1063f1ae32a1SGerd Hoffmann             continue;
1064f1ae32a1SGerd Hoffmann 
106560e1b2a6SGerd Hoffmann         case TD_RESULT_ASYNC:
106650dcc0f8SGerd Hoffmann             trace_usb_uhci_td_async(curr_qh & ~0xf, link & ~0xf);
1067f1ae32a1SGerd Hoffmann             if (is_valid(td.link)) {
1068f1ae32a1SGerd Hoffmann                 uhci_fill_queue(s, &td);
1069f1ae32a1SGerd Hoffmann             }
1070f1ae32a1SGerd Hoffmann             link = curr_qh ? qh.link : td.link;
1071f1ae32a1SGerd Hoffmann             continue;
1072f1ae32a1SGerd Hoffmann 
107360e1b2a6SGerd Hoffmann         case TD_RESULT_COMPLETE:
107450dcc0f8SGerd Hoffmann             trace_usb_uhci_td_complete(curr_qh & ~0xf, link & ~0xf);
1075f1ae32a1SGerd Hoffmann             link = td.link;
1076f1ae32a1SGerd Hoffmann             td_count++;
1077f1ae32a1SGerd Hoffmann             bytes_count += (td.ctrl & 0x7ff) + 1;
1078f1ae32a1SGerd Hoffmann 
1079f1ae32a1SGerd Hoffmann             if (curr_qh) {
1080f1ae32a1SGerd Hoffmann                 /* update QH element link */
1081f1ae32a1SGerd Hoffmann                 qh.el_link = link;
1082f1ae32a1SGerd Hoffmann                 val = cpu_to_le32(qh.el_link);
1083f1ae32a1SGerd Hoffmann                 pci_dma_write(&s->dev, (curr_qh & ~0xf) + 4, &val, sizeof(val));
1084f1ae32a1SGerd Hoffmann 
1085f1ae32a1SGerd Hoffmann                 if (!depth_first(link)) {
1086f1ae32a1SGerd Hoffmann                     /* done with this QH */
1087f1ae32a1SGerd Hoffmann                     curr_qh = 0;
1088f1ae32a1SGerd Hoffmann                     link    = qh.link;
1089f1ae32a1SGerd Hoffmann                 }
1090f1ae32a1SGerd Hoffmann             }
1091f1ae32a1SGerd Hoffmann             break;
1092f1ae32a1SGerd Hoffmann 
1093f1ae32a1SGerd Hoffmann         default:
1094f1ae32a1SGerd Hoffmann             assert(!"unknown return code");
1095f1ae32a1SGerd Hoffmann         }
1096f1ae32a1SGerd Hoffmann 
1097f1ae32a1SGerd Hoffmann         /* go to the next entry */
1098f1ae32a1SGerd Hoffmann     }
1099f1ae32a1SGerd Hoffmann 
1100f1ae32a1SGerd Hoffmann out:
1101f1ae32a1SGerd Hoffmann     s->pending_int_mask |= int_mask;
1102f1ae32a1SGerd Hoffmann }
1103f1ae32a1SGerd Hoffmann 
1104f1ae32a1SGerd Hoffmann static void uhci_frame_timer(void *opaque)
1105f1ae32a1SGerd Hoffmann {
1106f1ae32a1SGerd Hoffmann     UHCIState *s = opaque;
1107f1ae32a1SGerd Hoffmann 
1108f1ae32a1SGerd Hoffmann     /* prepare the timer for the next frame */
1109f1ae32a1SGerd Hoffmann     s->expire_time += (get_ticks_per_sec() / FRAME_TIMER_FREQ);
1110f1ae32a1SGerd Hoffmann 
1111f1ae32a1SGerd Hoffmann     if (!(s->cmd & UHCI_CMD_RS)) {
1112f1ae32a1SGerd Hoffmann         /* Full stop */
111350dcc0f8SGerd Hoffmann         trace_usb_uhci_schedule_stop();
1114f1ae32a1SGerd Hoffmann         qemu_del_timer(s->frame_timer);
1115d9a528dbSGerd Hoffmann         uhci_async_cancel_all(s);
1116f1ae32a1SGerd Hoffmann         /* set hchalted bit in status - UHCI11D 2.1.2 */
1117f1ae32a1SGerd Hoffmann         s->status |= UHCI_STS_HCHALTED;
1118f1ae32a1SGerd Hoffmann         return;
1119f1ae32a1SGerd Hoffmann     }
1120f1ae32a1SGerd Hoffmann 
1121f1ae32a1SGerd Hoffmann     /* Complete the previous frame */
1122f1ae32a1SGerd Hoffmann     if (s->pending_int_mask) {
1123f1ae32a1SGerd Hoffmann         s->status2 |= s->pending_int_mask;
1124f1ae32a1SGerd Hoffmann         s->status  |= UHCI_STS_USBINT;
1125f1ae32a1SGerd Hoffmann         uhci_update_irq(s);
1126f1ae32a1SGerd Hoffmann     }
1127f1ae32a1SGerd Hoffmann     s->pending_int_mask = 0;
1128f1ae32a1SGerd Hoffmann 
1129f1ae32a1SGerd Hoffmann     /* Start new frame */
1130f1ae32a1SGerd Hoffmann     s->frnum = (s->frnum + 1) & 0x7ff;
1131f1ae32a1SGerd Hoffmann 
113250dcc0f8SGerd Hoffmann     trace_usb_uhci_frame_start(s->frnum);
1133f1ae32a1SGerd Hoffmann 
1134f1ae32a1SGerd Hoffmann     uhci_async_validate_begin(s);
1135f1ae32a1SGerd Hoffmann 
1136f1ae32a1SGerd Hoffmann     uhci_process_frame(s);
1137f1ae32a1SGerd Hoffmann 
1138f1ae32a1SGerd Hoffmann     uhci_async_validate_end(s);
1139f1ae32a1SGerd Hoffmann 
1140f1ae32a1SGerd Hoffmann     qemu_mod_timer(s->frame_timer, s->expire_time);
1141f1ae32a1SGerd Hoffmann }
1142f1ae32a1SGerd Hoffmann 
1143f1ae32a1SGerd Hoffmann static const MemoryRegionPortio uhci_portio[] = {
1144f1ae32a1SGerd Hoffmann     { 0, 32, 2, .write = uhci_ioport_writew, },
1145f1ae32a1SGerd Hoffmann     { 0, 32, 2, .read = uhci_ioport_readw, },
1146f1ae32a1SGerd Hoffmann     { 0, 32, 4, .write = uhci_ioport_writel, },
1147f1ae32a1SGerd Hoffmann     { 0, 32, 4, .read = uhci_ioport_readl, },
1148f1ae32a1SGerd Hoffmann     { 0, 32, 1, .write = uhci_ioport_writeb, },
1149f1ae32a1SGerd Hoffmann     { 0, 32, 1, .read = uhci_ioport_readb, },
1150f1ae32a1SGerd Hoffmann     PORTIO_END_OF_LIST()
1151f1ae32a1SGerd Hoffmann };
1152f1ae32a1SGerd Hoffmann 
1153f1ae32a1SGerd Hoffmann static const MemoryRegionOps uhci_ioport_ops = {
1154f1ae32a1SGerd Hoffmann     .old_portio = uhci_portio,
1155f1ae32a1SGerd Hoffmann };
1156f1ae32a1SGerd Hoffmann 
1157f1ae32a1SGerd Hoffmann static USBPortOps uhci_port_ops = {
1158f1ae32a1SGerd Hoffmann     .attach = uhci_attach,
1159f1ae32a1SGerd Hoffmann     .detach = uhci_detach,
1160f1ae32a1SGerd Hoffmann     .child_detach = uhci_child_detach,
1161f1ae32a1SGerd Hoffmann     .wakeup = uhci_wakeup,
1162f1ae32a1SGerd Hoffmann     .complete = uhci_async_complete,
1163f1ae32a1SGerd Hoffmann };
1164f1ae32a1SGerd Hoffmann 
1165f1ae32a1SGerd Hoffmann static USBBusOps uhci_bus_ops = {
1166f1ae32a1SGerd Hoffmann };
1167f1ae32a1SGerd Hoffmann 
1168f1ae32a1SGerd Hoffmann static int usb_uhci_common_initfn(PCIDevice *dev)
1169f1ae32a1SGerd Hoffmann {
1170f1ae32a1SGerd Hoffmann     UHCIState *s = DO_UPCAST(UHCIState, dev, dev);
1171f1ae32a1SGerd Hoffmann     uint8_t *pci_conf = s->dev.config;
1172f1ae32a1SGerd Hoffmann     int i;
1173f1ae32a1SGerd Hoffmann 
1174f1ae32a1SGerd Hoffmann     pci_conf[PCI_CLASS_PROG] = 0x00;
1175f1ae32a1SGerd Hoffmann     /* TODO: reset value should be 0. */
1176f1ae32a1SGerd Hoffmann     pci_conf[PCI_INTERRUPT_PIN] = 4; /* interrupt pin D */
1177f1ae32a1SGerd Hoffmann     pci_conf[USB_SBRN] = USB_RELEASE_1; // release number
1178f1ae32a1SGerd Hoffmann 
1179f1ae32a1SGerd Hoffmann     if (s->masterbus) {
1180f1ae32a1SGerd Hoffmann         USBPort *ports[NB_PORTS];
1181f1ae32a1SGerd Hoffmann         for(i = 0; i < NB_PORTS; i++) {
1182f1ae32a1SGerd Hoffmann             ports[i] = &s->ports[i].port;
1183f1ae32a1SGerd Hoffmann         }
1184f1ae32a1SGerd Hoffmann         if (usb_register_companion(s->masterbus, ports, NB_PORTS,
1185f1ae32a1SGerd Hoffmann                 s->firstport, s, &uhci_port_ops,
1186f1ae32a1SGerd Hoffmann                 USB_SPEED_MASK_LOW | USB_SPEED_MASK_FULL) != 0) {
1187f1ae32a1SGerd Hoffmann             return -1;
1188f1ae32a1SGerd Hoffmann         }
1189f1ae32a1SGerd Hoffmann     } else {
1190f1ae32a1SGerd Hoffmann         usb_bus_new(&s->bus, &uhci_bus_ops, &s->dev.qdev);
1191f1ae32a1SGerd Hoffmann         for (i = 0; i < NB_PORTS; i++) {
1192f1ae32a1SGerd Hoffmann             usb_register_port(&s->bus, &s->ports[i].port, s, i, &uhci_port_ops,
1193f1ae32a1SGerd Hoffmann                               USB_SPEED_MASK_LOW | USB_SPEED_MASK_FULL);
1194f1ae32a1SGerd Hoffmann         }
1195f1ae32a1SGerd Hoffmann     }
1196f1ae32a1SGerd Hoffmann     s->frame_timer = qemu_new_timer_ns(vm_clock, uhci_frame_timer, s);
1197f1ae32a1SGerd Hoffmann     s->num_ports_vmstate = NB_PORTS;
1198f1ae32a1SGerd Hoffmann     QTAILQ_INIT(&s->queues);
1199f1ae32a1SGerd Hoffmann 
1200f1ae32a1SGerd Hoffmann     qemu_register_reset(uhci_reset, s);
1201f1ae32a1SGerd Hoffmann 
1202f1ae32a1SGerd Hoffmann     memory_region_init_io(&s->io_bar, &uhci_ioport_ops, s, "uhci", 0x20);
1203f1ae32a1SGerd Hoffmann     /* Use region 4 for consistency with real hardware.  BSD guests seem
1204f1ae32a1SGerd Hoffmann        to rely on this.  */
1205f1ae32a1SGerd Hoffmann     pci_register_bar(&s->dev, 4, PCI_BASE_ADDRESS_SPACE_IO, &s->io_bar);
1206f1ae32a1SGerd Hoffmann 
1207f1ae32a1SGerd Hoffmann     return 0;
1208f1ae32a1SGerd Hoffmann }
1209f1ae32a1SGerd Hoffmann 
1210f1ae32a1SGerd Hoffmann static int usb_uhci_vt82c686b_initfn(PCIDevice *dev)
1211f1ae32a1SGerd Hoffmann {
1212f1ae32a1SGerd Hoffmann     UHCIState *s = DO_UPCAST(UHCIState, dev, dev);
1213f1ae32a1SGerd Hoffmann     uint8_t *pci_conf = s->dev.config;
1214f1ae32a1SGerd Hoffmann 
1215f1ae32a1SGerd Hoffmann     /* USB misc control 1/2 */
1216f1ae32a1SGerd Hoffmann     pci_set_long(pci_conf + 0x40,0x00001000);
1217f1ae32a1SGerd Hoffmann     /* PM capability */
1218f1ae32a1SGerd Hoffmann     pci_set_long(pci_conf + 0x80,0x00020001);
1219f1ae32a1SGerd Hoffmann     /* USB legacy support  */
1220f1ae32a1SGerd Hoffmann     pci_set_long(pci_conf + 0xc0,0x00002000);
1221f1ae32a1SGerd Hoffmann 
1222f1ae32a1SGerd Hoffmann     return usb_uhci_common_initfn(dev);
1223f1ae32a1SGerd Hoffmann }
1224f1ae32a1SGerd Hoffmann 
1225f1ae32a1SGerd Hoffmann static int usb_uhci_exit(PCIDevice *dev)
1226f1ae32a1SGerd Hoffmann {
1227f1ae32a1SGerd Hoffmann     UHCIState *s = DO_UPCAST(UHCIState, dev, dev);
1228f1ae32a1SGerd Hoffmann 
1229f1ae32a1SGerd Hoffmann     memory_region_destroy(&s->io_bar);
1230f1ae32a1SGerd Hoffmann     return 0;
1231f1ae32a1SGerd Hoffmann }
1232f1ae32a1SGerd Hoffmann 
1233f1ae32a1SGerd Hoffmann static Property uhci_properties[] = {
1234f1ae32a1SGerd Hoffmann     DEFINE_PROP_STRING("masterbus", UHCIState, masterbus),
1235f1ae32a1SGerd Hoffmann     DEFINE_PROP_UINT32("firstport", UHCIState, firstport, 0),
1236f1ae32a1SGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
1237f1ae32a1SGerd Hoffmann };
1238f1ae32a1SGerd Hoffmann 
1239f1ae32a1SGerd Hoffmann static void piix3_uhci_class_init(ObjectClass *klass, void *data)
1240f1ae32a1SGerd Hoffmann {
1241f1ae32a1SGerd Hoffmann     DeviceClass *dc = DEVICE_CLASS(klass);
1242f1ae32a1SGerd Hoffmann     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1243f1ae32a1SGerd Hoffmann 
1244f1ae32a1SGerd Hoffmann     k->init = usb_uhci_common_initfn;
1245f1ae32a1SGerd Hoffmann     k->exit = usb_uhci_exit;
1246f1ae32a1SGerd Hoffmann     k->vendor_id = PCI_VENDOR_ID_INTEL;
1247f1ae32a1SGerd Hoffmann     k->device_id = PCI_DEVICE_ID_INTEL_82371SB_2;
1248f1ae32a1SGerd Hoffmann     k->revision = 0x01;
1249f1ae32a1SGerd Hoffmann     k->class_id = PCI_CLASS_SERIAL_USB;
1250f1ae32a1SGerd Hoffmann     dc->vmsd = &vmstate_uhci;
1251f1ae32a1SGerd Hoffmann     dc->props = uhci_properties;
1252f1ae32a1SGerd Hoffmann }
1253f1ae32a1SGerd Hoffmann 
1254f1ae32a1SGerd Hoffmann static TypeInfo piix3_uhci_info = {
1255f1ae32a1SGerd Hoffmann     .name          = "piix3-usb-uhci",
1256f1ae32a1SGerd Hoffmann     .parent        = TYPE_PCI_DEVICE,
1257f1ae32a1SGerd Hoffmann     .instance_size = sizeof(UHCIState),
1258f1ae32a1SGerd Hoffmann     .class_init    = piix3_uhci_class_init,
1259f1ae32a1SGerd Hoffmann };
1260f1ae32a1SGerd Hoffmann 
1261f1ae32a1SGerd Hoffmann static void piix4_uhci_class_init(ObjectClass *klass, void *data)
1262f1ae32a1SGerd Hoffmann {
1263f1ae32a1SGerd Hoffmann     DeviceClass *dc = DEVICE_CLASS(klass);
1264f1ae32a1SGerd Hoffmann     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1265f1ae32a1SGerd Hoffmann 
1266f1ae32a1SGerd Hoffmann     k->init = usb_uhci_common_initfn;
1267f1ae32a1SGerd Hoffmann     k->exit = usb_uhci_exit;
1268f1ae32a1SGerd Hoffmann     k->vendor_id = PCI_VENDOR_ID_INTEL;
1269f1ae32a1SGerd Hoffmann     k->device_id = PCI_DEVICE_ID_INTEL_82371AB_2;
1270f1ae32a1SGerd Hoffmann     k->revision = 0x01;
1271f1ae32a1SGerd Hoffmann     k->class_id = PCI_CLASS_SERIAL_USB;
1272f1ae32a1SGerd Hoffmann     dc->vmsd = &vmstate_uhci;
1273f1ae32a1SGerd Hoffmann     dc->props = uhci_properties;
1274f1ae32a1SGerd Hoffmann }
1275f1ae32a1SGerd Hoffmann 
1276f1ae32a1SGerd Hoffmann static TypeInfo piix4_uhci_info = {
1277f1ae32a1SGerd Hoffmann     .name          = "piix4-usb-uhci",
1278f1ae32a1SGerd Hoffmann     .parent        = TYPE_PCI_DEVICE,
1279f1ae32a1SGerd Hoffmann     .instance_size = sizeof(UHCIState),
1280f1ae32a1SGerd Hoffmann     .class_init    = piix4_uhci_class_init,
1281f1ae32a1SGerd Hoffmann };
1282f1ae32a1SGerd Hoffmann 
1283f1ae32a1SGerd Hoffmann static void vt82c686b_uhci_class_init(ObjectClass *klass, void *data)
1284f1ae32a1SGerd Hoffmann {
1285f1ae32a1SGerd Hoffmann     DeviceClass *dc = DEVICE_CLASS(klass);
1286f1ae32a1SGerd Hoffmann     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1287f1ae32a1SGerd Hoffmann 
1288f1ae32a1SGerd Hoffmann     k->init = usb_uhci_vt82c686b_initfn;
1289f1ae32a1SGerd Hoffmann     k->exit = usb_uhci_exit;
1290f1ae32a1SGerd Hoffmann     k->vendor_id = PCI_VENDOR_ID_VIA;
1291f1ae32a1SGerd Hoffmann     k->device_id = PCI_DEVICE_ID_VIA_UHCI;
1292f1ae32a1SGerd Hoffmann     k->revision = 0x01;
1293f1ae32a1SGerd Hoffmann     k->class_id = PCI_CLASS_SERIAL_USB;
1294f1ae32a1SGerd Hoffmann     dc->vmsd = &vmstate_uhci;
1295f1ae32a1SGerd Hoffmann     dc->props = uhci_properties;
1296f1ae32a1SGerd Hoffmann }
1297f1ae32a1SGerd Hoffmann 
1298f1ae32a1SGerd Hoffmann static TypeInfo vt82c686b_uhci_info = {
1299f1ae32a1SGerd Hoffmann     .name          = "vt82c686b-usb-uhci",
1300f1ae32a1SGerd Hoffmann     .parent        = TYPE_PCI_DEVICE,
1301f1ae32a1SGerd Hoffmann     .instance_size = sizeof(UHCIState),
1302f1ae32a1SGerd Hoffmann     .class_init    = vt82c686b_uhci_class_init,
1303f1ae32a1SGerd Hoffmann };
1304f1ae32a1SGerd Hoffmann 
1305f1ae32a1SGerd Hoffmann static void ich9_uhci1_class_init(ObjectClass *klass, void *data)
1306f1ae32a1SGerd Hoffmann {
1307f1ae32a1SGerd Hoffmann     DeviceClass *dc = DEVICE_CLASS(klass);
1308f1ae32a1SGerd Hoffmann     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1309f1ae32a1SGerd Hoffmann 
1310f1ae32a1SGerd Hoffmann     k->init = usb_uhci_common_initfn;
1311f1ae32a1SGerd Hoffmann     k->vendor_id = PCI_VENDOR_ID_INTEL;
1312f1ae32a1SGerd Hoffmann     k->device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI1;
1313f1ae32a1SGerd Hoffmann     k->revision = 0x03;
1314f1ae32a1SGerd Hoffmann     k->class_id = PCI_CLASS_SERIAL_USB;
1315f1ae32a1SGerd Hoffmann     dc->vmsd = &vmstate_uhci;
1316f1ae32a1SGerd Hoffmann     dc->props = uhci_properties;
1317f1ae32a1SGerd Hoffmann }
1318f1ae32a1SGerd Hoffmann 
1319f1ae32a1SGerd Hoffmann static TypeInfo ich9_uhci1_info = {
1320f1ae32a1SGerd Hoffmann     .name          = "ich9-usb-uhci1",
1321f1ae32a1SGerd Hoffmann     .parent        = TYPE_PCI_DEVICE,
1322f1ae32a1SGerd Hoffmann     .instance_size = sizeof(UHCIState),
1323f1ae32a1SGerd Hoffmann     .class_init    = ich9_uhci1_class_init,
1324f1ae32a1SGerd Hoffmann };
1325f1ae32a1SGerd Hoffmann 
1326f1ae32a1SGerd Hoffmann static void ich9_uhci2_class_init(ObjectClass *klass, void *data)
1327f1ae32a1SGerd Hoffmann {
1328f1ae32a1SGerd Hoffmann     DeviceClass *dc = DEVICE_CLASS(klass);
1329f1ae32a1SGerd Hoffmann     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1330f1ae32a1SGerd Hoffmann 
1331f1ae32a1SGerd Hoffmann     k->init = usb_uhci_common_initfn;
1332f1ae32a1SGerd Hoffmann     k->vendor_id = PCI_VENDOR_ID_INTEL;
1333f1ae32a1SGerd Hoffmann     k->device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI2;
1334f1ae32a1SGerd Hoffmann     k->revision = 0x03;
1335f1ae32a1SGerd Hoffmann     k->class_id = PCI_CLASS_SERIAL_USB;
1336f1ae32a1SGerd Hoffmann     dc->vmsd = &vmstate_uhci;
1337f1ae32a1SGerd Hoffmann     dc->props = uhci_properties;
1338f1ae32a1SGerd Hoffmann }
1339f1ae32a1SGerd Hoffmann 
1340f1ae32a1SGerd Hoffmann static TypeInfo ich9_uhci2_info = {
1341f1ae32a1SGerd Hoffmann     .name          = "ich9-usb-uhci2",
1342f1ae32a1SGerd Hoffmann     .parent        = TYPE_PCI_DEVICE,
1343f1ae32a1SGerd Hoffmann     .instance_size = sizeof(UHCIState),
1344f1ae32a1SGerd Hoffmann     .class_init    = ich9_uhci2_class_init,
1345f1ae32a1SGerd Hoffmann };
1346f1ae32a1SGerd Hoffmann 
1347f1ae32a1SGerd Hoffmann static void ich9_uhci3_class_init(ObjectClass *klass, void *data)
1348f1ae32a1SGerd Hoffmann {
1349f1ae32a1SGerd Hoffmann     DeviceClass *dc = DEVICE_CLASS(klass);
1350f1ae32a1SGerd Hoffmann     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1351f1ae32a1SGerd Hoffmann 
1352f1ae32a1SGerd Hoffmann     k->init = usb_uhci_common_initfn;
1353f1ae32a1SGerd Hoffmann     k->vendor_id = PCI_VENDOR_ID_INTEL;
1354f1ae32a1SGerd Hoffmann     k->device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI3;
1355f1ae32a1SGerd Hoffmann     k->revision = 0x03;
1356f1ae32a1SGerd Hoffmann     k->class_id = PCI_CLASS_SERIAL_USB;
1357f1ae32a1SGerd Hoffmann     dc->vmsd = &vmstate_uhci;
1358f1ae32a1SGerd Hoffmann     dc->props = uhci_properties;
1359f1ae32a1SGerd Hoffmann }
1360f1ae32a1SGerd Hoffmann 
1361f1ae32a1SGerd Hoffmann static TypeInfo ich9_uhci3_info = {
1362f1ae32a1SGerd Hoffmann     .name          = "ich9-usb-uhci3",
1363f1ae32a1SGerd Hoffmann     .parent        = TYPE_PCI_DEVICE,
1364f1ae32a1SGerd Hoffmann     .instance_size = sizeof(UHCIState),
1365f1ae32a1SGerd Hoffmann     .class_init    = ich9_uhci3_class_init,
1366f1ae32a1SGerd Hoffmann };
1367f1ae32a1SGerd Hoffmann 
1368f1ae32a1SGerd Hoffmann static void uhci_register_types(void)
1369f1ae32a1SGerd Hoffmann {
1370f1ae32a1SGerd Hoffmann     type_register_static(&piix3_uhci_info);
1371f1ae32a1SGerd Hoffmann     type_register_static(&piix4_uhci_info);
1372f1ae32a1SGerd Hoffmann     type_register_static(&vt82c686b_uhci_info);
1373f1ae32a1SGerd Hoffmann     type_register_static(&ich9_uhci1_info);
1374f1ae32a1SGerd Hoffmann     type_register_static(&ich9_uhci2_info);
1375f1ae32a1SGerd Hoffmann     type_register_static(&ich9_uhci3_info);
1376f1ae32a1SGerd Hoffmann }
1377f1ae32a1SGerd Hoffmann 
1378f1ae32a1SGerd Hoffmann type_init(uhci_register_types)
1379