131e17060SPaolo Bonzini /* 231e17060SPaolo Bonzini * QEMU model of the Xilinx Zynq SPI controller 331e17060SPaolo Bonzini * 431e17060SPaolo Bonzini * Copyright (c) 2012 Peter A. G. Crosthwaite 531e17060SPaolo Bonzini * 631e17060SPaolo Bonzini * Permission is hereby granted, free of charge, to any person obtaining a copy 731e17060SPaolo Bonzini * of this software and associated documentation files (the "Software"), to deal 831e17060SPaolo Bonzini * in the Software without restriction, including without limitation the rights 931e17060SPaolo Bonzini * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 1031e17060SPaolo Bonzini * copies of the Software, and to permit persons to whom the Software is 1131e17060SPaolo Bonzini * furnished to do so, subject to the following conditions: 1231e17060SPaolo Bonzini * 1331e17060SPaolo Bonzini * The above copyright notice and this permission notice shall be included in 1431e17060SPaolo Bonzini * all copies or substantial portions of the Software. 1531e17060SPaolo Bonzini * 1631e17060SPaolo Bonzini * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1731e17060SPaolo Bonzini * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1831e17060SPaolo Bonzini * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1931e17060SPaolo Bonzini * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 2031e17060SPaolo Bonzini * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 2131e17060SPaolo Bonzini * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 2231e17060SPaolo Bonzini * THE SOFTWARE. 2331e17060SPaolo Bonzini */ 2431e17060SPaolo Bonzini 258ef94f0bSPeter Maydell #include "qemu/osdep.h" 2631e17060SPaolo Bonzini #include "hw/sysbus.h" 2731e17060SPaolo Bonzini #include "sysemu/sysemu.h" 2831e17060SPaolo Bonzini #include "hw/ptimer.h" 2931e17060SPaolo Bonzini #include "qemu/log.h" 3031e17060SPaolo Bonzini #include "qemu/bitops.h" 316363235bSAlistair Francis #include "hw/ssi/xilinx_spips.h" 3283c3a1f6SKONRAD Frederic #include "qapi/error.h" 33ef06ca39SFrancisco Iglesias #include "hw/register.h" 34c95997a3SFrancisco Iglesias #include "sysemu/dma.h" 3583c3a1f6SKONRAD Frederic #include "migration/blocker.h" 3631e17060SPaolo Bonzini 374a5b6fa8SPeter Crosthwaite #ifndef XILINX_SPIPS_ERR_DEBUG 384a5b6fa8SPeter Crosthwaite #define XILINX_SPIPS_ERR_DEBUG 0 394a5b6fa8SPeter Crosthwaite #endif 404a5b6fa8SPeter Crosthwaite 414a5b6fa8SPeter Crosthwaite #define DB_PRINT_L(level, ...) do { \ 424a5b6fa8SPeter Crosthwaite if (XILINX_SPIPS_ERR_DEBUG > (level)) { \ 4331e17060SPaolo Bonzini fprintf(stderr, ": %s: ", __func__); \ 4431e17060SPaolo Bonzini fprintf(stderr, ## __VA_ARGS__); \ 454a5b6fa8SPeter Crosthwaite } \ 462562755eSEric Blake } while (0) 4731e17060SPaolo Bonzini 4831e17060SPaolo Bonzini /* config register */ 4931e17060SPaolo Bonzini #define R_CONFIG (0x00 / 4) 50c8f8f9fbSPeter Maydell #define IFMODE (1U << 31) 512fdd171eSFrancisco Iglesias #define R_CONFIG_ENDIAN (1 << 26) 5231e17060SPaolo Bonzini #define MODEFAIL_GEN_EN (1 << 17) 5331e17060SPaolo Bonzini #define MAN_START_COM (1 << 16) 5431e17060SPaolo Bonzini #define MAN_START_EN (1 << 15) 5531e17060SPaolo Bonzini #define MANUAL_CS (1 << 14) 5631e17060SPaolo Bonzini #define CS (0xF << 10) 5731e17060SPaolo Bonzini #define CS_SHIFT (10) 5831e17060SPaolo Bonzini #define PERI_SEL (1 << 9) 5931e17060SPaolo Bonzini #define REF_CLK (1 << 8) 6031e17060SPaolo Bonzini #define FIFO_WIDTH (3 << 6) 6131e17060SPaolo Bonzini #define BAUD_RATE_DIV (7 << 3) 6231e17060SPaolo Bonzini #define CLK_PH (1 << 2) 6331e17060SPaolo Bonzini #define CLK_POL (1 << 1) 6431e17060SPaolo Bonzini #define MODE_SEL (1 << 0) 652133a5f6SPeter Crosthwaite #define R_CONFIG_RSVD (0x7bf40000) 6631e17060SPaolo Bonzini 6731e17060SPaolo Bonzini /* interrupt mechanism */ 6831e17060SPaolo Bonzini #define R_INTR_STATUS (0x04 / 4) 694f0da466SAlistair Francis #define R_INTR_STATUS_RESET (0x104) 7031e17060SPaolo Bonzini #define R_INTR_EN (0x08 / 4) 7131e17060SPaolo Bonzini #define R_INTR_DIS (0x0C / 4) 7231e17060SPaolo Bonzini #define R_INTR_MASK (0x10 / 4) 7331e17060SPaolo Bonzini #define IXR_TX_FIFO_UNDERFLOW (1 << 6) 74c95997a3SFrancisco Iglesias /* Poll timeout not implemented */ 75c95997a3SFrancisco Iglesias #define IXR_RX_FIFO_EMPTY (1 << 11) 76c95997a3SFrancisco Iglesias #define IXR_GENERIC_FIFO_FULL (1 << 10) 77c95997a3SFrancisco Iglesias #define IXR_GENERIC_FIFO_NOT_FULL (1 << 9) 78c95997a3SFrancisco Iglesias #define IXR_TX_FIFO_EMPTY (1 << 8) 79c95997a3SFrancisco Iglesias #define IXR_GENERIC_FIFO_EMPTY (1 << 7) 8031e17060SPaolo Bonzini #define IXR_RX_FIFO_FULL (1 << 5) 8131e17060SPaolo Bonzini #define IXR_RX_FIFO_NOT_EMPTY (1 << 4) 8231e17060SPaolo Bonzini #define IXR_TX_FIFO_FULL (1 << 3) 8331e17060SPaolo Bonzini #define IXR_TX_FIFO_NOT_FULL (1 << 2) 8431e17060SPaolo Bonzini #define IXR_TX_FIFO_MODE_FAIL (1 << 1) 8531e17060SPaolo Bonzini #define IXR_RX_FIFO_OVERFLOW (1 << 0) 86c95997a3SFrancisco Iglesias #define IXR_ALL ((1 << 13) - 1) 87c95997a3SFrancisco Iglesias #define GQSPI_IXR_MASK 0xFBE 88c95997a3SFrancisco Iglesias #define IXR_SELF_CLEAR \ 89c95997a3SFrancisco Iglesias (IXR_GENERIC_FIFO_EMPTY \ 90c95997a3SFrancisco Iglesias | IXR_GENERIC_FIFO_FULL \ 91c95997a3SFrancisco Iglesias | IXR_GENERIC_FIFO_NOT_FULL \ 92c95997a3SFrancisco Iglesias | IXR_TX_FIFO_EMPTY \ 93c95997a3SFrancisco Iglesias | IXR_TX_FIFO_FULL \ 94c95997a3SFrancisco Iglesias | IXR_TX_FIFO_NOT_FULL \ 95c95997a3SFrancisco Iglesias | IXR_RX_FIFO_EMPTY \ 96c95997a3SFrancisco Iglesias | IXR_RX_FIFO_FULL \ 97c95997a3SFrancisco Iglesias | IXR_RX_FIFO_NOT_EMPTY) 9831e17060SPaolo Bonzini 9931e17060SPaolo Bonzini #define R_EN (0x14 / 4) 10031e17060SPaolo Bonzini #define R_DELAY (0x18 / 4) 10131e17060SPaolo Bonzini #define R_TX_DATA (0x1C / 4) 10231e17060SPaolo Bonzini #define R_RX_DATA (0x20 / 4) 10331e17060SPaolo Bonzini #define R_SLAVE_IDLE_COUNT (0x24 / 4) 10431e17060SPaolo Bonzini #define R_TX_THRES (0x28 / 4) 10531e17060SPaolo Bonzini #define R_RX_THRES (0x2C / 4) 1064f0da466SAlistair Francis #define R_GPIO (0x30 / 4) 1074f0da466SAlistair Francis #define R_LPBK_DLY_ADJ (0x38 / 4) 1084f0da466SAlistair Francis #define R_LPBK_DLY_ADJ_RESET (0x33) 10931e17060SPaolo Bonzini #define R_TXD1 (0x80 / 4) 11031e17060SPaolo Bonzini #define R_TXD2 (0x84 / 4) 11131e17060SPaolo Bonzini #define R_TXD3 (0x88 / 4) 11231e17060SPaolo Bonzini 11331e17060SPaolo Bonzini #define R_LQSPI_CFG (0xa0 / 4) 11431e17060SPaolo Bonzini #define R_LQSPI_CFG_RESET 0x03A002EB 115c8f8f9fbSPeter Maydell #define LQSPI_CFG_LQ_MODE (1U << 31) 11631e17060SPaolo Bonzini #define LQSPI_CFG_TWO_MEM (1 << 30) 117fbfaa507SFrancisco Iglesias #define LQSPI_CFG_SEP_BUS (1 << 29) 11831e17060SPaolo Bonzini #define LQSPI_CFG_U_PAGE (1 << 28) 119fbfaa507SFrancisco Iglesias #define LQSPI_CFG_ADDR4 (1 << 27) 12031e17060SPaolo Bonzini #define LQSPI_CFG_MODE_EN (1 << 25) 12131e17060SPaolo Bonzini #define LQSPI_CFG_MODE_WIDTH 8 12231e17060SPaolo Bonzini #define LQSPI_CFG_MODE_SHIFT 16 12331e17060SPaolo Bonzini #define LQSPI_CFG_DUMMY_WIDTH 3 12431e17060SPaolo Bonzini #define LQSPI_CFG_DUMMY_SHIFT 8 12531e17060SPaolo Bonzini #define LQSPI_CFG_INST_CODE 0xFF 12631e17060SPaolo Bonzini 127ef06ca39SFrancisco Iglesias #define R_CMND (0xc0 / 4) 128ef06ca39SFrancisco Iglesias #define R_CMND_RXFIFO_DRAIN (1 << 19) 129ef06ca39SFrancisco Iglesias FIELD(CMND, PARTIAL_BYTE_LEN, 16, 3) 130ef06ca39SFrancisco Iglesias #define R_CMND_EXT_ADD (1 << 15) 131ef06ca39SFrancisco Iglesias FIELD(CMND, RX_DISCARD, 8, 7) 132ef06ca39SFrancisco Iglesias FIELD(CMND, DUMMY_CYCLES, 2, 6) 133ef06ca39SFrancisco Iglesias #define R_CMND_DMA_EN (1 << 1) 134ef06ca39SFrancisco Iglesias #define R_CMND_PUSH_WAIT (1 << 0) 135275e28ccSFrancisco Iglesias #define R_TRANSFER_SIZE (0xc4 / 4) 13631e17060SPaolo Bonzini #define R_LQSPI_STS (0xA4 / 4) 13731e17060SPaolo Bonzini #define LQSPI_STS_WR_RECVD (1 << 1) 13831e17060SPaolo Bonzini 13931e17060SPaolo Bonzini #define R_MOD_ID (0xFC / 4) 14031e17060SPaolo Bonzini 141c95997a3SFrancisco Iglesias #define R_GQSPI_SELECT (0x144 / 4) 142c95997a3SFrancisco Iglesias FIELD(GQSPI_SELECT, GENERIC_QSPI_EN, 0, 1) 143c95997a3SFrancisco Iglesias #define R_GQSPI_ISR (0x104 / 4) 144c95997a3SFrancisco Iglesias #define R_GQSPI_IER (0x108 / 4) 145c95997a3SFrancisco Iglesias #define R_GQSPI_IDR (0x10c / 4) 146c95997a3SFrancisco Iglesias #define R_GQSPI_IMR (0x110 / 4) 1474f0da466SAlistair Francis #define R_GQSPI_IMR_RESET (0xfbe) 148c95997a3SFrancisco Iglesias #define R_GQSPI_TX_THRESH (0x128 / 4) 149c95997a3SFrancisco Iglesias #define R_GQSPI_RX_THRESH (0x12c / 4) 1504f0da466SAlistair Francis #define R_GQSPI_GPIO (0x130 / 4) 1514f0da466SAlistair Francis #define R_GQSPI_LPBK_DLY_ADJ (0x138 / 4) 1524f0da466SAlistair Francis #define R_GQSPI_LPBK_DLY_ADJ_RESET (0x33) 153c95997a3SFrancisco Iglesias #define R_GQSPI_CNFG (0x100 / 4) 154c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, MODE_EN, 30, 2) 155c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, GEN_FIFO_START_MODE, 29, 1) 156c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, GEN_FIFO_START, 28, 1) 157c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, ENDIAN, 26, 1) 158c95997a3SFrancisco Iglesias /* Poll timeout not implemented */ 159c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, EN_POLL_TIMEOUT, 20, 1) 160c95997a3SFrancisco Iglesias /* QEMU doesnt care about any of these last three */ 161c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, BR, 3, 3) 162c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, CPH, 2, 1) 163c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, CPL, 1, 1) 164c95997a3SFrancisco Iglesias #define R_GQSPI_GEN_FIFO (0x140 / 4) 165c95997a3SFrancisco Iglesias #define R_GQSPI_TXD (0x11c / 4) 166c95997a3SFrancisco Iglesias #define R_GQSPI_RXD (0x120 / 4) 167c95997a3SFrancisco Iglesias #define R_GQSPI_FIFO_CTRL (0x14c / 4) 168c95997a3SFrancisco Iglesias FIELD(GQSPI_FIFO_CTRL, RX_FIFO_RESET, 2, 1) 169c95997a3SFrancisco Iglesias FIELD(GQSPI_FIFO_CTRL, TX_FIFO_RESET, 1, 1) 170c95997a3SFrancisco Iglesias FIELD(GQSPI_FIFO_CTRL, GENERIC_FIFO_RESET, 0, 1) 171c95997a3SFrancisco Iglesias #define R_GQSPI_GFIFO_THRESH (0x150 / 4) 172c95997a3SFrancisco Iglesias #define R_GQSPI_DATA_STS (0x15c / 4) 173c95997a3SFrancisco Iglesias /* We use the snapshot register to hold the core state for the currently 174c95997a3SFrancisco Iglesias * or most recently executed command. So the generic fifo format is defined 175c95997a3SFrancisco Iglesias * for the snapshot register 176c95997a3SFrancisco Iglesias */ 177c95997a3SFrancisco Iglesias #define R_GQSPI_GF_SNAPSHOT (0x160 / 4) 178c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, POLL, 19, 1) 179c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, STRIPE, 18, 1) 180c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, RECIEVE, 17, 1) 181c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, TRANSMIT, 16, 1) 182c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, DATA_BUS_SELECT, 14, 2) 183c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, CHIP_SELECT, 12, 2) 184c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, SPI_MODE, 10, 2) 185c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, EXPONENT, 9, 1) 186c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, DATA_XFER, 8, 1) 187c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, IMMEDIATE_DATA, 0, 8) 1884f0da466SAlistair Francis #define R_GQSPI_MOD_ID (0x1fc / 4) 1894f0da466SAlistair Francis #define R_GQSPI_MOD_ID_RESET (0x10a0000) 1904f0da466SAlistair Francis 1914f0da466SAlistair Francis #define R_QSPIDMA_DST_CTRL (0x80c / 4) 1924f0da466SAlistair Francis #define R_QSPIDMA_DST_CTRL_RESET (0x803ffa00) 1934f0da466SAlistair Francis #define R_QSPIDMA_DST_I_MASK (0x820 / 4) 1944f0da466SAlistair Francis #define R_QSPIDMA_DST_I_MASK_RESET (0xfe) 1954f0da466SAlistair Francis #define R_QSPIDMA_DST_CTRL2 (0x824 / 4) 1964f0da466SAlistair Francis #define R_QSPIDMA_DST_CTRL2_RESET (0x081bfff8) 1974f0da466SAlistair Francis 19831e17060SPaolo Bonzini /* size of TXRX FIFOs */ 199c95997a3SFrancisco Iglesias #define RXFF_A (128) 200c95997a3SFrancisco Iglesias #define TXFF_A (128) 20131e17060SPaolo Bonzini 20210e60b35SPeter Crosthwaite #define RXFF_A_Q (64 * 4) 20310e60b35SPeter Crosthwaite #define TXFF_A_Q (64 * 4) 20410e60b35SPeter Crosthwaite 20531e17060SPaolo Bonzini /* 16MB per linear region */ 20631e17060SPaolo Bonzini #define LQSPI_ADDRESS_BITS 24 20731e17060SPaolo Bonzini 20831e17060SPaolo Bonzini #define SNOOP_CHECKING 0xFF 209ef06ca39SFrancisco Iglesias #define SNOOP_ADDR 0xF0 210ef06ca39SFrancisco Iglesias #define SNOOP_NONE 0xEE 21131e17060SPaolo Bonzini #define SNOOP_STRIPING 0 21231e17060SPaolo Bonzini 213fbe5dac7SFrancisco Iglesias #define MIN_NUM_BUSSES 1 214fbe5dac7SFrancisco Iglesias #define MAX_NUM_BUSSES 2 215fbe5dac7SFrancisco Iglesias 21631e17060SPaolo Bonzini static inline int num_effective_busses(XilinxSPIPS *s) 21731e17060SPaolo Bonzini { 21831e17060SPaolo Bonzini return (s->regs[R_LQSPI_CFG] & LQSPI_CFG_SEP_BUS && 21931e17060SPaolo Bonzini s->regs[R_LQSPI_CFG] & LQSPI_CFG_TWO_MEM) ? s->num_busses : 1; 22031e17060SPaolo Bonzini } 22131e17060SPaolo Bonzini 222c95997a3SFrancisco Iglesias static void xilinx_spips_update_cs(XilinxSPIPS *s, int field) 223c4f08ffeSPeter Crosthwaite { 224c95997a3SFrancisco Iglesias int i; 22531e17060SPaolo Bonzini 2260c4a94b8SFrancisco Iglesias for (i = 0; i < s->num_cs * s->num_busses; i++) { 227c95997a3SFrancisco Iglesias bool old_state = s->cs_lines_state[i]; 228c95997a3SFrancisco Iglesias bool new_state = field & (1 << i); 22931e17060SPaolo Bonzini 230c95997a3SFrancisco Iglesias if (old_state != new_state) { 231c95997a3SFrancisco Iglesias s->cs_lines_state[i] = new_state; 232ef06ca39SFrancisco Iglesias s->rx_discard = ARRAY_FIELD_EX32(s->regs, CMND, RX_DISCARD); 233c95997a3SFrancisco Iglesias DB_PRINT_L(1, "%sselecting slave %d\n", new_state ? "" : "de", i); 234ef06ca39SFrancisco Iglesias } 235c95997a3SFrancisco Iglesias qemu_set_irq(s->cs_lines[i], !new_state); 23631e17060SPaolo Bonzini } 2370c4a94b8SFrancisco Iglesias if (!(field & ((1 << (s->num_cs * s->num_busses)) - 1))) { 23831e17060SPaolo Bonzini s->snoop_state = SNOOP_CHECKING; 239ef06ca39SFrancisco Iglesias s->cmd_dummies = 0; 240ef06ca39SFrancisco Iglesias s->link_state = 1; 241ef06ca39SFrancisco Iglesias s->link_state_next = 1; 242ef06ca39SFrancisco Iglesias s->link_state_next_when = 0; 2434a5b6fa8SPeter Crosthwaite DB_PRINT_L(1, "moving to snoop check state\n"); 24431e17060SPaolo Bonzini } 24531e17060SPaolo Bonzini } 24631e17060SPaolo Bonzini 247c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_update_cs_lines(XlnxZynqMPQSPIPS *s) 248c95997a3SFrancisco Iglesias { 249c95997a3SFrancisco Iglesias if (s->regs[R_GQSPI_GF_SNAPSHOT]) { 250c95997a3SFrancisco Iglesias int field = ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, CHIP_SELECT); 2510c4a94b8SFrancisco Iglesias bool upper_cs_sel = field & (1 << 1); 2520c4a94b8SFrancisco Iglesias bool lower_cs_sel = field & 1; 2530c4a94b8SFrancisco Iglesias bool bus0_enabled; 2540c4a94b8SFrancisco Iglesias bool bus1_enabled; 2550c4a94b8SFrancisco Iglesias uint8_t buses; 2560c4a94b8SFrancisco Iglesias int cs = 0; 2570c4a94b8SFrancisco Iglesias 2580c4a94b8SFrancisco Iglesias buses = ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, DATA_BUS_SELECT); 2590c4a94b8SFrancisco Iglesias bus0_enabled = buses & 1; 2600c4a94b8SFrancisco Iglesias bus1_enabled = buses & (1 << 1); 2610c4a94b8SFrancisco Iglesias 2620c4a94b8SFrancisco Iglesias if (bus0_enabled && bus1_enabled) { 2630c4a94b8SFrancisco Iglesias if (lower_cs_sel) { 2640c4a94b8SFrancisco Iglesias cs |= 1; 2650c4a94b8SFrancisco Iglesias } 2660c4a94b8SFrancisco Iglesias if (upper_cs_sel) { 2670c4a94b8SFrancisco Iglesias cs |= 1 << 3; 2680c4a94b8SFrancisco Iglesias } 2690c4a94b8SFrancisco Iglesias } else if (bus0_enabled) { 2700c4a94b8SFrancisco Iglesias if (lower_cs_sel) { 2710c4a94b8SFrancisco Iglesias cs |= 1; 2720c4a94b8SFrancisco Iglesias } 2730c4a94b8SFrancisco Iglesias if (upper_cs_sel) { 2740c4a94b8SFrancisco Iglesias cs |= 1 << 1; 2750c4a94b8SFrancisco Iglesias } 2760c4a94b8SFrancisco Iglesias } else if (bus1_enabled) { 2770c4a94b8SFrancisco Iglesias if (lower_cs_sel) { 2780c4a94b8SFrancisco Iglesias cs |= 1 << 2; 2790c4a94b8SFrancisco Iglesias } 2800c4a94b8SFrancisco Iglesias if (upper_cs_sel) { 2810c4a94b8SFrancisco Iglesias cs |= 1 << 3; 2820c4a94b8SFrancisco Iglesias } 2830c4a94b8SFrancisco Iglesias } 2840c4a94b8SFrancisco Iglesias xilinx_spips_update_cs(XILINX_SPIPS(s), cs); 285c95997a3SFrancisco Iglesias } 286c95997a3SFrancisco Iglesias } 287c95997a3SFrancisco Iglesias 288c95997a3SFrancisco Iglesias static void xilinx_spips_update_cs_lines(XilinxSPIPS *s) 289c95997a3SFrancisco Iglesias { 290c95997a3SFrancisco Iglesias int field = ~((s->regs[R_CONFIG] & CS) >> CS_SHIFT); 291c95997a3SFrancisco Iglesias 292c95997a3SFrancisco Iglesias /* In dual parallel, mirror low CS to both */ 293c95997a3SFrancisco Iglesias if (num_effective_busses(s) == 2) { 294c95997a3SFrancisco Iglesias /* Single bit chip-select for qspi */ 295c95997a3SFrancisco Iglesias field &= 0x1; 2960c4a94b8SFrancisco Iglesias field |= field << 3; 297c95997a3SFrancisco Iglesias /* Dual stack U-Page */ 298c95997a3SFrancisco Iglesias } else if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_TWO_MEM && 299c95997a3SFrancisco Iglesias s->regs[R_LQSPI_STS] & LQSPI_CFG_U_PAGE) { 300c95997a3SFrancisco Iglesias /* Single bit chip-select for qspi */ 301c95997a3SFrancisco Iglesias field &= 0x1; 302c95997a3SFrancisco Iglesias /* change from CS0 to CS1 */ 303c95997a3SFrancisco Iglesias field <<= 1; 304c95997a3SFrancisco Iglesias } 305c95997a3SFrancisco Iglesias /* Auto CS */ 306c95997a3SFrancisco Iglesias if (!(s->regs[R_CONFIG] & MANUAL_CS) && 307c95997a3SFrancisco Iglesias fifo8_is_empty(&s->tx_fifo)) { 308c95997a3SFrancisco Iglesias field = 0; 309c95997a3SFrancisco Iglesias } 310c95997a3SFrancisco Iglesias xilinx_spips_update_cs(s, field); 311c95997a3SFrancisco Iglesias } 312c95997a3SFrancisco Iglesias 31331e17060SPaolo Bonzini static void xilinx_spips_update_ixr(XilinxSPIPS *s) 31431e17060SPaolo Bonzini { 315c95997a3SFrancisco Iglesias if (!(s->regs[R_LQSPI_CFG] & LQSPI_CFG_LQ_MODE)) { 316c95997a3SFrancisco Iglesias s->regs[R_INTR_STATUS] &= ~IXR_SELF_CLEAR; 31731e17060SPaolo Bonzini s->regs[R_INTR_STATUS] |= 31831e17060SPaolo Bonzini (fifo8_is_full(&s->rx_fifo) ? IXR_RX_FIFO_FULL : 0) | 319c95997a3SFrancisco Iglesias (s->rx_fifo.num >= s->regs[R_RX_THRES] ? 320c95997a3SFrancisco Iglesias IXR_RX_FIFO_NOT_EMPTY : 0) | 32131e17060SPaolo Bonzini (fifo8_is_full(&s->tx_fifo) ? IXR_TX_FIFO_FULL : 0) | 322c95997a3SFrancisco Iglesias (fifo8_is_empty(&s->tx_fifo) ? IXR_TX_FIFO_EMPTY : 0) | 32331e17060SPaolo Bonzini (s->tx_fifo.num < s->regs[R_TX_THRES] ? IXR_TX_FIFO_NOT_FULL : 0); 324c95997a3SFrancisco Iglesias } 32531e17060SPaolo Bonzini int new_irqline = !!(s->regs[R_INTR_MASK] & s->regs[R_INTR_STATUS] & 32631e17060SPaolo Bonzini IXR_ALL); 32731e17060SPaolo Bonzini if (new_irqline != s->irqline) { 32831e17060SPaolo Bonzini s->irqline = new_irqline; 32931e17060SPaolo Bonzini qemu_set_irq(s->irq, s->irqline); 33031e17060SPaolo Bonzini } 33131e17060SPaolo Bonzini } 33231e17060SPaolo Bonzini 333c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_update_ixr(XlnxZynqMPQSPIPS *s) 334c95997a3SFrancisco Iglesias { 335c95997a3SFrancisco Iglesias uint32_t gqspi_int; 336c95997a3SFrancisco Iglesias int new_irqline; 337c95997a3SFrancisco Iglesias 338c95997a3SFrancisco Iglesias s->regs[R_GQSPI_ISR] &= ~IXR_SELF_CLEAR; 339c95997a3SFrancisco Iglesias s->regs[R_GQSPI_ISR] |= 340c95997a3SFrancisco Iglesias (fifo32_is_empty(&s->fifo_g) ? IXR_GENERIC_FIFO_EMPTY : 0) | 341c95997a3SFrancisco Iglesias (fifo32_is_full(&s->fifo_g) ? IXR_GENERIC_FIFO_FULL : 0) | 342c95997a3SFrancisco Iglesias (s->fifo_g.fifo.num < s->regs[R_GQSPI_GFIFO_THRESH] ? 343c95997a3SFrancisco Iglesias IXR_GENERIC_FIFO_NOT_FULL : 0) | 344c95997a3SFrancisco Iglesias (fifo8_is_empty(&s->rx_fifo_g) ? IXR_RX_FIFO_EMPTY : 0) | 345c95997a3SFrancisco Iglesias (fifo8_is_full(&s->rx_fifo_g) ? IXR_RX_FIFO_FULL : 0) | 346c95997a3SFrancisco Iglesias (s->rx_fifo_g.num >= s->regs[R_GQSPI_RX_THRESH] ? 347c95997a3SFrancisco Iglesias IXR_RX_FIFO_NOT_EMPTY : 0) | 348c95997a3SFrancisco Iglesias (fifo8_is_empty(&s->tx_fifo_g) ? IXR_TX_FIFO_EMPTY : 0) | 349c95997a3SFrancisco Iglesias (fifo8_is_full(&s->tx_fifo_g) ? IXR_TX_FIFO_FULL : 0) | 350c95997a3SFrancisco Iglesias (s->tx_fifo_g.num < s->regs[R_GQSPI_TX_THRESH] ? 351c95997a3SFrancisco Iglesias IXR_TX_FIFO_NOT_FULL : 0); 352c95997a3SFrancisco Iglesias 353c95997a3SFrancisco Iglesias /* GQSPI Interrupt Trigger Status */ 354c95997a3SFrancisco Iglesias gqspi_int = (~s->regs[R_GQSPI_IMR]) & s->regs[R_GQSPI_ISR] & GQSPI_IXR_MASK; 355c95997a3SFrancisco Iglesias new_irqline = !!(gqspi_int & IXR_ALL); 356c95997a3SFrancisco Iglesias 357c95997a3SFrancisco Iglesias /* drive external interrupt pin */ 358c95997a3SFrancisco Iglesias if (new_irqline != s->gqspi_irqline) { 359c95997a3SFrancisco Iglesias s->gqspi_irqline = new_irqline; 360c95997a3SFrancisco Iglesias qemu_set_irq(XILINX_SPIPS(s)->irq, s->gqspi_irqline); 361c95997a3SFrancisco Iglesias } 362c95997a3SFrancisco Iglesias } 363c95997a3SFrancisco Iglesias 36431e17060SPaolo Bonzini static void xilinx_spips_reset(DeviceState *d) 36531e17060SPaolo Bonzini { 36631e17060SPaolo Bonzini XilinxSPIPS *s = XILINX_SPIPS(d); 36731e17060SPaolo Bonzini 368d3c348b6SAlistair Francis memset(s->regs, 0, sizeof(s->regs)); 36931e17060SPaolo Bonzini 37031e17060SPaolo Bonzini fifo8_reset(&s->rx_fifo); 37131e17060SPaolo Bonzini fifo8_reset(&s->rx_fifo); 37231e17060SPaolo Bonzini /* non zero resets */ 37331e17060SPaolo Bonzini s->regs[R_CONFIG] |= MODEFAIL_GEN_EN; 37431e17060SPaolo Bonzini s->regs[R_SLAVE_IDLE_COUNT] = 0xFF; 37531e17060SPaolo Bonzini s->regs[R_TX_THRES] = 1; 37631e17060SPaolo Bonzini s->regs[R_RX_THRES] = 1; 37731e17060SPaolo Bonzini /* FIXME: move magic number definition somewhere sensible */ 37831e17060SPaolo Bonzini s->regs[R_MOD_ID] = 0x01090106; 37931e17060SPaolo Bonzini s->regs[R_LQSPI_CFG] = R_LQSPI_CFG_RESET; 380ef06ca39SFrancisco Iglesias s->link_state = 1; 381ef06ca39SFrancisco Iglesias s->link_state_next = 1; 382ef06ca39SFrancisco Iglesias s->link_state_next_when = 0; 38331e17060SPaolo Bonzini s->snoop_state = SNOOP_CHECKING; 384ef06ca39SFrancisco Iglesias s->cmd_dummies = 0; 385275e28ccSFrancisco Iglesias s->man_start_com = false; 38631e17060SPaolo Bonzini xilinx_spips_update_ixr(s); 38731e17060SPaolo Bonzini xilinx_spips_update_cs_lines(s); 38831e17060SPaolo Bonzini } 38931e17060SPaolo Bonzini 390c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_reset(DeviceState *d) 391c95997a3SFrancisco Iglesias { 392c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *s = XLNX_ZYNQMP_QSPIPS(d); 393c95997a3SFrancisco Iglesias 394c95997a3SFrancisco Iglesias xilinx_spips_reset(d); 395c95997a3SFrancisco Iglesias 396d3c348b6SAlistair Francis memset(s->regs, 0, sizeof(s->regs)); 397d3c348b6SAlistair Francis 398c95997a3SFrancisco Iglesias fifo8_reset(&s->rx_fifo_g); 399c95997a3SFrancisco Iglesias fifo8_reset(&s->rx_fifo_g); 400c95997a3SFrancisco Iglesias fifo32_reset(&s->fifo_g); 4014f0da466SAlistair Francis s->regs[R_INTR_STATUS] = R_INTR_STATUS_RESET; 4024f0da466SAlistair Francis s->regs[R_GPIO] = 1; 4034f0da466SAlistair Francis s->regs[R_LPBK_DLY_ADJ] = R_LPBK_DLY_ADJ_RESET; 4044f0da466SAlistair Francis s->regs[R_GQSPI_GFIFO_THRESH] = 0x10; 4054f0da466SAlistair Francis s->regs[R_MOD_ID] = 0x01090101; 4064f0da466SAlistair Francis s->regs[R_GQSPI_IMR] = R_GQSPI_IMR_RESET; 407c95997a3SFrancisco Iglesias s->regs[R_GQSPI_TX_THRESH] = 1; 408c95997a3SFrancisco Iglesias s->regs[R_GQSPI_RX_THRESH] = 1; 4094f0da466SAlistair Francis s->regs[R_GQSPI_GPIO] = 1; 4104f0da466SAlistair Francis s->regs[R_GQSPI_LPBK_DLY_ADJ] = R_GQSPI_LPBK_DLY_ADJ_RESET; 4114f0da466SAlistair Francis s->regs[R_GQSPI_MOD_ID] = R_GQSPI_MOD_ID_RESET; 4124f0da466SAlistair Francis s->regs[R_QSPIDMA_DST_CTRL] = R_QSPIDMA_DST_CTRL_RESET; 4134f0da466SAlistair Francis s->regs[R_QSPIDMA_DST_I_MASK] = R_QSPIDMA_DST_I_MASK_RESET; 4144f0da466SAlistair Francis s->regs[R_QSPIDMA_DST_CTRL2] = R_QSPIDMA_DST_CTRL2_RESET; 415c95997a3SFrancisco Iglesias s->man_start_com_g = false; 416c95997a3SFrancisco Iglesias s->gqspi_irqline = 0; 417c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_ixr(s); 418c95997a3SFrancisco Iglesias } 419c95997a3SFrancisco Iglesias 420c3725b85SFrancisco Iglesias /* N way (num) in place bit striper. Lay out row wise bits (MSB to LSB) 4219151da25SPeter Crosthwaite * column wise (from element 0 to N-1). num is the length of x, and dir 4229151da25SPeter Crosthwaite * reverses the direction of the transform. Best illustrated by example: 4239151da25SPeter Crosthwaite * Each digit in the below array is a single bit (num == 3): 4249151da25SPeter Crosthwaite * 425c3725b85SFrancisco Iglesias * {{ 76543210, } ----- stripe (dir == false) -----> {{ 741gdaFC, } 426c3725b85SFrancisco Iglesias * { hgfedcba, } { 630fcHEB, } 427c3725b85SFrancisco Iglesias * { HGFEDCBA, }} <---- upstripe (dir == true) ----- { 52hebGDA, }} 4289151da25SPeter Crosthwaite */ 4299151da25SPeter Crosthwaite 4309151da25SPeter Crosthwaite static inline void stripe8(uint8_t *x, int num, bool dir) 4319151da25SPeter Crosthwaite { 4329151da25SPeter Crosthwaite uint8_t r[num]; 4339151da25SPeter Crosthwaite memset(r, 0, sizeof(uint8_t) * num); 4349151da25SPeter Crosthwaite int idx[2] = {0, 0}; 435c3725b85SFrancisco Iglesias int bit[2] = {0, 7}; 4369151da25SPeter Crosthwaite int d = dir; 4379151da25SPeter Crosthwaite 4389151da25SPeter Crosthwaite for (idx[0] = 0; idx[0] < num; ++idx[0]) { 439c3725b85SFrancisco Iglesias for (bit[0] = 7; bit[0] >= 0; bit[0]--) { 440c3725b85SFrancisco Iglesias r[idx[!d]] |= x[idx[d]] & 1 << bit[d] ? 1 << bit[!d] : 0; 4419151da25SPeter Crosthwaite idx[1] = (idx[1] + 1) % num; 4429151da25SPeter Crosthwaite if (!idx[1]) { 443c3725b85SFrancisco Iglesias bit[1]--; 4449151da25SPeter Crosthwaite } 4459151da25SPeter Crosthwaite } 4469151da25SPeter Crosthwaite } 4479151da25SPeter Crosthwaite memcpy(x, r, sizeof(uint8_t) * num); 4489151da25SPeter Crosthwaite } 4499151da25SPeter Crosthwaite 450c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_flush_fifo_g(XlnxZynqMPQSPIPS *s) 451c95997a3SFrancisco Iglesias { 452c95997a3SFrancisco Iglesias while (s->regs[R_GQSPI_DATA_STS] || !fifo32_is_empty(&s->fifo_g)) { 453c95997a3SFrancisco Iglesias uint8_t tx_rx[2] = { 0 }; 454c95997a3SFrancisco Iglesias int num_stripes = 1; 455c95997a3SFrancisco Iglesias uint8_t busses; 456c95997a3SFrancisco Iglesias int i; 457c95997a3SFrancisco Iglesias 458c95997a3SFrancisco Iglesias if (!s->regs[R_GQSPI_DATA_STS]) { 459c95997a3SFrancisco Iglesias uint8_t imm; 460c95997a3SFrancisco Iglesias 461c95997a3SFrancisco Iglesias s->regs[R_GQSPI_GF_SNAPSHOT] = fifo32_pop(&s->fifo_g); 462c95997a3SFrancisco Iglesias DB_PRINT_L(0, "GQSPI command: %x\n", s->regs[R_GQSPI_GF_SNAPSHOT]); 463c95997a3SFrancisco Iglesias if (!s->regs[R_GQSPI_GF_SNAPSHOT]) { 464c95997a3SFrancisco Iglesias DB_PRINT_L(0, "Dummy GQSPI Delay Command Entry, Do nothing"); 465c95997a3SFrancisco Iglesias continue; 466c95997a3SFrancisco Iglesias } 467c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_cs_lines(s); 468c95997a3SFrancisco Iglesias 469c95997a3SFrancisco Iglesias imm = ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, IMMEDIATE_DATA); 470c95997a3SFrancisco Iglesias if (!ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, DATA_XFER)) { 471c95997a3SFrancisco Iglesias /* immedate transfer */ 472c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, TRANSMIT) || 473c95997a3SFrancisco Iglesias ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, RECIEVE)) { 474c95997a3SFrancisco Iglesias s->regs[R_GQSPI_DATA_STS] = 1; 475c95997a3SFrancisco Iglesias /* CS setup/hold - do nothing */ 476c95997a3SFrancisco Iglesias } else { 477c95997a3SFrancisco Iglesias s->regs[R_GQSPI_DATA_STS] = 0; 478c95997a3SFrancisco Iglesias } 479c95997a3SFrancisco Iglesias } else if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, EXPONENT)) { 480c95997a3SFrancisco Iglesias if (imm > 31) { 481c95997a3SFrancisco Iglesias qemu_log_mask(LOG_UNIMP, "QSPI exponential transfer too" 482c95997a3SFrancisco Iglesias " long - 2 ^ %" PRId8 " requested\n", imm); 483c95997a3SFrancisco Iglesias } 484c95997a3SFrancisco Iglesias s->regs[R_GQSPI_DATA_STS] = 1ul << imm; 485c95997a3SFrancisco Iglesias } else { 486c95997a3SFrancisco Iglesias s->regs[R_GQSPI_DATA_STS] = imm; 487c95997a3SFrancisco Iglesias } 488c95997a3SFrancisco Iglesias } 489c95997a3SFrancisco Iglesias /* Zero length transfer check */ 490c95997a3SFrancisco Iglesias if (!s->regs[R_GQSPI_DATA_STS]) { 491c95997a3SFrancisco Iglesias continue; 492c95997a3SFrancisco Iglesias } 493c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, RECIEVE) && 494c95997a3SFrancisco Iglesias fifo8_is_full(&s->rx_fifo_g)) { 495c95997a3SFrancisco Iglesias /* No space in RX fifo for transfer - try again later */ 496c95997a3SFrancisco Iglesias return; 497c95997a3SFrancisco Iglesias } 498c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, STRIPE) && 499c95997a3SFrancisco Iglesias (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, TRANSMIT) || 500c95997a3SFrancisco Iglesias ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, RECIEVE))) { 501c95997a3SFrancisco Iglesias num_stripes = 2; 502c95997a3SFrancisco Iglesias } 503c95997a3SFrancisco Iglesias if (!ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, DATA_XFER)) { 504c95997a3SFrancisco Iglesias tx_rx[0] = ARRAY_FIELD_EX32(s->regs, 505c95997a3SFrancisco Iglesias GQSPI_GF_SNAPSHOT, IMMEDIATE_DATA); 506c95997a3SFrancisco Iglesias } else if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, TRANSMIT)) { 507c95997a3SFrancisco Iglesias for (i = 0; i < num_stripes; ++i) { 508c95997a3SFrancisco Iglesias if (!fifo8_is_empty(&s->tx_fifo_g)) { 509c95997a3SFrancisco Iglesias tx_rx[i] = fifo8_pop(&s->tx_fifo_g); 510c95997a3SFrancisco Iglesias s->tx_fifo_g_align++; 511c95997a3SFrancisco Iglesias } else { 512c95997a3SFrancisco Iglesias return; 513c95997a3SFrancisco Iglesias } 514c95997a3SFrancisco Iglesias } 515c95997a3SFrancisco Iglesias } 516c95997a3SFrancisco Iglesias if (num_stripes == 1) { 517c95997a3SFrancisco Iglesias /* mirror */ 518c95997a3SFrancisco Iglesias tx_rx[1] = tx_rx[0]; 519c95997a3SFrancisco Iglesias } 520c95997a3SFrancisco Iglesias busses = ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, DATA_BUS_SELECT); 521c95997a3SFrancisco Iglesias for (i = 0; i < 2; ++i) { 522c95997a3SFrancisco Iglesias DB_PRINT_L(1, "bus %d tx = %02x\n", i, tx_rx[i]); 523c95997a3SFrancisco Iglesias tx_rx[i] = ssi_transfer(XILINX_SPIPS(s)->spi[i], tx_rx[i]); 524c95997a3SFrancisco Iglesias DB_PRINT_L(1, "bus %d rx = %02x\n", i, tx_rx[i]); 525c95997a3SFrancisco Iglesias } 526c95997a3SFrancisco Iglesias if (s->regs[R_GQSPI_DATA_STS] > 1 && 527c95997a3SFrancisco Iglesias busses == 0x3 && num_stripes == 2) { 528c95997a3SFrancisco Iglesias s->regs[R_GQSPI_DATA_STS] -= 2; 529c95997a3SFrancisco Iglesias } else if (s->regs[R_GQSPI_DATA_STS] > 0) { 530c95997a3SFrancisco Iglesias s->regs[R_GQSPI_DATA_STS]--; 531c95997a3SFrancisco Iglesias } 532c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, RECIEVE)) { 533c95997a3SFrancisco Iglesias for (i = 0; i < 2; ++i) { 534c95997a3SFrancisco Iglesias if (busses & (1 << i)) { 535c95997a3SFrancisco Iglesias DB_PRINT_L(1, "bus %d push_byte = %02x\n", i, tx_rx[i]); 536c95997a3SFrancisco Iglesias fifo8_push(&s->rx_fifo_g, tx_rx[i]); 537c95997a3SFrancisco Iglesias s->rx_fifo_g_align++; 538c95997a3SFrancisco Iglesias } 539c95997a3SFrancisco Iglesias } 540c95997a3SFrancisco Iglesias } 541c95997a3SFrancisco Iglesias if (!s->regs[R_GQSPI_DATA_STS]) { 542c95997a3SFrancisco Iglesias for (; s->tx_fifo_g_align % 4; s->tx_fifo_g_align++) { 543c95997a3SFrancisco Iglesias fifo8_pop(&s->tx_fifo_g); 544c95997a3SFrancisco Iglesias } 545c95997a3SFrancisco Iglesias for (; s->rx_fifo_g_align % 4; s->rx_fifo_g_align++) { 546c95997a3SFrancisco Iglesias fifo8_push(&s->rx_fifo_g, 0); 547c95997a3SFrancisco Iglesias } 548c95997a3SFrancisco Iglesias } 549c95997a3SFrancisco Iglesias } 550c95997a3SFrancisco Iglesias } 551c95997a3SFrancisco Iglesias 552ef06ca39SFrancisco Iglesias static int xilinx_spips_num_dummies(XilinxQSPIPS *qs, uint8_t command) 553ef06ca39SFrancisco Iglesias { 554ef06ca39SFrancisco Iglesias if (!qs) { 555ef06ca39SFrancisco Iglesias /* The SPI device is not a QSPI device */ 556ef06ca39SFrancisco Iglesias return -1; 557ef06ca39SFrancisco Iglesias } 558ef06ca39SFrancisco Iglesias 559ef06ca39SFrancisco Iglesias switch (command) { /* check for dummies */ 560ef06ca39SFrancisco Iglesias case READ: /* no dummy bytes/cycles */ 561ef06ca39SFrancisco Iglesias case PP: 562ef06ca39SFrancisco Iglesias case DPP: 563ef06ca39SFrancisco Iglesias case QPP: 564ef06ca39SFrancisco Iglesias case READ_4: 565ef06ca39SFrancisco Iglesias case PP_4: 566ef06ca39SFrancisco Iglesias case QPP_4: 567ef06ca39SFrancisco Iglesias return 0; 568ef06ca39SFrancisco Iglesias case FAST_READ: 569ef06ca39SFrancisco Iglesias case DOR: 570ef06ca39SFrancisco Iglesias case QOR: 571ef06ca39SFrancisco Iglesias case DOR_4: 572ef06ca39SFrancisco Iglesias case QOR_4: 573ef06ca39SFrancisco Iglesias return 1; 574ef06ca39SFrancisco Iglesias case DIOR: 575ef06ca39SFrancisco Iglesias case FAST_READ_4: 576ef06ca39SFrancisco Iglesias case DIOR_4: 577ef06ca39SFrancisco Iglesias return 2; 578ef06ca39SFrancisco Iglesias case QIOR: 579ef06ca39SFrancisco Iglesias case QIOR_4: 580*b8cc8503SFrancisco Iglesias return 4; 581ef06ca39SFrancisco Iglesias default: 582ef06ca39SFrancisco Iglesias return -1; 583ef06ca39SFrancisco Iglesias } 584ef06ca39SFrancisco Iglesias } 585ef06ca39SFrancisco Iglesias 586ef06ca39SFrancisco Iglesias static inline uint8_t get_addr_length(XilinxSPIPS *s, uint8_t cmd) 587ef06ca39SFrancisco Iglesias { 588ef06ca39SFrancisco Iglesias switch (cmd) { 589ef06ca39SFrancisco Iglesias case PP_4: 590ef06ca39SFrancisco Iglesias case QPP_4: 591ef06ca39SFrancisco Iglesias case READ_4: 592ef06ca39SFrancisco Iglesias case QIOR_4: 593ef06ca39SFrancisco Iglesias case FAST_READ_4: 594ef06ca39SFrancisco Iglesias case DOR_4: 595ef06ca39SFrancisco Iglesias case QOR_4: 596ef06ca39SFrancisco Iglesias case DIOR_4: 597ef06ca39SFrancisco Iglesias return 4; 598ef06ca39SFrancisco Iglesias default: 599ef06ca39SFrancisco Iglesias return (s->regs[R_CMND] & R_CMND_EXT_ADD) ? 4 : 3; 600ef06ca39SFrancisco Iglesias } 601ef06ca39SFrancisco Iglesias } 602ef06ca39SFrancisco Iglesias 60331e17060SPaolo Bonzini static void xilinx_spips_flush_txfifo(XilinxSPIPS *s) 60431e17060SPaolo Bonzini { 6054a5b6fa8SPeter Crosthwaite int debug_level = 0; 606ef06ca39SFrancisco Iglesias XilinxQSPIPS *q = (XilinxQSPIPS *) object_dynamic_cast(OBJECT(s), 607ef06ca39SFrancisco Iglesias TYPE_XILINX_QSPIPS); 6084a5b6fa8SPeter Crosthwaite 60931e17060SPaolo Bonzini for (;;) { 61031e17060SPaolo Bonzini int i; 61131e17060SPaolo Bonzini uint8_t tx = 0; 612fbe5dac7SFrancisco Iglesias uint8_t tx_rx[MAX_NUM_BUSSES] = { 0 }; 613ef06ca39SFrancisco Iglesias uint8_t dummy_cycles = 0; 614ef06ca39SFrancisco Iglesias uint8_t addr_length; 61531e17060SPaolo Bonzini 61631e17060SPaolo Bonzini if (fifo8_is_empty(&s->tx_fifo)) { 61731e17060SPaolo Bonzini xilinx_spips_update_ixr(s); 61831e17060SPaolo Bonzini return; 6199151da25SPeter Crosthwaite } else if (s->snoop_state == SNOOP_STRIPING) { 6209151da25SPeter Crosthwaite for (i = 0; i < num_effective_busses(s); ++i) { 6219151da25SPeter Crosthwaite tx_rx[i] = fifo8_pop(&s->tx_fifo); 6229151da25SPeter Crosthwaite } 6239151da25SPeter Crosthwaite stripe8(tx_rx, num_effective_busses(s), false); 624ef06ca39SFrancisco Iglesias } else if (s->snoop_state >= SNOOP_ADDR) { 62531e17060SPaolo Bonzini tx = fifo8_pop(&s->tx_fifo); 6269151da25SPeter Crosthwaite for (i = 0; i < num_effective_busses(s); ++i) { 6279151da25SPeter Crosthwaite tx_rx[i] = tx; 62831e17060SPaolo Bonzini } 629ef06ca39SFrancisco Iglesias } else { 630ef06ca39SFrancisco Iglesias /* Extract a dummy byte and generate dummy cycles according to the 631ef06ca39SFrancisco Iglesias * link state */ 632ef06ca39SFrancisco Iglesias tx = fifo8_pop(&s->tx_fifo); 633ef06ca39SFrancisco Iglesias dummy_cycles = 8 / s->link_state; 63431e17060SPaolo Bonzini } 6359151da25SPeter Crosthwaite 6369151da25SPeter Crosthwaite for (i = 0; i < num_effective_busses(s); ++i) { 637c3725b85SFrancisco Iglesias int bus = num_effective_busses(s) - 1 - i; 638ef06ca39SFrancisco Iglesias if (dummy_cycles) { 639ef06ca39SFrancisco Iglesias int d; 640ef06ca39SFrancisco Iglesias for (d = 0; d < dummy_cycles; ++d) { 641ef06ca39SFrancisco Iglesias tx_rx[0] = ssi_transfer(s->spi[bus], (uint32_t)tx_rx[0]); 642ef06ca39SFrancisco Iglesias } 643ef06ca39SFrancisco Iglesias } else { 6444a5b6fa8SPeter Crosthwaite DB_PRINT_L(debug_level, "tx = %02x\n", tx_rx[i]); 645c3725b85SFrancisco Iglesias tx_rx[i] = ssi_transfer(s->spi[bus], (uint32_t)tx_rx[i]); 6464a5b6fa8SPeter Crosthwaite DB_PRINT_L(debug_level, "rx = %02x\n", tx_rx[i]); 6479151da25SPeter Crosthwaite } 648ef06ca39SFrancisco Iglesias } 6499151da25SPeter Crosthwaite 650ef06ca39SFrancisco Iglesias if (s->regs[R_CMND] & R_CMND_RXFIFO_DRAIN) { 651ef06ca39SFrancisco Iglesias DB_PRINT_L(debug_level, "dircarding drained rx byte\n"); 652ef06ca39SFrancisco Iglesias /* Do nothing */ 653ef06ca39SFrancisco Iglesias } else if (s->rx_discard) { 654ef06ca39SFrancisco Iglesias DB_PRINT_L(debug_level, "dircarding discarded rx byte\n"); 655ef06ca39SFrancisco Iglesias s->rx_discard -= 8 / s->link_state; 656ef06ca39SFrancisco Iglesias } else if (fifo8_is_full(&s->rx_fifo)) { 65731e17060SPaolo Bonzini s->regs[R_INTR_STATUS] |= IXR_RX_FIFO_OVERFLOW; 6584a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "rx FIFO overflow"); 6599151da25SPeter Crosthwaite } else if (s->snoop_state == SNOOP_STRIPING) { 6609151da25SPeter Crosthwaite stripe8(tx_rx, num_effective_busses(s), true); 6619151da25SPeter Crosthwaite for (i = 0; i < num_effective_busses(s); ++i) { 6629151da25SPeter Crosthwaite fifo8_push(&s->rx_fifo, (uint8_t)tx_rx[i]); 663ef06ca39SFrancisco Iglesias DB_PRINT_L(debug_level, "pushing striped rx byte\n"); 6649151da25SPeter Crosthwaite } 66531e17060SPaolo Bonzini } else { 666ef06ca39SFrancisco Iglesias DB_PRINT_L(debug_level, "pushing unstriped rx byte\n"); 6679151da25SPeter Crosthwaite fifo8_push(&s->rx_fifo, (uint8_t)tx_rx[0]); 66831e17060SPaolo Bonzini } 66931e17060SPaolo Bonzini 670ef06ca39SFrancisco Iglesias if (s->link_state_next_when) { 671ef06ca39SFrancisco Iglesias s->link_state_next_when--; 672ef06ca39SFrancisco Iglesias if (!s->link_state_next_when) { 673ef06ca39SFrancisco Iglesias s->link_state = s->link_state_next; 674ef06ca39SFrancisco Iglesias } 675ef06ca39SFrancisco Iglesias } 676ef06ca39SFrancisco Iglesias 6774a5b6fa8SPeter Crosthwaite DB_PRINT_L(debug_level, "initial snoop state: %x\n", 6784a5b6fa8SPeter Crosthwaite (unsigned)s->snoop_state); 67931e17060SPaolo Bonzini switch (s->snoop_state) { 68031e17060SPaolo Bonzini case (SNOOP_CHECKING): 681ef06ca39SFrancisco Iglesias /* Store the count of dummy bytes in the txfifo */ 682ef06ca39SFrancisco Iglesias s->cmd_dummies = xilinx_spips_num_dummies(q, tx); 683ef06ca39SFrancisco Iglesias addr_length = get_addr_length(s, tx); 684ef06ca39SFrancisco Iglesias if (s->cmd_dummies < 0) { 68531e17060SPaolo Bonzini s->snoop_state = SNOOP_NONE; 686ef06ca39SFrancisco Iglesias } else { 687ef06ca39SFrancisco Iglesias s->snoop_state = SNOOP_ADDR + addr_length - 1; 688ef06ca39SFrancisco Iglesias } 689ef06ca39SFrancisco Iglesias switch (tx) { 690ef06ca39SFrancisco Iglesias case DPP: 691ef06ca39SFrancisco Iglesias case DOR: 692ef06ca39SFrancisco Iglesias case DOR_4: 693ef06ca39SFrancisco Iglesias s->link_state_next = 2; 694ef06ca39SFrancisco Iglesias s->link_state_next_when = addr_length + s->cmd_dummies; 695ef06ca39SFrancisco Iglesias break; 696ef06ca39SFrancisco Iglesias case QPP: 697ef06ca39SFrancisco Iglesias case QPP_4: 698ef06ca39SFrancisco Iglesias case QOR: 699ef06ca39SFrancisco Iglesias case QOR_4: 700ef06ca39SFrancisco Iglesias s->link_state_next = 4; 701ef06ca39SFrancisco Iglesias s->link_state_next_when = addr_length + s->cmd_dummies; 702ef06ca39SFrancisco Iglesias break; 703ef06ca39SFrancisco Iglesias case DIOR: 704ef06ca39SFrancisco Iglesias case DIOR_4: 705ef06ca39SFrancisco Iglesias s->link_state = 2; 706ef06ca39SFrancisco Iglesias break; 707ef06ca39SFrancisco Iglesias case QIOR: 708ef06ca39SFrancisco Iglesias case QIOR_4: 709ef06ca39SFrancisco Iglesias s->link_state = 4; 710ef06ca39SFrancisco Iglesias break; 711ef06ca39SFrancisco Iglesias } 712ef06ca39SFrancisco Iglesias break; 713ef06ca39SFrancisco Iglesias case (SNOOP_ADDR): 714ef06ca39SFrancisco Iglesias /* Address has been transmitted, transmit dummy cycles now if 715ef06ca39SFrancisco Iglesias * needed */ 716ef06ca39SFrancisco Iglesias if (s->cmd_dummies < 0) { 717ef06ca39SFrancisco Iglesias s->snoop_state = SNOOP_NONE; 718ef06ca39SFrancisco Iglesias } else { 719ef06ca39SFrancisco Iglesias s->snoop_state = s->cmd_dummies; 72031e17060SPaolo Bonzini } 72131e17060SPaolo Bonzini break; 72231e17060SPaolo Bonzini case (SNOOP_STRIPING): 72331e17060SPaolo Bonzini case (SNOOP_NONE): 7244a5b6fa8SPeter Crosthwaite /* Once we hit the boring stuff - squelch debug noise */ 7254a5b6fa8SPeter Crosthwaite if (!debug_level) { 7264a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "squelching debug info ....\n"); 7274a5b6fa8SPeter Crosthwaite debug_level = 1; 7284a5b6fa8SPeter Crosthwaite } 72931e17060SPaolo Bonzini break; 73031e17060SPaolo Bonzini default: 73131e17060SPaolo Bonzini s->snoop_state--; 73231e17060SPaolo Bonzini } 7334a5b6fa8SPeter Crosthwaite DB_PRINT_L(debug_level, "final snoop state: %x\n", 7344a5b6fa8SPeter Crosthwaite (unsigned)s->snoop_state); 73531e17060SPaolo Bonzini } 73631e17060SPaolo Bonzini } 73731e17060SPaolo Bonzini 7382fdd171eSFrancisco Iglesias static inline void tx_data_bytes(Fifo8 *fifo, uint32_t value, int num, bool be) 7392fdd171eSFrancisco Iglesias { 7402fdd171eSFrancisco Iglesias int i; 7412fdd171eSFrancisco Iglesias for (i = 0; i < num && !fifo8_is_full(fifo); ++i) { 7422fdd171eSFrancisco Iglesias if (be) { 7432fdd171eSFrancisco Iglesias fifo8_push(fifo, (uint8_t)(value >> 24)); 7442fdd171eSFrancisco Iglesias value <<= 8; 7452fdd171eSFrancisco Iglesias } else { 7462fdd171eSFrancisco Iglesias fifo8_push(fifo, (uint8_t)value); 7472fdd171eSFrancisco Iglesias value >>= 8; 7482fdd171eSFrancisco Iglesias } 7492fdd171eSFrancisco Iglesias } 7502fdd171eSFrancisco Iglesias } 7512fdd171eSFrancisco Iglesias 752275e28ccSFrancisco Iglesias static void xilinx_spips_check_zero_pump(XilinxSPIPS *s) 753275e28ccSFrancisco Iglesias { 754275e28ccSFrancisco Iglesias if (!s->regs[R_TRANSFER_SIZE]) { 755275e28ccSFrancisco Iglesias return; 756275e28ccSFrancisco Iglesias } 757275e28ccSFrancisco Iglesias if (!fifo8_is_empty(&s->tx_fifo) && s->regs[R_CMND] & R_CMND_PUSH_WAIT) { 758275e28ccSFrancisco Iglesias return; 759275e28ccSFrancisco Iglesias } 760275e28ccSFrancisco Iglesias /* 761275e28ccSFrancisco Iglesias * The zero pump must never fill tx fifo such that rx overflow is 762275e28ccSFrancisco Iglesias * possible 763275e28ccSFrancisco Iglesias */ 764275e28ccSFrancisco Iglesias while (s->regs[R_TRANSFER_SIZE] && 765275e28ccSFrancisco Iglesias s->rx_fifo.num + s->tx_fifo.num < RXFF_A_Q - 3) { 766275e28ccSFrancisco Iglesias /* endianess just doesn't matter when zero pumping */ 767275e28ccSFrancisco Iglesias tx_data_bytes(&s->tx_fifo, 0, 4, false); 768275e28ccSFrancisco Iglesias s->regs[R_TRANSFER_SIZE] &= ~0x03ull; 769275e28ccSFrancisco Iglesias s->regs[R_TRANSFER_SIZE] -= 4; 770275e28ccSFrancisco Iglesias } 771275e28ccSFrancisco Iglesias } 772275e28ccSFrancisco Iglesias 773275e28ccSFrancisco Iglesias static void xilinx_spips_check_flush(XilinxSPIPS *s) 774275e28ccSFrancisco Iglesias { 775275e28ccSFrancisco Iglesias if (s->man_start_com || 776275e28ccSFrancisco Iglesias (!fifo8_is_empty(&s->tx_fifo) && 777275e28ccSFrancisco Iglesias !(s->regs[R_CONFIG] & MAN_START_EN))) { 778275e28ccSFrancisco Iglesias xilinx_spips_check_zero_pump(s); 779275e28ccSFrancisco Iglesias xilinx_spips_flush_txfifo(s); 780275e28ccSFrancisco Iglesias } 781275e28ccSFrancisco Iglesias if (fifo8_is_empty(&s->tx_fifo) && !s->regs[R_TRANSFER_SIZE]) { 782275e28ccSFrancisco Iglesias s->man_start_com = false; 783275e28ccSFrancisco Iglesias } 784275e28ccSFrancisco Iglesias xilinx_spips_update_ixr(s); 785275e28ccSFrancisco Iglesias } 786275e28ccSFrancisco Iglesias 787c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_check_flush(XlnxZynqMPQSPIPS *s) 788c95997a3SFrancisco Iglesias { 789c95997a3SFrancisco Iglesias bool gqspi_has_work = s->regs[R_GQSPI_DATA_STS] || 790c95997a3SFrancisco Iglesias !fifo32_is_empty(&s->fifo_g); 791c95997a3SFrancisco Iglesias 792c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(s->regs, GQSPI_SELECT, GENERIC_QSPI_EN)) { 793c95997a3SFrancisco Iglesias if (s->man_start_com_g || (gqspi_has_work && 794c95997a3SFrancisco Iglesias !ARRAY_FIELD_EX32(s->regs, GQSPI_CNFG, GEN_FIFO_START_MODE))) { 795c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_flush_fifo_g(s); 796c95997a3SFrancisco Iglesias } 797c95997a3SFrancisco Iglesias } else { 798c95997a3SFrancisco Iglesias xilinx_spips_check_flush(XILINX_SPIPS(s)); 799c95997a3SFrancisco Iglesias } 800c95997a3SFrancisco Iglesias if (!gqspi_has_work) { 801c95997a3SFrancisco Iglesias s->man_start_com_g = false; 802c95997a3SFrancisco Iglesias } 803c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_ixr(s); 804c95997a3SFrancisco Iglesias } 805c95997a3SFrancisco Iglesias 8062fdd171eSFrancisco Iglesias static inline int rx_data_bytes(Fifo8 *fifo, uint8_t *value, int max) 80731e17060SPaolo Bonzini { 80831e17060SPaolo Bonzini int i; 80931e17060SPaolo Bonzini 8102fdd171eSFrancisco Iglesias for (i = 0; i < max && !fifo8_is_empty(fifo); ++i) { 8112fdd171eSFrancisco Iglesias value[i] = fifo8_pop(fifo); 81231e17060SPaolo Bonzini } 8132fdd171eSFrancisco Iglesias return max - i; 81431e17060SPaolo Bonzini } 81531e17060SPaolo Bonzini 816c95997a3SFrancisco Iglesias static const void *pop_buf(Fifo8 *fifo, uint32_t max, uint32_t *num) 817c95997a3SFrancisco Iglesias { 818c95997a3SFrancisco Iglesias void *ret; 819c95997a3SFrancisco Iglesias 820c95997a3SFrancisco Iglesias if (max == 0 || max > fifo->num) { 821c95997a3SFrancisco Iglesias abort(); 822c95997a3SFrancisco Iglesias } 823c95997a3SFrancisco Iglesias *num = MIN(fifo->capacity - fifo->head, max); 824c95997a3SFrancisco Iglesias ret = &fifo->data[fifo->head]; 825c95997a3SFrancisco Iglesias fifo->head += *num; 826c95997a3SFrancisco Iglesias fifo->head %= fifo->capacity; 827c95997a3SFrancisco Iglesias fifo->num -= *num; 828c95997a3SFrancisco Iglesias return ret; 829c95997a3SFrancisco Iglesias } 830c95997a3SFrancisco Iglesias 831c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_notify(void *opaque) 832c95997a3SFrancisco Iglesias { 833c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *rq = XLNX_ZYNQMP_QSPIPS(opaque); 834c95997a3SFrancisco Iglesias XilinxSPIPS *s = XILINX_SPIPS(rq); 835c95997a3SFrancisco Iglesias Fifo8 *recv_fifo; 836c95997a3SFrancisco Iglesias 837c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(rq->regs, GQSPI_SELECT, GENERIC_QSPI_EN)) { 838c95997a3SFrancisco Iglesias if (!(ARRAY_FIELD_EX32(rq->regs, GQSPI_CNFG, MODE_EN) == 2)) { 839c95997a3SFrancisco Iglesias return; 840c95997a3SFrancisco Iglesias } 841c95997a3SFrancisco Iglesias recv_fifo = &rq->rx_fifo_g; 842c95997a3SFrancisco Iglesias } else { 843c95997a3SFrancisco Iglesias if (!(s->regs[R_CMND] & R_CMND_DMA_EN)) { 844c95997a3SFrancisco Iglesias return; 845c95997a3SFrancisco Iglesias } 846c95997a3SFrancisco Iglesias recv_fifo = &s->rx_fifo; 847c95997a3SFrancisco Iglesias } 848c95997a3SFrancisco Iglesias while (recv_fifo->num >= 4 849c95997a3SFrancisco Iglesias && stream_can_push(rq->dma, xlnx_zynqmp_qspips_notify, rq)) 850c95997a3SFrancisco Iglesias { 851c95997a3SFrancisco Iglesias size_t ret; 852c95997a3SFrancisco Iglesias uint32_t num; 853c95997a3SFrancisco Iglesias const void *rxd = pop_buf(recv_fifo, 4, &num); 854c95997a3SFrancisco Iglesias 855c95997a3SFrancisco Iglesias memcpy(rq->dma_buf, rxd, num); 856c95997a3SFrancisco Iglesias 857c95997a3SFrancisco Iglesias ret = stream_push(rq->dma, rq->dma_buf, 4); 858c95997a3SFrancisco Iglesias assert(ret == 4); 859c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_check_flush(rq); 860c95997a3SFrancisco Iglesias } 861c95997a3SFrancisco Iglesias } 862c95997a3SFrancisco Iglesias 86331e17060SPaolo Bonzini static uint64_t xilinx_spips_read(void *opaque, hwaddr addr, 86431e17060SPaolo Bonzini unsigned size) 86531e17060SPaolo Bonzini { 86631e17060SPaolo Bonzini XilinxSPIPS *s = opaque; 86731e17060SPaolo Bonzini uint32_t mask = ~0; 86831e17060SPaolo Bonzini uint32_t ret; 869b0b7ae62SPeter Crosthwaite uint8_t rx_buf[4]; 8702fdd171eSFrancisco Iglesias int shortfall; 87131e17060SPaolo Bonzini 87231e17060SPaolo Bonzini addr >>= 2; 87331e17060SPaolo Bonzini switch (addr) { 87431e17060SPaolo Bonzini case R_CONFIG: 8752133a5f6SPeter Crosthwaite mask = ~(R_CONFIG_RSVD | MAN_START_COM); 87631e17060SPaolo Bonzini break; 87731e17060SPaolo Bonzini case R_INTR_STATUS: 87887920b44SPeter Crosthwaite ret = s->regs[addr] & IXR_ALL; 87987920b44SPeter Crosthwaite s->regs[addr] = 0; 8804a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr * 4, ret); 8812e1cf2c9SFrancisco Iglesias xilinx_spips_update_ixr(s); 88287920b44SPeter Crosthwaite return ret; 88331e17060SPaolo Bonzini case R_INTR_MASK: 88431e17060SPaolo Bonzini mask = IXR_ALL; 88531e17060SPaolo Bonzini break; 88631e17060SPaolo Bonzini case R_EN: 88731e17060SPaolo Bonzini mask = 0x1; 88831e17060SPaolo Bonzini break; 88931e17060SPaolo Bonzini case R_SLAVE_IDLE_COUNT: 89031e17060SPaolo Bonzini mask = 0xFF; 89131e17060SPaolo Bonzini break; 89231e17060SPaolo Bonzini case R_MOD_ID: 89331e17060SPaolo Bonzini mask = 0x01FFFFFF; 89431e17060SPaolo Bonzini break; 89531e17060SPaolo Bonzini case R_INTR_EN: 89631e17060SPaolo Bonzini case R_INTR_DIS: 89731e17060SPaolo Bonzini case R_TX_DATA: 89831e17060SPaolo Bonzini mask = 0; 89931e17060SPaolo Bonzini break; 90031e17060SPaolo Bonzini case R_RX_DATA: 901b0b7ae62SPeter Crosthwaite memset(rx_buf, 0, sizeof(rx_buf)); 9022fdd171eSFrancisco Iglesias shortfall = rx_data_bytes(&s->rx_fifo, rx_buf, s->num_txrx_bytes); 9032fdd171eSFrancisco Iglesias ret = s->regs[R_CONFIG] & R_CONFIG_ENDIAN ? 9042fdd171eSFrancisco Iglesias cpu_to_be32(*(uint32_t *)rx_buf) : 9052fdd171eSFrancisco Iglesias cpu_to_le32(*(uint32_t *)rx_buf); 9062fdd171eSFrancisco Iglesias if (!(s->regs[R_CONFIG] & R_CONFIG_ENDIAN)) { 9072fdd171eSFrancisco Iglesias ret <<= 8 * shortfall; 9082fdd171eSFrancisco Iglesias } 9094a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr * 4, ret); 910c95997a3SFrancisco Iglesias xilinx_spips_check_flush(s); 91131e17060SPaolo Bonzini xilinx_spips_update_ixr(s); 91231e17060SPaolo Bonzini return ret; 91331e17060SPaolo Bonzini } 9144a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr * 4, 9154a5b6fa8SPeter Crosthwaite s->regs[addr] & mask); 91631e17060SPaolo Bonzini return s->regs[addr] & mask; 91731e17060SPaolo Bonzini 91831e17060SPaolo Bonzini } 91931e17060SPaolo Bonzini 920c95997a3SFrancisco Iglesias static uint64_t xlnx_zynqmp_qspips_read(void *opaque, 921c95997a3SFrancisco Iglesias hwaddr addr, unsigned size) 922c95997a3SFrancisco Iglesias { 923c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *s = XLNX_ZYNQMP_QSPIPS(opaque); 924c95997a3SFrancisco Iglesias uint32_t reg = addr / 4; 925c95997a3SFrancisco Iglesias uint32_t ret; 926c95997a3SFrancisco Iglesias uint8_t rx_buf[4]; 927c95997a3SFrancisco Iglesias int shortfall; 928c95997a3SFrancisco Iglesias 929c95997a3SFrancisco Iglesias if (reg <= R_MOD_ID) { 930c95997a3SFrancisco Iglesias return xilinx_spips_read(opaque, addr, size); 931c95997a3SFrancisco Iglesias } else { 932c95997a3SFrancisco Iglesias switch (reg) { 933c95997a3SFrancisco Iglesias case R_GQSPI_RXD: 934c95997a3SFrancisco Iglesias if (fifo8_is_empty(&s->rx_fifo_g)) { 935c95997a3SFrancisco Iglesias qemu_log_mask(LOG_GUEST_ERROR, 936c95997a3SFrancisco Iglesias "Read from empty GQSPI RX FIFO\n"); 937c95997a3SFrancisco Iglesias return 0; 938c95997a3SFrancisco Iglesias } 939c95997a3SFrancisco Iglesias memset(rx_buf, 0, sizeof(rx_buf)); 940c95997a3SFrancisco Iglesias shortfall = rx_data_bytes(&s->rx_fifo_g, rx_buf, 941c95997a3SFrancisco Iglesias XILINX_SPIPS(s)->num_txrx_bytes); 942c95997a3SFrancisco Iglesias ret = ARRAY_FIELD_EX32(s->regs, GQSPI_CNFG, ENDIAN) ? 943c95997a3SFrancisco Iglesias cpu_to_be32(*(uint32_t *)rx_buf) : 944c95997a3SFrancisco Iglesias cpu_to_le32(*(uint32_t *)rx_buf); 945c95997a3SFrancisco Iglesias if (!ARRAY_FIELD_EX32(s->regs, GQSPI_CNFG, ENDIAN)) { 946c95997a3SFrancisco Iglesias ret <<= 8 * shortfall; 947c95997a3SFrancisco Iglesias } 948c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_check_flush(s); 949c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_ixr(s); 950c95997a3SFrancisco Iglesias return ret; 951c95997a3SFrancisco Iglesias default: 952c95997a3SFrancisco Iglesias return s->regs[reg]; 953c95997a3SFrancisco Iglesias } 954c95997a3SFrancisco Iglesias } 955c95997a3SFrancisco Iglesias } 956c95997a3SFrancisco Iglesias 95731e17060SPaolo Bonzini static void xilinx_spips_write(void *opaque, hwaddr addr, 95831e17060SPaolo Bonzini uint64_t value, unsigned size) 95931e17060SPaolo Bonzini { 96031e17060SPaolo Bonzini int mask = ~0; 96131e17060SPaolo Bonzini XilinxSPIPS *s = opaque; 96231e17060SPaolo Bonzini 9634a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr, (unsigned)value); 96431e17060SPaolo Bonzini addr >>= 2; 96531e17060SPaolo Bonzini switch (addr) { 96631e17060SPaolo Bonzini case R_CONFIG: 9672133a5f6SPeter Crosthwaite mask = ~(R_CONFIG_RSVD | MAN_START_COM); 968275e28ccSFrancisco Iglesias if ((value & MAN_START_COM) && (s->regs[R_CONFIG] & MAN_START_EN)) { 969275e28ccSFrancisco Iglesias s->man_start_com = true; 97031e17060SPaolo Bonzini } 97131e17060SPaolo Bonzini break; 97231e17060SPaolo Bonzini case R_INTR_STATUS: 97331e17060SPaolo Bonzini mask = IXR_ALL; 97431e17060SPaolo Bonzini s->regs[R_INTR_STATUS] &= ~(mask & value); 97531e17060SPaolo Bonzini goto no_reg_update; 97631e17060SPaolo Bonzini case R_INTR_DIS: 97731e17060SPaolo Bonzini mask = IXR_ALL; 97831e17060SPaolo Bonzini s->regs[R_INTR_MASK] &= ~(mask & value); 97931e17060SPaolo Bonzini goto no_reg_update; 98031e17060SPaolo Bonzini case R_INTR_EN: 98131e17060SPaolo Bonzini mask = IXR_ALL; 98231e17060SPaolo Bonzini s->regs[R_INTR_MASK] |= mask & value; 98331e17060SPaolo Bonzini goto no_reg_update; 98431e17060SPaolo Bonzini case R_EN: 98531e17060SPaolo Bonzini mask = 0x1; 98631e17060SPaolo Bonzini break; 98731e17060SPaolo Bonzini case R_SLAVE_IDLE_COUNT: 98831e17060SPaolo Bonzini mask = 0xFF; 98931e17060SPaolo Bonzini break; 99031e17060SPaolo Bonzini case R_RX_DATA: 99131e17060SPaolo Bonzini case R_INTR_MASK: 99231e17060SPaolo Bonzini case R_MOD_ID: 99331e17060SPaolo Bonzini mask = 0; 99431e17060SPaolo Bonzini break; 99531e17060SPaolo Bonzini case R_TX_DATA: 9962fdd171eSFrancisco Iglesias tx_data_bytes(&s->tx_fifo, (uint32_t)value, s->num_txrx_bytes, 9972fdd171eSFrancisco Iglesias s->regs[R_CONFIG] & R_CONFIG_ENDIAN); 99831e17060SPaolo Bonzini goto no_reg_update; 99931e17060SPaolo Bonzini case R_TXD1: 10002fdd171eSFrancisco Iglesias tx_data_bytes(&s->tx_fifo, (uint32_t)value, 1, 10012fdd171eSFrancisco Iglesias s->regs[R_CONFIG] & R_CONFIG_ENDIAN); 100231e17060SPaolo Bonzini goto no_reg_update; 100331e17060SPaolo Bonzini case R_TXD2: 10042fdd171eSFrancisco Iglesias tx_data_bytes(&s->tx_fifo, (uint32_t)value, 2, 10052fdd171eSFrancisco Iglesias s->regs[R_CONFIG] & R_CONFIG_ENDIAN); 100631e17060SPaolo Bonzini goto no_reg_update; 100731e17060SPaolo Bonzini case R_TXD3: 10082fdd171eSFrancisco Iglesias tx_data_bytes(&s->tx_fifo, (uint32_t)value, 3, 10092fdd171eSFrancisco Iglesias s->regs[R_CONFIG] & R_CONFIG_ENDIAN); 101031e17060SPaolo Bonzini goto no_reg_update; 101131e17060SPaolo Bonzini } 101231e17060SPaolo Bonzini s->regs[addr] = (s->regs[addr] & ~mask) | (value & mask); 101331e17060SPaolo Bonzini no_reg_update: 1014c4f08ffeSPeter Crosthwaite xilinx_spips_update_cs_lines(s); 1015275e28ccSFrancisco Iglesias xilinx_spips_check_flush(s); 101631e17060SPaolo Bonzini xilinx_spips_update_cs_lines(s); 1017c4f08ffeSPeter Crosthwaite xilinx_spips_update_ixr(s); 101831e17060SPaolo Bonzini } 101931e17060SPaolo Bonzini 102031e17060SPaolo Bonzini static const MemoryRegionOps spips_ops = { 102131e17060SPaolo Bonzini .read = xilinx_spips_read, 102231e17060SPaolo Bonzini .write = xilinx_spips_write, 102331e17060SPaolo Bonzini .endianness = DEVICE_LITTLE_ENDIAN, 102431e17060SPaolo Bonzini }; 102531e17060SPaolo Bonzini 1026252b99baSKONRAD Frederic static void xilinx_qspips_invalidate_mmio_ptr(XilinxQSPIPS *q) 1027252b99baSKONRAD Frederic { 1028252b99baSKONRAD Frederic XilinxSPIPS *s = &q->parent_obj; 1029252b99baSKONRAD Frederic 103083c3a1f6SKONRAD Frederic if ((q->mmio_execution_enabled) && (q->lqspi_cached_addr != ~0ULL)) { 1031252b99baSKONRAD Frederic /* Invalidate the current mapped mmio */ 1032252b99baSKONRAD Frederic memory_region_invalidate_mmio_ptr(&s->mmlqspi, q->lqspi_cached_addr, 1033252b99baSKONRAD Frederic LQSPI_CACHE_SIZE); 1034252b99baSKONRAD Frederic } 103583c3a1f6SKONRAD Frederic 103683c3a1f6SKONRAD Frederic q->lqspi_cached_addr = ~0ULL; 1037252b99baSKONRAD Frederic } 1038252b99baSKONRAD Frederic 1039b5cd9143SPeter Crosthwaite static void xilinx_qspips_write(void *opaque, hwaddr addr, 1040b5cd9143SPeter Crosthwaite uint64_t value, unsigned size) 1041b5cd9143SPeter Crosthwaite { 1042b5cd9143SPeter Crosthwaite XilinxQSPIPS *q = XILINX_QSPIPS(opaque); 1043ef06ca39SFrancisco Iglesias XilinxSPIPS *s = XILINX_SPIPS(opaque); 1044b5cd9143SPeter Crosthwaite 1045b5cd9143SPeter Crosthwaite xilinx_spips_write(opaque, addr, value, size); 1046b5cd9143SPeter Crosthwaite addr >>= 2; 1047b5cd9143SPeter Crosthwaite 1048b5cd9143SPeter Crosthwaite if (addr == R_LQSPI_CFG) { 1049252b99baSKONRAD Frederic xilinx_qspips_invalidate_mmio_ptr(q); 1050b5cd9143SPeter Crosthwaite } 1051ef06ca39SFrancisco Iglesias if (s->regs[R_CMND] & R_CMND_RXFIFO_DRAIN) { 1052ef06ca39SFrancisco Iglesias fifo8_reset(&s->rx_fifo); 1053ef06ca39SFrancisco Iglesias } 1054b5cd9143SPeter Crosthwaite } 1055b5cd9143SPeter Crosthwaite 1056c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_write(void *opaque, hwaddr addr, 1057c95997a3SFrancisco Iglesias uint64_t value, unsigned size) 1058c95997a3SFrancisco Iglesias { 1059c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *s = XLNX_ZYNQMP_QSPIPS(opaque); 1060c95997a3SFrancisco Iglesias uint32_t reg = addr / 4; 1061c95997a3SFrancisco Iglesias 1062c95997a3SFrancisco Iglesias if (reg <= R_MOD_ID) { 1063c95997a3SFrancisco Iglesias xilinx_qspips_write(opaque, addr, value, size); 1064c95997a3SFrancisco Iglesias } else { 1065c95997a3SFrancisco Iglesias switch (reg) { 1066c95997a3SFrancisco Iglesias case R_GQSPI_CNFG: 1067c95997a3SFrancisco Iglesias if (FIELD_EX32(value, GQSPI_CNFG, GEN_FIFO_START) && 1068c95997a3SFrancisco Iglesias ARRAY_FIELD_EX32(s->regs, GQSPI_CNFG, GEN_FIFO_START_MODE)) { 1069c95997a3SFrancisco Iglesias s->man_start_com_g = true; 1070c95997a3SFrancisco Iglesias } 1071c95997a3SFrancisco Iglesias s->regs[reg] = value & ~(R_GQSPI_CNFG_GEN_FIFO_START_MASK); 1072c95997a3SFrancisco Iglesias break; 1073c95997a3SFrancisco Iglesias case R_GQSPI_GEN_FIFO: 1074c95997a3SFrancisco Iglesias if (!fifo32_is_full(&s->fifo_g)) { 1075c95997a3SFrancisco Iglesias fifo32_push(&s->fifo_g, value); 1076c95997a3SFrancisco Iglesias } 1077c95997a3SFrancisco Iglesias break; 1078c95997a3SFrancisco Iglesias case R_GQSPI_TXD: 1079c95997a3SFrancisco Iglesias tx_data_bytes(&s->tx_fifo_g, (uint32_t)value, 4, 1080c95997a3SFrancisco Iglesias ARRAY_FIELD_EX32(s->regs, GQSPI_CNFG, ENDIAN)); 1081c95997a3SFrancisco Iglesias break; 1082c95997a3SFrancisco Iglesias case R_GQSPI_FIFO_CTRL: 1083c95997a3SFrancisco Iglesias if (FIELD_EX32(value, GQSPI_FIFO_CTRL, GENERIC_FIFO_RESET)) { 1084c95997a3SFrancisco Iglesias fifo32_reset(&s->fifo_g); 1085c95997a3SFrancisco Iglesias } 1086c95997a3SFrancisco Iglesias if (FIELD_EX32(value, GQSPI_FIFO_CTRL, TX_FIFO_RESET)) { 1087c95997a3SFrancisco Iglesias fifo8_reset(&s->tx_fifo_g); 1088c95997a3SFrancisco Iglesias } 1089c95997a3SFrancisco Iglesias if (FIELD_EX32(value, GQSPI_FIFO_CTRL, RX_FIFO_RESET)) { 1090c95997a3SFrancisco Iglesias fifo8_reset(&s->rx_fifo_g); 1091c95997a3SFrancisco Iglesias } 1092c95997a3SFrancisco Iglesias break; 1093c95997a3SFrancisco Iglesias case R_GQSPI_IDR: 1094c95997a3SFrancisco Iglesias s->regs[R_GQSPI_IMR] |= value; 1095c95997a3SFrancisco Iglesias break; 1096c95997a3SFrancisco Iglesias case R_GQSPI_IER: 1097c95997a3SFrancisco Iglesias s->regs[R_GQSPI_IMR] &= ~value; 1098c95997a3SFrancisco Iglesias break; 1099c95997a3SFrancisco Iglesias case R_GQSPI_ISR: 1100c95997a3SFrancisco Iglesias s->regs[R_GQSPI_ISR] &= ~value; 1101c95997a3SFrancisco Iglesias break; 1102c95997a3SFrancisco Iglesias case R_GQSPI_IMR: 1103c95997a3SFrancisco Iglesias case R_GQSPI_RXD: 1104c95997a3SFrancisco Iglesias case R_GQSPI_GF_SNAPSHOT: 1105c95997a3SFrancisco Iglesias case R_GQSPI_MOD_ID: 1106c95997a3SFrancisco Iglesias break; 1107c95997a3SFrancisco Iglesias default: 1108c95997a3SFrancisco Iglesias s->regs[reg] = value; 1109c95997a3SFrancisco Iglesias break; 1110c95997a3SFrancisco Iglesias } 1111c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_cs_lines(s); 1112c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_check_flush(s); 1113c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_cs_lines(s); 1114c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_ixr(s); 1115c95997a3SFrancisco Iglesias } 1116c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_notify(s); 1117c95997a3SFrancisco Iglesias } 1118c95997a3SFrancisco Iglesias 1119b5cd9143SPeter Crosthwaite static const MemoryRegionOps qspips_ops = { 1120b5cd9143SPeter Crosthwaite .read = xilinx_spips_read, 1121b5cd9143SPeter Crosthwaite .write = xilinx_qspips_write, 1122b5cd9143SPeter Crosthwaite .endianness = DEVICE_LITTLE_ENDIAN, 1123b5cd9143SPeter Crosthwaite }; 1124b5cd9143SPeter Crosthwaite 1125c95997a3SFrancisco Iglesias static const MemoryRegionOps xlnx_zynqmp_qspips_ops = { 1126c95997a3SFrancisco Iglesias .read = xlnx_zynqmp_qspips_read, 1127c95997a3SFrancisco Iglesias .write = xlnx_zynqmp_qspips_write, 1128c95997a3SFrancisco Iglesias .endianness = DEVICE_LITTLE_ENDIAN, 1129c95997a3SFrancisco Iglesias }; 1130c95997a3SFrancisco Iglesias 113131e17060SPaolo Bonzini #define LQSPI_CACHE_SIZE 1024 113231e17060SPaolo Bonzini 1133252b99baSKONRAD Frederic static void lqspi_load_cache(void *opaque, hwaddr addr) 113431e17060SPaolo Bonzini { 11356b91f015SPeter Crosthwaite XilinxQSPIPS *q = opaque; 113631e17060SPaolo Bonzini XilinxSPIPS *s = opaque; 1137252b99baSKONRAD Frederic int i; 1138252b99baSKONRAD Frederic int flash_addr = ((addr & ~(LQSPI_CACHE_SIZE - 1)) 1139252b99baSKONRAD Frederic / num_effective_busses(s)); 114031e17060SPaolo Bonzini int slave = flash_addr >> LQSPI_ADDRESS_BITS; 114131e17060SPaolo Bonzini int cache_entry = 0; 114215408b42SPeter Crosthwaite uint32_t u_page_save = s->regs[R_LQSPI_STS] & ~LQSPI_CFG_U_PAGE; 114315408b42SPeter Crosthwaite 1144252b99baSKONRAD Frederic if (addr < q->lqspi_cached_addr || 1145252b99baSKONRAD Frederic addr > q->lqspi_cached_addr + LQSPI_CACHE_SIZE - 4) { 1146252b99baSKONRAD Frederic xilinx_qspips_invalidate_mmio_ptr(q); 114715408b42SPeter Crosthwaite s->regs[R_LQSPI_STS] &= ~LQSPI_CFG_U_PAGE; 114815408b42SPeter Crosthwaite s->regs[R_LQSPI_STS] |= slave ? LQSPI_CFG_U_PAGE : 0; 114931e17060SPaolo Bonzini 11504a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "config reg status: %08x\n", s->regs[R_LQSPI_CFG]); 115131e17060SPaolo Bonzini 115231e17060SPaolo Bonzini fifo8_reset(&s->tx_fifo); 115331e17060SPaolo Bonzini fifo8_reset(&s->rx_fifo); 115431e17060SPaolo Bonzini 115531e17060SPaolo Bonzini /* instruction */ 11564a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "pushing read instruction: %02x\n", 11574a5b6fa8SPeter Crosthwaite (unsigned)(uint8_t)(s->regs[R_LQSPI_CFG] & 11584a5b6fa8SPeter Crosthwaite LQSPI_CFG_INST_CODE)); 115931e17060SPaolo Bonzini fifo8_push(&s->tx_fifo, s->regs[R_LQSPI_CFG] & LQSPI_CFG_INST_CODE); 116031e17060SPaolo Bonzini /* read address */ 11614a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "pushing read address %06x\n", flash_addr); 1162fbfaa507SFrancisco Iglesias if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_ADDR4) { 1163fbfaa507SFrancisco Iglesias fifo8_push(&s->tx_fifo, (uint8_t)(flash_addr >> 24)); 1164fbfaa507SFrancisco Iglesias } 116531e17060SPaolo Bonzini fifo8_push(&s->tx_fifo, (uint8_t)(flash_addr >> 16)); 116631e17060SPaolo Bonzini fifo8_push(&s->tx_fifo, (uint8_t)(flash_addr >> 8)); 116731e17060SPaolo Bonzini fifo8_push(&s->tx_fifo, (uint8_t)flash_addr); 116831e17060SPaolo Bonzini /* mode bits */ 116931e17060SPaolo Bonzini if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_MODE_EN) { 117031e17060SPaolo Bonzini fifo8_push(&s->tx_fifo, extract32(s->regs[R_LQSPI_CFG], 117131e17060SPaolo Bonzini LQSPI_CFG_MODE_SHIFT, 117231e17060SPaolo Bonzini LQSPI_CFG_MODE_WIDTH)); 117331e17060SPaolo Bonzini } 117431e17060SPaolo Bonzini /* dummy bytes */ 117531e17060SPaolo Bonzini for (i = 0; i < (extract32(s->regs[R_LQSPI_CFG], LQSPI_CFG_DUMMY_SHIFT, 117631e17060SPaolo Bonzini LQSPI_CFG_DUMMY_WIDTH)); ++i) { 11774a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "pushing dummy byte\n"); 117831e17060SPaolo Bonzini fifo8_push(&s->tx_fifo, 0); 117931e17060SPaolo Bonzini } 1180c4f08ffeSPeter Crosthwaite xilinx_spips_update_cs_lines(s); 118131e17060SPaolo Bonzini xilinx_spips_flush_txfifo(s); 118231e17060SPaolo Bonzini fifo8_reset(&s->rx_fifo); 118331e17060SPaolo Bonzini 11844a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "starting QSPI data read\n"); 118531e17060SPaolo Bonzini 1186b0b7ae62SPeter Crosthwaite while (cache_entry < LQSPI_CACHE_SIZE) { 1187b0b7ae62SPeter Crosthwaite for (i = 0; i < 64; ++i) { 11882fdd171eSFrancisco Iglesias tx_data_bytes(&s->tx_fifo, 0, 1, false); 1189a66418f6SPeter Crosthwaite } 119031e17060SPaolo Bonzini xilinx_spips_flush_txfifo(s); 1191b0b7ae62SPeter Crosthwaite for (i = 0; i < 64; ++i) { 11922fdd171eSFrancisco Iglesias rx_data_bytes(&s->rx_fifo, &q->lqspi_buf[cache_entry++], 1); 1193a66418f6SPeter Crosthwaite } 119431e17060SPaolo Bonzini } 119531e17060SPaolo Bonzini 119615408b42SPeter Crosthwaite s->regs[R_LQSPI_STS] &= ~LQSPI_CFG_U_PAGE; 119715408b42SPeter Crosthwaite s->regs[R_LQSPI_STS] |= u_page_save; 119831e17060SPaolo Bonzini xilinx_spips_update_cs_lines(s); 119931e17060SPaolo Bonzini 1200b0b7ae62SPeter Crosthwaite q->lqspi_cached_addr = flash_addr * num_effective_busses(s); 1201252b99baSKONRAD Frederic } 1202252b99baSKONRAD Frederic } 1203252b99baSKONRAD Frederic 1204252b99baSKONRAD Frederic static void *lqspi_request_mmio_ptr(void *opaque, hwaddr addr, unsigned *size, 1205252b99baSKONRAD Frederic unsigned *offset) 1206252b99baSKONRAD Frederic { 1207252b99baSKONRAD Frederic XilinxQSPIPS *q = opaque; 120883c3a1f6SKONRAD Frederic hwaddr offset_within_the_region; 1209252b99baSKONRAD Frederic 121083c3a1f6SKONRAD Frederic if (!q->mmio_execution_enabled) { 121183c3a1f6SKONRAD Frederic return NULL; 121283c3a1f6SKONRAD Frederic } 121383c3a1f6SKONRAD Frederic 121483c3a1f6SKONRAD Frederic offset_within_the_region = addr & ~(LQSPI_CACHE_SIZE - 1); 1215252b99baSKONRAD Frederic lqspi_load_cache(opaque, offset_within_the_region); 1216252b99baSKONRAD Frederic *size = LQSPI_CACHE_SIZE; 1217252b99baSKONRAD Frederic *offset = offset_within_the_region; 1218252b99baSKONRAD Frederic return q->lqspi_buf; 1219252b99baSKONRAD Frederic } 1220252b99baSKONRAD Frederic 1221252b99baSKONRAD Frederic static uint64_t 1222252b99baSKONRAD Frederic lqspi_read(void *opaque, hwaddr addr, unsigned int size) 1223252b99baSKONRAD Frederic { 1224252b99baSKONRAD Frederic XilinxQSPIPS *q = opaque; 1225252b99baSKONRAD Frederic uint32_t ret; 1226252b99baSKONRAD Frederic 1227252b99baSKONRAD Frederic if (addr >= q->lqspi_cached_addr && 1228252b99baSKONRAD Frederic addr <= q->lqspi_cached_addr + LQSPI_CACHE_SIZE - 4) { 1229252b99baSKONRAD Frederic uint8_t *retp = &q->lqspi_buf[addr - q->lqspi_cached_addr]; 1230252b99baSKONRAD Frederic ret = cpu_to_le32(*(uint32_t *)retp); 1231252b99baSKONRAD Frederic DB_PRINT_L(1, "addr: %08x, data: %08x\n", (unsigned)addr, 1232252b99baSKONRAD Frederic (unsigned)ret); 1233252b99baSKONRAD Frederic return ret; 1234252b99baSKONRAD Frederic } else { 1235252b99baSKONRAD Frederic lqspi_load_cache(opaque, addr); 123631e17060SPaolo Bonzini return lqspi_read(opaque, addr, size); 123731e17060SPaolo Bonzini } 123831e17060SPaolo Bonzini } 123931e17060SPaolo Bonzini 124031e17060SPaolo Bonzini static const MemoryRegionOps lqspi_ops = { 124131e17060SPaolo Bonzini .read = lqspi_read, 1242252b99baSKONRAD Frederic .request_ptr = lqspi_request_mmio_ptr, 124331e17060SPaolo Bonzini .endianness = DEVICE_NATIVE_ENDIAN, 124431e17060SPaolo Bonzini .valid = { 1245b0b7ae62SPeter Crosthwaite .min_access_size = 1, 124631e17060SPaolo Bonzini .max_access_size = 4 124731e17060SPaolo Bonzini } 124831e17060SPaolo Bonzini }; 124931e17060SPaolo Bonzini 125031e17060SPaolo Bonzini static void xilinx_spips_realize(DeviceState *dev, Error **errp) 125131e17060SPaolo Bonzini { 125231e17060SPaolo Bonzini XilinxSPIPS *s = XILINX_SPIPS(dev); 125331e17060SPaolo Bonzini SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 125410e60b35SPeter Crosthwaite XilinxSPIPSClass *xsc = XILINX_SPIPS_GET_CLASS(s); 1255c8cccba3SPaolo Bonzini qemu_irq *cs; 125631e17060SPaolo Bonzini int i; 125731e17060SPaolo Bonzini 12584a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "realized spips\n"); 125931e17060SPaolo Bonzini 1260fbe5dac7SFrancisco Iglesias if (s->num_busses > MAX_NUM_BUSSES) { 1261fbe5dac7SFrancisco Iglesias error_setg(errp, 1262fbe5dac7SFrancisco Iglesias "requested number of SPI busses %u exceeds maximum %d", 1263fbe5dac7SFrancisco Iglesias s->num_busses, MAX_NUM_BUSSES); 1264fbe5dac7SFrancisco Iglesias return; 1265fbe5dac7SFrancisco Iglesias } 1266fbe5dac7SFrancisco Iglesias if (s->num_busses < MIN_NUM_BUSSES) { 1267fbe5dac7SFrancisco Iglesias error_setg(errp, 1268fbe5dac7SFrancisco Iglesias "requested number of SPI busses %u is below minimum %d", 1269fbe5dac7SFrancisco Iglesias s->num_busses, MIN_NUM_BUSSES); 1270fbe5dac7SFrancisco Iglesias return; 1271fbe5dac7SFrancisco Iglesias } 1272fbe5dac7SFrancisco Iglesias 127331e17060SPaolo Bonzini s->spi = g_new(SSIBus *, s->num_busses); 127431e17060SPaolo Bonzini for (i = 0; i < s->num_busses; ++i) { 127531e17060SPaolo Bonzini char bus_name[16]; 127631e17060SPaolo Bonzini snprintf(bus_name, 16, "spi%d", i); 127731e17060SPaolo Bonzini s->spi[i] = ssi_create_bus(dev, bus_name); 127831e17060SPaolo Bonzini } 127931e17060SPaolo Bonzini 128031e17060SPaolo Bonzini s->cs_lines = g_new0(qemu_irq, s->num_cs * s->num_busses); 1281ef06ca39SFrancisco Iglesias s->cs_lines_state = g_new0(bool, s->num_cs * s->num_busses); 1282c8cccba3SPaolo Bonzini for (i = 0, cs = s->cs_lines; i < s->num_busses; ++i, cs += s->num_cs) { 1283c8cccba3SPaolo Bonzini ssi_auto_connect_slaves(DEVICE(s), cs, s->spi[i]); 1284c8cccba3SPaolo Bonzini } 1285c8cccba3SPaolo Bonzini 128631e17060SPaolo Bonzini sysbus_init_irq(sbd, &s->irq); 128731e17060SPaolo Bonzini for (i = 0; i < s->num_cs * s->num_busses; ++i) { 128831e17060SPaolo Bonzini sysbus_init_irq(sbd, &s->cs_lines[i]); 128931e17060SPaolo Bonzini } 129031e17060SPaolo Bonzini 129129776739SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), xsc->reg_ops, s, 1292c95997a3SFrancisco Iglesias "spi", XLNX_ZYNQMP_SPIPS_R_MAX * 4); 129331e17060SPaolo Bonzini sysbus_init_mmio(sbd, &s->iomem); 129431e17060SPaolo Bonzini 12956b91f015SPeter Crosthwaite s->irqline = -1; 12966b91f015SPeter Crosthwaite 129710e60b35SPeter Crosthwaite fifo8_create(&s->rx_fifo, xsc->rx_fifo_size); 129810e60b35SPeter Crosthwaite fifo8_create(&s->tx_fifo, xsc->tx_fifo_size); 12996b91f015SPeter Crosthwaite } 13006b91f015SPeter Crosthwaite 13016b91f015SPeter Crosthwaite static void xilinx_qspips_realize(DeviceState *dev, Error **errp) 13026b91f015SPeter Crosthwaite { 13036b91f015SPeter Crosthwaite XilinxSPIPS *s = XILINX_SPIPS(dev); 13046b91f015SPeter Crosthwaite XilinxQSPIPS *q = XILINX_QSPIPS(dev); 13056b91f015SPeter Crosthwaite SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 13066b91f015SPeter Crosthwaite 13074a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "realized qspips\n"); 13086b91f015SPeter Crosthwaite 13096b91f015SPeter Crosthwaite s->num_busses = 2; 13106b91f015SPeter Crosthwaite s->num_cs = 2; 13116b91f015SPeter Crosthwaite s->num_txrx_bytes = 4; 13126b91f015SPeter Crosthwaite 13136b91f015SPeter Crosthwaite xilinx_spips_realize(dev, errp); 131429776739SPaolo Bonzini memory_region_init_io(&s->mmlqspi, OBJECT(s), &lqspi_ops, s, "lqspi", 131531e17060SPaolo Bonzini (1 << LQSPI_ADDRESS_BITS) * 2); 131631e17060SPaolo Bonzini sysbus_init_mmio(sbd, &s->mmlqspi); 131731e17060SPaolo Bonzini 13186b91f015SPeter Crosthwaite q->lqspi_cached_addr = ~0ULL; 131983c3a1f6SKONRAD Frederic 132083c3a1f6SKONRAD Frederic /* mmio_execution breaks migration better aborting than having strange 132183c3a1f6SKONRAD Frederic * bugs. 132283c3a1f6SKONRAD Frederic */ 132383c3a1f6SKONRAD Frederic if (q->mmio_execution_enabled) { 132483c3a1f6SKONRAD Frederic error_setg(&q->migration_blocker, 132583c3a1f6SKONRAD Frederic "enabling mmio_execution breaks migration"); 132683c3a1f6SKONRAD Frederic migrate_add_blocker(q->migration_blocker, &error_fatal); 132783c3a1f6SKONRAD Frederic } 132831e17060SPaolo Bonzini } 132931e17060SPaolo Bonzini 1330c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_realize(DeviceState *dev, Error **errp) 1331c95997a3SFrancisco Iglesias { 1332c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *s = XLNX_ZYNQMP_QSPIPS(dev); 1333c95997a3SFrancisco Iglesias XilinxSPIPSClass *xsc = XILINX_SPIPS_GET_CLASS(s); 1334c95997a3SFrancisco Iglesias 1335c95997a3SFrancisco Iglesias xilinx_qspips_realize(dev, errp); 1336c95997a3SFrancisco Iglesias fifo8_create(&s->rx_fifo_g, xsc->rx_fifo_size); 1337c95997a3SFrancisco Iglesias fifo8_create(&s->tx_fifo_g, xsc->tx_fifo_size); 1338c95997a3SFrancisco Iglesias fifo32_create(&s->fifo_g, 32); 1339c95997a3SFrancisco Iglesias } 1340c95997a3SFrancisco Iglesias 1341c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_init(Object *obj) 1342c95997a3SFrancisco Iglesias { 1343c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *rq = XLNX_ZYNQMP_QSPIPS(obj); 1344c95997a3SFrancisco Iglesias 1345c95997a3SFrancisco Iglesias object_property_add_link(obj, "stream-connected-dma", TYPE_STREAM_SLAVE, 1346c95997a3SFrancisco Iglesias (Object **)&rq->dma, 1347c95997a3SFrancisco Iglesias object_property_allow_set_link, 1348c95997a3SFrancisco Iglesias OBJ_PROP_LINK_UNREF_ON_RELEASE, 1349c95997a3SFrancisco Iglesias NULL); 1350c95997a3SFrancisco Iglesias } 1351c95997a3SFrancisco Iglesias 135231e17060SPaolo Bonzini static int xilinx_spips_post_load(void *opaque, int version_id) 135331e17060SPaolo Bonzini { 135431e17060SPaolo Bonzini xilinx_spips_update_ixr((XilinxSPIPS *)opaque); 135531e17060SPaolo Bonzini xilinx_spips_update_cs_lines((XilinxSPIPS *)opaque); 135631e17060SPaolo Bonzini return 0; 135731e17060SPaolo Bonzini } 135831e17060SPaolo Bonzini 135931e17060SPaolo Bonzini static const VMStateDescription vmstate_xilinx_spips = { 136031e17060SPaolo Bonzini .name = "xilinx_spips", 136131e17060SPaolo Bonzini .version_id = 2, 136231e17060SPaolo Bonzini .minimum_version_id = 2, 136331e17060SPaolo Bonzini .post_load = xilinx_spips_post_load, 136431e17060SPaolo Bonzini .fields = (VMStateField[]) { 136531e17060SPaolo Bonzini VMSTATE_FIFO8(tx_fifo, XilinxSPIPS), 136631e17060SPaolo Bonzini VMSTATE_FIFO8(rx_fifo, XilinxSPIPS), 13676363235bSAlistair Francis VMSTATE_UINT32_ARRAY(regs, XilinxSPIPS, XLNX_SPIPS_R_MAX), 136831e17060SPaolo Bonzini VMSTATE_UINT8(snoop_state, XilinxSPIPS), 136931e17060SPaolo Bonzini VMSTATE_END_OF_LIST() 137031e17060SPaolo Bonzini } 137131e17060SPaolo Bonzini }; 137231e17060SPaolo Bonzini 1373c95997a3SFrancisco Iglesias static int xlnx_zynqmp_qspips_post_load(void *opaque, int version_id) 1374c95997a3SFrancisco Iglesias { 1375c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *s = (XlnxZynqMPQSPIPS *)opaque; 1376c95997a3SFrancisco Iglesias XilinxSPIPS *qs = XILINX_SPIPS(s); 1377c95997a3SFrancisco Iglesias 1378c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(s->regs, GQSPI_SELECT, GENERIC_QSPI_EN) && 1379c95997a3SFrancisco Iglesias fifo8_is_empty(&qs->rx_fifo) && fifo8_is_empty(&qs->tx_fifo)) { 1380c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_ixr(s); 1381c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_cs_lines(s); 1382c95997a3SFrancisco Iglesias } 1383c95997a3SFrancisco Iglesias return 0; 1384c95997a3SFrancisco Iglesias } 1385c95997a3SFrancisco Iglesias 1386c95997a3SFrancisco Iglesias static const VMStateDescription vmstate_xilinx_qspips = { 1387c95997a3SFrancisco Iglesias .name = "xilinx_qspips", 1388c95997a3SFrancisco Iglesias .version_id = 1, 1389c95997a3SFrancisco Iglesias .minimum_version_id = 1, 1390c95997a3SFrancisco Iglesias .fields = (VMStateField[]) { 1391c95997a3SFrancisco Iglesias VMSTATE_STRUCT(parent_obj, XilinxQSPIPS, 0, 1392c95997a3SFrancisco Iglesias vmstate_xilinx_spips, XilinxSPIPS), 1393c95997a3SFrancisco Iglesias VMSTATE_END_OF_LIST() 1394c95997a3SFrancisco Iglesias } 1395c95997a3SFrancisco Iglesias }; 1396c95997a3SFrancisco Iglesias 1397c95997a3SFrancisco Iglesias static const VMStateDescription vmstate_xlnx_zynqmp_qspips = { 1398c95997a3SFrancisco Iglesias .name = "xlnx_zynqmp_qspips", 1399c95997a3SFrancisco Iglesias .version_id = 1, 1400c95997a3SFrancisco Iglesias .minimum_version_id = 1, 1401c95997a3SFrancisco Iglesias .post_load = xlnx_zynqmp_qspips_post_load, 1402c95997a3SFrancisco Iglesias .fields = (VMStateField[]) { 1403c95997a3SFrancisco Iglesias VMSTATE_STRUCT(parent_obj, XlnxZynqMPQSPIPS, 0, 1404c95997a3SFrancisco Iglesias vmstate_xilinx_qspips, XilinxQSPIPS), 1405c95997a3SFrancisco Iglesias VMSTATE_FIFO8(tx_fifo_g, XlnxZynqMPQSPIPS), 1406c95997a3SFrancisco Iglesias VMSTATE_FIFO8(rx_fifo_g, XlnxZynqMPQSPIPS), 1407c95997a3SFrancisco Iglesias VMSTATE_FIFO32(fifo_g, XlnxZynqMPQSPIPS), 1408c95997a3SFrancisco Iglesias VMSTATE_UINT32_ARRAY(regs, XlnxZynqMPQSPIPS, XLNX_ZYNQMP_SPIPS_R_MAX), 1409c95997a3SFrancisco Iglesias VMSTATE_END_OF_LIST() 1410c95997a3SFrancisco Iglesias } 1411c95997a3SFrancisco Iglesias }; 1412c95997a3SFrancisco Iglesias 141383c3a1f6SKONRAD Frederic static Property xilinx_qspips_properties[] = { 141483c3a1f6SKONRAD Frederic /* We had to turn this off for 2.10 as it is not compatible with migration. 141583c3a1f6SKONRAD Frederic * It can be enabled but will prevent the device to be migrated. 141683c3a1f6SKONRAD Frederic * This will go aways when a fix will be released. 141783c3a1f6SKONRAD Frederic */ 141883c3a1f6SKONRAD Frederic DEFINE_PROP_BOOL("x-mmio-exec", XilinxQSPIPS, mmio_execution_enabled, 141983c3a1f6SKONRAD Frederic false), 142083c3a1f6SKONRAD Frederic DEFINE_PROP_END_OF_LIST(), 142183c3a1f6SKONRAD Frederic }; 142283c3a1f6SKONRAD Frederic 142331e17060SPaolo Bonzini static Property xilinx_spips_properties[] = { 142431e17060SPaolo Bonzini DEFINE_PROP_UINT8("num-busses", XilinxSPIPS, num_busses, 1), 142531e17060SPaolo Bonzini DEFINE_PROP_UINT8("num-ss-bits", XilinxSPIPS, num_cs, 4), 142631e17060SPaolo Bonzini DEFINE_PROP_UINT8("num-txrx-bytes", XilinxSPIPS, num_txrx_bytes, 1), 142731e17060SPaolo Bonzini DEFINE_PROP_END_OF_LIST(), 142831e17060SPaolo Bonzini }; 14296b91f015SPeter Crosthwaite 14306b91f015SPeter Crosthwaite static void xilinx_qspips_class_init(ObjectClass *klass, void * data) 14316b91f015SPeter Crosthwaite { 14326b91f015SPeter Crosthwaite DeviceClass *dc = DEVICE_CLASS(klass); 143310e60b35SPeter Crosthwaite XilinxSPIPSClass *xsc = XILINX_SPIPS_CLASS(klass); 14346b91f015SPeter Crosthwaite 14356b91f015SPeter Crosthwaite dc->realize = xilinx_qspips_realize; 143683c3a1f6SKONRAD Frederic dc->props = xilinx_qspips_properties; 1437b5cd9143SPeter Crosthwaite xsc->reg_ops = &qspips_ops; 143810e60b35SPeter Crosthwaite xsc->rx_fifo_size = RXFF_A_Q; 143910e60b35SPeter Crosthwaite xsc->tx_fifo_size = TXFF_A_Q; 14406b91f015SPeter Crosthwaite } 14416b91f015SPeter Crosthwaite 144231e17060SPaolo Bonzini static void xilinx_spips_class_init(ObjectClass *klass, void *data) 144331e17060SPaolo Bonzini { 144431e17060SPaolo Bonzini DeviceClass *dc = DEVICE_CLASS(klass); 144510e60b35SPeter Crosthwaite XilinxSPIPSClass *xsc = XILINX_SPIPS_CLASS(klass); 144631e17060SPaolo Bonzini 144731e17060SPaolo Bonzini dc->realize = xilinx_spips_realize; 144831e17060SPaolo Bonzini dc->reset = xilinx_spips_reset; 144931e17060SPaolo Bonzini dc->props = xilinx_spips_properties; 145031e17060SPaolo Bonzini dc->vmsd = &vmstate_xilinx_spips; 145110e60b35SPeter Crosthwaite 1452b5cd9143SPeter Crosthwaite xsc->reg_ops = &spips_ops; 145310e60b35SPeter Crosthwaite xsc->rx_fifo_size = RXFF_A; 145410e60b35SPeter Crosthwaite xsc->tx_fifo_size = TXFF_A; 145531e17060SPaolo Bonzini } 145631e17060SPaolo Bonzini 1457c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_class_init(ObjectClass *klass, void * data) 1458c95997a3SFrancisco Iglesias { 1459c95997a3SFrancisco Iglesias DeviceClass *dc = DEVICE_CLASS(klass); 1460c95997a3SFrancisco Iglesias XilinxSPIPSClass *xsc = XILINX_SPIPS_CLASS(klass); 1461c95997a3SFrancisco Iglesias 1462c95997a3SFrancisco Iglesias dc->realize = xlnx_zynqmp_qspips_realize; 1463c95997a3SFrancisco Iglesias dc->reset = xlnx_zynqmp_qspips_reset; 1464c95997a3SFrancisco Iglesias dc->vmsd = &vmstate_xlnx_zynqmp_qspips; 1465c95997a3SFrancisco Iglesias xsc->reg_ops = &xlnx_zynqmp_qspips_ops; 1466c95997a3SFrancisco Iglesias xsc->rx_fifo_size = RXFF_A_Q; 1467c95997a3SFrancisco Iglesias xsc->tx_fifo_size = TXFF_A_Q; 1468c95997a3SFrancisco Iglesias } 1469c95997a3SFrancisco Iglesias 147031e17060SPaolo Bonzini static const TypeInfo xilinx_spips_info = { 147131e17060SPaolo Bonzini .name = TYPE_XILINX_SPIPS, 147231e17060SPaolo Bonzini .parent = TYPE_SYS_BUS_DEVICE, 147331e17060SPaolo Bonzini .instance_size = sizeof(XilinxSPIPS), 147431e17060SPaolo Bonzini .class_init = xilinx_spips_class_init, 147510e60b35SPeter Crosthwaite .class_size = sizeof(XilinxSPIPSClass), 147631e17060SPaolo Bonzini }; 147731e17060SPaolo Bonzini 14786b91f015SPeter Crosthwaite static const TypeInfo xilinx_qspips_info = { 14796b91f015SPeter Crosthwaite .name = TYPE_XILINX_QSPIPS, 14806b91f015SPeter Crosthwaite .parent = TYPE_XILINX_SPIPS, 14816b91f015SPeter Crosthwaite .instance_size = sizeof(XilinxQSPIPS), 14826b91f015SPeter Crosthwaite .class_init = xilinx_qspips_class_init, 14836b91f015SPeter Crosthwaite }; 14846b91f015SPeter Crosthwaite 1485c95997a3SFrancisco Iglesias static const TypeInfo xlnx_zynqmp_qspips_info = { 1486c95997a3SFrancisco Iglesias .name = TYPE_XLNX_ZYNQMP_QSPIPS, 1487c95997a3SFrancisco Iglesias .parent = TYPE_XILINX_QSPIPS, 1488c95997a3SFrancisco Iglesias .instance_size = sizeof(XlnxZynqMPQSPIPS), 1489c95997a3SFrancisco Iglesias .instance_init = xlnx_zynqmp_qspips_init, 1490c95997a3SFrancisco Iglesias .class_init = xlnx_zynqmp_qspips_class_init, 1491c95997a3SFrancisco Iglesias }; 1492c95997a3SFrancisco Iglesias 149331e17060SPaolo Bonzini static void xilinx_spips_register_types(void) 149431e17060SPaolo Bonzini { 149531e17060SPaolo Bonzini type_register_static(&xilinx_spips_info); 14966b91f015SPeter Crosthwaite type_register_static(&xilinx_qspips_info); 1497c95997a3SFrancisco Iglesias type_register_static(&xlnx_zynqmp_qspips_info); 149831e17060SPaolo Bonzini } 149931e17060SPaolo Bonzini 150031e17060SPaolo Bonzini type_init(xilinx_spips_register_types) 1501