xref: /openbmc/qemu/hw/ssi/xilinx_spips.c (revision 90bb6d67)
131e17060SPaolo Bonzini /*
231e17060SPaolo Bonzini  * QEMU model of the Xilinx Zynq SPI controller
331e17060SPaolo Bonzini  *
431e17060SPaolo Bonzini  * Copyright (c) 2012 Peter A. G. Crosthwaite
531e17060SPaolo Bonzini  *
631e17060SPaolo Bonzini  * Permission is hereby granted, free of charge, to any person obtaining a copy
731e17060SPaolo Bonzini  * of this software and associated documentation files (the "Software"), to deal
831e17060SPaolo Bonzini  * in the Software without restriction, including without limitation the rights
931e17060SPaolo Bonzini  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
1031e17060SPaolo Bonzini  * copies of the Software, and to permit persons to whom the Software is
1131e17060SPaolo Bonzini  * furnished to do so, subject to the following conditions:
1231e17060SPaolo Bonzini  *
1331e17060SPaolo Bonzini  * The above copyright notice and this permission notice shall be included in
1431e17060SPaolo Bonzini  * all copies or substantial portions of the Software.
1531e17060SPaolo Bonzini  *
1631e17060SPaolo Bonzini  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1731e17060SPaolo Bonzini  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1831e17060SPaolo Bonzini  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
1931e17060SPaolo Bonzini  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
2031e17060SPaolo Bonzini  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
2131e17060SPaolo Bonzini  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
2231e17060SPaolo Bonzini  * THE SOFTWARE.
2331e17060SPaolo Bonzini  */
2431e17060SPaolo Bonzini 
258ef94f0bSPeter Maydell #include "qemu/osdep.h"
2631e17060SPaolo Bonzini #include "hw/sysbus.h"
2764552b6bSMarkus Armbruster #include "hw/irq.h"
2831e17060SPaolo Bonzini #include "hw/ptimer.h"
29a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
3031e17060SPaolo Bonzini #include "qemu/log.h"
310b8fa32fSMarkus Armbruster #include "qemu/module.h"
3231e17060SPaolo Bonzini #include "qemu/bitops.h"
336363235bSAlistair Francis #include "hw/ssi/xilinx_spips.h"
3483c3a1f6SKONRAD Frederic #include "qapi/error.h"
35ef06ca39SFrancisco Iglesias #include "hw/register.h"
36c95997a3SFrancisco Iglesias #include "sysemu/dma.h"
3783c3a1f6SKONRAD Frederic #include "migration/blocker.h"
38d6454270SMarkus Armbruster #include "migration/vmstate.h"
3931e17060SPaolo Bonzini 
404a5b6fa8SPeter Crosthwaite #ifndef XILINX_SPIPS_ERR_DEBUG
414a5b6fa8SPeter Crosthwaite #define XILINX_SPIPS_ERR_DEBUG 0
424a5b6fa8SPeter Crosthwaite #endif
434a5b6fa8SPeter Crosthwaite 
444a5b6fa8SPeter Crosthwaite #define DB_PRINT_L(level, ...) do { \
454a5b6fa8SPeter Crosthwaite     if (XILINX_SPIPS_ERR_DEBUG > (level)) { \
4631e17060SPaolo Bonzini         fprintf(stderr,  ": %s: ", __func__); \
4731e17060SPaolo Bonzini         fprintf(stderr, ## __VA_ARGS__); \
484a5b6fa8SPeter Crosthwaite     } \
492562755eSEric Blake } while (0)
5031e17060SPaolo Bonzini 
5131e17060SPaolo Bonzini /* config register */
5231e17060SPaolo Bonzini #define R_CONFIG            (0x00 / 4)
53c8f8f9fbSPeter Maydell #define IFMODE              (1U << 31)
542fdd171eSFrancisco Iglesias #define R_CONFIG_ENDIAN     (1 << 26)
5531e17060SPaolo Bonzini #define MODEFAIL_GEN_EN     (1 << 17)
5631e17060SPaolo Bonzini #define MAN_START_COM       (1 << 16)
5731e17060SPaolo Bonzini #define MAN_START_EN        (1 << 15)
5831e17060SPaolo Bonzini #define MANUAL_CS           (1 << 14)
5931e17060SPaolo Bonzini #define CS                  (0xF << 10)
6031e17060SPaolo Bonzini #define CS_SHIFT            (10)
6131e17060SPaolo Bonzini #define PERI_SEL            (1 << 9)
6231e17060SPaolo Bonzini #define REF_CLK             (1 << 8)
6331e17060SPaolo Bonzini #define FIFO_WIDTH          (3 << 6)
6431e17060SPaolo Bonzini #define BAUD_RATE_DIV       (7 << 3)
6531e17060SPaolo Bonzini #define CLK_PH              (1 << 2)
6631e17060SPaolo Bonzini #define CLK_POL             (1 << 1)
6731e17060SPaolo Bonzini #define MODE_SEL            (1 << 0)
682133a5f6SPeter Crosthwaite #define R_CONFIG_RSVD       (0x7bf40000)
6931e17060SPaolo Bonzini 
7031e17060SPaolo Bonzini /* interrupt mechanism */
7131e17060SPaolo Bonzini #define R_INTR_STATUS       (0x04 / 4)
724f0da466SAlistair Francis #define R_INTR_STATUS_RESET (0x104)
7331e17060SPaolo Bonzini #define R_INTR_EN           (0x08 / 4)
7431e17060SPaolo Bonzini #define R_INTR_DIS          (0x0C / 4)
7531e17060SPaolo Bonzini #define R_INTR_MASK         (0x10 / 4)
7631e17060SPaolo Bonzini #define IXR_TX_FIFO_UNDERFLOW   (1 << 6)
77c95997a3SFrancisco Iglesias /* Poll timeout not implemented */
78c95997a3SFrancisco Iglesias #define IXR_RX_FIFO_EMPTY       (1 << 11)
79c95997a3SFrancisco Iglesias #define IXR_GENERIC_FIFO_FULL   (1 << 10)
80c95997a3SFrancisco Iglesias #define IXR_GENERIC_FIFO_NOT_FULL (1 << 9)
81c95997a3SFrancisco Iglesias #define IXR_TX_FIFO_EMPTY       (1 << 8)
82c95997a3SFrancisco Iglesias #define IXR_GENERIC_FIFO_EMPTY  (1 << 7)
8331e17060SPaolo Bonzini #define IXR_RX_FIFO_FULL        (1 << 5)
8431e17060SPaolo Bonzini #define IXR_RX_FIFO_NOT_EMPTY   (1 << 4)
8531e17060SPaolo Bonzini #define IXR_TX_FIFO_FULL        (1 << 3)
8631e17060SPaolo Bonzini #define IXR_TX_FIFO_NOT_FULL    (1 << 2)
8731e17060SPaolo Bonzini #define IXR_TX_FIFO_MODE_FAIL   (1 << 1)
8831e17060SPaolo Bonzini #define IXR_RX_FIFO_OVERFLOW    (1 << 0)
89c95997a3SFrancisco Iglesias #define IXR_ALL                 ((1 << 13) - 1)
90c95997a3SFrancisco Iglesias #define GQSPI_IXR_MASK          0xFBE
91c95997a3SFrancisco Iglesias #define IXR_SELF_CLEAR \
92c95997a3SFrancisco Iglesias (IXR_GENERIC_FIFO_EMPTY \
93c95997a3SFrancisco Iglesias | IXR_GENERIC_FIFO_FULL  \
94c95997a3SFrancisco Iglesias | IXR_GENERIC_FIFO_NOT_FULL \
95c95997a3SFrancisco Iglesias | IXR_TX_FIFO_EMPTY \
96c95997a3SFrancisco Iglesias | IXR_TX_FIFO_FULL  \
97c95997a3SFrancisco Iglesias | IXR_TX_FIFO_NOT_FULL \
98c95997a3SFrancisco Iglesias | IXR_RX_FIFO_EMPTY \
99c95997a3SFrancisco Iglesias | IXR_RX_FIFO_FULL  \
100c95997a3SFrancisco Iglesias | IXR_RX_FIFO_NOT_EMPTY)
10131e17060SPaolo Bonzini 
10231e17060SPaolo Bonzini #define R_EN                (0x14 / 4)
10331e17060SPaolo Bonzini #define R_DELAY             (0x18 / 4)
10431e17060SPaolo Bonzini #define R_TX_DATA           (0x1C / 4)
10531e17060SPaolo Bonzini #define R_RX_DATA           (0x20 / 4)
10631e17060SPaolo Bonzini #define R_SLAVE_IDLE_COUNT  (0x24 / 4)
10731e17060SPaolo Bonzini #define R_TX_THRES          (0x28 / 4)
10831e17060SPaolo Bonzini #define R_RX_THRES          (0x2C / 4)
1094f0da466SAlistair Francis #define R_GPIO              (0x30 / 4)
1104f0da466SAlistair Francis #define R_LPBK_DLY_ADJ      (0x38 / 4)
1114f0da466SAlistair Francis #define R_LPBK_DLY_ADJ_RESET (0x33)
1123a6606c7SSai Pavan Boddu #define R_IOU_TAPDLY_BYPASS (0x3C / 4)
11331e17060SPaolo Bonzini #define R_TXD1              (0x80 / 4)
11431e17060SPaolo Bonzini #define R_TXD2              (0x84 / 4)
11531e17060SPaolo Bonzini #define R_TXD3              (0x88 / 4)
11631e17060SPaolo Bonzini 
11731e17060SPaolo Bonzini #define R_LQSPI_CFG         (0xa0 / 4)
11831e17060SPaolo Bonzini #define R_LQSPI_CFG_RESET       0x03A002EB
119c8f8f9fbSPeter Maydell #define LQSPI_CFG_LQ_MODE       (1U << 31)
12031e17060SPaolo Bonzini #define LQSPI_CFG_TWO_MEM       (1 << 30)
121fbfaa507SFrancisco Iglesias #define LQSPI_CFG_SEP_BUS       (1 << 29)
12231e17060SPaolo Bonzini #define LQSPI_CFG_U_PAGE        (1 << 28)
123fbfaa507SFrancisco Iglesias #define LQSPI_CFG_ADDR4         (1 << 27)
12431e17060SPaolo Bonzini #define LQSPI_CFG_MODE_EN       (1 << 25)
12531e17060SPaolo Bonzini #define LQSPI_CFG_MODE_WIDTH    8
12631e17060SPaolo Bonzini #define LQSPI_CFG_MODE_SHIFT    16
12731e17060SPaolo Bonzini #define LQSPI_CFG_DUMMY_WIDTH   3
12831e17060SPaolo Bonzini #define LQSPI_CFG_DUMMY_SHIFT   8
12931e17060SPaolo Bonzini #define LQSPI_CFG_INST_CODE     0xFF
13031e17060SPaolo Bonzini 
131ef06ca39SFrancisco Iglesias #define R_CMND        (0xc0 / 4)
132ef06ca39SFrancisco Iglesias     #define R_CMND_RXFIFO_DRAIN   (1 << 19)
133ef06ca39SFrancisco Iglesias     FIELD(CMND, PARTIAL_BYTE_LEN, 16, 3)
134ef06ca39SFrancisco Iglesias #define R_CMND_EXT_ADD        (1 << 15)
135ef06ca39SFrancisco Iglesias     FIELD(CMND, RX_DISCARD, 8, 7)
136ef06ca39SFrancisco Iglesias     FIELD(CMND, DUMMY_CYCLES, 2, 6)
137ef06ca39SFrancisco Iglesias #define R_CMND_DMA_EN         (1 << 1)
138ef06ca39SFrancisco Iglesias #define R_CMND_PUSH_WAIT      (1 << 0)
139275e28ccSFrancisco Iglesias #define R_TRANSFER_SIZE     (0xc4 / 4)
14031e17060SPaolo Bonzini #define R_LQSPI_STS         (0xA4 / 4)
14131e17060SPaolo Bonzini #define LQSPI_STS_WR_RECVD      (1 << 1)
14231e17060SPaolo Bonzini 
1433a6606c7SSai Pavan Boddu #define R_DUMMY_CYCLE_EN    (0xC8 / 4)
1443a6606c7SSai Pavan Boddu #define R_ECO               (0xF8 / 4)
14531e17060SPaolo Bonzini #define R_MOD_ID            (0xFC / 4)
14631e17060SPaolo Bonzini 
147c95997a3SFrancisco Iglesias #define R_GQSPI_SELECT          (0x144 / 4)
148c95997a3SFrancisco Iglesias     FIELD(GQSPI_SELECT, GENERIC_QSPI_EN, 0, 1)
149c95997a3SFrancisco Iglesias #define R_GQSPI_ISR         (0x104 / 4)
150c95997a3SFrancisco Iglesias #define R_GQSPI_IER         (0x108 / 4)
151c95997a3SFrancisco Iglesias #define R_GQSPI_IDR         (0x10c / 4)
152c95997a3SFrancisco Iglesias #define R_GQSPI_IMR         (0x110 / 4)
1534f0da466SAlistair Francis #define R_GQSPI_IMR_RESET   (0xfbe)
154c95997a3SFrancisco Iglesias #define R_GQSPI_TX_THRESH   (0x128 / 4)
155c95997a3SFrancisco Iglesias #define R_GQSPI_RX_THRESH   (0x12c / 4)
1564f0da466SAlistair Francis #define R_GQSPI_GPIO (0x130 / 4)
1574f0da466SAlistair Francis #define R_GQSPI_LPBK_DLY_ADJ (0x138 / 4)
1584f0da466SAlistair Francis #define R_GQSPI_LPBK_DLY_ADJ_RESET (0x33)
159c95997a3SFrancisco Iglesias #define R_GQSPI_CNFG        (0x100 / 4)
160c95997a3SFrancisco Iglesias     FIELD(GQSPI_CNFG, MODE_EN, 30, 2)
161c95997a3SFrancisco Iglesias     FIELD(GQSPI_CNFG, GEN_FIFO_START_MODE, 29, 1)
162c95997a3SFrancisco Iglesias     FIELD(GQSPI_CNFG, GEN_FIFO_START, 28, 1)
163c95997a3SFrancisco Iglesias     FIELD(GQSPI_CNFG, ENDIAN, 26, 1)
164c95997a3SFrancisco Iglesias     /* Poll timeout not implemented */
165c95997a3SFrancisco Iglesias     FIELD(GQSPI_CNFG, EN_POLL_TIMEOUT, 20, 1)
1669b4b4e51SMichael Tokarev     /* QEMU doesn't care about any of these last three */
167c95997a3SFrancisco Iglesias     FIELD(GQSPI_CNFG, BR, 3, 3)
168c95997a3SFrancisco Iglesias     FIELD(GQSPI_CNFG, CPH, 2, 1)
169c95997a3SFrancisco Iglesias     FIELD(GQSPI_CNFG, CPL, 1, 1)
170c95997a3SFrancisco Iglesias #define R_GQSPI_GEN_FIFO        (0x140 / 4)
171c95997a3SFrancisco Iglesias #define R_GQSPI_TXD             (0x11c / 4)
172c95997a3SFrancisco Iglesias #define R_GQSPI_RXD             (0x120 / 4)
173c95997a3SFrancisco Iglesias #define R_GQSPI_FIFO_CTRL       (0x14c / 4)
174c95997a3SFrancisco Iglesias     FIELD(GQSPI_FIFO_CTRL, RX_FIFO_RESET, 2, 1)
175c95997a3SFrancisco Iglesias     FIELD(GQSPI_FIFO_CTRL, TX_FIFO_RESET, 1, 1)
176c95997a3SFrancisco Iglesias     FIELD(GQSPI_FIFO_CTRL, GENERIC_FIFO_RESET, 0, 1)
177c95997a3SFrancisco Iglesias #define R_GQSPI_GFIFO_THRESH    (0x150 / 4)
178c95997a3SFrancisco Iglesias #define R_GQSPI_DATA_STS (0x15c / 4)
1793754eed4SXuzhou Cheng /*
1803754eed4SXuzhou Cheng  * We use the snapshot register to hold the core state for the currently
181c95997a3SFrancisco Iglesias  * or most recently executed command. So the generic fifo format is defined
182c95997a3SFrancisco Iglesias  * for the snapshot register
183c95997a3SFrancisco Iglesias  */
184c95997a3SFrancisco Iglesias #define R_GQSPI_GF_SNAPSHOT (0x160 / 4)
185c95997a3SFrancisco Iglesias     FIELD(GQSPI_GF_SNAPSHOT, POLL, 19, 1)
186c95997a3SFrancisco Iglesias     FIELD(GQSPI_GF_SNAPSHOT, STRIPE, 18, 1)
187c95997a3SFrancisco Iglesias     FIELD(GQSPI_GF_SNAPSHOT, RECIEVE, 17, 1)
188c95997a3SFrancisco Iglesias     FIELD(GQSPI_GF_SNAPSHOT, TRANSMIT, 16, 1)
189c95997a3SFrancisco Iglesias     FIELD(GQSPI_GF_SNAPSHOT, DATA_BUS_SELECT, 14, 2)
190c95997a3SFrancisco Iglesias     FIELD(GQSPI_GF_SNAPSHOT, CHIP_SELECT, 12, 2)
191c95997a3SFrancisco Iglesias     FIELD(GQSPI_GF_SNAPSHOT, SPI_MODE, 10, 2)
192c95997a3SFrancisco Iglesias     FIELD(GQSPI_GF_SNAPSHOT, EXPONENT, 9, 1)
193c95997a3SFrancisco Iglesias     FIELD(GQSPI_GF_SNAPSHOT, DATA_XFER, 8, 1)
194c95997a3SFrancisco Iglesias     FIELD(GQSPI_GF_SNAPSHOT, IMMEDIATE_DATA, 0, 8)
1954f0da466SAlistair Francis #define R_GQSPI_MOD_ID        (0x1fc / 4)
1964f0da466SAlistair Francis #define R_GQSPI_MOD_ID_RESET  (0x10a0000)
1974f0da466SAlistair Francis 
19831e17060SPaolo Bonzini /* size of TXRX FIFOs */
199c95997a3SFrancisco Iglesias #define RXFF_A          (128)
200c95997a3SFrancisco Iglesias #define TXFF_A          (128)
20131e17060SPaolo Bonzini 
20210e60b35SPeter Crosthwaite #define RXFF_A_Q          (64 * 4)
20310e60b35SPeter Crosthwaite #define TXFF_A_Q          (64 * 4)
20410e60b35SPeter Crosthwaite 
20531e17060SPaolo Bonzini /* 16MB per linear region */
20631e17060SPaolo Bonzini #define LQSPI_ADDRESS_BITS 24
20731e17060SPaolo Bonzini 
20831e17060SPaolo Bonzini #define SNOOP_CHECKING 0xFF
209ef06ca39SFrancisco Iglesias #define SNOOP_ADDR 0xF0
210ef06ca39SFrancisco Iglesias #define SNOOP_NONE 0xEE
21131e17060SPaolo Bonzini #define SNOOP_STRIPING 0
21231e17060SPaolo Bonzini 
213fbe5dac7SFrancisco Iglesias #define MIN_NUM_BUSSES 1
214fbe5dac7SFrancisco Iglesias #define MAX_NUM_BUSSES 2
215fbe5dac7SFrancisco Iglesias 
num_effective_busses(XilinxSPIPS * s)21631e17060SPaolo Bonzini static inline int num_effective_busses(XilinxSPIPS *s)
21731e17060SPaolo Bonzini {
21831e17060SPaolo Bonzini     return (s->regs[R_LQSPI_CFG] & LQSPI_CFG_SEP_BUS &&
21931e17060SPaolo Bonzini             s->regs[R_LQSPI_CFG] & LQSPI_CFG_TWO_MEM) ? s->num_busses : 1;
22031e17060SPaolo Bonzini }
22131e17060SPaolo Bonzini 
xilinx_spips_update_cs(XilinxSPIPS * s,int field)222c95997a3SFrancisco Iglesias static void xilinx_spips_update_cs(XilinxSPIPS *s, int field)
223c4f08ffeSPeter Crosthwaite {
224c95997a3SFrancisco Iglesias     int i;
22531e17060SPaolo Bonzini 
2260c4a94b8SFrancisco Iglesias     for (i = 0; i < s->num_cs * s->num_busses; i++) {
227c95997a3SFrancisco Iglesias         bool old_state = s->cs_lines_state[i];
228c95997a3SFrancisco Iglesias         bool new_state = field & (1 << i);
22931e17060SPaolo Bonzini 
230c95997a3SFrancisco Iglesias         if (old_state != new_state) {
231c95997a3SFrancisco Iglesias             s->cs_lines_state[i] = new_state;
232ef06ca39SFrancisco Iglesias             s->rx_discard = ARRAY_FIELD_EX32(s->regs, CMND, RX_DISCARD);
233ec7e429bSPhilippe Mathieu-Daudé             DB_PRINT_L(1, "%sselecting peripheral %d\n",
234ec7e429bSPhilippe Mathieu-Daudé                        new_state ? "" : "de", i);
235ef06ca39SFrancisco Iglesias         }
236c95997a3SFrancisco Iglesias         qemu_set_irq(s->cs_lines[i], !new_state);
23731e17060SPaolo Bonzini     }
2380c4a94b8SFrancisco Iglesias     if (!(field & ((1 << (s->num_cs * s->num_busses)) - 1))) {
23931e17060SPaolo Bonzini         s->snoop_state = SNOOP_CHECKING;
240ef06ca39SFrancisco Iglesias         s->cmd_dummies = 0;
241ef06ca39SFrancisco Iglesias         s->link_state = 1;
242ef06ca39SFrancisco Iglesias         s->link_state_next = 1;
243ef06ca39SFrancisco Iglesias         s->link_state_next_when = 0;
2444a5b6fa8SPeter Crosthwaite         DB_PRINT_L(1, "moving to snoop check state\n");
24531e17060SPaolo Bonzini     }
24631e17060SPaolo Bonzini }
24731e17060SPaolo Bonzini 
xlnx_zynqmp_qspips_update_cs_lines(XlnxZynqMPQSPIPS * s)248c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_update_cs_lines(XlnxZynqMPQSPIPS *s)
249c95997a3SFrancisco Iglesias {
250c95997a3SFrancisco Iglesias     if (s->regs[R_GQSPI_GF_SNAPSHOT]) {
251c95997a3SFrancisco Iglesias         int field = ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, CHIP_SELECT);
2520c4a94b8SFrancisco Iglesias         bool upper_cs_sel = field & (1 << 1);
2530c4a94b8SFrancisco Iglesias         bool lower_cs_sel = field & 1;
2540c4a94b8SFrancisco Iglesias         bool bus0_enabled;
2550c4a94b8SFrancisco Iglesias         bool bus1_enabled;
2560c4a94b8SFrancisco Iglesias         uint8_t buses;
2570c4a94b8SFrancisco Iglesias         int cs = 0;
2580c4a94b8SFrancisco Iglesias 
2590c4a94b8SFrancisco Iglesias         buses = ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, DATA_BUS_SELECT);
2600c4a94b8SFrancisco Iglesias         bus0_enabled = buses & 1;
2610c4a94b8SFrancisco Iglesias         bus1_enabled = buses & (1 << 1);
2620c4a94b8SFrancisco Iglesias 
2630c4a94b8SFrancisco Iglesias         if (bus0_enabled && bus1_enabled) {
2640c4a94b8SFrancisco Iglesias             if (lower_cs_sel) {
2650c4a94b8SFrancisco Iglesias                 cs |= 1;
2660c4a94b8SFrancisco Iglesias             }
2670c4a94b8SFrancisco Iglesias             if (upper_cs_sel) {
2680c4a94b8SFrancisco Iglesias                 cs |= 1 << 3;
2690c4a94b8SFrancisco Iglesias             }
2700c4a94b8SFrancisco Iglesias         } else if (bus0_enabled) {
2710c4a94b8SFrancisco Iglesias             if (lower_cs_sel) {
2720c4a94b8SFrancisco Iglesias                 cs |= 1;
2730c4a94b8SFrancisco Iglesias             }
2740c4a94b8SFrancisco Iglesias             if (upper_cs_sel) {
2750c4a94b8SFrancisco Iglesias                 cs |= 1 << 1;
2760c4a94b8SFrancisco Iglesias             }
2770c4a94b8SFrancisco Iglesias         } else if (bus1_enabled) {
2780c4a94b8SFrancisco Iglesias             if (lower_cs_sel) {
2790c4a94b8SFrancisco Iglesias                 cs |= 1 << 2;
2800c4a94b8SFrancisco Iglesias             }
2810c4a94b8SFrancisco Iglesias             if (upper_cs_sel) {
2820c4a94b8SFrancisco Iglesias                 cs |= 1 << 3;
2830c4a94b8SFrancisco Iglesias             }
2840c4a94b8SFrancisco Iglesias         }
2850c4a94b8SFrancisco Iglesias         xilinx_spips_update_cs(XILINX_SPIPS(s), cs);
286c95997a3SFrancisco Iglesias     }
287c95997a3SFrancisco Iglesias }
288c95997a3SFrancisco Iglesias 
xilinx_spips_update_cs_lines(XilinxSPIPS * s)289c95997a3SFrancisco Iglesias static void xilinx_spips_update_cs_lines(XilinxSPIPS *s)
290c95997a3SFrancisco Iglesias {
291c95997a3SFrancisco Iglesias     int field = ~((s->regs[R_CONFIG] & CS) >> CS_SHIFT);
292c95997a3SFrancisco Iglesias 
293c95997a3SFrancisco Iglesias     /* In dual parallel, mirror low CS to both */
294c95997a3SFrancisco Iglesias     if (num_effective_busses(s) == 2) {
295c95997a3SFrancisco Iglesias         /* Single bit chip-select for qspi */
296c95997a3SFrancisco Iglesias         field &= 0x1;
2970c4a94b8SFrancisco Iglesias         field |= field << 3;
298c95997a3SFrancisco Iglesias     /* Dual stack U-Page */
299c95997a3SFrancisco Iglesias     } else if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_TWO_MEM &&
300c95997a3SFrancisco Iglesias                s->regs[R_LQSPI_STS] & LQSPI_CFG_U_PAGE) {
301c95997a3SFrancisco Iglesias         /* Single bit chip-select for qspi */
302c95997a3SFrancisco Iglesias         field &= 0x1;
303c95997a3SFrancisco Iglesias         /* change from CS0 to CS1 */
304c95997a3SFrancisco Iglesias         field <<= 1;
305c95997a3SFrancisco Iglesias     }
306c95997a3SFrancisco Iglesias     /* Auto CS */
307c95997a3SFrancisco Iglesias     if (!(s->regs[R_CONFIG] & MANUAL_CS) &&
308c95997a3SFrancisco Iglesias         fifo8_is_empty(&s->tx_fifo)) {
309c95997a3SFrancisco Iglesias         field = 0;
310c95997a3SFrancisco Iglesias     }
311c95997a3SFrancisco Iglesias     xilinx_spips_update_cs(s, field);
312c95997a3SFrancisco Iglesias }
313c95997a3SFrancisco Iglesias 
xilinx_spips_update_ixr(XilinxSPIPS * s)31431e17060SPaolo Bonzini static void xilinx_spips_update_ixr(XilinxSPIPS *s)
31531e17060SPaolo Bonzini {
316c95997a3SFrancisco Iglesias     if (!(s->regs[R_LQSPI_CFG] & LQSPI_CFG_LQ_MODE)) {
317c95997a3SFrancisco Iglesias         s->regs[R_INTR_STATUS] &= ~IXR_SELF_CLEAR;
31831e17060SPaolo Bonzini         s->regs[R_INTR_STATUS] |=
31931e17060SPaolo Bonzini             (fifo8_is_full(&s->rx_fifo) ? IXR_RX_FIFO_FULL : 0) |
320c95997a3SFrancisco Iglesias             (s->rx_fifo.num >= s->regs[R_RX_THRES] ?
321c95997a3SFrancisco Iglesias                                     IXR_RX_FIFO_NOT_EMPTY : 0) |
32231e17060SPaolo Bonzini             (fifo8_is_full(&s->tx_fifo) ? IXR_TX_FIFO_FULL : 0) |
323c95997a3SFrancisco Iglesias             (fifo8_is_empty(&s->tx_fifo) ? IXR_TX_FIFO_EMPTY : 0) |
32431e17060SPaolo Bonzini             (s->tx_fifo.num < s->regs[R_TX_THRES] ? IXR_TX_FIFO_NOT_FULL : 0);
325c95997a3SFrancisco Iglesias     }
32631e17060SPaolo Bonzini     int new_irqline = !!(s->regs[R_INTR_MASK] & s->regs[R_INTR_STATUS] &
32731e17060SPaolo Bonzini                                                                 IXR_ALL);
32831e17060SPaolo Bonzini     if (new_irqline != s->irqline) {
32931e17060SPaolo Bonzini         s->irqline = new_irqline;
33031e17060SPaolo Bonzini         qemu_set_irq(s->irq, s->irqline);
33131e17060SPaolo Bonzini     }
33231e17060SPaolo Bonzini }
33331e17060SPaolo Bonzini 
xlnx_zynqmp_qspips_update_ixr(XlnxZynqMPQSPIPS * s)334c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_update_ixr(XlnxZynqMPQSPIPS *s)
335c95997a3SFrancisco Iglesias {
336c95997a3SFrancisco Iglesias     uint32_t gqspi_int;
337c95997a3SFrancisco Iglesias     int new_irqline;
338c95997a3SFrancisco Iglesias 
339c95997a3SFrancisco Iglesias     s->regs[R_GQSPI_ISR] &= ~IXR_SELF_CLEAR;
340c95997a3SFrancisco Iglesias     s->regs[R_GQSPI_ISR] |=
341c95997a3SFrancisco Iglesias         (fifo32_is_empty(&s->fifo_g) ? IXR_GENERIC_FIFO_EMPTY : 0) |
342c95997a3SFrancisco Iglesias         (fifo32_is_full(&s->fifo_g) ? IXR_GENERIC_FIFO_FULL : 0) |
343c95997a3SFrancisco Iglesias         (s->fifo_g.fifo.num < s->regs[R_GQSPI_GFIFO_THRESH] ?
344c95997a3SFrancisco Iglesias                                     IXR_GENERIC_FIFO_NOT_FULL : 0) |
345c95997a3SFrancisco Iglesias         (fifo8_is_empty(&s->rx_fifo_g) ? IXR_RX_FIFO_EMPTY : 0) |
346c95997a3SFrancisco Iglesias         (fifo8_is_full(&s->rx_fifo_g) ? IXR_RX_FIFO_FULL : 0) |
347c95997a3SFrancisco Iglesias         (s->rx_fifo_g.num >= s->regs[R_GQSPI_RX_THRESH] ?
348c95997a3SFrancisco Iglesias                                     IXR_RX_FIFO_NOT_EMPTY : 0) |
349c95997a3SFrancisco Iglesias         (fifo8_is_empty(&s->tx_fifo_g) ? IXR_TX_FIFO_EMPTY : 0) |
350c95997a3SFrancisco Iglesias         (fifo8_is_full(&s->tx_fifo_g) ? IXR_TX_FIFO_FULL : 0) |
351c95997a3SFrancisco Iglesias         (s->tx_fifo_g.num < s->regs[R_GQSPI_TX_THRESH] ?
352c95997a3SFrancisco Iglesias                                     IXR_TX_FIFO_NOT_FULL : 0);
353c95997a3SFrancisco Iglesias 
354c95997a3SFrancisco Iglesias     /* GQSPI Interrupt Trigger Status */
355c95997a3SFrancisco Iglesias     gqspi_int = (~s->regs[R_GQSPI_IMR]) & s->regs[R_GQSPI_ISR] & GQSPI_IXR_MASK;
356c95997a3SFrancisco Iglesias     new_irqline = !!(gqspi_int & IXR_ALL);
357c95997a3SFrancisco Iglesias 
358c95997a3SFrancisco Iglesias     /* drive external interrupt pin */
359c95997a3SFrancisco Iglesias     if (new_irqline != s->gqspi_irqline) {
360c95997a3SFrancisco Iglesias         s->gqspi_irqline = new_irqline;
361c95997a3SFrancisco Iglesias         qemu_set_irq(XILINX_SPIPS(s)->irq, s->gqspi_irqline);
362c95997a3SFrancisco Iglesias     }
363c95997a3SFrancisco Iglesias }
364c95997a3SFrancisco Iglesias 
xilinx_spips_reset(DeviceState * d)36531e17060SPaolo Bonzini static void xilinx_spips_reset(DeviceState *d)
36631e17060SPaolo Bonzini {
36731e17060SPaolo Bonzini     XilinxSPIPS *s = XILINX_SPIPS(d);
36831e17060SPaolo Bonzini 
369d3c348b6SAlistair Francis     memset(s->regs, 0, sizeof(s->regs));
37031e17060SPaolo Bonzini 
37131e17060SPaolo Bonzini     fifo8_reset(&s->rx_fifo);
37231e17060SPaolo Bonzini     fifo8_reset(&s->rx_fifo);
37331e17060SPaolo Bonzini     /* non zero resets */
37431e17060SPaolo Bonzini     s->regs[R_CONFIG] |= MODEFAIL_GEN_EN;
37531e17060SPaolo Bonzini     s->regs[R_SLAVE_IDLE_COUNT] = 0xFF;
37631e17060SPaolo Bonzini     s->regs[R_TX_THRES] = 1;
37731e17060SPaolo Bonzini     s->regs[R_RX_THRES] = 1;
37831e17060SPaolo Bonzini     /* FIXME: move magic number definition somewhere sensible */
37931e17060SPaolo Bonzini     s->regs[R_MOD_ID] = 0x01090106;
38031e17060SPaolo Bonzini     s->regs[R_LQSPI_CFG] = R_LQSPI_CFG_RESET;
381ef06ca39SFrancisco Iglesias     s->link_state = 1;
382ef06ca39SFrancisco Iglesias     s->link_state_next = 1;
383ef06ca39SFrancisco Iglesias     s->link_state_next_when = 0;
38431e17060SPaolo Bonzini     s->snoop_state = SNOOP_CHECKING;
385ef06ca39SFrancisco Iglesias     s->cmd_dummies = 0;
386275e28ccSFrancisco Iglesias     s->man_start_com = false;
38731e17060SPaolo Bonzini     xilinx_spips_update_ixr(s);
38831e17060SPaolo Bonzini     xilinx_spips_update_cs_lines(s);
38931e17060SPaolo Bonzini }
39031e17060SPaolo Bonzini 
xlnx_zynqmp_qspips_reset(DeviceState * d)391c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_reset(DeviceState *d)
392c95997a3SFrancisco Iglesias {
393c95997a3SFrancisco Iglesias     XlnxZynqMPQSPIPS *s = XLNX_ZYNQMP_QSPIPS(d);
394c95997a3SFrancisco Iglesias 
395c95997a3SFrancisco Iglesias     xilinx_spips_reset(d);
396c95997a3SFrancisco Iglesias 
397d3c348b6SAlistair Francis     memset(s->regs, 0, sizeof(s->regs));
398d3c348b6SAlistair Francis 
399c95997a3SFrancisco Iglesias     fifo8_reset(&s->rx_fifo_g);
400c95997a3SFrancisco Iglesias     fifo8_reset(&s->rx_fifo_g);
401c95997a3SFrancisco Iglesias     fifo32_reset(&s->fifo_g);
4024f0da466SAlistair Francis     s->regs[R_INTR_STATUS] = R_INTR_STATUS_RESET;
4034f0da466SAlistair Francis     s->regs[R_GPIO] = 1;
4044f0da466SAlistair Francis     s->regs[R_LPBK_DLY_ADJ] = R_LPBK_DLY_ADJ_RESET;
4054f0da466SAlistair Francis     s->regs[R_GQSPI_GFIFO_THRESH] = 0x10;
4064f0da466SAlistair Francis     s->regs[R_MOD_ID] = 0x01090101;
4074f0da466SAlistair Francis     s->regs[R_GQSPI_IMR] = R_GQSPI_IMR_RESET;
408c95997a3SFrancisco Iglesias     s->regs[R_GQSPI_TX_THRESH] = 1;
409c95997a3SFrancisco Iglesias     s->regs[R_GQSPI_RX_THRESH] = 1;
4104f0da466SAlistair Francis     s->regs[R_GQSPI_GPIO] = 1;
4114f0da466SAlistair Francis     s->regs[R_GQSPI_LPBK_DLY_ADJ] = R_GQSPI_LPBK_DLY_ADJ_RESET;
4124f0da466SAlistair Francis     s->regs[R_GQSPI_MOD_ID] = R_GQSPI_MOD_ID_RESET;
413c95997a3SFrancisco Iglesias     s->man_start_com_g = false;
414c95997a3SFrancisco Iglesias     s->gqspi_irqline = 0;
415c95997a3SFrancisco Iglesias     xlnx_zynqmp_qspips_update_ixr(s);
416c95997a3SFrancisco Iglesias }
417c95997a3SFrancisco Iglesias 
4183754eed4SXuzhou Cheng /*
4193754eed4SXuzhou Cheng  * N way (num) in place bit striper. Lay out row wise bits (MSB to LSB)
4209151da25SPeter Crosthwaite  * column wise (from element 0 to N-1). num is the length of x, and dir
4219151da25SPeter Crosthwaite  * reverses the direction of the transform. Best illustrated by example:
4229151da25SPeter Crosthwaite  * Each digit in the below array is a single bit (num == 3):
4239151da25SPeter Crosthwaite  *
424c3725b85SFrancisco Iglesias  * {{ 76543210, }  ----- stripe (dir == false) -----> {{ 741gdaFC, }
425c3725b85SFrancisco Iglesias  *  { hgfedcba, }                                      { 630fcHEB, }
426c3725b85SFrancisco Iglesias  *  { HGFEDCBA, }} <---- upstripe (dir == true) -----  { 52hebGDA, }}
4279151da25SPeter Crosthwaite  */
4289151da25SPeter Crosthwaite 
stripe8(uint8_t * x,int num,bool dir)4299151da25SPeter Crosthwaite static inline void stripe8(uint8_t *x, int num, bool dir)
4309151da25SPeter Crosthwaite {
431aa64cfaeSPeter Maydell     uint8_t r[MAX_NUM_BUSSES];
4329151da25SPeter Crosthwaite     int idx[2] = {0, 0};
433c3725b85SFrancisco Iglesias     int bit[2] = {0, 7};
4349151da25SPeter Crosthwaite     int d = dir;
4359151da25SPeter Crosthwaite 
436aa64cfaeSPeter Maydell     assert(num <= MAX_NUM_BUSSES);
437aa64cfaeSPeter Maydell     memset(r, 0, sizeof(uint8_t) * num);
438aa64cfaeSPeter Maydell 
4399151da25SPeter Crosthwaite     for (idx[0] = 0; idx[0] < num; ++idx[0]) {
440c3725b85SFrancisco Iglesias         for (bit[0] = 7; bit[0] >= 0; bit[0]--) {
441c3725b85SFrancisco Iglesias             r[idx[!d]] |= x[idx[d]] & 1 << bit[d] ? 1 << bit[!d] : 0;
4429151da25SPeter Crosthwaite             idx[1] = (idx[1] + 1) % num;
4439151da25SPeter Crosthwaite             if (!idx[1]) {
444c3725b85SFrancisco Iglesias                 bit[1]--;
4459151da25SPeter Crosthwaite             }
4469151da25SPeter Crosthwaite         }
4479151da25SPeter Crosthwaite     }
4489151da25SPeter Crosthwaite     memcpy(x, r, sizeof(uint8_t) * num);
4499151da25SPeter Crosthwaite }
4509151da25SPeter Crosthwaite 
xlnx_zynqmp_qspips_flush_fifo_g(XlnxZynqMPQSPIPS * s)451c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_flush_fifo_g(XlnxZynqMPQSPIPS *s)
452c95997a3SFrancisco Iglesias {
453c95997a3SFrancisco Iglesias     while (s->regs[R_GQSPI_DATA_STS] || !fifo32_is_empty(&s->fifo_g)) {
454c95997a3SFrancisco Iglesias         uint8_t tx_rx[2] = { 0 };
455c95997a3SFrancisco Iglesias         int num_stripes = 1;
456c95997a3SFrancisco Iglesias         uint8_t busses;
457c95997a3SFrancisco Iglesias         int i;
458c95997a3SFrancisco Iglesias 
459c95997a3SFrancisco Iglesias         if (!s->regs[R_GQSPI_DATA_STS]) {
460c95997a3SFrancisco Iglesias             uint8_t imm;
461c95997a3SFrancisco Iglesias 
462c95997a3SFrancisco Iglesias             s->regs[R_GQSPI_GF_SNAPSHOT] = fifo32_pop(&s->fifo_g);
463c95997a3SFrancisco Iglesias             DB_PRINT_L(0, "GQSPI command: %x\n", s->regs[R_GQSPI_GF_SNAPSHOT]);
464c95997a3SFrancisco Iglesias             if (!s->regs[R_GQSPI_GF_SNAPSHOT]) {
465c95997a3SFrancisco Iglesias                 DB_PRINT_L(0, "Dummy GQSPI Delay Command Entry, Do nothing");
466c95997a3SFrancisco Iglesias                 continue;
467c95997a3SFrancisco Iglesias             }
468c95997a3SFrancisco Iglesias             xlnx_zynqmp_qspips_update_cs_lines(s);
469c95997a3SFrancisco Iglesias 
470c95997a3SFrancisco Iglesias             imm = ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, IMMEDIATE_DATA);
471c95997a3SFrancisco Iglesias             if (!ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, DATA_XFER)) {
4729b4b4e51SMichael Tokarev                 /* immediate transfer */
473c95997a3SFrancisco Iglesias                 if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, TRANSMIT) ||
474c95997a3SFrancisco Iglesias                     ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, RECIEVE)) {
475c95997a3SFrancisco Iglesias                     s->regs[R_GQSPI_DATA_STS] = 1;
476c95997a3SFrancisco Iglesias                 /* CS setup/hold - do nothing */
477c95997a3SFrancisco Iglesias                 } else {
478c95997a3SFrancisco Iglesias                     s->regs[R_GQSPI_DATA_STS] = 0;
479c95997a3SFrancisco Iglesias                 }
480c95997a3SFrancisco Iglesias             } else if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, EXPONENT)) {
481c95997a3SFrancisco Iglesias                 if (imm > 31) {
482c95997a3SFrancisco Iglesias                     qemu_log_mask(LOG_UNIMP, "QSPI exponential transfer too"
483c95997a3SFrancisco Iglesias                                   " long - 2 ^ %" PRId8 " requested\n", imm);
484c95997a3SFrancisco Iglesias                 }
485c95997a3SFrancisco Iglesias                 s->regs[R_GQSPI_DATA_STS] = 1ul << imm;
486c95997a3SFrancisco Iglesias             } else {
487c95997a3SFrancisco Iglesias                 s->regs[R_GQSPI_DATA_STS] = imm;
488c95997a3SFrancisco Iglesias             }
489c95997a3SFrancisco Iglesias         }
490c95997a3SFrancisco Iglesias         /* Zero length transfer check */
491c95997a3SFrancisco Iglesias         if (!s->regs[R_GQSPI_DATA_STS]) {
492c95997a3SFrancisco Iglesias             continue;
493c95997a3SFrancisco Iglesias         }
494c95997a3SFrancisco Iglesias         if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, RECIEVE) &&
495c95997a3SFrancisco Iglesias             fifo8_is_full(&s->rx_fifo_g)) {
496c95997a3SFrancisco Iglesias             /* No space in RX fifo for transfer - try again later */
497c95997a3SFrancisco Iglesias             return;
498c95997a3SFrancisco Iglesias         }
499c95997a3SFrancisco Iglesias         if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, STRIPE) &&
500c95997a3SFrancisco Iglesias             (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, TRANSMIT) ||
501c95997a3SFrancisco Iglesias              ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, RECIEVE))) {
502c95997a3SFrancisco Iglesias             num_stripes = 2;
503c95997a3SFrancisco Iglesias         }
504c95997a3SFrancisco Iglesias         if (!ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, DATA_XFER)) {
505c95997a3SFrancisco Iglesias             tx_rx[0] = ARRAY_FIELD_EX32(s->regs,
506c95997a3SFrancisco Iglesias                                         GQSPI_GF_SNAPSHOT, IMMEDIATE_DATA);
507c95997a3SFrancisco Iglesias         } else if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, TRANSMIT)) {
508c95997a3SFrancisco Iglesias             for (i = 0; i < num_stripes; ++i) {
509c95997a3SFrancisco Iglesias                 if (!fifo8_is_empty(&s->tx_fifo_g)) {
510c95997a3SFrancisco Iglesias                     tx_rx[i] = fifo8_pop(&s->tx_fifo_g);
511c95997a3SFrancisco Iglesias                     s->tx_fifo_g_align++;
512c95997a3SFrancisco Iglesias                 } else {
513c95997a3SFrancisco Iglesias                     return;
514c95997a3SFrancisco Iglesias                 }
515c95997a3SFrancisco Iglesias             }
516c95997a3SFrancisco Iglesias         }
517c95997a3SFrancisco Iglesias         if (num_stripes == 1) {
518c95997a3SFrancisco Iglesias             /* mirror */
519c95997a3SFrancisco Iglesias             tx_rx[1] = tx_rx[0];
520c95997a3SFrancisco Iglesias         }
521c95997a3SFrancisco Iglesias         busses = ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, DATA_BUS_SELECT);
522c95997a3SFrancisco Iglesias         for (i = 0; i < 2; ++i) {
523c95997a3SFrancisco Iglesias             DB_PRINT_L(1, "bus %d tx = %02x\n", i, tx_rx[i]);
524c95997a3SFrancisco Iglesias             tx_rx[i] = ssi_transfer(XILINX_SPIPS(s)->spi[i], tx_rx[i]);
525c95997a3SFrancisco Iglesias             DB_PRINT_L(1, "bus %d rx = %02x\n", i, tx_rx[i]);
526c95997a3SFrancisco Iglesias         }
527c95997a3SFrancisco Iglesias         if (s->regs[R_GQSPI_DATA_STS] > 1 &&
528c95997a3SFrancisco Iglesias             busses == 0x3 && num_stripes == 2) {
529c95997a3SFrancisco Iglesias             s->regs[R_GQSPI_DATA_STS] -= 2;
530c95997a3SFrancisco Iglesias         } else if (s->regs[R_GQSPI_DATA_STS] > 0) {
531c95997a3SFrancisco Iglesias             s->regs[R_GQSPI_DATA_STS]--;
532c95997a3SFrancisco Iglesias         }
533c95997a3SFrancisco Iglesias         if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, RECIEVE)) {
534c95997a3SFrancisco Iglesias             for (i = 0; i < 2; ++i) {
535c95997a3SFrancisco Iglesias                 if (busses & (1 << i)) {
536c95997a3SFrancisco Iglesias                     DB_PRINT_L(1, "bus %d push_byte = %02x\n", i, tx_rx[i]);
537c95997a3SFrancisco Iglesias                     fifo8_push(&s->rx_fifo_g, tx_rx[i]);
538c95997a3SFrancisco Iglesias                     s->rx_fifo_g_align++;
539c95997a3SFrancisco Iglesias                 }
540c95997a3SFrancisco Iglesias             }
541c95997a3SFrancisco Iglesias         }
542c95997a3SFrancisco Iglesias         if (!s->regs[R_GQSPI_DATA_STS]) {
543c95997a3SFrancisco Iglesias             for (; s->tx_fifo_g_align % 4; s->tx_fifo_g_align++) {
544c95997a3SFrancisco Iglesias                 fifo8_pop(&s->tx_fifo_g);
545c95997a3SFrancisco Iglesias             }
546c95997a3SFrancisco Iglesias             for (; s->rx_fifo_g_align % 4; s->rx_fifo_g_align++) {
547c95997a3SFrancisco Iglesias                 fifo8_push(&s->rx_fifo_g, 0);
548c95997a3SFrancisco Iglesias             }
549c95997a3SFrancisco Iglesias         }
550c95997a3SFrancisco Iglesias     }
551c95997a3SFrancisco Iglesias }
552c95997a3SFrancisco Iglesias 
xilinx_spips_num_dummies(XilinxQSPIPS * qs,uint8_t command)553ef06ca39SFrancisco Iglesias static int xilinx_spips_num_dummies(XilinxQSPIPS *qs, uint8_t command)
554ef06ca39SFrancisco Iglesias {
555ef06ca39SFrancisco Iglesias     if (!qs) {
556ef06ca39SFrancisco Iglesias         /* The SPI device is not a QSPI device */
557ef06ca39SFrancisco Iglesias         return -1;
558ef06ca39SFrancisco Iglesias     }
559ef06ca39SFrancisco Iglesias 
560ef06ca39SFrancisco Iglesias     switch (command) { /* check for dummies */
561ef06ca39SFrancisco Iglesias     case READ: /* no dummy bytes/cycles */
562ef06ca39SFrancisco Iglesias     case PP:
563ef06ca39SFrancisco Iglesias     case DPP:
564ef06ca39SFrancisco Iglesias     case QPP:
565ef06ca39SFrancisco Iglesias     case READ_4:
566ef06ca39SFrancisco Iglesias     case PP_4:
567ef06ca39SFrancisco Iglesias     case QPP_4:
568ef06ca39SFrancisco Iglesias         return 0;
569ef06ca39SFrancisco Iglesias     case FAST_READ:
570ef06ca39SFrancisco Iglesias     case DOR:
571ef06ca39SFrancisco Iglesias     case QOR:
57233e2c4d8SFrancisco Iglesias     case FAST_READ_4:
573ef06ca39SFrancisco Iglesias     case DOR_4:
574ef06ca39SFrancisco Iglesias     case QOR_4:
575ef06ca39SFrancisco Iglesias         return 1;
576ef06ca39SFrancisco Iglesias     case DIOR:
577ef06ca39SFrancisco Iglesias     case DIOR_4:
578ef06ca39SFrancisco Iglesias         return 2;
579ef06ca39SFrancisco Iglesias     case QIOR:
580ef06ca39SFrancisco Iglesias     case QIOR_4:
581b8cc8503SFrancisco Iglesias         return 4;
582ef06ca39SFrancisco Iglesias     default:
583ef06ca39SFrancisco Iglesias         return -1;
584ef06ca39SFrancisco Iglesias     }
585ef06ca39SFrancisco Iglesias }
586ef06ca39SFrancisco Iglesias 
get_addr_length(XilinxSPIPS * s,uint8_t cmd)587ef06ca39SFrancisco Iglesias static inline uint8_t get_addr_length(XilinxSPIPS *s, uint8_t cmd)
588ef06ca39SFrancisco Iglesias {
589ef06ca39SFrancisco Iglesias    switch (cmd) {
590ef06ca39SFrancisco Iglesias    case PP_4:
591ef06ca39SFrancisco Iglesias    case QPP_4:
592ef06ca39SFrancisco Iglesias    case READ_4:
593ef06ca39SFrancisco Iglesias    case QIOR_4:
594ef06ca39SFrancisco Iglesias    case FAST_READ_4:
595ef06ca39SFrancisco Iglesias    case DOR_4:
596ef06ca39SFrancisco Iglesias    case QOR_4:
597ef06ca39SFrancisco Iglesias    case DIOR_4:
598ef06ca39SFrancisco Iglesias        return 4;
599ef06ca39SFrancisco Iglesias    default:
600ef06ca39SFrancisco Iglesias        return (s->regs[R_CMND] & R_CMND_EXT_ADD) ? 4 : 3;
601ef06ca39SFrancisco Iglesias    }
602ef06ca39SFrancisco Iglesias }
603ef06ca39SFrancisco Iglesias 
xilinx_spips_flush_txfifo(XilinxSPIPS * s)60431e17060SPaolo Bonzini static void xilinx_spips_flush_txfifo(XilinxSPIPS *s)
60531e17060SPaolo Bonzini {
6064a5b6fa8SPeter Crosthwaite     int debug_level = 0;
607ef06ca39SFrancisco Iglesias     XilinxQSPIPS *q = (XilinxQSPIPS *) object_dynamic_cast(OBJECT(s),
608ef06ca39SFrancisco Iglesias                                                            TYPE_XILINX_QSPIPS);
6094a5b6fa8SPeter Crosthwaite 
61031e17060SPaolo Bonzini     for (;;) {
61131e17060SPaolo Bonzini         int i;
61231e17060SPaolo Bonzini         uint8_t tx = 0;
613fbe5dac7SFrancisco Iglesias         uint8_t tx_rx[MAX_NUM_BUSSES] = { 0 };
614ef06ca39SFrancisco Iglesias         uint8_t dummy_cycles = 0;
615ef06ca39SFrancisco Iglesias         uint8_t addr_length;
61631e17060SPaolo Bonzini 
61731e17060SPaolo Bonzini         if (fifo8_is_empty(&s->tx_fifo)) {
61831e17060SPaolo Bonzini             xilinx_spips_update_ixr(s);
61931e17060SPaolo Bonzini             return;
620fbf32752SSai Pavan Boddu         } else if (s->snoop_state == SNOOP_STRIPING ||
621fbf32752SSai Pavan Boddu                    s->snoop_state == SNOOP_NONE) {
6229151da25SPeter Crosthwaite             for (i = 0; i < num_effective_busses(s); ++i) {
6239151da25SPeter Crosthwaite                 tx_rx[i] = fifo8_pop(&s->tx_fifo);
6249151da25SPeter Crosthwaite             }
6259151da25SPeter Crosthwaite             stripe8(tx_rx, num_effective_busses(s), false);
626ef06ca39SFrancisco Iglesias         } else if (s->snoop_state >= SNOOP_ADDR) {
62731e17060SPaolo Bonzini             tx = fifo8_pop(&s->tx_fifo);
6289151da25SPeter Crosthwaite             for (i = 0; i < num_effective_busses(s); ++i) {
6299151da25SPeter Crosthwaite                 tx_rx[i] = tx;
63031e17060SPaolo Bonzini             }
631ef06ca39SFrancisco Iglesias         } else {
6323754eed4SXuzhou Cheng             /*
6333754eed4SXuzhou Cheng              * Extract a dummy byte and generate dummy cycles according to the
6343754eed4SXuzhou Cheng              * link state
6353754eed4SXuzhou Cheng              */
636ef06ca39SFrancisco Iglesias             tx = fifo8_pop(&s->tx_fifo);
637ef06ca39SFrancisco Iglesias             dummy_cycles = 8 / s->link_state;
63831e17060SPaolo Bonzini         }
6399151da25SPeter Crosthwaite 
6409151da25SPeter Crosthwaite         for (i = 0; i < num_effective_busses(s); ++i) {
641c3725b85SFrancisco Iglesias             int bus = num_effective_busses(s) - 1 - i;
642ef06ca39SFrancisco Iglesias             if (dummy_cycles) {
643ef06ca39SFrancisco Iglesias                 int d;
644ef06ca39SFrancisco Iglesias                 for (d = 0; d < dummy_cycles; ++d) {
645ef06ca39SFrancisco Iglesias                     tx_rx[0] = ssi_transfer(s->spi[bus], (uint32_t)tx_rx[0]);
646ef06ca39SFrancisco Iglesias                 }
647ef06ca39SFrancisco Iglesias             } else {
6484a5b6fa8SPeter Crosthwaite                 DB_PRINT_L(debug_level, "tx = %02x\n", tx_rx[i]);
649c3725b85SFrancisco Iglesias                 tx_rx[i] = ssi_transfer(s->spi[bus], (uint32_t)tx_rx[i]);
6504a5b6fa8SPeter Crosthwaite                 DB_PRINT_L(debug_level, "rx = %02x\n", tx_rx[i]);
6519151da25SPeter Crosthwaite             }
652ef06ca39SFrancisco Iglesias         }
6539151da25SPeter Crosthwaite 
654ef06ca39SFrancisco Iglesias         if (s->regs[R_CMND] & R_CMND_RXFIFO_DRAIN) {
655ef06ca39SFrancisco Iglesias             DB_PRINT_L(debug_level, "dircarding drained rx byte\n");
656ef06ca39SFrancisco Iglesias             /* Do nothing */
657ef06ca39SFrancisco Iglesias         } else if (s->rx_discard) {
658ef06ca39SFrancisco Iglesias             DB_PRINT_L(debug_level, "dircarding discarded rx byte\n");
659ef06ca39SFrancisco Iglesias             s->rx_discard -= 8 / s->link_state;
660ef06ca39SFrancisco Iglesias         } else if (fifo8_is_full(&s->rx_fifo)) {
66131e17060SPaolo Bonzini             s->regs[R_INTR_STATUS] |= IXR_RX_FIFO_OVERFLOW;
6624a5b6fa8SPeter Crosthwaite             DB_PRINT_L(0, "rx FIFO overflow");
6639151da25SPeter Crosthwaite         } else if (s->snoop_state == SNOOP_STRIPING) {
6649151da25SPeter Crosthwaite             stripe8(tx_rx, num_effective_busses(s), true);
6659151da25SPeter Crosthwaite             for (i = 0; i < num_effective_busses(s); ++i) {
6669151da25SPeter Crosthwaite                 fifo8_push(&s->rx_fifo, (uint8_t)tx_rx[i]);
667ef06ca39SFrancisco Iglesias                 DB_PRINT_L(debug_level, "pushing striped rx byte\n");
6689151da25SPeter Crosthwaite             }
66931e17060SPaolo Bonzini         } else {
670ef06ca39SFrancisco Iglesias            DB_PRINT_L(debug_level, "pushing unstriped rx byte\n");
6719151da25SPeter Crosthwaite            fifo8_push(&s->rx_fifo, (uint8_t)tx_rx[0]);
67231e17060SPaolo Bonzini         }
67331e17060SPaolo Bonzini 
674ef06ca39SFrancisco Iglesias         if (s->link_state_next_when) {
675ef06ca39SFrancisco Iglesias             s->link_state_next_when--;
676ef06ca39SFrancisco Iglesias             if (!s->link_state_next_when) {
677ef06ca39SFrancisco Iglesias                 s->link_state = s->link_state_next;
678ef06ca39SFrancisco Iglesias             }
679ef06ca39SFrancisco Iglesias         }
680ef06ca39SFrancisco Iglesias 
6814a5b6fa8SPeter Crosthwaite         DB_PRINT_L(debug_level, "initial snoop state: %x\n",
6824a5b6fa8SPeter Crosthwaite                    (unsigned)s->snoop_state);
68331e17060SPaolo Bonzini         switch (s->snoop_state) {
68431e17060SPaolo Bonzini         case (SNOOP_CHECKING):
685ef06ca39SFrancisco Iglesias             /* Store the count of dummy bytes in the txfifo */
686ef06ca39SFrancisco Iglesias             s->cmd_dummies = xilinx_spips_num_dummies(q, tx);
687ef06ca39SFrancisco Iglesias             addr_length = get_addr_length(s, tx);
688ef06ca39SFrancisco Iglesias             if (s->cmd_dummies < 0) {
68931e17060SPaolo Bonzini                 s->snoop_state = SNOOP_NONE;
690ef06ca39SFrancisco Iglesias             } else {
691ef06ca39SFrancisco Iglesias                 s->snoop_state = SNOOP_ADDR + addr_length - 1;
692ef06ca39SFrancisco Iglesias             }
693ef06ca39SFrancisco Iglesias             switch (tx) {
694ef06ca39SFrancisco Iglesias             case DPP:
695ef06ca39SFrancisco Iglesias             case DOR:
696ef06ca39SFrancisco Iglesias             case DOR_4:
697ef06ca39SFrancisco Iglesias                 s->link_state_next = 2;
698ef06ca39SFrancisco Iglesias                 s->link_state_next_when = addr_length + s->cmd_dummies;
699ef06ca39SFrancisco Iglesias                 break;
700ef06ca39SFrancisco Iglesias             case QPP:
701ef06ca39SFrancisco Iglesias             case QPP_4:
702ef06ca39SFrancisco Iglesias             case QOR:
703ef06ca39SFrancisco Iglesias             case QOR_4:
704ef06ca39SFrancisco Iglesias                 s->link_state_next = 4;
705ef06ca39SFrancisco Iglesias                 s->link_state_next_when = addr_length + s->cmd_dummies;
706ef06ca39SFrancisco Iglesias                 break;
707ef06ca39SFrancisco Iglesias             case DIOR:
708ef06ca39SFrancisco Iglesias             case DIOR_4:
709ef06ca39SFrancisco Iglesias                 s->link_state = 2;
710ef06ca39SFrancisco Iglesias                 break;
711ef06ca39SFrancisco Iglesias             case QIOR:
712ef06ca39SFrancisco Iglesias             case QIOR_4:
713ef06ca39SFrancisco Iglesias                 s->link_state = 4;
714ef06ca39SFrancisco Iglesias                 break;
715ef06ca39SFrancisco Iglesias             }
716ef06ca39SFrancisco Iglesias             break;
717ef06ca39SFrancisco Iglesias         case (SNOOP_ADDR):
7183754eed4SXuzhou Cheng             /*
7193754eed4SXuzhou Cheng              * Address has been transmitted, transmit dummy cycles now if needed
7203754eed4SXuzhou Cheng              */
721ef06ca39SFrancisco Iglesias             if (s->cmd_dummies < 0) {
722ef06ca39SFrancisco Iglesias                 s->snoop_state = SNOOP_NONE;
723ef06ca39SFrancisco Iglesias             } else {
724ef06ca39SFrancisco Iglesias                 s->snoop_state = s->cmd_dummies;
72531e17060SPaolo Bonzini             }
72631e17060SPaolo Bonzini             break;
72731e17060SPaolo Bonzini         case (SNOOP_STRIPING):
72831e17060SPaolo Bonzini         case (SNOOP_NONE):
7294a5b6fa8SPeter Crosthwaite             /* Once we hit the boring stuff - squelch debug noise */
7304a5b6fa8SPeter Crosthwaite             if (!debug_level) {
7314a5b6fa8SPeter Crosthwaite                 DB_PRINT_L(0, "squelching debug info ....\n");
7324a5b6fa8SPeter Crosthwaite                 debug_level = 1;
7334a5b6fa8SPeter Crosthwaite             }
73431e17060SPaolo Bonzini             break;
73531e17060SPaolo Bonzini         default:
73631e17060SPaolo Bonzini             s->snoop_state--;
73731e17060SPaolo Bonzini         }
7384a5b6fa8SPeter Crosthwaite         DB_PRINT_L(debug_level, "final snoop state: %x\n",
7394a5b6fa8SPeter Crosthwaite                    (unsigned)s->snoop_state);
74031e17060SPaolo Bonzini     }
74131e17060SPaolo Bonzini }
74231e17060SPaolo Bonzini 
tx_data_bytes(Fifo8 * fifo,uint32_t value,int num,bool be)7432fdd171eSFrancisco Iglesias static inline void tx_data_bytes(Fifo8 *fifo, uint32_t value, int num, bool be)
7442fdd171eSFrancisco Iglesias {
7452fdd171eSFrancisco Iglesias     int i;
7462fdd171eSFrancisco Iglesias     for (i = 0; i < num && !fifo8_is_full(fifo); ++i) {
7472fdd171eSFrancisco Iglesias         if (be) {
7482fdd171eSFrancisco Iglesias             fifo8_push(fifo, (uint8_t)(value >> 24));
7492fdd171eSFrancisco Iglesias             value <<= 8;
7502fdd171eSFrancisco Iglesias         } else {
7512fdd171eSFrancisco Iglesias             fifo8_push(fifo, (uint8_t)value);
7522fdd171eSFrancisco Iglesias             value >>= 8;
7532fdd171eSFrancisco Iglesias         }
7542fdd171eSFrancisco Iglesias     }
7552fdd171eSFrancisco Iglesias }
7562fdd171eSFrancisco Iglesias 
xilinx_spips_check_zero_pump(XilinxSPIPS * s)757275e28ccSFrancisco Iglesias static void xilinx_spips_check_zero_pump(XilinxSPIPS *s)
758275e28ccSFrancisco Iglesias {
759275e28ccSFrancisco Iglesias     if (!s->regs[R_TRANSFER_SIZE]) {
760275e28ccSFrancisco Iglesias         return;
761275e28ccSFrancisco Iglesias     }
762275e28ccSFrancisco Iglesias     if (!fifo8_is_empty(&s->tx_fifo) && s->regs[R_CMND] & R_CMND_PUSH_WAIT) {
763275e28ccSFrancisco Iglesias         return;
764275e28ccSFrancisco Iglesias     }
765275e28ccSFrancisco Iglesias     /*
766275e28ccSFrancisco Iglesias      * The zero pump must never fill tx fifo such that rx overflow is
767275e28ccSFrancisco Iglesias      * possible
768275e28ccSFrancisco Iglesias      */
769275e28ccSFrancisco Iglesias     while (s->regs[R_TRANSFER_SIZE] &&
770275e28ccSFrancisco Iglesias            s->rx_fifo.num + s->tx_fifo.num < RXFF_A_Q - 3) {
7719b4b4e51SMichael Tokarev         /* endianness just doesn't matter when zero pumping */
772275e28ccSFrancisco Iglesias         tx_data_bytes(&s->tx_fifo, 0, 4, false);
773275e28ccSFrancisco Iglesias         s->regs[R_TRANSFER_SIZE] &= ~0x03ull;
774275e28ccSFrancisco Iglesias         s->regs[R_TRANSFER_SIZE] -= 4;
775275e28ccSFrancisco Iglesias     }
776275e28ccSFrancisco Iglesias }
777275e28ccSFrancisco Iglesias 
xilinx_spips_check_flush(XilinxSPIPS * s)778275e28ccSFrancisco Iglesias static void xilinx_spips_check_flush(XilinxSPIPS *s)
779275e28ccSFrancisco Iglesias {
780275e28ccSFrancisco Iglesias     if (s->man_start_com ||
781275e28ccSFrancisco Iglesias         (!fifo8_is_empty(&s->tx_fifo) &&
782275e28ccSFrancisco Iglesias          !(s->regs[R_CONFIG] & MAN_START_EN))) {
783275e28ccSFrancisco Iglesias         xilinx_spips_check_zero_pump(s);
784275e28ccSFrancisco Iglesias         xilinx_spips_flush_txfifo(s);
785275e28ccSFrancisco Iglesias     }
786275e28ccSFrancisco Iglesias     if (fifo8_is_empty(&s->tx_fifo) && !s->regs[R_TRANSFER_SIZE]) {
787275e28ccSFrancisco Iglesias         s->man_start_com = false;
788275e28ccSFrancisco Iglesias     }
789275e28ccSFrancisco Iglesias     xilinx_spips_update_ixr(s);
790275e28ccSFrancisco Iglesias }
791275e28ccSFrancisco Iglesias 
xlnx_zynqmp_qspips_check_flush(XlnxZynqMPQSPIPS * s)792c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_check_flush(XlnxZynqMPQSPIPS *s)
793c95997a3SFrancisco Iglesias {
794c95997a3SFrancisco Iglesias     bool gqspi_has_work = s->regs[R_GQSPI_DATA_STS] ||
795c95997a3SFrancisco Iglesias                           !fifo32_is_empty(&s->fifo_g);
796c95997a3SFrancisco Iglesias 
797c95997a3SFrancisco Iglesias     if (ARRAY_FIELD_EX32(s->regs, GQSPI_SELECT, GENERIC_QSPI_EN)) {
798c95997a3SFrancisco Iglesias         if (s->man_start_com_g || (gqspi_has_work &&
799c95997a3SFrancisco Iglesias              !ARRAY_FIELD_EX32(s->regs, GQSPI_CNFG, GEN_FIFO_START_MODE))) {
800c95997a3SFrancisco Iglesias             xlnx_zynqmp_qspips_flush_fifo_g(s);
801c95997a3SFrancisco Iglesias         }
802c95997a3SFrancisco Iglesias     } else {
803c95997a3SFrancisco Iglesias         xilinx_spips_check_flush(XILINX_SPIPS(s));
804c95997a3SFrancisco Iglesias     }
805c95997a3SFrancisco Iglesias     if (!gqspi_has_work) {
806c95997a3SFrancisco Iglesias         s->man_start_com_g = false;
807c95997a3SFrancisco Iglesias     }
808c95997a3SFrancisco Iglesias     xlnx_zynqmp_qspips_update_ixr(s);
809c95997a3SFrancisco Iglesias }
810c95997a3SFrancisco Iglesias 
rx_data_bytes(Fifo8 * fifo,uint8_t * value,int max)8112fdd171eSFrancisco Iglesias static inline int rx_data_bytes(Fifo8 *fifo, uint8_t *value, int max)
81231e17060SPaolo Bonzini {
81331e17060SPaolo Bonzini     int i;
81431e17060SPaolo Bonzini 
8152fdd171eSFrancisco Iglesias     for (i = 0; i < max && !fifo8_is_empty(fifo); ++i) {
8162fdd171eSFrancisco Iglesias         value[i] = fifo8_pop(fifo);
81731e17060SPaolo Bonzini     }
8182fdd171eSFrancisco Iglesias     return max - i;
81931e17060SPaolo Bonzini }
82031e17060SPaolo Bonzini 
pop_buf(Fifo8 * fifo,uint32_t max,uint32_t * num)821c95997a3SFrancisco Iglesias static const void *pop_buf(Fifo8 *fifo, uint32_t max, uint32_t *num)
822c95997a3SFrancisco Iglesias {
823c95997a3SFrancisco Iglesias     void *ret;
824c95997a3SFrancisco Iglesias 
825c95997a3SFrancisco Iglesias     if (max == 0 || max > fifo->num) {
826c95997a3SFrancisco Iglesias         abort();
827c95997a3SFrancisco Iglesias     }
828c95997a3SFrancisco Iglesias     *num = MIN(fifo->capacity - fifo->head, max);
829c95997a3SFrancisco Iglesias     ret = &fifo->data[fifo->head];
830c95997a3SFrancisco Iglesias     fifo->head += *num;
831c95997a3SFrancisco Iglesias     fifo->head %= fifo->capacity;
832c95997a3SFrancisco Iglesias     fifo->num -= *num;
833c95997a3SFrancisco Iglesias     return ret;
834c95997a3SFrancisco Iglesias }
835c95997a3SFrancisco Iglesias 
xlnx_zynqmp_qspips_notify(void * opaque)836c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_notify(void *opaque)
837c95997a3SFrancisco Iglesias {
838c95997a3SFrancisco Iglesias     XlnxZynqMPQSPIPS *rq = XLNX_ZYNQMP_QSPIPS(opaque);
839c95997a3SFrancisco Iglesias     XilinxSPIPS *s = XILINX_SPIPS(rq);
840c95997a3SFrancisco Iglesias     Fifo8 *recv_fifo;
841c95997a3SFrancisco Iglesias 
842c95997a3SFrancisco Iglesias     if (ARRAY_FIELD_EX32(rq->regs, GQSPI_SELECT, GENERIC_QSPI_EN)) {
843c95997a3SFrancisco Iglesias         if (!(ARRAY_FIELD_EX32(rq->regs, GQSPI_CNFG, MODE_EN) == 2)) {
844c95997a3SFrancisco Iglesias             return;
845c95997a3SFrancisco Iglesias         }
846c95997a3SFrancisco Iglesias         recv_fifo = &rq->rx_fifo_g;
847c95997a3SFrancisco Iglesias     } else {
848c95997a3SFrancisco Iglesias         if (!(s->regs[R_CMND] & R_CMND_DMA_EN)) {
849c95997a3SFrancisco Iglesias             return;
850c95997a3SFrancisco Iglesias         }
851c95997a3SFrancisco Iglesias         recv_fifo = &s->rx_fifo;
852c95997a3SFrancisco Iglesias     }
853c95997a3SFrancisco Iglesias     while (recv_fifo->num >= 4
854c95997a3SFrancisco Iglesias            && stream_can_push(rq->dma, xlnx_zynqmp_qspips_notify, rq))
855c95997a3SFrancisco Iglesias     {
856c95997a3SFrancisco Iglesias         size_t ret;
857c95997a3SFrancisco Iglesias         uint32_t num;
85821d887cdSSai Pavan Boddu         const void *rxd;
85921d887cdSSai Pavan Boddu         int len;
86021d887cdSSai Pavan Boddu 
86121d887cdSSai Pavan Boddu         len = recv_fifo->num >= rq->dma_burst_size ? rq->dma_burst_size :
86221d887cdSSai Pavan Boddu                                                    recv_fifo->num;
86321d887cdSSai Pavan Boddu         rxd = pop_buf(recv_fifo, len, &num);
864c95997a3SFrancisco Iglesias 
865c95997a3SFrancisco Iglesias         memcpy(rq->dma_buf, rxd, num);
866c95997a3SFrancisco Iglesias 
86751b19950SEdgar E. Iglesias         ret = stream_push(rq->dma, rq->dma_buf, num, false);
86821d887cdSSai Pavan Boddu         assert(ret == num);
869c95997a3SFrancisco Iglesias         xlnx_zynqmp_qspips_check_flush(rq);
870c95997a3SFrancisco Iglesias     }
871c95997a3SFrancisco Iglesias }
872c95997a3SFrancisco Iglesias 
xilinx_spips_read(void * opaque,hwaddr addr,unsigned size)87331e17060SPaolo Bonzini static uint64_t xilinx_spips_read(void *opaque, hwaddr addr,
87431e17060SPaolo Bonzini                                   unsigned size)
87531e17060SPaolo Bonzini {
87631e17060SPaolo Bonzini     XilinxSPIPS *s = opaque;
87731e17060SPaolo Bonzini     uint32_t mask = ~0;
87831e17060SPaolo Bonzini     uint32_t ret;
879b0b7ae62SPeter Crosthwaite     uint8_t rx_buf[4];
8802fdd171eSFrancisco Iglesias     int shortfall;
88131e17060SPaolo Bonzini 
88231e17060SPaolo Bonzini     addr >>= 2;
88331e17060SPaolo Bonzini     switch (addr) {
88431e17060SPaolo Bonzini     case R_CONFIG:
8852133a5f6SPeter Crosthwaite         mask = ~(R_CONFIG_RSVD | MAN_START_COM);
88631e17060SPaolo Bonzini         break;
88731e17060SPaolo Bonzini     case R_INTR_STATUS:
88887920b44SPeter Crosthwaite         ret = s->regs[addr] & IXR_ALL;
88987920b44SPeter Crosthwaite         s->regs[addr] = 0;
890883f2c59SPhilippe Mathieu-Daudé         DB_PRINT_L(0, "addr=" HWADDR_FMT_plx " = %x\n", addr * 4, ret);
8912e1cf2c9SFrancisco Iglesias         xilinx_spips_update_ixr(s);
89287920b44SPeter Crosthwaite         return ret;
89331e17060SPaolo Bonzini     case R_INTR_MASK:
89431e17060SPaolo Bonzini         mask = IXR_ALL;
89531e17060SPaolo Bonzini         break;
89631e17060SPaolo Bonzini     case  R_EN:
89731e17060SPaolo Bonzini         mask = 0x1;
89831e17060SPaolo Bonzini         break;
89931e17060SPaolo Bonzini     case R_SLAVE_IDLE_COUNT:
90031e17060SPaolo Bonzini         mask = 0xFF;
90131e17060SPaolo Bonzini         break;
90231e17060SPaolo Bonzini     case R_MOD_ID:
90331e17060SPaolo Bonzini         mask = 0x01FFFFFF;
90431e17060SPaolo Bonzini         break;
90531e17060SPaolo Bonzini     case R_INTR_EN:
90631e17060SPaolo Bonzini     case R_INTR_DIS:
90731e17060SPaolo Bonzini     case R_TX_DATA:
90831e17060SPaolo Bonzini         mask = 0;
90931e17060SPaolo Bonzini         break;
91031e17060SPaolo Bonzini     case R_RX_DATA:
911b0b7ae62SPeter Crosthwaite         memset(rx_buf, 0, sizeof(rx_buf));
9122fdd171eSFrancisco Iglesias         shortfall = rx_data_bytes(&s->rx_fifo, rx_buf, s->num_txrx_bytes);
9132fdd171eSFrancisco Iglesias         ret = s->regs[R_CONFIG] & R_CONFIG_ENDIAN ?
9142fdd171eSFrancisco Iglesias                         cpu_to_be32(*(uint32_t *)rx_buf) :
9152fdd171eSFrancisco Iglesias                         cpu_to_le32(*(uint32_t *)rx_buf);
9162fdd171eSFrancisco Iglesias         if (!(s->regs[R_CONFIG] & R_CONFIG_ENDIAN)) {
9172fdd171eSFrancisco Iglesias             ret <<= 8 * shortfall;
9182fdd171eSFrancisco Iglesias         }
919883f2c59SPhilippe Mathieu-Daudé         DB_PRINT_L(0, "addr=" HWADDR_FMT_plx " = %x\n", addr * 4, ret);
920c95997a3SFrancisco Iglesias         xilinx_spips_check_flush(s);
92131e17060SPaolo Bonzini         xilinx_spips_update_ixr(s);
92231e17060SPaolo Bonzini         return ret;
92331e17060SPaolo Bonzini     }
924883f2c59SPhilippe Mathieu-Daudé     DB_PRINT_L(0, "addr=" HWADDR_FMT_plx " = %x\n", addr * 4,
9254a5b6fa8SPeter Crosthwaite                s->regs[addr] & mask);
92631e17060SPaolo Bonzini     return s->regs[addr] & mask;
92731e17060SPaolo Bonzini 
92831e17060SPaolo Bonzini }
92931e17060SPaolo Bonzini 
xlnx_zynqmp_qspips_read(void * opaque,hwaddr addr,unsigned size)930c95997a3SFrancisco Iglesias static uint64_t xlnx_zynqmp_qspips_read(void *opaque,
931c95997a3SFrancisco Iglesias                                         hwaddr addr, unsigned size)
932c95997a3SFrancisco Iglesias {
933c95997a3SFrancisco Iglesias     XlnxZynqMPQSPIPS *s = XLNX_ZYNQMP_QSPIPS(opaque);
934c95997a3SFrancisco Iglesias     uint32_t reg = addr / 4;
935c95997a3SFrancisco Iglesias     uint32_t ret;
936c95997a3SFrancisco Iglesias     uint8_t rx_buf[4];
937c95997a3SFrancisco Iglesias     int shortfall;
938c95997a3SFrancisco Iglesias 
939c95997a3SFrancisco Iglesias     if (reg <= R_MOD_ID) {
940c95997a3SFrancisco Iglesias         return xilinx_spips_read(opaque, addr, size);
941c95997a3SFrancisco Iglesias     } else {
942c95997a3SFrancisco Iglesias         switch (reg) {
943c95997a3SFrancisco Iglesias         case R_GQSPI_RXD:
944c95997a3SFrancisco Iglesias             if (fifo8_is_empty(&s->rx_fifo_g)) {
945c95997a3SFrancisco Iglesias                 qemu_log_mask(LOG_GUEST_ERROR,
946c95997a3SFrancisco Iglesias                               "Read from empty GQSPI RX FIFO\n");
947c95997a3SFrancisco Iglesias                 return 0;
948c95997a3SFrancisco Iglesias             }
949c95997a3SFrancisco Iglesias             memset(rx_buf, 0, sizeof(rx_buf));
950c95997a3SFrancisco Iglesias             shortfall = rx_data_bytes(&s->rx_fifo_g, rx_buf,
951c95997a3SFrancisco Iglesias                                       XILINX_SPIPS(s)->num_txrx_bytes);
952c95997a3SFrancisco Iglesias             ret = ARRAY_FIELD_EX32(s->regs, GQSPI_CNFG, ENDIAN) ?
953c95997a3SFrancisco Iglesias                   cpu_to_be32(*(uint32_t *)rx_buf) :
954c95997a3SFrancisco Iglesias                   cpu_to_le32(*(uint32_t *)rx_buf);
955c95997a3SFrancisco Iglesias             if (!ARRAY_FIELD_EX32(s->regs, GQSPI_CNFG, ENDIAN)) {
956c95997a3SFrancisco Iglesias                 ret <<= 8 * shortfall;
957c95997a3SFrancisco Iglesias             }
958c95997a3SFrancisco Iglesias             xlnx_zynqmp_qspips_check_flush(s);
959c95997a3SFrancisco Iglesias             xlnx_zynqmp_qspips_update_ixr(s);
960c95997a3SFrancisco Iglesias             return ret;
961c95997a3SFrancisco Iglesias         default:
962c95997a3SFrancisco Iglesias             return s->regs[reg];
963c95997a3SFrancisco Iglesias         }
964c95997a3SFrancisco Iglesias     }
965c95997a3SFrancisco Iglesias }
966c95997a3SFrancisco Iglesias 
xilinx_spips_write(void * opaque,hwaddr addr,uint64_t value,unsigned size)96731e17060SPaolo Bonzini static void xilinx_spips_write(void *opaque, hwaddr addr,
96831e17060SPaolo Bonzini                                uint64_t value, unsigned size)
96931e17060SPaolo Bonzini {
97031e17060SPaolo Bonzini     int mask = ~0;
97131e17060SPaolo Bonzini     XilinxSPIPS *s = opaque;
9723a6606c7SSai Pavan Boddu     bool try_flush = true;
97331e17060SPaolo Bonzini 
974883f2c59SPhilippe Mathieu-Daudé     DB_PRINT_L(0, "addr=" HWADDR_FMT_plx " = %x\n", addr, (unsigned)value);
97531e17060SPaolo Bonzini     addr >>= 2;
976*90bb6d67SFrederic Konrad     assert(addr < XLNX_SPIPS_R_MAX);
977*90bb6d67SFrederic Konrad 
97831e17060SPaolo Bonzini     switch (addr) {
97931e17060SPaolo Bonzini     case R_CONFIG:
9802133a5f6SPeter Crosthwaite         mask = ~(R_CONFIG_RSVD | MAN_START_COM);
981275e28ccSFrancisco Iglesias         if ((value & MAN_START_COM) && (s->regs[R_CONFIG] & MAN_START_EN)) {
982275e28ccSFrancisco Iglesias             s->man_start_com = true;
98331e17060SPaolo Bonzini         }
98431e17060SPaolo Bonzini         break;
98531e17060SPaolo Bonzini     case R_INTR_STATUS:
98631e17060SPaolo Bonzini         mask = IXR_ALL;
98731e17060SPaolo Bonzini         s->regs[R_INTR_STATUS] &= ~(mask & value);
98831e17060SPaolo Bonzini         goto no_reg_update;
98931e17060SPaolo Bonzini     case R_INTR_DIS:
99031e17060SPaolo Bonzini         mask = IXR_ALL;
99131e17060SPaolo Bonzini         s->regs[R_INTR_MASK] &= ~(mask & value);
99231e17060SPaolo Bonzini         goto no_reg_update;
99331e17060SPaolo Bonzini     case R_INTR_EN:
99431e17060SPaolo Bonzini         mask = IXR_ALL;
99531e17060SPaolo Bonzini         s->regs[R_INTR_MASK] |= mask & value;
99631e17060SPaolo Bonzini         goto no_reg_update;
99731e17060SPaolo Bonzini     case R_EN:
99831e17060SPaolo Bonzini         mask = 0x1;
99931e17060SPaolo Bonzini         break;
100031e17060SPaolo Bonzini     case R_SLAVE_IDLE_COUNT:
100131e17060SPaolo Bonzini         mask = 0xFF;
100231e17060SPaolo Bonzini         break;
100331e17060SPaolo Bonzini     case R_RX_DATA:
100431e17060SPaolo Bonzini     case R_INTR_MASK:
100531e17060SPaolo Bonzini     case R_MOD_ID:
100631e17060SPaolo Bonzini         mask = 0;
100731e17060SPaolo Bonzini         break;
100831e17060SPaolo Bonzini     case R_TX_DATA:
10092fdd171eSFrancisco Iglesias         tx_data_bytes(&s->tx_fifo, (uint32_t)value, s->num_txrx_bytes,
10102fdd171eSFrancisco Iglesias                       s->regs[R_CONFIG] & R_CONFIG_ENDIAN);
101131e17060SPaolo Bonzini         goto no_reg_update;
101231e17060SPaolo Bonzini     case R_TXD1:
10132fdd171eSFrancisco Iglesias         tx_data_bytes(&s->tx_fifo, (uint32_t)value, 1,
10142fdd171eSFrancisco Iglesias                       s->regs[R_CONFIG] & R_CONFIG_ENDIAN);
101531e17060SPaolo Bonzini         goto no_reg_update;
101631e17060SPaolo Bonzini     case R_TXD2:
10172fdd171eSFrancisco Iglesias         tx_data_bytes(&s->tx_fifo, (uint32_t)value, 2,
10182fdd171eSFrancisco Iglesias                       s->regs[R_CONFIG] & R_CONFIG_ENDIAN);
101931e17060SPaolo Bonzini         goto no_reg_update;
102031e17060SPaolo Bonzini     case R_TXD3:
10212fdd171eSFrancisco Iglesias         tx_data_bytes(&s->tx_fifo, (uint32_t)value, 3,
10222fdd171eSFrancisco Iglesias                       s->regs[R_CONFIG] & R_CONFIG_ENDIAN);
102331e17060SPaolo Bonzini         goto no_reg_update;
10243a6606c7SSai Pavan Boddu     /* Skip SPI bus update for below registers writes */
10253a6606c7SSai Pavan Boddu     case R_GPIO:
10263a6606c7SSai Pavan Boddu     case R_LPBK_DLY_ADJ:
10273a6606c7SSai Pavan Boddu     case R_IOU_TAPDLY_BYPASS:
10283a6606c7SSai Pavan Boddu     case R_DUMMY_CYCLE_EN:
10293a6606c7SSai Pavan Boddu     case R_ECO:
10303a6606c7SSai Pavan Boddu         try_flush = false;
10313a6606c7SSai Pavan Boddu         break;
103231e17060SPaolo Bonzini     }
103331e17060SPaolo Bonzini     s->regs[addr] = (s->regs[addr] & ~mask) | (value & mask);
103431e17060SPaolo Bonzini no_reg_update:
10353a6606c7SSai Pavan Boddu     if (try_flush) {
1036c4f08ffeSPeter Crosthwaite         xilinx_spips_update_cs_lines(s);
1037275e28ccSFrancisco Iglesias         xilinx_spips_check_flush(s);
103831e17060SPaolo Bonzini         xilinx_spips_update_cs_lines(s);
1039c4f08ffeSPeter Crosthwaite         xilinx_spips_update_ixr(s);
104031e17060SPaolo Bonzini     }
10413a6606c7SSai Pavan Boddu }
104231e17060SPaolo Bonzini 
104331e17060SPaolo Bonzini static const MemoryRegionOps spips_ops = {
104431e17060SPaolo Bonzini     .read = xilinx_spips_read,
104531e17060SPaolo Bonzini     .write = xilinx_spips_write,
104631e17060SPaolo Bonzini     .endianness = DEVICE_LITTLE_ENDIAN,
104731e17060SPaolo Bonzini };
104831e17060SPaolo Bonzini 
xilinx_qspips_invalidate_mmio_ptr(XilinxQSPIPS * q)1049252b99baSKONRAD Frederic static void xilinx_qspips_invalidate_mmio_ptr(XilinxQSPIPS *q)
1050252b99baSKONRAD Frederic {
105183c3a1f6SKONRAD Frederic     q->lqspi_cached_addr = ~0ULL;
1052252b99baSKONRAD Frederic }
1053252b99baSKONRAD Frederic 
xilinx_qspips_write(void * opaque,hwaddr addr,uint64_t value,unsigned size)1054b5cd9143SPeter Crosthwaite static void xilinx_qspips_write(void *opaque, hwaddr addr,
1055b5cd9143SPeter Crosthwaite                                 uint64_t value, unsigned size)
1056b5cd9143SPeter Crosthwaite {
1057b5cd9143SPeter Crosthwaite     XilinxQSPIPS *q = XILINX_QSPIPS(opaque);
1058ef06ca39SFrancisco Iglesias     XilinxSPIPS *s = XILINX_SPIPS(opaque);
1059b5cd9143SPeter Crosthwaite 
1060b5cd9143SPeter Crosthwaite     xilinx_spips_write(opaque, addr, value, size);
1061b5cd9143SPeter Crosthwaite     addr >>= 2;
1062b5cd9143SPeter Crosthwaite 
1063b5cd9143SPeter Crosthwaite     if (addr == R_LQSPI_CFG) {
1064252b99baSKONRAD Frederic         xilinx_qspips_invalidate_mmio_ptr(q);
1065b5cd9143SPeter Crosthwaite     }
1066ef06ca39SFrancisco Iglesias     if (s->regs[R_CMND] & R_CMND_RXFIFO_DRAIN) {
1067ef06ca39SFrancisco Iglesias         fifo8_reset(&s->rx_fifo);
1068ef06ca39SFrancisco Iglesias     }
1069b5cd9143SPeter Crosthwaite }
1070b5cd9143SPeter Crosthwaite 
xlnx_zynqmp_qspips_write(void * opaque,hwaddr addr,uint64_t value,unsigned size)1071c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_write(void *opaque, hwaddr addr,
1072c95997a3SFrancisco Iglesias                                      uint64_t value, unsigned size)
1073c95997a3SFrancisco Iglesias {
1074c95997a3SFrancisco Iglesias     XlnxZynqMPQSPIPS *s = XLNX_ZYNQMP_QSPIPS(opaque);
1075c95997a3SFrancisco Iglesias     uint32_t reg = addr / 4;
1076c95997a3SFrancisco Iglesias 
1077c95997a3SFrancisco Iglesias     if (reg <= R_MOD_ID) {
1078c95997a3SFrancisco Iglesias         xilinx_qspips_write(opaque, addr, value, size);
1079c95997a3SFrancisco Iglesias     } else {
1080c95997a3SFrancisco Iglesias         switch (reg) {
1081c95997a3SFrancisco Iglesias         case R_GQSPI_CNFG:
1082c95997a3SFrancisco Iglesias             if (FIELD_EX32(value, GQSPI_CNFG, GEN_FIFO_START) &&
1083c95997a3SFrancisco Iglesias                 ARRAY_FIELD_EX32(s->regs, GQSPI_CNFG, GEN_FIFO_START_MODE)) {
1084c95997a3SFrancisco Iglesias                 s->man_start_com_g = true;
1085c95997a3SFrancisco Iglesias             }
1086c95997a3SFrancisco Iglesias             s->regs[reg] = value & ~(R_GQSPI_CNFG_GEN_FIFO_START_MASK);
1087c95997a3SFrancisco Iglesias             break;
1088c95997a3SFrancisco Iglesias         case R_GQSPI_GEN_FIFO:
1089c95997a3SFrancisco Iglesias             if (!fifo32_is_full(&s->fifo_g)) {
1090c95997a3SFrancisco Iglesias                 fifo32_push(&s->fifo_g, value);
1091c95997a3SFrancisco Iglesias             }
1092c95997a3SFrancisco Iglesias             break;
1093c95997a3SFrancisco Iglesias         case R_GQSPI_TXD:
1094c95997a3SFrancisco Iglesias             tx_data_bytes(&s->tx_fifo_g, (uint32_t)value, 4,
1095c95997a3SFrancisco Iglesias                           ARRAY_FIELD_EX32(s->regs, GQSPI_CNFG, ENDIAN));
1096c95997a3SFrancisco Iglesias             break;
1097c95997a3SFrancisco Iglesias         case R_GQSPI_FIFO_CTRL:
1098c95997a3SFrancisco Iglesias             if (FIELD_EX32(value, GQSPI_FIFO_CTRL, GENERIC_FIFO_RESET)) {
1099c95997a3SFrancisco Iglesias                 fifo32_reset(&s->fifo_g);
1100c95997a3SFrancisco Iglesias             }
1101c95997a3SFrancisco Iglesias             if (FIELD_EX32(value, GQSPI_FIFO_CTRL, TX_FIFO_RESET)) {
1102c95997a3SFrancisco Iglesias                 fifo8_reset(&s->tx_fifo_g);
1103c95997a3SFrancisco Iglesias             }
1104c95997a3SFrancisco Iglesias             if (FIELD_EX32(value, GQSPI_FIFO_CTRL, RX_FIFO_RESET)) {
1105c95997a3SFrancisco Iglesias                 fifo8_reset(&s->rx_fifo_g);
1106c95997a3SFrancisco Iglesias             }
1107c95997a3SFrancisco Iglesias             break;
1108c95997a3SFrancisco Iglesias         case R_GQSPI_IDR:
1109c95997a3SFrancisco Iglesias             s->regs[R_GQSPI_IMR] |= value;
1110c95997a3SFrancisco Iglesias             break;
1111c95997a3SFrancisco Iglesias         case R_GQSPI_IER:
1112c95997a3SFrancisco Iglesias             s->regs[R_GQSPI_IMR] &= ~value;
1113c95997a3SFrancisco Iglesias             break;
1114c95997a3SFrancisco Iglesias         case R_GQSPI_ISR:
1115c95997a3SFrancisco Iglesias             s->regs[R_GQSPI_ISR] &= ~value;
1116c95997a3SFrancisco Iglesias             break;
1117c95997a3SFrancisco Iglesias         case R_GQSPI_IMR:
1118c95997a3SFrancisco Iglesias         case R_GQSPI_RXD:
1119c95997a3SFrancisco Iglesias         case R_GQSPI_GF_SNAPSHOT:
1120c95997a3SFrancisco Iglesias         case R_GQSPI_MOD_ID:
1121c95997a3SFrancisco Iglesias             break;
1122c95997a3SFrancisco Iglesias         default:
1123c95997a3SFrancisco Iglesias             s->regs[reg] = value;
1124c95997a3SFrancisco Iglesias             break;
1125c95997a3SFrancisco Iglesias         }
1126c95997a3SFrancisco Iglesias         xlnx_zynqmp_qspips_update_cs_lines(s);
1127c95997a3SFrancisco Iglesias         xlnx_zynqmp_qspips_check_flush(s);
1128c95997a3SFrancisco Iglesias         xlnx_zynqmp_qspips_update_cs_lines(s);
1129c95997a3SFrancisco Iglesias         xlnx_zynqmp_qspips_update_ixr(s);
1130c95997a3SFrancisco Iglesias     }
1131c95997a3SFrancisco Iglesias     xlnx_zynqmp_qspips_notify(s);
1132c95997a3SFrancisco Iglesias }
1133c95997a3SFrancisco Iglesias 
1134b5cd9143SPeter Crosthwaite static const MemoryRegionOps qspips_ops = {
1135b5cd9143SPeter Crosthwaite     .read = xilinx_spips_read,
1136b5cd9143SPeter Crosthwaite     .write = xilinx_qspips_write,
1137b5cd9143SPeter Crosthwaite     .endianness = DEVICE_LITTLE_ENDIAN,
1138b5cd9143SPeter Crosthwaite };
1139b5cd9143SPeter Crosthwaite 
1140c95997a3SFrancisco Iglesias static const MemoryRegionOps xlnx_zynqmp_qspips_ops = {
1141c95997a3SFrancisco Iglesias     .read = xlnx_zynqmp_qspips_read,
1142c95997a3SFrancisco Iglesias     .write = xlnx_zynqmp_qspips_write,
1143c95997a3SFrancisco Iglesias     .endianness = DEVICE_LITTLE_ENDIAN,
1144c95997a3SFrancisco Iglesias };
1145c95997a3SFrancisco Iglesias 
114631e17060SPaolo Bonzini #define LQSPI_CACHE_SIZE 1024
114731e17060SPaolo Bonzini 
lqspi_load_cache(void * opaque,hwaddr addr)1148252b99baSKONRAD Frederic static void lqspi_load_cache(void *opaque, hwaddr addr)
114931e17060SPaolo Bonzini {
11506b91f015SPeter Crosthwaite     XilinxQSPIPS *q = opaque;
115131e17060SPaolo Bonzini     XilinxSPIPS *s = opaque;
1152252b99baSKONRAD Frederic     int i;
1153252b99baSKONRAD Frederic     int flash_addr = ((addr & ~(LQSPI_CACHE_SIZE - 1))
1154252b99baSKONRAD Frederic                    / num_effective_busses(s));
1155ec7e429bSPhilippe Mathieu-Daudé     int peripheral = flash_addr >> LQSPI_ADDRESS_BITS;
115631e17060SPaolo Bonzini     int cache_entry = 0;
115715408b42SPeter Crosthwaite     uint32_t u_page_save = s->regs[R_LQSPI_STS] & ~LQSPI_CFG_U_PAGE;
115815408b42SPeter Crosthwaite 
1159252b99baSKONRAD Frederic     if (addr < q->lqspi_cached_addr ||
1160252b99baSKONRAD Frederic             addr > q->lqspi_cached_addr + LQSPI_CACHE_SIZE - 4) {
1161252b99baSKONRAD Frederic         xilinx_qspips_invalidate_mmio_ptr(q);
116215408b42SPeter Crosthwaite         s->regs[R_LQSPI_STS] &= ~LQSPI_CFG_U_PAGE;
1163ec7e429bSPhilippe Mathieu-Daudé         s->regs[R_LQSPI_STS] |= peripheral ? LQSPI_CFG_U_PAGE : 0;
116431e17060SPaolo Bonzini 
11654a5b6fa8SPeter Crosthwaite         DB_PRINT_L(0, "config reg status: %08x\n", s->regs[R_LQSPI_CFG]);
116631e17060SPaolo Bonzini 
116731e17060SPaolo Bonzini         fifo8_reset(&s->tx_fifo);
116831e17060SPaolo Bonzini         fifo8_reset(&s->rx_fifo);
116931e17060SPaolo Bonzini 
117031e17060SPaolo Bonzini         /* instruction */
11714a5b6fa8SPeter Crosthwaite         DB_PRINT_L(0, "pushing read instruction: %02x\n",
11724a5b6fa8SPeter Crosthwaite                    (unsigned)(uint8_t)(s->regs[R_LQSPI_CFG] &
11734a5b6fa8SPeter Crosthwaite                                        LQSPI_CFG_INST_CODE));
117431e17060SPaolo Bonzini         fifo8_push(&s->tx_fifo, s->regs[R_LQSPI_CFG] & LQSPI_CFG_INST_CODE);
117531e17060SPaolo Bonzini         /* read address */
11764a5b6fa8SPeter Crosthwaite         DB_PRINT_L(0, "pushing read address %06x\n", flash_addr);
1177fbfaa507SFrancisco Iglesias         if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_ADDR4) {
1178fbfaa507SFrancisco Iglesias             fifo8_push(&s->tx_fifo, (uint8_t)(flash_addr >> 24));
1179fbfaa507SFrancisco Iglesias         }
118031e17060SPaolo Bonzini         fifo8_push(&s->tx_fifo, (uint8_t)(flash_addr >> 16));
118131e17060SPaolo Bonzini         fifo8_push(&s->tx_fifo, (uint8_t)(flash_addr >> 8));
118231e17060SPaolo Bonzini         fifo8_push(&s->tx_fifo, (uint8_t)flash_addr);
118331e17060SPaolo Bonzini         /* mode bits */
118431e17060SPaolo Bonzini         if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_MODE_EN) {
118531e17060SPaolo Bonzini             fifo8_push(&s->tx_fifo, extract32(s->regs[R_LQSPI_CFG],
118631e17060SPaolo Bonzini                                               LQSPI_CFG_MODE_SHIFT,
118731e17060SPaolo Bonzini                                               LQSPI_CFG_MODE_WIDTH));
118831e17060SPaolo Bonzini         }
118931e17060SPaolo Bonzini         /* dummy bytes */
119031e17060SPaolo Bonzini         for (i = 0; i < (extract32(s->regs[R_LQSPI_CFG], LQSPI_CFG_DUMMY_SHIFT,
119131e17060SPaolo Bonzini                                    LQSPI_CFG_DUMMY_WIDTH)); ++i) {
11924a5b6fa8SPeter Crosthwaite             DB_PRINT_L(0, "pushing dummy byte\n");
119331e17060SPaolo Bonzini             fifo8_push(&s->tx_fifo, 0);
119431e17060SPaolo Bonzini         }
1195c4f08ffeSPeter Crosthwaite         xilinx_spips_update_cs_lines(s);
119631e17060SPaolo Bonzini         xilinx_spips_flush_txfifo(s);
119731e17060SPaolo Bonzini         fifo8_reset(&s->rx_fifo);
119831e17060SPaolo Bonzini 
11994a5b6fa8SPeter Crosthwaite         DB_PRINT_L(0, "starting QSPI data read\n");
120031e17060SPaolo Bonzini 
1201b0b7ae62SPeter Crosthwaite         while (cache_entry < LQSPI_CACHE_SIZE) {
1202b0b7ae62SPeter Crosthwaite             for (i = 0; i < 64; ++i) {
12032fdd171eSFrancisco Iglesias                 tx_data_bytes(&s->tx_fifo, 0, 1, false);
1204a66418f6SPeter Crosthwaite             }
120531e17060SPaolo Bonzini             xilinx_spips_flush_txfifo(s);
1206b0b7ae62SPeter Crosthwaite             for (i = 0; i < 64; ++i) {
12072fdd171eSFrancisco Iglesias                 rx_data_bytes(&s->rx_fifo, &q->lqspi_buf[cache_entry++], 1);
1208a66418f6SPeter Crosthwaite             }
120931e17060SPaolo Bonzini         }
121031e17060SPaolo Bonzini 
121115408b42SPeter Crosthwaite         s->regs[R_LQSPI_STS] &= ~LQSPI_CFG_U_PAGE;
121215408b42SPeter Crosthwaite         s->regs[R_LQSPI_STS] |= u_page_save;
121331e17060SPaolo Bonzini         xilinx_spips_update_cs_lines(s);
121431e17060SPaolo Bonzini 
1215b0b7ae62SPeter Crosthwaite         q->lqspi_cached_addr = flash_addr * num_effective_busses(s);
1216252b99baSKONRAD Frederic     }
1217252b99baSKONRAD Frederic }
1218252b99baSKONRAD Frederic 
lqspi_read(void * opaque,hwaddr addr,uint64_t * value,unsigned size,MemTxAttrs attrs)12195937bd50SPhilippe Mathieu-Daudé static MemTxResult lqspi_read(void *opaque, hwaddr addr, uint64_t *value,
12205937bd50SPhilippe Mathieu-Daudé                               unsigned size, MemTxAttrs attrs)
1221252b99baSKONRAD Frederic {
12225937bd50SPhilippe Mathieu-Daudé     XilinxQSPIPS *q = XILINX_QSPIPS(opaque);
1223252b99baSKONRAD Frederic 
1224252b99baSKONRAD Frederic     if (addr >= q->lqspi_cached_addr &&
1225252b99baSKONRAD Frederic             addr <= q->lqspi_cached_addr + LQSPI_CACHE_SIZE - 4) {
1226252b99baSKONRAD Frederic         uint8_t *retp = &q->lqspi_buf[addr - q->lqspi_cached_addr];
12275937bd50SPhilippe Mathieu-Daudé         *value = cpu_to_le32(*(uint32_t *)retp);
12285937bd50SPhilippe Mathieu-Daudé         DB_PRINT_L(1, "addr: %08" HWADDR_PRIx ", data: %08" PRIx64 "\n",
12295937bd50SPhilippe Mathieu-Daudé                    addr, *value);
12305937bd50SPhilippe Mathieu-Daudé         return MEMTX_OK;
123131e17060SPaolo Bonzini     }
12325937bd50SPhilippe Mathieu-Daudé 
12335937bd50SPhilippe Mathieu-Daudé     lqspi_load_cache(opaque, addr);
12345937bd50SPhilippe Mathieu-Daudé     return lqspi_read(opaque, addr, value, size, attrs);
123531e17060SPaolo Bonzini }
123631e17060SPaolo Bonzini 
lqspi_write(void * opaque,hwaddr offset,uint64_t value,unsigned size,MemTxAttrs attrs)1237936a236cSPhilippe Mathieu-Daudé static MemTxResult lqspi_write(void *opaque, hwaddr offset, uint64_t value,
1238936a236cSPhilippe Mathieu-Daudé                                unsigned size, MemTxAttrs attrs)
1239936a236cSPhilippe Mathieu-Daudé {
1240936a236cSPhilippe Mathieu-Daudé     /*
1241936a236cSPhilippe Mathieu-Daudé      * From UG1085, Chapter 24 (Quad-SPI controllers):
1242936a236cSPhilippe Mathieu-Daudé      * - Writes are ignored
1243936a236cSPhilippe Mathieu-Daudé      * - AXI writes generate an external AXI slave error (SLVERR)
1244936a236cSPhilippe Mathieu-Daudé      */
1245936a236cSPhilippe Mathieu-Daudé     qemu_log_mask(LOG_GUEST_ERROR, "%s Unexpected %u-bit access to 0x%" PRIx64
1246936a236cSPhilippe Mathieu-Daudé                                    " (value: 0x%" PRIx64 "\n",
1247936a236cSPhilippe Mathieu-Daudé                   __func__, size << 3, offset, value);
1248936a236cSPhilippe Mathieu-Daudé 
1249936a236cSPhilippe Mathieu-Daudé     return MEMTX_ERROR;
1250936a236cSPhilippe Mathieu-Daudé }
1251936a236cSPhilippe Mathieu-Daudé 
125231e17060SPaolo Bonzini static const MemoryRegionOps lqspi_ops = {
12535937bd50SPhilippe Mathieu-Daudé     .read_with_attrs = lqspi_read,
1254936a236cSPhilippe Mathieu-Daudé     .write_with_attrs = lqspi_write,
125531e17060SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
1256526668c7SPhilippe Mathieu-Daudé     .impl = {
1257526668c7SPhilippe Mathieu-Daudé         .min_access_size = 4,
1258526668c7SPhilippe Mathieu-Daudé         .max_access_size = 4,
1259526668c7SPhilippe Mathieu-Daudé     },
126031e17060SPaolo Bonzini     .valid = {
1261b0b7ae62SPeter Crosthwaite         .min_access_size = 1,
126231e17060SPaolo Bonzini         .max_access_size = 4
126331e17060SPaolo Bonzini     }
126431e17060SPaolo Bonzini };
126531e17060SPaolo Bonzini 
xilinx_spips_realize(DeviceState * dev,Error ** errp)126631e17060SPaolo Bonzini static void xilinx_spips_realize(DeviceState *dev, Error **errp)
126731e17060SPaolo Bonzini {
126831e17060SPaolo Bonzini     XilinxSPIPS *s = XILINX_SPIPS(dev);
126931e17060SPaolo Bonzini     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
127010e60b35SPeter Crosthwaite     XilinxSPIPSClass *xsc = XILINX_SPIPS_GET_CLASS(s);
127131e17060SPaolo Bonzini     int i;
127231e17060SPaolo Bonzini 
12734a5b6fa8SPeter Crosthwaite     DB_PRINT_L(0, "realized spips\n");
127431e17060SPaolo Bonzini 
1275fbe5dac7SFrancisco Iglesias     if (s->num_busses > MAX_NUM_BUSSES) {
1276fbe5dac7SFrancisco Iglesias         error_setg(errp,
1277fbe5dac7SFrancisco Iglesias                    "requested number of SPI busses %u exceeds maximum %d",
1278fbe5dac7SFrancisco Iglesias                    s->num_busses, MAX_NUM_BUSSES);
1279fbe5dac7SFrancisco Iglesias         return;
1280fbe5dac7SFrancisco Iglesias     }
1281fbe5dac7SFrancisco Iglesias     if (s->num_busses < MIN_NUM_BUSSES) {
1282fbe5dac7SFrancisco Iglesias         error_setg(errp,
1283fbe5dac7SFrancisco Iglesias                    "requested number of SPI busses %u is below minimum %d",
1284fbe5dac7SFrancisco Iglesias                    s->num_busses, MIN_NUM_BUSSES);
1285fbe5dac7SFrancisco Iglesias         return;
1286fbe5dac7SFrancisco Iglesias     }
1287fbe5dac7SFrancisco Iglesias 
128831e17060SPaolo Bonzini     s->spi = g_new(SSIBus *, s->num_busses);
128931e17060SPaolo Bonzini     for (i = 0; i < s->num_busses; ++i) {
129031e17060SPaolo Bonzini         char bus_name[16];
129131e17060SPaolo Bonzini         snprintf(bus_name, 16, "spi%d", i);
129231e17060SPaolo Bonzini         s->spi[i] = ssi_create_bus(dev, bus_name);
129331e17060SPaolo Bonzini     }
129431e17060SPaolo Bonzini 
129531e17060SPaolo Bonzini     s->cs_lines = g_new0(qemu_irq, s->num_cs * s->num_busses);
1296ef06ca39SFrancisco Iglesias     s->cs_lines_state = g_new0(bool, s->num_cs * s->num_busses);
1297c8cccba3SPaolo Bonzini 
129831e17060SPaolo Bonzini     sysbus_init_irq(sbd, &s->irq);
129931e17060SPaolo Bonzini     for (i = 0; i < s->num_cs * s->num_busses; ++i) {
130031e17060SPaolo Bonzini         sysbus_init_irq(sbd, &s->cs_lines[i]);
130131e17060SPaolo Bonzini     }
130231e17060SPaolo Bonzini 
130329776739SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), xsc->reg_ops, s,
1304*90bb6d67SFrederic Konrad                           "spi", xsc->reg_size);
130531e17060SPaolo Bonzini     sysbus_init_mmio(sbd, &s->iomem);
130631e17060SPaolo Bonzini 
13076b91f015SPeter Crosthwaite     s->irqline = -1;
13086b91f015SPeter Crosthwaite 
130910e60b35SPeter Crosthwaite     fifo8_create(&s->rx_fifo, xsc->rx_fifo_size);
131010e60b35SPeter Crosthwaite     fifo8_create(&s->tx_fifo, xsc->tx_fifo_size);
13116b91f015SPeter Crosthwaite }
13126b91f015SPeter Crosthwaite 
xilinx_qspips_realize(DeviceState * dev,Error ** errp)13136b91f015SPeter Crosthwaite static void xilinx_qspips_realize(DeviceState *dev, Error **errp)
13146b91f015SPeter Crosthwaite {
13156b91f015SPeter Crosthwaite     XilinxSPIPS *s = XILINX_SPIPS(dev);
13166b91f015SPeter Crosthwaite     XilinxQSPIPS *q = XILINX_QSPIPS(dev);
13176b91f015SPeter Crosthwaite     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
13186b91f015SPeter Crosthwaite 
13194a5b6fa8SPeter Crosthwaite     DB_PRINT_L(0, "realized qspips\n");
13206b91f015SPeter Crosthwaite 
13216b91f015SPeter Crosthwaite     s->num_busses = 2;
13226b91f015SPeter Crosthwaite     s->num_cs = 2;
13236b91f015SPeter Crosthwaite     s->num_txrx_bytes = 4;
13246b91f015SPeter Crosthwaite 
13256b91f015SPeter Crosthwaite     xilinx_spips_realize(dev, errp);
132629776739SPaolo Bonzini     memory_region_init_io(&s->mmlqspi, OBJECT(s), &lqspi_ops, s, "lqspi",
132731e17060SPaolo Bonzini                           (1 << LQSPI_ADDRESS_BITS) * 2);
132831e17060SPaolo Bonzini     sysbus_init_mmio(sbd, &s->mmlqspi);
132931e17060SPaolo Bonzini 
13306b91f015SPeter Crosthwaite     q->lqspi_cached_addr = ~0ULL;
133131e17060SPaolo Bonzini }
133231e17060SPaolo Bonzini 
xlnx_zynqmp_qspips_realize(DeviceState * dev,Error ** errp)1333c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_realize(DeviceState *dev, Error **errp)
1334c95997a3SFrancisco Iglesias {
1335c95997a3SFrancisco Iglesias     XlnxZynqMPQSPIPS *s = XLNX_ZYNQMP_QSPIPS(dev);
1336c95997a3SFrancisco Iglesias     XilinxSPIPSClass *xsc = XILINX_SPIPS_GET_CLASS(s);
1337c95997a3SFrancisco Iglesias 
133821d887cdSSai Pavan Boddu     if (s->dma_burst_size > QSPI_DMA_MAX_BURST_SIZE) {
133921d887cdSSai Pavan Boddu         error_setg(errp,
134021d887cdSSai Pavan Boddu                    "qspi dma burst size %u exceeds maximum limit %d",
134121d887cdSSai Pavan Boddu                    s->dma_burst_size, QSPI_DMA_MAX_BURST_SIZE);
134221d887cdSSai Pavan Boddu         return;
134321d887cdSSai Pavan Boddu     }
1344c95997a3SFrancisco Iglesias     xilinx_qspips_realize(dev, errp);
1345c95997a3SFrancisco Iglesias     fifo8_create(&s->rx_fifo_g, xsc->rx_fifo_size);
1346c95997a3SFrancisco Iglesias     fifo8_create(&s->tx_fifo_g, xsc->tx_fifo_size);
1347c95997a3SFrancisco Iglesias     fifo32_create(&s->fifo_g, 32);
1348c95997a3SFrancisco Iglesias }
1349c95997a3SFrancisco Iglesias 
xlnx_zynqmp_qspips_init(Object * obj)1350c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_init(Object *obj)
1351c95997a3SFrancisco Iglesias {
1352c95997a3SFrancisco Iglesias     XlnxZynqMPQSPIPS *rq = XLNX_ZYNQMP_QSPIPS(obj);
1353c95997a3SFrancisco Iglesias 
1354cfbef3f4SPhilippe Mathieu-Daudé     object_property_add_link(obj, "stream-connected-dma", TYPE_STREAM_SINK,
1355c95997a3SFrancisco Iglesias                              (Object **)&rq->dma,
1356c95997a3SFrancisco Iglesias                              object_property_allow_set_link,
1357d2623129SMarkus Armbruster                              OBJ_PROP_LINK_STRONG);
1358c95997a3SFrancisco Iglesias }
1359c95997a3SFrancisco Iglesias 
xilinx_spips_post_load(void * opaque,int version_id)136031e17060SPaolo Bonzini static int xilinx_spips_post_load(void *opaque, int version_id)
136131e17060SPaolo Bonzini {
136231e17060SPaolo Bonzini     xilinx_spips_update_ixr((XilinxSPIPS *)opaque);
136331e17060SPaolo Bonzini     xilinx_spips_update_cs_lines((XilinxSPIPS *)opaque);
136431e17060SPaolo Bonzini     return 0;
136531e17060SPaolo Bonzini }
136631e17060SPaolo Bonzini 
136731e17060SPaolo Bonzini static const VMStateDescription vmstate_xilinx_spips = {
136831e17060SPaolo Bonzini     .name = "xilinx_spips",
136931e17060SPaolo Bonzini     .version_id = 2,
137031e17060SPaolo Bonzini     .minimum_version_id = 2,
137131e17060SPaolo Bonzini     .post_load = xilinx_spips_post_load,
137231e17060SPaolo Bonzini     .fields = (VMStateField[]) {
137331e17060SPaolo Bonzini         VMSTATE_FIFO8(tx_fifo, XilinxSPIPS),
137431e17060SPaolo Bonzini         VMSTATE_FIFO8(rx_fifo, XilinxSPIPS),
13756363235bSAlistair Francis         VMSTATE_UINT32_ARRAY(regs, XilinxSPIPS, XLNX_SPIPS_R_MAX),
137631e17060SPaolo Bonzini         VMSTATE_UINT8(snoop_state, XilinxSPIPS),
137731e17060SPaolo Bonzini         VMSTATE_END_OF_LIST()
137831e17060SPaolo Bonzini     }
137931e17060SPaolo Bonzini };
138031e17060SPaolo Bonzini 
xlnx_zynqmp_qspips_post_load(void * opaque,int version_id)1381c95997a3SFrancisco Iglesias static int xlnx_zynqmp_qspips_post_load(void *opaque, int version_id)
1382c95997a3SFrancisco Iglesias {
1383c95997a3SFrancisco Iglesias     XlnxZynqMPQSPIPS *s = (XlnxZynqMPQSPIPS *)opaque;
1384c95997a3SFrancisco Iglesias     XilinxSPIPS *qs = XILINX_SPIPS(s);
1385c95997a3SFrancisco Iglesias 
1386c95997a3SFrancisco Iglesias     if (ARRAY_FIELD_EX32(s->regs, GQSPI_SELECT, GENERIC_QSPI_EN) &&
1387c95997a3SFrancisco Iglesias         fifo8_is_empty(&qs->rx_fifo) && fifo8_is_empty(&qs->tx_fifo)) {
1388c95997a3SFrancisco Iglesias         xlnx_zynqmp_qspips_update_ixr(s);
1389c95997a3SFrancisco Iglesias         xlnx_zynqmp_qspips_update_cs_lines(s);
1390c95997a3SFrancisco Iglesias     }
1391c95997a3SFrancisco Iglesias     return 0;
1392c95997a3SFrancisco Iglesias }
1393c95997a3SFrancisco Iglesias 
1394c95997a3SFrancisco Iglesias static const VMStateDescription vmstate_xilinx_qspips = {
1395c95997a3SFrancisco Iglesias     .name = "xilinx_qspips",
1396c95997a3SFrancisco Iglesias     .version_id = 1,
1397c95997a3SFrancisco Iglesias     .minimum_version_id = 1,
1398c95997a3SFrancisco Iglesias     .fields = (VMStateField[]) {
1399c95997a3SFrancisco Iglesias         VMSTATE_STRUCT(parent_obj, XilinxQSPIPS, 0,
1400c95997a3SFrancisco Iglesias                        vmstate_xilinx_spips, XilinxSPIPS),
1401c95997a3SFrancisco Iglesias         VMSTATE_END_OF_LIST()
1402c95997a3SFrancisco Iglesias     }
1403c95997a3SFrancisco Iglesias };
1404c95997a3SFrancisco Iglesias 
1405c95997a3SFrancisco Iglesias static const VMStateDescription vmstate_xlnx_zynqmp_qspips = {
1406c95997a3SFrancisco Iglesias     .name = "xlnx_zynqmp_qspips",
1407c95997a3SFrancisco Iglesias     .version_id = 1,
1408c95997a3SFrancisco Iglesias     .minimum_version_id = 1,
1409c95997a3SFrancisco Iglesias     .post_load = xlnx_zynqmp_qspips_post_load,
1410c95997a3SFrancisco Iglesias     .fields = (VMStateField[]) {
1411c95997a3SFrancisco Iglesias         VMSTATE_STRUCT(parent_obj, XlnxZynqMPQSPIPS, 0,
1412c95997a3SFrancisco Iglesias                        vmstate_xilinx_qspips, XilinxQSPIPS),
1413c95997a3SFrancisco Iglesias         VMSTATE_FIFO8(tx_fifo_g, XlnxZynqMPQSPIPS),
1414c95997a3SFrancisco Iglesias         VMSTATE_FIFO8(rx_fifo_g, XlnxZynqMPQSPIPS),
1415c95997a3SFrancisco Iglesias         VMSTATE_FIFO32(fifo_g, XlnxZynqMPQSPIPS),
1416c95997a3SFrancisco Iglesias         VMSTATE_UINT32_ARRAY(regs, XlnxZynqMPQSPIPS, XLNX_ZYNQMP_SPIPS_R_MAX),
1417c95997a3SFrancisco Iglesias         VMSTATE_END_OF_LIST()
1418c95997a3SFrancisco Iglesias     }
1419c95997a3SFrancisco Iglesias };
1420c95997a3SFrancisco Iglesias 
142121d887cdSSai Pavan Boddu static Property xilinx_zynqmp_qspips_properties[] = {
142221d887cdSSai Pavan Boddu     DEFINE_PROP_UINT32("dma-burst-size", XlnxZynqMPQSPIPS, dma_burst_size, 64),
142321d887cdSSai Pavan Boddu     DEFINE_PROP_END_OF_LIST(),
142421d887cdSSai Pavan Boddu };
142521d887cdSSai Pavan Boddu 
142631e17060SPaolo Bonzini static Property xilinx_spips_properties[] = {
142731e17060SPaolo Bonzini     DEFINE_PROP_UINT8("num-busses", XilinxSPIPS, num_busses, 1),
142831e17060SPaolo Bonzini     DEFINE_PROP_UINT8("num-ss-bits", XilinxSPIPS, num_cs, 4),
142931e17060SPaolo Bonzini     DEFINE_PROP_UINT8("num-txrx-bytes", XilinxSPIPS, num_txrx_bytes, 1),
143031e17060SPaolo Bonzini     DEFINE_PROP_END_OF_LIST(),
143131e17060SPaolo Bonzini };
14326b91f015SPeter Crosthwaite 
xilinx_qspips_class_init(ObjectClass * klass,void * data)14336b91f015SPeter Crosthwaite static void xilinx_qspips_class_init(ObjectClass *klass, void * data)
14346b91f015SPeter Crosthwaite {
14356b91f015SPeter Crosthwaite     DeviceClass *dc = DEVICE_CLASS(klass);
143610e60b35SPeter Crosthwaite     XilinxSPIPSClass *xsc = XILINX_SPIPS_CLASS(klass);
14376b91f015SPeter Crosthwaite 
14386b91f015SPeter Crosthwaite     dc->realize = xilinx_qspips_realize;
1439b5cd9143SPeter Crosthwaite     xsc->reg_ops = &qspips_ops;
1440*90bb6d67SFrederic Konrad     xsc->reg_size = XLNX_SPIPS_R_MAX * 4;
144110e60b35SPeter Crosthwaite     xsc->rx_fifo_size = RXFF_A_Q;
144210e60b35SPeter Crosthwaite     xsc->tx_fifo_size = TXFF_A_Q;
14436b91f015SPeter Crosthwaite }
14446b91f015SPeter Crosthwaite 
xilinx_spips_class_init(ObjectClass * klass,void * data)144531e17060SPaolo Bonzini static void xilinx_spips_class_init(ObjectClass *klass, void *data)
144631e17060SPaolo Bonzini {
144731e17060SPaolo Bonzini     DeviceClass *dc = DEVICE_CLASS(klass);
144810e60b35SPeter Crosthwaite     XilinxSPIPSClass *xsc = XILINX_SPIPS_CLASS(klass);
144931e17060SPaolo Bonzini 
145031e17060SPaolo Bonzini     dc->realize = xilinx_spips_realize;
145131e17060SPaolo Bonzini     dc->reset = xilinx_spips_reset;
14524f67d30bSMarc-André Lureau     device_class_set_props(dc, xilinx_spips_properties);
145331e17060SPaolo Bonzini     dc->vmsd = &vmstate_xilinx_spips;
145410e60b35SPeter Crosthwaite 
1455b5cd9143SPeter Crosthwaite     xsc->reg_ops = &spips_ops;
1456*90bb6d67SFrederic Konrad     xsc->reg_size = XLNX_SPIPS_R_MAX * 4;
145710e60b35SPeter Crosthwaite     xsc->rx_fifo_size = RXFF_A;
145810e60b35SPeter Crosthwaite     xsc->tx_fifo_size = TXFF_A;
145931e17060SPaolo Bonzini }
146031e17060SPaolo Bonzini 
xlnx_zynqmp_qspips_class_init(ObjectClass * klass,void * data)1461c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_class_init(ObjectClass *klass, void * data)
1462c95997a3SFrancisco Iglesias {
1463c95997a3SFrancisco Iglesias     DeviceClass *dc = DEVICE_CLASS(klass);
1464c95997a3SFrancisco Iglesias     XilinxSPIPSClass *xsc = XILINX_SPIPS_CLASS(klass);
1465c95997a3SFrancisco Iglesias 
1466c95997a3SFrancisco Iglesias     dc->realize = xlnx_zynqmp_qspips_realize;
1467c95997a3SFrancisco Iglesias     dc->reset = xlnx_zynqmp_qspips_reset;
1468c95997a3SFrancisco Iglesias     dc->vmsd = &vmstate_xlnx_zynqmp_qspips;
14694f67d30bSMarc-André Lureau     device_class_set_props(dc, xilinx_zynqmp_qspips_properties);
1470c95997a3SFrancisco Iglesias     xsc->reg_ops = &xlnx_zynqmp_qspips_ops;
1471*90bb6d67SFrederic Konrad     xsc->reg_size = XLNX_ZYNQMP_SPIPS_R_MAX * 4;
1472c95997a3SFrancisco Iglesias     xsc->rx_fifo_size = RXFF_A_Q;
1473c95997a3SFrancisco Iglesias     xsc->tx_fifo_size = TXFF_A_Q;
1474c95997a3SFrancisco Iglesias }
1475c95997a3SFrancisco Iglesias 
147631e17060SPaolo Bonzini static const TypeInfo xilinx_spips_info = {
147731e17060SPaolo Bonzini     .name  = TYPE_XILINX_SPIPS,
147831e17060SPaolo Bonzini     .parent = TYPE_SYS_BUS_DEVICE,
147931e17060SPaolo Bonzini     .instance_size  = sizeof(XilinxSPIPS),
148031e17060SPaolo Bonzini     .class_init = xilinx_spips_class_init,
148110e60b35SPeter Crosthwaite     .class_size = sizeof(XilinxSPIPSClass),
148231e17060SPaolo Bonzini };
148331e17060SPaolo Bonzini 
14846b91f015SPeter Crosthwaite static const TypeInfo xilinx_qspips_info = {
14856b91f015SPeter Crosthwaite     .name  = TYPE_XILINX_QSPIPS,
14866b91f015SPeter Crosthwaite     .parent = TYPE_XILINX_SPIPS,
14876b91f015SPeter Crosthwaite     .instance_size  = sizeof(XilinxQSPIPS),
14886b91f015SPeter Crosthwaite     .class_init = xilinx_qspips_class_init,
14896b91f015SPeter Crosthwaite };
14906b91f015SPeter Crosthwaite 
1491c95997a3SFrancisco Iglesias static const TypeInfo xlnx_zynqmp_qspips_info = {
1492c95997a3SFrancisco Iglesias     .name  = TYPE_XLNX_ZYNQMP_QSPIPS,
1493c95997a3SFrancisco Iglesias     .parent = TYPE_XILINX_QSPIPS,
1494c95997a3SFrancisco Iglesias     .instance_size  = sizeof(XlnxZynqMPQSPIPS),
1495c95997a3SFrancisco Iglesias     .instance_init  = xlnx_zynqmp_qspips_init,
1496c95997a3SFrancisco Iglesias     .class_init = xlnx_zynqmp_qspips_class_init,
1497c95997a3SFrancisco Iglesias };
1498c95997a3SFrancisco Iglesias 
xilinx_spips_register_types(void)149931e17060SPaolo Bonzini static void xilinx_spips_register_types(void)
150031e17060SPaolo Bonzini {
150131e17060SPaolo Bonzini     type_register_static(&xilinx_spips_info);
15026b91f015SPeter Crosthwaite     type_register_static(&xilinx_qspips_info);
1503c95997a3SFrancisco Iglesias     type_register_static(&xlnx_zynqmp_qspips_info);
150431e17060SPaolo Bonzini }
150531e17060SPaolo Bonzini 
150631e17060SPaolo Bonzini type_init(xilinx_spips_register_types)
1507