131e17060SPaolo Bonzini /* 231e17060SPaolo Bonzini * QEMU model of the Xilinx Zynq SPI controller 331e17060SPaolo Bonzini * 431e17060SPaolo Bonzini * Copyright (c) 2012 Peter A. G. Crosthwaite 531e17060SPaolo Bonzini * 631e17060SPaolo Bonzini * Permission is hereby granted, free of charge, to any person obtaining a copy 731e17060SPaolo Bonzini * of this software and associated documentation files (the "Software"), to deal 831e17060SPaolo Bonzini * in the Software without restriction, including without limitation the rights 931e17060SPaolo Bonzini * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 1031e17060SPaolo Bonzini * copies of the Software, and to permit persons to whom the Software is 1131e17060SPaolo Bonzini * furnished to do so, subject to the following conditions: 1231e17060SPaolo Bonzini * 1331e17060SPaolo Bonzini * The above copyright notice and this permission notice shall be included in 1431e17060SPaolo Bonzini * all copies or substantial portions of the Software. 1531e17060SPaolo Bonzini * 1631e17060SPaolo Bonzini * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1731e17060SPaolo Bonzini * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1831e17060SPaolo Bonzini * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1931e17060SPaolo Bonzini * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 2031e17060SPaolo Bonzini * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 2131e17060SPaolo Bonzini * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 2231e17060SPaolo Bonzini * THE SOFTWARE. 2331e17060SPaolo Bonzini */ 2431e17060SPaolo Bonzini 258ef94f0bSPeter Maydell #include "qemu/osdep.h" 2631e17060SPaolo Bonzini #include "hw/sysbus.h" 2731e17060SPaolo Bonzini #include "sysemu/sysemu.h" 2831e17060SPaolo Bonzini #include "hw/ptimer.h" 2931e17060SPaolo Bonzini #include "qemu/log.h" 300b8fa32fSMarkus Armbruster #include "qemu/module.h" 3131e17060SPaolo Bonzini #include "qemu/bitops.h" 326363235bSAlistair Francis #include "hw/ssi/xilinx_spips.h" 3383c3a1f6SKONRAD Frederic #include "qapi/error.h" 34ef06ca39SFrancisco Iglesias #include "hw/register.h" 35c95997a3SFrancisco Iglesias #include "sysemu/dma.h" 3683c3a1f6SKONRAD Frederic #include "migration/blocker.h" 3731e17060SPaolo Bonzini 384a5b6fa8SPeter Crosthwaite #ifndef XILINX_SPIPS_ERR_DEBUG 394a5b6fa8SPeter Crosthwaite #define XILINX_SPIPS_ERR_DEBUG 0 404a5b6fa8SPeter Crosthwaite #endif 414a5b6fa8SPeter Crosthwaite 424a5b6fa8SPeter Crosthwaite #define DB_PRINT_L(level, ...) do { \ 434a5b6fa8SPeter Crosthwaite if (XILINX_SPIPS_ERR_DEBUG > (level)) { \ 4431e17060SPaolo Bonzini fprintf(stderr, ": %s: ", __func__); \ 4531e17060SPaolo Bonzini fprintf(stderr, ## __VA_ARGS__); \ 464a5b6fa8SPeter Crosthwaite } \ 472562755eSEric Blake } while (0) 4831e17060SPaolo Bonzini 4931e17060SPaolo Bonzini /* config register */ 5031e17060SPaolo Bonzini #define R_CONFIG (0x00 / 4) 51c8f8f9fbSPeter Maydell #define IFMODE (1U << 31) 522fdd171eSFrancisco Iglesias #define R_CONFIG_ENDIAN (1 << 26) 5331e17060SPaolo Bonzini #define MODEFAIL_GEN_EN (1 << 17) 5431e17060SPaolo Bonzini #define MAN_START_COM (1 << 16) 5531e17060SPaolo Bonzini #define MAN_START_EN (1 << 15) 5631e17060SPaolo Bonzini #define MANUAL_CS (1 << 14) 5731e17060SPaolo Bonzini #define CS (0xF << 10) 5831e17060SPaolo Bonzini #define CS_SHIFT (10) 5931e17060SPaolo Bonzini #define PERI_SEL (1 << 9) 6031e17060SPaolo Bonzini #define REF_CLK (1 << 8) 6131e17060SPaolo Bonzini #define FIFO_WIDTH (3 << 6) 6231e17060SPaolo Bonzini #define BAUD_RATE_DIV (7 << 3) 6331e17060SPaolo Bonzini #define CLK_PH (1 << 2) 6431e17060SPaolo Bonzini #define CLK_POL (1 << 1) 6531e17060SPaolo Bonzini #define MODE_SEL (1 << 0) 662133a5f6SPeter Crosthwaite #define R_CONFIG_RSVD (0x7bf40000) 6731e17060SPaolo Bonzini 6831e17060SPaolo Bonzini /* interrupt mechanism */ 6931e17060SPaolo Bonzini #define R_INTR_STATUS (0x04 / 4) 704f0da466SAlistair Francis #define R_INTR_STATUS_RESET (0x104) 7131e17060SPaolo Bonzini #define R_INTR_EN (0x08 / 4) 7231e17060SPaolo Bonzini #define R_INTR_DIS (0x0C / 4) 7331e17060SPaolo Bonzini #define R_INTR_MASK (0x10 / 4) 7431e17060SPaolo Bonzini #define IXR_TX_FIFO_UNDERFLOW (1 << 6) 75c95997a3SFrancisco Iglesias /* Poll timeout not implemented */ 76c95997a3SFrancisco Iglesias #define IXR_RX_FIFO_EMPTY (1 << 11) 77c95997a3SFrancisco Iglesias #define IXR_GENERIC_FIFO_FULL (1 << 10) 78c95997a3SFrancisco Iglesias #define IXR_GENERIC_FIFO_NOT_FULL (1 << 9) 79c95997a3SFrancisco Iglesias #define IXR_TX_FIFO_EMPTY (1 << 8) 80c95997a3SFrancisco Iglesias #define IXR_GENERIC_FIFO_EMPTY (1 << 7) 8131e17060SPaolo Bonzini #define IXR_RX_FIFO_FULL (1 << 5) 8231e17060SPaolo Bonzini #define IXR_RX_FIFO_NOT_EMPTY (1 << 4) 8331e17060SPaolo Bonzini #define IXR_TX_FIFO_FULL (1 << 3) 8431e17060SPaolo Bonzini #define IXR_TX_FIFO_NOT_FULL (1 << 2) 8531e17060SPaolo Bonzini #define IXR_TX_FIFO_MODE_FAIL (1 << 1) 8631e17060SPaolo Bonzini #define IXR_RX_FIFO_OVERFLOW (1 << 0) 87c95997a3SFrancisco Iglesias #define IXR_ALL ((1 << 13) - 1) 88c95997a3SFrancisco Iglesias #define GQSPI_IXR_MASK 0xFBE 89c95997a3SFrancisco Iglesias #define IXR_SELF_CLEAR \ 90c95997a3SFrancisco Iglesias (IXR_GENERIC_FIFO_EMPTY \ 91c95997a3SFrancisco Iglesias | IXR_GENERIC_FIFO_FULL \ 92c95997a3SFrancisco Iglesias | IXR_GENERIC_FIFO_NOT_FULL \ 93c95997a3SFrancisco Iglesias | IXR_TX_FIFO_EMPTY \ 94c95997a3SFrancisco Iglesias | IXR_TX_FIFO_FULL \ 95c95997a3SFrancisco Iglesias | IXR_TX_FIFO_NOT_FULL \ 96c95997a3SFrancisco Iglesias | IXR_RX_FIFO_EMPTY \ 97c95997a3SFrancisco Iglesias | IXR_RX_FIFO_FULL \ 98c95997a3SFrancisco Iglesias | IXR_RX_FIFO_NOT_EMPTY) 9931e17060SPaolo Bonzini 10031e17060SPaolo Bonzini #define R_EN (0x14 / 4) 10131e17060SPaolo Bonzini #define R_DELAY (0x18 / 4) 10231e17060SPaolo Bonzini #define R_TX_DATA (0x1C / 4) 10331e17060SPaolo Bonzini #define R_RX_DATA (0x20 / 4) 10431e17060SPaolo Bonzini #define R_SLAVE_IDLE_COUNT (0x24 / 4) 10531e17060SPaolo Bonzini #define R_TX_THRES (0x28 / 4) 10631e17060SPaolo Bonzini #define R_RX_THRES (0x2C / 4) 1074f0da466SAlistair Francis #define R_GPIO (0x30 / 4) 1084f0da466SAlistair Francis #define R_LPBK_DLY_ADJ (0x38 / 4) 1094f0da466SAlistair Francis #define R_LPBK_DLY_ADJ_RESET (0x33) 11031e17060SPaolo Bonzini #define R_TXD1 (0x80 / 4) 11131e17060SPaolo Bonzini #define R_TXD2 (0x84 / 4) 11231e17060SPaolo Bonzini #define R_TXD3 (0x88 / 4) 11331e17060SPaolo Bonzini 11431e17060SPaolo Bonzini #define R_LQSPI_CFG (0xa0 / 4) 11531e17060SPaolo Bonzini #define R_LQSPI_CFG_RESET 0x03A002EB 116c8f8f9fbSPeter Maydell #define LQSPI_CFG_LQ_MODE (1U << 31) 11731e17060SPaolo Bonzini #define LQSPI_CFG_TWO_MEM (1 << 30) 118fbfaa507SFrancisco Iglesias #define LQSPI_CFG_SEP_BUS (1 << 29) 11931e17060SPaolo Bonzini #define LQSPI_CFG_U_PAGE (1 << 28) 120fbfaa507SFrancisco Iglesias #define LQSPI_CFG_ADDR4 (1 << 27) 12131e17060SPaolo Bonzini #define LQSPI_CFG_MODE_EN (1 << 25) 12231e17060SPaolo Bonzini #define LQSPI_CFG_MODE_WIDTH 8 12331e17060SPaolo Bonzini #define LQSPI_CFG_MODE_SHIFT 16 12431e17060SPaolo Bonzini #define LQSPI_CFG_DUMMY_WIDTH 3 12531e17060SPaolo Bonzini #define LQSPI_CFG_DUMMY_SHIFT 8 12631e17060SPaolo Bonzini #define LQSPI_CFG_INST_CODE 0xFF 12731e17060SPaolo Bonzini 128ef06ca39SFrancisco Iglesias #define R_CMND (0xc0 / 4) 129ef06ca39SFrancisco Iglesias #define R_CMND_RXFIFO_DRAIN (1 << 19) 130ef06ca39SFrancisco Iglesias FIELD(CMND, PARTIAL_BYTE_LEN, 16, 3) 131ef06ca39SFrancisco Iglesias #define R_CMND_EXT_ADD (1 << 15) 132ef06ca39SFrancisco Iglesias FIELD(CMND, RX_DISCARD, 8, 7) 133ef06ca39SFrancisco Iglesias FIELD(CMND, DUMMY_CYCLES, 2, 6) 134ef06ca39SFrancisco Iglesias #define R_CMND_DMA_EN (1 << 1) 135ef06ca39SFrancisco Iglesias #define R_CMND_PUSH_WAIT (1 << 0) 136275e28ccSFrancisco Iglesias #define R_TRANSFER_SIZE (0xc4 / 4) 13731e17060SPaolo Bonzini #define R_LQSPI_STS (0xA4 / 4) 13831e17060SPaolo Bonzini #define LQSPI_STS_WR_RECVD (1 << 1) 13931e17060SPaolo Bonzini 14031e17060SPaolo Bonzini #define R_MOD_ID (0xFC / 4) 14131e17060SPaolo Bonzini 142c95997a3SFrancisco Iglesias #define R_GQSPI_SELECT (0x144 / 4) 143c95997a3SFrancisco Iglesias FIELD(GQSPI_SELECT, GENERIC_QSPI_EN, 0, 1) 144c95997a3SFrancisco Iglesias #define R_GQSPI_ISR (0x104 / 4) 145c95997a3SFrancisco Iglesias #define R_GQSPI_IER (0x108 / 4) 146c95997a3SFrancisco Iglesias #define R_GQSPI_IDR (0x10c / 4) 147c95997a3SFrancisco Iglesias #define R_GQSPI_IMR (0x110 / 4) 1484f0da466SAlistair Francis #define R_GQSPI_IMR_RESET (0xfbe) 149c95997a3SFrancisco Iglesias #define R_GQSPI_TX_THRESH (0x128 / 4) 150c95997a3SFrancisco Iglesias #define R_GQSPI_RX_THRESH (0x12c / 4) 1514f0da466SAlistair Francis #define R_GQSPI_GPIO (0x130 / 4) 1524f0da466SAlistair Francis #define R_GQSPI_LPBK_DLY_ADJ (0x138 / 4) 1534f0da466SAlistair Francis #define R_GQSPI_LPBK_DLY_ADJ_RESET (0x33) 154c95997a3SFrancisco Iglesias #define R_GQSPI_CNFG (0x100 / 4) 155c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, MODE_EN, 30, 2) 156c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, GEN_FIFO_START_MODE, 29, 1) 157c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, GEN_FIFO_START, 28, 1) 158c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, ENDIAN, 26, 1) 159c95997a3SFrancisco Iglesias /* Poll timeout not implemented */ 160c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, EN_POLL_TIMEOUT, 20, 1) 161c95997a3SFrancisco Iglesias /* QEMU doesnt care about any of these last three */ 162c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, BR, 3, 3) 163c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, CPH, 2, 1) 164c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, CPL, 1, 1) 165c95997a3SFrancisco Iglesias #define R_GQSPI_GEN_FIFO (0x140 / 4) 166c95997a3SFrancisco Iglesias #define R_GQSPI_TXD (0x11c / 4) 167c95997a3SFrancisco Iglesias #define R_GQSPI_RXD (0x120 / 4) 168c95997a3SFrancisco Iglesias #define R_GQSPI_FIFO_CTRL (0x14c / 4) 169c95997a3SFrancisco Iglesias FIELD(GQSPI_FIFO_CTRL, RX_FIFO_RESET, 2, 1) 170c95997a3SFrancisco Iglesias FIELD(GQSPI_FIFO_CTRL, TX_FIFO_RESET, 1, 1) 171c95997a3SFrancisco Iglesias FIELD(GQSPI_FIFO_CTRL, GENERIC_FIFO_RESET, 0, 1) 172c95997a3SFrancisco Iglesias #define R_GQSPI_GFIFO_THRESH (0x150 / 4) 173c95997a3SFrancisco Iglesias #define R_GQSPI_DATA_STS (0x15c / 4) 174c95997a3SFrancisco Iglesias /* We use the snapshot register to hold the core state for the currently 175c95997a3SFrancisco Iglesias * or most recently executed command. So the generic fifo format is defined 176c95997a3SFrancisco Iglesias * for the snapshot register 177c95997a3SFrancisco Iglesias */ 178c95997a3SFrancisco Iglesias #define R_GQSPI_GF_SNAPSHOT (0x160 / 4) 179c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, POLL, 19, 1) 180c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, STRIPE, 18, 1) 181c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, RECIEVE, 17, 1) 182c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, TRANSMIT, 16, 1) 183c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, DATA_BUS_SELECT, 14, 2) 184c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, CHIP_SELECT, 12, 2) 185c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, SPI_MODE, 10, 2) 186c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, EXPONENT, 9, 1) 187c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, DATA_XFER, 8, 1) 188c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, IMMEDIATE_DATA, 0, 8) 1894f0da466SAlistair Francis #define R_GQSPI_MOD_ID (0x1fc / 4) 1904f0da466SAlistair Francis #define R_GQSPI_MOD_ID_RESET (0x10a0000) 1914f0da466SAlistair Francis 1924f0da466SAlistair Francis #define R_QSPIDMA_DST_CTRL (0x80c / 4) 1934f0da466SAlistair Francis #define R_QSPIDMA_DST_CTRL_RESET (0x803ffa00) 1944f0da466SAlistair Francis #define R_QSPIDMA_DST_I_MASK (0x820 / 4) 1954f0da466SAlistair Francis #define R_QSPIDMA_DST_I_MASK_RESET (0xfe) 1964f0da466SAlistair Francis #define R_QSPIDMA_DST_CTRL2 (0x824 / 4) 1974f0da466SAlistair Francis #define R_QSPIDMA_DST_CTRL2_RESET (0x081bfff8) 1984f0da466SAlistair Francis 19931e17060SPaolo Bonzini /* size of TXRX FIFOs */ 200c95997a3SFrancisco Iglesias #define RXFF_A (128) 201c95997a3SFrancisco Iglesias #define TXFF_A (128) 20231e17060SPaolo Bonzini 20310e60b35SPeter Crosthwaite #define RXFF_A_Q (64 * 4) 20410e60b35SPeter Crosthwaite #define TXFF_A_Q (64 * 4) 20510e60b35SPeter Crosthwaite 20631e17060SPaolo Bonzini /* 16MB per linear region */ 20731e17060SPaolo Bonzini #define LQSPI_ADDRESS_BITS 24 20831e17060SPaolo Bonzini 20931e17060SPaolo Bonzini #define SNOOP_CHECKING 0xFF 210ef06ca39SFrancisco Iglesias #define SNOOP_ADDR 0xF0 211ef06ca39SFrancisco Iglesias #define SNOOP_NONE 0xEE 21231e17060SPaolo Bonzini #define SNOOP_STRIPING 0 21331e17060SPaolo Bonzini 214fbe5dac7SFrancisco Iglesias #define MIN_NUM_BUSSES 1 215fbe5dac7SFrancisco Iglesias #define MAX_NUM_BUSSES 2 216fbe5dac7SFrancisco Iglesias 21731e17060SPaolo Bonzini static inline int num_effective_busses(XilinxSPIPS *s) 21831e17060SPaolo Bonzini { 21931e17060SPaolo Bonzini return (s->regs[R_LQSPI_CFG] & LQSPI_CFG_SEP_BUS && 22031e17060SPaolo Bonzini s->regs[R_LQSPI_CFG] & LQSPI_CFG_TWO_MEM) ? s->num_busses : 1; 22131e17060SPaolo Bonzini } 22231e17060SPaolo Bonzini 223c95997a3SFrancisco Iglesias static void xilinx_spips_update_cs(XilinxSPIPS *s, int field) 224c4f08ffeSPeter Crosthwaite { 225c95997a3SFrancisco Iglesias int i; 22631e17060SPaolo Bonzini 2270c4a94b8SFrancisco Iglesias for (i = 0; i < s->num_cs * s->num_busses; i++) { 228c95997a3SFrancisco Iglesias bool old_state = s->cs_lines_state[i]; 229c95997a3SFrancisco Iglesias bool new_state = field & (1 << i); 23031e17060SPaolo Bonzini 231c95997a3SFrancisco Iglesias if (old_state != new_state) { 232c95997a3SFrancisco Iglesias s->cs_lines_state[i] = new_state; 233ef06ca39SFrancisco Iglesias s->rx_discard = ARRAY_FIELD_EX32(s->regs, CMND, RX_DISCARD); 234c95997a3SFrancisco Iglesias DB_PRINT_L(1, "%sselecting slave %d\n", new_state ? "" : "de", i); 235ef06ca39SFrancisco Iglesias } 236c95997a3SFrancisco Iglesias qemu_set_irq(s->cs_lines[i], !new_state); 23731e17060SPaolo Bonzini } 2380c4a94b8SFrancisco Iglesias if (!(field & ((1 << (s->num_cs * s->num_busses)) - 1))) { 23931e17060SPaolo Bonzini s->snoop_state = SNOOP_CHECKING; 240ef06ca39SFrancisco Iglesias s->cmd_dummies = 0; 241ef06ca39SFrancisco Iglesias s->link_state = 1; 242ef06ca39SFrancisco Iglesias s->link_state_next = 1; 243ef06ca39SFrancisco Iglesias s->link_state_next_when = 0; 2444a5b6fa8SPeter Crosthwaite DB_PRINT_L(1, "moving to snoop check state\n"); 24531e17060SPaolo Bonzini } 24631e17060SPaolo Bonzini } 24731e17060SPaolo Bonzini 248c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_update_cs_lines(XlnxZynqMPQSPIPS *s) 249c95997a3SFrancisco Iglesias { 250c95997a3SFrancisco Iglesias if (s->regs[R_GQSPI_GF_SNAPSHOT]) { 251c95997a3SFrancisco Iglesias int field = ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, CHIP_SELECT); 2520c4a94b8SFrancisco Iglesias bool upper_cs_sel = field & (1 << 1); 2530c4a94b8SFrancisco Iglesias bool lower_cs_sel = field & 1; 2540c4a94b8SFrancisco Iglesias bool bus0_enabled; 2550c4a94b8SFrancisco Iglesias bool bus1_enabled; 2560c4a94b8SFrancisco Iglesias uint8_t buses; 2570c4a94b8SFrancisco Iglesias int cs = 0; 2580c4a94b8SFrancisco Iglesias 2590c4a94b8SFrancisco Iglesias buses = ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, DATA_BUS_SELECT); 2600c4a94b8SFrancisco Iglesias bus0_enabled = buses & 1; 2610c4a94b8SFrancisco Iglesias bus1_enabled = buses & (1 << 1); 2620c4a94b8SFrancisco Iglesias 2630c4a94b8SFrancisco Iglesias if (bus0_enabled && bus1_enabled) { 2640c4a94b8SFrancisco Iglesias if (lower_cs_sel) { 2650c4a94b8SFrancisco Iglesias cs |= 1; 2660c4a94b8SFrancisco Iglesias } 2670c4a94b8SFrancisco Iglesias if (upper_cs_sel) { 2680c4a94b8SFrancisco Iglesias cs |= 1 << 3; 2690c4a94b8SFrancisco Iglesias } 2700c4a94b8SFrancisco Iglesias } else if (bus0_enabled) { 2710c4a94b8SFrancisco Iglesias if (lower_cs_sel) { 2720c4a94b8SFrancisco Iglesias cs |= 1; 2730c4a94b8SFrancisco Iglesias } 2740c4a94b8SFrancisco Iglesias if (upper_cs_sel) { 2750c4a94b8SFrancisco Iglesias cs |= 1 << 1; 2760c4a94b8SFrancisco Iglesias } 2770c4a94b8SFrancisco Iglesias } else if (bus1_enabled) { 2780c4a94b8SFrancisco Iglesias if (lower_cs_sel) { 2790c4a94b8SFrancisco Iglesias cs |= 1 << 2; 2800c4a94b8SFrancisco Iglesias } 2810c4a94b8SFrancisco Iglesias if (upper_cs_sel) { 2820c4a94b8SFrancisco Iglesias cs |= 1 << 3; 2830c4a94b8SFrancisco Iglesias } 2840c4a94b8SFrancisco Iglesias } 2850c4a94b8SFrancisco Iglesias xilinx_spips_update_cs(XILINX_SPIPS(s), cs); 286c95997a3SFrancisco Iglesias } 287c95997a3SFrancisco Iglesias } 288c95997a3SFrancisco Iglesias 289c95997a3SFrancisco Iglesias static void xilinx_spips_update_cs_lines(XilinxSPIPS *s) 290c95997a3SFrancisco Iglesias { 291c95997a3SFrancisco Iglesias int field = ~((s->regs[R_CONFIG] & CS) >> CS_SHIFT); 292c95997a3SFrancisco Iglesias 293c95997a3SFrancisco Iglesias /* In dual parallel, mirror low CS to both */ 294c95997a3SFrancisco Iglesias if (num_effective_busses(s) == 2) { 295c95997a3SFrancisco Iglesias /* Single bit chip-select for qspi */ 296c95997a3SFrancisco Iglesias field &= 0x1; 2970c4a94b8SFrancisco Iglesias field |= field << 3; 298c95997a3SFrancisco Iglesias /* Dual stack U-Page */ 299c95997a3SFrancisco Iglesias } else if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_TWO_MEM && 300c95997a3SFrancisco Iglesias s->regs[R_LQSPI_STS] & LQSPI_CFG_U_PAGE) { 301c95997a3SFrancisco Iglesias /* Single bit chip-select for qspi */ 302c95997a3SFrancisco Iglesias field &= 0x1; 303c95997a3SFrancisco Iglesias /* change from CS0 to CS1 */ 304c95997a3SFrancisco Iglesias field <<= 1; 305c95997a3SFrancisco Iglesias } 306c95997a3SFrancisco Iglesias /* Auto CS */ 307c95997a3SFrancisco Iglesias if (!(s->regs[R_CONFIG] & MANUAL_CS) && 308c95997a3SFrancisco Iglesias fifo8_is_empty(&s->tx_fifo)) { 309c95997a3SFrancisco Iglesias field = 0; 310c95997a3SFrancisco Iglesias } 311c95997a3SFrancisco Iglesias xilinx_spips_update_cs(s, field); 312c95997a3SFrancisco Iglesias } 313c95997a3SFrancisco Iglesias 31431e17060SPaolo Bonzini static void xilinx_spips_update_ixr(XilinxSPIPS *s) 31531e17060SPaolo Bonzini { 316c95997a3SFrancisco Iglesias if (!(s->regs[R_LQSPI_CFG] & LQSPI_CFG_LQ_MODE)) { 317c95997a3SFrancisco Iglesias s->regs[R_INTR_STATUS] &= ~IXR_SELF_CLEAR; 31831e17060SPaolo Bonzini s->regs[R_INTR_STATUS] |= 31931e17060SPaolo Bonzini (fifo8_is_full(&s->rx_fifo) ? IXR_RX_FIFO_FULL : 0) | 320c95997a3SFrancisco Iglesias (s->rx_fifo.num >= s->regs[R_RX_THRES] ? 321c95997a3SFrancisco Iglesias IXR_RX_FIFO_NOT_EMPTY : 0) | 32231e17060SPaolo Bonzini (fifo8_is_full(&s->tx_fifo) ? IXR_TX_FIFO_FULL : 0) | 323c95997a3SFrancisco Iglesias (fifo8_is_empty(&s->tx_fifo) ? IXR_TX_FIFO_EMPTY : 0) | 32431e17060SPaolo Bonzini (s->tx_fifo.num < s->regs[R_TX_THRES] ? IXR_TX_FIFO_NOT_FULL : 0); 325c95997a3SFrancisco Iglesias } 32631e17060SPaolo Bonzini int new_irqline = !!(s->regs[R_INTR_MASK] & s->regs[R_INTR_STATUS] & 32731e17060SPaolo Bonzini IXR_ALL); 32831e17060SPaolo Bonzini if (new_irqline != s->irqline) { 32931e17060SPaolo Bonzini s->irqline = new_irqline; 33031e17060SPaolo Bonzini qemu_set_irq(s->irq, s->irqline); 33131e17060SPaolo Bonzini } 33231e17060SPaolo Bonzini } 33331e17060SPaolo Bonzini 334c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_update_ixr(XlnxZynqMPQSPIPS *s) 335c95997a3SFrancisco Iglesias { 336c95997a3SFrancisco Iglesias uint32_t gqspi_int; 337c95997a3SFrancisco Iglesias int new_irqline; 338c95997a3SFrancisco Iglesias 339c95997a3SFrancisco Iglesias s->regs[R_GQSPI_ISR] &= ~IXR_SELF_CLEAR; 340c95997a3SFrancisco Iglesias s->regs[R_GQSPI_ISR] |= 341c95997a3SFrancisco Iglesias (fifo32_is_empty(&s->fifo_g) ? IXR_GENERIC_FIFO_EMPTY : 0) | 342c95997a3SFrancisco Iglesias (fifo32_is_full(&s->fifo_g) ? IXR_GENERIC_FIFO_FULL : 0) | 343c95997a3SFrancisco Iglesias (s->fifo_g.fifo.num < s->regs[R_GQSPI_GFIFO_THRESH] ? 344c95997a3SFrancisco Iglesias IXR_GENERIC_FIFO_NOT_FULL : 0) | 345c95997a3SFrancisco Iglesias (fifo8_is_empty(&s->rx_fifo_g) ? IXR_RX_FIFO_EMPTY : 0) | 346c95997a3SFrancisco Iglesias (fifo8_is_full(&s->rx_fifo_g) ? IXR_RX_FIFO_FULL : 0) | 347c95997a3SFrancisco Iglesias (s->rx_fifo_g.num >= s->regs[R_GQSPI_RX_THRESH] ? 348c95997a3SFrancisco Iglesias IXR_RX_FIFO_NOT_EMPTY : 0) | 349c95997a3SFrancisco Iglesias (fifo8_is_empty(&s->tx_fifo_g) ? IXR_TX_FIFO_EMPTY : 0) | 350c95997a3SFrancisco Iglesias (fifo8_is_full(&s->tx_fifo_g) ? IXR_TX_FIFO_FULL : 0) | 351c95997a3SFrancisco Iglesias (s->tx_fifo_g.num < s->regs[R_GQSPI_TX_THRESH] ? 352c95997a3SFrancisco Iglesias IXR_TX_FIFO_NOT_FULL : 0); 353c95997a3SFrancisco Iglesias 354c95997a3SFrancisco Iglesias /* GQSPI Interrupt Trigger Status */ 355c95997a3SFrancisco Iglesias gqspi_int = (~s->regs[R_GQSPI_IMR]) & s->regs[R_GQSPI_ISR] & GQSPI_IXR_MASK; 356c95997a3SFrancisco Iglesias new_irqline = !!(gqspi_int & IXR_ALL); 357c95997a3SFrancisco Iglesias 358c95997a3SFrancisco Iglesias /* drive external interrupt pin */ 359c95997a3SFrancisco Iglesias if (new_irqline != s->gqspi_irqline) { 360c95997a3SFrancisco Iglesias s->gqspi_irqline = new_irqline; 361c95997a3SFrancisco Iglesias qemu_set_irq(XILINX_SPIPS(s)->irq, s->gqspi_irqline); 362c95997a3SFrancisco Iglesias } 363c95997a3SFrancisco Iglesias } 364c95997a3SFrancisco Iglesias 36531e17060SPaolo Bonzini static void xilinx_spips_reset(DeviceState *d) 36631e17060SPaolo Bonzini { 36731e17060SPaolo Bonzini XilinxSPIPS *s = XILINX_SPIPS(d); 36831e17060SPaolo Bonzini 369d3c348b6SAlistair Francis memset(s->regs, 0, sizeof(s->regs)); 37031e17060SPaolo Bonzini 37131e17060SPaolo Bonzini fifo8_reset(&s->rx_fifo); 37231e17060SPaolo Bonzini fifo8_reset(&s->rx_fifo); 37331e17060SPaolo Bonzini /* non zero resets */ 37431e17060SPaolo Bonzini s->regs[R_CONFIG] |= MODEFAIL_GEN_EN; 37531e17060SPaolo Bonzini s->regs[R_SLAVE_IDLE_COUNT] = 0xFF; 37631e17060SPaolo Bonzini s->regs[R_TX_THRES] = 1; 37731e17060SPaolo Bonzini s->regs[R_RX_THRES] = 1; 37831e17060SPaolo Bonzini /* FIXME: move magic number definition somewhere sensible */ 37931e17060SPaolo Bonzini s->regs[R_MOD_ID] = 0x01090106; 38031e17060SPaolo Bonzini s->regs[R_LQSPI_CFG] = R_LQSPI_CFG_RESET; 381ef06ca39SFrancisco Iglesias s->link_state = 1; 382ef06ca39SFrancisco Iglesias s->link_state_next = 1; 383ef06ca39SFrancisco Iglesias s->link_state_next_when = 0; 38431e17060SPaolo Bonzini s->snoop_state = SNOOP_CHECKING; 385ef06ca39SFrancisco Iglesias s->cmd_dummies = 0; 386275e28ccSFrancisco Iglesias s->man_start_com = false; 38731e17060SPaolo Bonzini xilinx_spips_update_ixr(s); 38831e17060SPaolo Bonzini xilinx_spips_update_cs_lines(s); 38931e17060SPaolo Bonzini } 39031e17060SPaolo Bonzini 391c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_reset(DeviceState *d) 392c95997a3SFrancisco Iglesias { 393c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *s = XLNX_ZYNQMP_QSPIPS(d); 394c95997a3SFrancisco Iglesias 395c95997a3SFrancisco Iglesias xilinx_spips_reset(d); 396c95997a3SFrancisco Iglesias 397d3c348b6SAlistair Francis memset(s->regs, 0, sizeof(s->regs)); 398d3c348b6SAlistair Francis 399c95997a3SFrancisco Iglesias fifo8_reset(&s->rx_fifo_g); 400c95997a3SFrancisco Iglesias fifo8_reset(&s->rx_fifo_g); 401c95997a3SFrancisco Iglesias fifo32_reset(&s->fifo_g); 4024f0da466SAlistair Francis s->regs[R_INTR_STATUS] = R_INTR_STATUS_RESET; 4034f0da466SAlistair Francis s->regs[R_GPIO] = 1; 4044f0da466SAlistair Francis s->regs[R_LPBK_DLY_ADJ] = R_LPBK_DLY_ADJ_RESET; 4054f0da466SAlistair Francis s->regs[R_GQSPI_GFIFO_THRESH] = 0x10; 4064f0da466SAlistair Francis s->regs[R_MOD_ID] = 0x01090101; 4074f0da466SAlistair Francis s->regs[R_GQSPI_IMR] = R_GQSPI_IMR_RESET; 408c95997a3SFrancisco Iglesias s->regs[R_GQSPI_TX_THRESH] = 1; 409c95997a3SFrancisco Iglesias s->regs[R_GQSPI_RX_THRESH] = 1; 4104f0da466SAlistair Francis s->regs[R_GQSPI_GPIO] = 1; 4114f0da466SAlistair Francis s->regs[R_GQSPI_LPBK_DLY_ADJ] = R_GQSPI_LPBK_DLY_ADJ_RESET; 4124f0da466SAlistair Francis s->regs[R_GQSPI_MOD_ID] = R_GQSPI_MOD_ID_RESET; 4134f0da466SAlistair Francis s->regs[R_QSPIDMA_DST_CTRL] = R_QSPIDMA_DST_CTRL_RESET; 4144f0da466SAlistair Francis s->regs[R_QSPIDMA_DST_I_MASK] = R_QSPIDMA_DST_I_MASK_RESET; 4154f0da466SAlistair Francis s->regs[R_QSPIDMA_DST_CTRL2] = R_QSPIDMA_DST_CTRL2_RESET; 416c95997a3SFrancisco Iglesias s->man_start_com_g = false; 417c95997a3SFrancisco Iglesias s->gqspi_irqline = 0; 418c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_ixr(s); 419c95997a3SFrancisco Iglesias } 420c95997a3SFrancisco Iglesias 421c3725b85SFrancisco Iglesias /* N way (num) in place bit striper. Lay out row wise bits (MSB to LSB) 4229151da25SPeter Crosthwaite * column wise (from element 0 to N-1). num is the length of x, and dir 4239151da25SPeter Crosthwaite * reverses the direction of the transform. Best illustrated by example: 4249151da25SPeter Crosthwaite * Each digit in the below array is a single bit (num == 3): 4259151da25SPeter Crosthwaite * 426c3725b85SFrancisco Iglesias * {{ 76543210, } ----- stripe (dir == false) -----> {{ 741gdaFC, } 427c3725b85SFrancisco Iglesias * { hgfedcba, } { 630fcHEB, } 428c3725b85SFrancisco Iglesias * { HGFEDCBA, }} <---- upstripe (dir == true) ----- { 52hebGDA, }} 4299151da25SPeter Crosthwaite */ 4309151da25SPeter Crosthwaite 4319151da25SPeter Crosthwaite static inline void stripe8(uint8_t *x, int num, bool dir) 4329151da25SPeter Crosthwaite { 433aa64cfaeSPeter Maydell uint8_t r[MAX_NUM_BUSSES]; 4349151da25SPeter Crosthwaite int idx[2] = {0, 0}; 435c3725b85SFrancisco Iglesias int bit[2] = {0, 7}; 4369151da25SPeter Crosthwaite int d = dir; 4379151da25SPeter Crosthwaite 438aa64cfaeSPeter Maydell assert(num <= MAX_NUM_BUSSES); 439aa64cfaeSPeter Maydell memset(r, 0, sizeof(uint8_t) * num); 440aa64cfaeSPeter Maydell 4419151da25SPeter Crosthwaite for (idx[0] = 0; idx[0] < num; ++idx[0]) { 442c3725b85SFrancisco Iglesias for (bit[0] = 7; bit[0] >= 0; bit[0]--) { 443c3725b85SFrancisco Iglesias r[idx[!d]] |= x[idx[d]] & 1 << bit[d] ? 1 << bit[!d] : 0; 4449151da25SPeter Crosthwaite idx[1] = (idx[1] + 1) % num; 4459151da25SPeter Crosthwaite if (!idx[1]) { 446c3725b85SFrancisco Iglesias bit[1]--; 4479151da25SPeter Crosthwaite } 4489151da25SPeter Crosthwaite } 4499151da25SPeter Crosthwaite } 4509151da25SPeter Crosthwaite memcpy(x, r, sizeof(uint8_t) * num); 4519151da25SPeter Crosthwaite } 4529151da25SPeter Crosthwaite 453c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_flush_fifo_g(XlnxZynqMPQSPIPS *s) 454c95997a3SFrancisco Iglesias { 455c95997a3SFrancisco Iglesias while (s->regs[R_GQSPI_DATA_STS] || !fifo32_is_empty(&s->fifo_g)) { 456c95997a3SFrancisco Iglesias uint8_t tx_rx[2] = { 0 }; 457c95997a3SFrancisco Iglesias int num_stripes = 1; 458c95997a3SFrancisco Iglesias uint8_t busses; 459c95997a3SFrancisco Iglesias int i; 460c95997a3SFrancisco Iglesias 461c95997a3SFrancisco Iglesias if (!s->regs[R_GQSPI_DATA_STS]) { 462c95997a3SFrancisco Iglesias uint8_t imm; 463c95997a3SFrancisco Iglesias 464c95997a3SFrancisco Iglesias s->regs[R_GQSPI_GF_SNAPSHOT] = fifo32_pop(&s->fifo_g); 465c95997a3SFrancisco Iglesias DB_PRINT_L(0, "GQSPI command: %x\n", s->regs[R_GQSPI_GF_SNAPSHOT]); 466c95997a3SFrancisco Iglesias if (!s->regs[R_GQSPI_GF_SNAPSHOT]) { 467c95997a3SFrancisco Iglesias DB_PRINT_L(0, "Dummy GQSPI Delay Command Entry, Do nothing"); 468c95997a3SFrancisco Iglesias continue; 469c95997a3SFrancisco Iglesias } 470c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_cs_lines(s); 471c95997a3SFrancisco Iglesias 472c95997a3SFrancisco Iglesias imm = ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, IMMEDIATE_DATA); 473c95997a3SFrancisco Iglesias if (!ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, DATA_XFER)) { 474c95997a3SFrancisco Iglesias /* immedate transfer */ 475c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, TRANSMIT) || 476c95997a3SFrancisco Iglesias ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, RECIEVE)) { 477c95997a3SFrancisco Iglesias s->regs[R_GQSPI_DATA_STS] = 1; 478c95997a3SFrancisco Iglesias /* CS setup/hold - do nothing */ 479c95997a3SFrancisco Iglesias } else { 480c95997a3SFrancisco Iglesias s->regs[R_GQSPI_DATA_STS] = 0; 481c95997a3SFrancisco Iglesias } 482c95997a3SFrancisco Iglesias } else if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, EXPONENT)) { 483c95997a3SFrancisco Iglesias if (imm > 31) { 484c95997a3SFrancisco Iglesias qemu_log_mask(LOG_UNIMP, "QSPI exponential transfer too" 485c95997a3SFrancisco Iglesias " long - 2 ^ %" PRId8 " requested\n", imm); 486c95997a3SFrancisco Iglesias } 487c95997a3SFrancisco Iglesias s->regs[R_GQSPI_DATA_STS] = 1ul << imm; 488c95997a3SFrancisco Iglesias } else { 489c95997a3SFrancisco Iglesias s->regs[R_GQSPI_DATA_STS] = imm; 490c95997a3SFrancisco Iglesias } 491c95997a3SFrancisco Iglesias } 492c95997a3SFrancisco Iglesias /* Zero length transfer check */ 493c95997a3SFrancisco Iglesias if (!s->regs[R_GQSPI_DATA_STS]) { 494c95997a3SFrancisco Iglesias continue; 495c95997a3SFrancisco Iglesias } 496c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, RECIEVE) && 497c95997a3SFrancisco Iglesias fifo8_is_full(&s->rx_fifo_g)) { 498c95997a3SFrancisco Iglesias /* No space in RX fifo for transfer - try again later */ 499c95997a3SFrancisco Iglesias return; 500c95997a3SFrancisco Iglesias } 501c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, STRIPE) && 502c95997a3SFrancisco Iglesias (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, TRANSMIT) || 503c95997a3SFrancisco Iglesias ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, RECIEVE))) { 504c95997a3SFrancisco Iglesias num_stripes = 2; 505c95997a3SFrancisco Iglesias } 506c95997a3SFrancisco Iglesias if (!ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, DATA_XFER)) { 507c95997a3SFrancisco Iglesias tx_rx[0] = ARRAY_FIELD_EX32(s->regs, 508c95997a3SFrancisco Iglesias GQSPI_GF_SNAPSHOT, IMMEDIATE_DATA); 509c95997a3SFrancisco Iglesias } else if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, TRANSMIT)) { 510c95997a3SFrancisco Iglesias for (i = 0; i < num_stripes; ++i) { 511c95997a3SFrancisco Iglesias if (!fifo8_is_empty(&s->tx_fifo_g)) { 512c95997a3SFrancisco Iglesias tx_rx[i] = fifo8_pop(&s->tx_fifo_g); 513c95997a3SFrancisco Iglesias s->tx_fifo_g_align++; 514c95997a3SFrancisco Iglesias } else { 515c95997a3SFrancisco Iglesias return; 516c95997a3SFrancisco Iglesias } 517c95997a3SFrancisco Iglesias } 518c95997a3SFrancisco Iglesias } 519c95997a3SFrancisco Iglesias if (num_stripes == 1) { 520c95997a3SFrancisco Iglesias /* mirror */ 521c95997a3SFrancisco Iglesias tx_rx[1] = tx_rx[0]; 522c95997a3SFrancisco Iglesias } 523c95997a3SFrancisco Iglesias busses = ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, DATA_BUS_SELECT); 524c95997a3SFrancisco Iglesias for (i = 0; i < 2; ++i) { 525c95997a3SFrancisco Iglesias DB_PRINT_L(1, "bus %d tx = %02x\n", i, tx_rx[i]); 526c95997a3SFrancisco Iglesias tx_rx[i] = ssi_transfer(XILINX_SPIPS(s)->spi[i], tx_rx[i]); 527c95997a3SFrancisco Iglesias DB_PRINT_L(1, "bus %d rx = %02x\n", i, tx_rx[i]); 528c95997a3SFrancisco Iglesias } 529c95997a3SFrancisco Iglesias if (s->regs[R_GQSPI_DATA_STS] > 1 && 530c95997a3SFrancisco Iglesias busses == 0x3 && num_stripes == 2) { 531c95997a3SFrancisco Iglesias s->regs[R_GQSPI_DATA_STS] -= 2; 532c95997a3SFrancisco Iglesias } else if (s->regs[R_GQSPI_DATA_STS] > 0) { 533c95997a3SFrancisco Iglesias s->regs[R_GQSPI_DATA_STS]--; 534c95997a3SFrancisco Iglesias } 535c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, RECIEVE)) { 536c95997a3SFrancisco Iglesias for (i = 0; i < 2; ++i) { 537c95997a3SFrancisco Iglesias if (busses & (1 << i)) { 538c95997a3SFrancisco Iglesias DB_PRINT_L(1, "bus %d push_byte = %02x\n", i, tx_rx[i]); 539c95997a3SFrancisco Iglesias fifo8_push(&s->rx_fifo_g, tx_rx[i]); 540c95997a3SFrancisco Iglesias s->rx_fifo_g_align++; 541c95997a3SFrancisco Iglesias } 542c95997a3SFrancisco Iglesias } 543c95997a3SFrancisco Iglesias } 544c95997a3SFrancisco Iglesias if (!s->regs[R_GQSPI_DATA_STS]) { 545c95997a3SFrancisco Iglesias for (; s->tx_fifo_g_align % 4; s->tx_fifo_g_align++) { 546c95997a3SFrancisco Iglesias fifo8_pop(&s->tx_fifo_g); 547c95997a3SFrancisco Iglesias } 548c95997a3SFrancisco Iglesias for (; s->rx_fifo_g_align % 4; s->rx_fifo_g_align++) { 549c95997a3SFrancisco Iglesias fifo8_push(&s->rx_fifo_g, 0); 550c95997a3SFrancisco Iglesias } 551c95997a3SFrancisco Iglesias } 552c95997a3SFrancisco Iglesias } 553c95997a3SFrancisco Iglesias } 554c95997a3SFrancisco Iglesias 555ef06ca39SFrancisco Iglesias static int xilinx_spips_num_dummies(XilinxQSPIPS *qs, uint8_t command) 556ef06ca39SFrancisco Iglesias { 557ef06ca39SFrancisco Iglesias if (!qs) { 558ef06ca39SFrancisco Iglesias /* The SPI device is not a QSPI device */ 559ef06ca39SFrancisco Iglesias return -1; 560ef06ca39SFrancisco Iglesias } 561ef06ca39SFrancisco Iglesias 562ef06ca39SFrancisco Iglesias switch (command) { /* check for dummies */ 563ef06ca39SFrancisco Iglesias case READ: /* no dummy bytes/cycles */ 564ef06ca39SFrancisco Iglesias case PP: 565ef06ca39SFrancisco Iglesias case DPP: 566ef06ca39SFrancisco Iglesias case QPP: 567ef06ca39SFrancisco Iglesias case READ_4: 568ef06ca39SFrancisco Iglesias case PP_4: 569ef06ca39SFrancisco Iglesias case QPP_4: 570ef06ca39SFrancisco Iglesias return 0; 571ef06ca39SFrancisco Iglesias case FAST_READ: 572ef06ca39SFrancisco Iglesias case DOR: 573ef06ca39SFrancisco Iglesias case QOR: 574ef06ca39SFrancisco Iglesias case DOR_4: 575ef06ca39SFrancisco Iglesias case QOR_4: 576ef06ca39SFrancisco Iglesias return 1; 577ef06ca39SFrancisco Iglesias case DIOR: 578ef06ca39SFrancisco Iglesias case FAST_READ_4: 579ef06ca39SFrancisco Iglesias case DIOR_4: 580ef06ca39SFrancisco Iglesias return 2; 581ef06ca39SFrancisco Iglesias case QIOR: 582ef06ca39SFrancisco Iglesias case QIOR_4: 583b8cc8503SFrancisco Iglesias return 4; 584ef06ca39SFrancisco Iglesias default: 585ef06ca39SFrancisco Iglesias return -1; 586ef06ca39SFrancisco Iglesias } 587ef06ca39SFrancisco Iglesias } 588ef06ca39SFrancisco Iglesias 589ef06ca39SFrancisco Iglesias static inline uint8_t get_addr_length(XilinxSPIPS *s, uint8_t cmd) 590ef06ca39SFrancisco Iglesias { 591ef06ca39SFrancisco Iglesias switch (cmd) { 592ef06ca39SFrancisco Iglesias case PP_4: 593ef06ca39SFrancisco Iglesias case QPP_4: 594ef06ca39SFrancisco Iglesias case READ_4: 595ef06ca39SFrancisco Iglesias case QIOR_4: 596ef06ca39SFrancisco Iglesias case FAST_READ_4: 597ef06ca39SFrancisco Iglesias case DOR_4: 598ef06ca39SFrancisco Iglesias case QOR_4: 599ef06ca39SFrancisco Iglesias case DIOR_4: 600ef06ca39SFrancisco Iglesias return 4; 601ef06ca39SFrancisco Iglesias default: 602ef06ca39SFrancisco Iglesias return (s->regs[R_CMND] & R_CMND_EXT_ADD) ? 4 : 3; 603ef06ca39SFrancisco Iglesias } 604ef06ca39SFrancisco Iglesias } 605ef06ca39SFrancisco Iglesias 60631e17060SPaolo Bonzini static void xilinx_spips_flush_txfifo(XilinxSPIPS *s) 60731e17060SPaolo Bonzini { 6084a5b6fa8SPeter Crosthwaite int debug_level = 0; 609ef06ca39SFrancisco Iglesias XilinxQSPIPS *q = (XilinxQSPIPS *) object_dynamic_cast(OBJECT(s), 610ef06ca39SFrancisco Iglesias TYPE_XILINX_QSPIPS); 6114a5b6fa8SPeter Crosthwaite 61231e17060SPaolo Bonzini for (;;) { 61331e17060SPaolo Bonzini int i; 61431e17060SPaolo Bonzini uint8_t tx = 0; 615fbe5dac7SFrancisco Iglesias uint8_t tx_rx[MAX_NUM_BUSSES] = { 0 }; 616ef06ca39SFrancisco Iglesias uint8_t dummy_cycles = 0; 617ef06ca39SFrancisco Iglesias uint8_t addr_length; 61831e17060SPaolo Bonzini 61931e17060SPaolo Bonzini if (fifo8_is_empty(&s->tx_fifo)) { 62031e17060SPaolo Bonzini xilinx_spips_update_ixr(s); 62131e17060SPaolo Bonzini return; 622fbf32752SSai Pavan Boddu } else if (s->snoop_state == SNOOP_STRIPING || 623fbf32752SSai Pavan Boddu s->snoop_state == SNOOP_NONE) { 6249151da25SPeter Crosthwaite for (i = 0; i < num_effective_busses(s); ++i) { 6259151da25SPeter Crosthwaite tx_rx[i] = fifo8_pop(&s->tx_fifo); 6269151da25SPeter Crosthwaite } 6279151da25SPeter Crosthwaite stripe8(tx_rx, num_effective_busses(s), false); 628ef06ca39SFrancisco Iglesias } else if (s->snoop_state >= SNOOP_ADDR) { 62931e17060SPaolo Bonzini tx = fifo8_pop(&s->tx_fifo); 6309151da25SPeter Crosthwaite for (i = 0; i < num_effective_busses(s); ++i) { 6319151da25SPeter Crosthwaite tx_rx[i] = tx; 63231e17060SPaolo Bonzini } 633ef06ca39SFrancisco Iglesias } else { 634ef06ca39SFrancisco Iglesias /* Extract a dummy byte and generate dummy cycles according to the 635ef06ca39SFrancisco Iglesias * link state */ 636ef06ca39SFrancisco Iglesias tx = fifo8_pop(&s->tx_fifo); 637ef06ca39SFrancisco Iglesias dummy_cycles = 8 / s->link_state; 63831e17060SPaolo Bonzini } 6399151da25SPeter Crosthwaite 6409151da25SPeter Crosthwaite for (i = 0; i < num_effective_busses(s); ++i) { 641c3725b85SFrancisco Iglesias int bus = num_effective_busses(s) - 1 - i; 642ef06ca39SFrancisco Iglesias if (dummy_cycles) { 643ef06ca39SFrancisco Iglesias int d; 644ef06ca39SFrancisco Iglesias for (d = 0; d < dummy_cycles; ++d) { 645ef06ca39SFrancisco Iglesias tx_rx[0] = ssi_transfer(s->spi[bus], (uint32_t)tx_rx[0]); 646ef06ca39SFrancisco Iglesias } 647ef06ca39SFrancisco Iglesias } else { 6484a5b6fa8SPeter Crosthwaite DB_PRINT_L(debug_level, "tx = %02x\n", tx_rx[i]); 649c3725b85SFrancisco Iglesias tx_rx[i] = ssi_transfer(s->spi[bus], (uint32_t)tx_rx[i]); 6504a5b6fa8SPeter Crosthwaite DB_PRINT_L(debug_level, "rx = %02x\n", tx_rx[i]); 6519151da25SPeter Crosthwaite } 652ef06ca39SFrancisco Iglesias } 6539151da25SPeter Crosthwaite 654ef06ca39SFrancisco Iglesias if (s->regs[R_CMND] & R_CMND_RXFIFO_DRAIN) { 655ef06ca39SFrancisco Iglesias DB_PRINT_L(debug_level, "dircarding drained rx byte\n"); 656ef06ca39SFrancisco Iglesias /* Do nothing */ 657ef06ca39SFrancisco Iglesias } else if (s->rx_discard) { 658ef06ca39SFrancisco Iglesias DB_PRINT_L(debug_level, "dircarding discarded rx byte\n"); 659ef06ca39SFrancisco Iglesias s->rx_discard -= 8 / s->link_state; 660ef06ca39SFrancisco Iglesias } else if (fifo8_is_full(&s->rx_fifo)) { 66131e17060SPaolo Bonzini s->regs[R_INTR_STATUS] |= IXR_RX_FIFO_OVERFLOW; 6624a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "rx FIFO overflow"); 6639151da25SPeter Crosthwaite } else if (s->snoop_state == SNOOP_STRIPING) { 6649151da25SPeter Crosthwaite stripe8(tx_rx, num_effective_busses(s), true); 6659151da25SPeter Crosthwaite for (i = 0; i < num_effective_busses(s); ++i) { 6669151da25SPeter Crosthwaite fifo8_push(&s->rx_fifo, (uint8_t)tx_rx[i]); 667ef06ca39SFrancisco Iglesias DB_PRINT_L(debug_level, "pushing striped rx byte\n"); 6689151da25SPeter Crosthwaite } 66931e17060SPaolo Bonzini } else { 670ef06ca39SFrancisco Iglesias DB_PRINT_L(debug_level, "pushing unstriped rx byte\n"); 6719151da25SPeter Crosthwaite fifo8_push(&s->rx_fifo, (uint8_t)tx_rx[0]); 67231e17060SPaolo Bonzini } 67331e17060SPaolo Bonzini 674ef06ca39SFrancisco Iglesias if (s->link_state_next_when) { 675ef06ca39SFrancisco Iglesias s->link_state_next_when--; 676ef06ca39SFrancisco Iglesias if (!s->link_state_next_when) { 677ef06ca39SFrancisco Iglesias s->link_state = s->link_state_next; 678ef06ca39SFrancisco Iglesias } 679ef06ca39SFrancisco Iglesias } 680ef06ca39SFrancisco Iglesias 6814a5b6fa8SPeter Crosthwaite DB_PRINT_L(debug_level, "initial snoop state: %x\n", 6824a5b6fa8SPeter Crosthwaite (unsigned)s->snoop_state); 68331e17060SPaolo Bonzini switch (s->snoop_state) { 68431e17060SPaolo Bonzini case (SNOOP_CHECKING): 685ef06ca39SFrancisco Iglesias /* Store the count of dummy bytes in the txfifo */ 686ef06ca39SFrancisco Iglesias s->cmd_dummies = xilinx_spips_num_dummies(q, tx); 687ef06ca39SFrancisco Iglesias addr_length = get_addr_length(s, tx); 688ef06ca39SFrancisco Iglesias if (s->cmd_dummies < 0) { 68931e17060SPaolo Bonzini s->snoop_state = SNOOP_NONE; 690ef06ca39SFrancisco Iglesias } else { 691ef06ca39SFrancisco Iglesias s->snoop_state = SNOOP_ADDR + addr_length - 1; 692ef06ca39SFrancisco Iglesias } 693ef06ca39SFrancisco Iglesias switch (tx) { 694ef06ca39SFrancisco Iglesias case DPP: 695ef06ca39SFrancisco Iglesias case DOR: 696ef06ca39SFrancisco Iglesias case DOR_4: 697ef06ca39SFrancisco Iglesias s->link_state_next = 2; 698ef06ca39SFrancisco Iglesias s->link_state_next_when = addr_length + s->cmd_dummies; 699ef06ca39SFrancisco Iglesias break; 700ef06ca39SFrancisco Iglesias case QPP: 701ef06ca39SFrancisco Iglesias case QPP_4: 702ef06ca39SFrancisco Iglesias case QOR: 703ef06ca39SFrancisco Iglesias case QOR_4: 704ef06ca39SFrancisco Iglesias s->link_state_next = 4; 705ef06ca39SFrancisco Iglesias s->link_state_next_when = addr_length + s->cmd_dummies; 706ef06ca39SFrancisco Iglesias break; 707ef06ca39SFrancisco Iglesias case DIOR: 708ef06ca39SFrancisco Iglesias case DIOR_4: 709ef06ca39SFrancisco Iglesias s->link_state = 2; 710ef06ca39SFrancisco Iglesias break; 711ef06ca39SFrancisco Iglesias case QIOR: 712ef06ca39SFrancisco Iglesias case QIOR_4: 713ef06ca39SFrancisco Iglesias s->link_state = 4; 714ef06ca39SFrancisco Iglesias break; 715ef06ca39SFrancisco Iglesias } 716ef06ca39SFrancisco Iglesias break; 717ef06ca39SFrancisco Iglesias case (SNOOP_ADDR): 718ef06ca39SFrancisco Iglesias /* Address has been transmitted, transmit dummy cycles now if 719ef06ca39SFrancisco Iglesias * needed */ 720ef06ca39SFrancisco Iglesias if (s->cmd_dummies < 0) { 721ef06ca39SFrancisco Iglesias s->snoop_state = SNOOP_NONE; 722ef06ca39SFrancisco Iglesias } else { 723ef06ca39SFrancisco Iglesias s->snoop_state = s->cmd_dummies; 72431e17060SPaolo Bonzini } 72531e17060SPaolo Bonzini break; 72631e17060SPaolo Bonzini case (SNOOP_STRIPING): 72731e17060SPaolo Bonzini case (SNOOP_NONE): 7284a5b6fa8SPeter Crosthwaite /* Once we hit the boring stuff - squelch debug noise */ 7294a5b6fa8SPeter Crosthwaite if (!debug_level) { 7304a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "squelching debug info ....\n"); 7314a5b6fa8SPeter Crosthwaite debug_level = 1; 7324a5b6fa8SPeter Crosthwaite } 73331e17060SPaolo Bonzini break; 73431e17060SPaolo Bonzini default: 73531e17060SPaolo Bonzini s->snoop_state--; 73631e17060SPaolo Bonzini } 7374a5b6fa8SPeter Crosthwaite DB_PRINT_L(debug_level, "final snoop state: %x\n", 7384a5b6fa8SPeter Crosthwaite (unsigned)s->snoop_state); 73931e17060SPaolo Bonzini } 74031e17060SPaolo Bonzini } 74131e17060SPaolo Bonzini 7422fdd171eSFrancisco Iglesias static inline void tx_data_bytes(Fifo8 *fifo, uint32_t value, int num, bool be) 7432fdd171eSFrancisco Iglesias { 7442fdd171eSFrancisco Iglesias int i; 7452fdd171eSFrancisco Iglesias for (i = 0; i < num && !fifo8_is_full(fifo); ++i) { 7462fdd171eSFrancisco Iglesias if (be) { 7472fdd171eSFrancisco Iglesias fifo8_push(fifo, (uint8_t)(value >> 24)); 7482fdd171eSFrancisco Iglesias value <<= 8; 7492fdd171eSFrancisco Iglesias } else { 7502fdd171eSFrancisco Iglesias fifo8_push(fifo, (uint8_t)value); 7512fdd171eSFrancisco Iglesias value >>= 8; 7522fdd171eSFrancisco Iglesias } 7532fdd171eSFrancisco Iglesias } 7542fdd171eSFrancisco Iglesias } 7552fdd171eSFrancisco Iglesias 756275e28ccSFrancisco Iglesias static void xilinx_spips_check_zero_pump(XilinxSPIPS *s) 757275e28ccSFrancisco Iglesias { 758275e28ccSFrancisco Iglesias if (!s->regs[R_TRANSFER_SIZE]) { 759275e28ccSFrancisco Iglesias return; 760275e28ccSFrancisco Iglesias } 761275e28ccSFrancisco Iglesias if (!fifo8_is_empty(&s->tx_fifo) && s->regs[R_CMND] & R_CMND_PUSH_WAIT) { 762275e28ccSFrancisco Iglesias return; 763275e28ccSFrancisco Iglesias } 764275e28ccSFrancisco Iglesias /* 765275e28ccSFrancisco Iglesias * The zero pump must never fill tx fifo such that rx overflow is 766275e28ccSFrancisco Iglesias * possible 767275e28ccSFrancisco Iglesias */ 768275e28ccSFrancisco Iglesias while (s->regs[R_TRANSFER_SIZE] && 769275e28ccSFrancisco Iglesias s->rx_fifo.num + s->tx_fifo.num < RXFF_A_Q - 3) { 770275e28ccSFrancisco Iglesias /* endianess just doesn't matter when zero pumping */ 771275e28ccSFrancisco Iglesias tx_data_bytes(&s->tx_fifo, 0, 4, false); 772275e28ccSFrancisco Iglesias s->regs[R_TRANSFER_SIZE] &= ~0x03ull; 773275e28ccSFrancisco Iglesias s->regs[R_TRANSFER_SIZE] -= 4; 774275e28ccSFrancisco Iglesias } 775275e28ccSFrancisco Iglesias } 776275e28ccSFrancisco Iglesias 777275e28ccSFrancisco Iglesias static void xilinx_spips_check_flush(XilinxSPIPS *s) 778275e28ccSFrancisco Iglesias { 779275e28ccSFrancisco Iglesias if (s->man_start_com || 780275e28ccSFrancisco Iglesias (!fifo8_is_empty(&s->tx_fifo) && 781275e28ccSFrancisco Iglesias !(s->regs[R_CONFIG] & MAN_START_EN))) { 782275e28ccSFrancisco Iglesias xilinx_spips_check_zero_pump(s); 783275e28ccSFrancisco Iglesias xilinx_spips_flush_txfifo(s); 784275e28ccSFrancisco Iglesias } 785275e28ccSFrancisco Iglesias if (fifo8_is_empty(&s->tx_fifo) && !s->regs[R_TRANSFER_SIZE]) { 786275e28ccSFrancisco Iglesias s->man_start_com = false; 787275e28ccSFrancisco Iglesias } 788275e28ccSFrancisco Iglesias xilinx_spips_update_ixr(s); 789275e28ccSFrancisco Iglesias } 790275e28ccSFrancisco Iglesias 791c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_check_flush(XlnxZynqMPQSPIPS *s) 792c95997a3SFrancisco Iglesias { 793c95997a3SFrancisco Iglesias bool gqspi_has_work = s->regs[R_GQSPI_DATA_STS] || 794c95997a3SFrancisco Iglesias !fifo32_is_empty(&s->fifo_g); 795c95997a3SFrancisco Iglesias 796c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(s->regs, GQSPI_SELECT, GENERIC_QSPI_EN)) { 797c95997a3SFrancisco Iglesias if (s->man_start_com_g || (gqspi_has_work && 798c95997a3SFrancisco Iglesias !ARRAY_FIELD_EX32(s->regs, GQSPI_CNFG, GEN_FIFO_START_MODE))) { 799c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_flush_fifo_g(s); 800c95997a3SFrancisco Iglesias } 801c95997a3SFrancisco Iglesias } else { 802c95997a3SFrancisco Iglesias xilinx_spips_check_flush(XILINX_SPIPS(s)); 803c95997a3SFrancisco Iglesias } 804c95997a3SFrancisco Iglesias if (!gqspi_has_work) { 805c95997a3SFrancisco Iglesias s->man_start_com_g = false; 806c95997a3SFrancisco Iglesias } 807c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_ixr(s); 808c95997a3SFrancisco Iglesias } 809c95997a3SFrancisco Iglesias 8102fdd171eSFrancisco Iglesias static inline int rx_data_bytes(Fifo8 *fifo, uint8_t *value, int max) 81131e17060SPaolo Bonzini { 81231e17060SPaolo Bonzini int i; 81331e17060SPaolo Bonzini 8142fdd171eSFrancisco Iglesias for (i = 0; i < max && !fifo8_is_empty(fifo); ++i) { 8152fdd171eSFrancisco Iglesias value[i] = fifo8_pop(fifo); 81631e17060SPaolo Bonzini } 8172fdd171eSFrancisco Iglesias return max - i; 81831e17060SPaolo Bonzini } 81931e17060SPaolo Bonzini 820c95997a3SFrancisco Iglesias static const void *pop_buf(Fifo8 *fifo, uint32_t max, uint32_t *num) 821c95997a3SFrancisco Iglesias { 822c95997a3SFrancisco Iglesias void *ret; 823c95997a3SFrancisco Iglesias 824c95997a3SFrancisco Iglesias if (max == 0 || max > fifo->num) { 825c95997a3SFrancisco Iglesias abort(); 826c95997a3SFrancisco Iglesias } 827c95997a3SFrancisco Iglesias *num = MIN(fifo->capacity - fifo->head, max); 828c95997a3SFrancisco Iglesias ret = &fifo->data[fifo->head]; 829c95997a3SFrancisco Iglesias fifo->head += *num; 830c95997a3SFrancisco Iglesias fifo->head %= fifo->capacity; 831c95997a3SFrancisco Iglesias fifo->num -= *num; 832c95997a3SFrancisco Iglesias return ret; 833c95997a3SFrancisco Iglesias } 834c95997a3SFrancisco Iglesias 835c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_notify(void *opaque) 836c95997a3SFrancisco Iglesias { 837c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *rq = XLNX_ZYNQMP_QSPIPS(opaque); 838c95997a3SFrancisco Iglesias XilinxSPIPS *s = XILINX_SPIPS(rq); 839c95997a3SFrancisco Iglesias Fifo8 *recv_fifo; 840c95997a3SFrancisco Iglesias 841c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(rq->regs, GQSPI_SELECT, GENERIC_QSPI_EN)) { 842c95997a3SFrancisco Iglesias if (!(ARRAY_FIELD_EX32(rq->regs, GQSPI_CNFG, MODE_EN) == 2)) { 843c95997a3SFrancisco Iglesias return; 844c95997a3SFrancisco Iglesias } 845c95997a3SFrancisco Iglesias recv_fifo = &rq->rx_fifo_g; 846c95997a3SFrancisco Iglesias } else { 847c95997a3SFrancisco Iglesias if (!(s->regs[R_CMND] & R_CMND_DMA_EN)) { 848c95997a3SFrancisco Iglesias return; 849c95997a3SFrancisco Iglesias } 850c95997a3SFrancisco Iglesias recv_fifo = &s->rx_fifo; 851c95997a3SFrancisco Iglesias } 852c95997a3SFrancisco Iglesias while (recv_fifo->num >= 4 853c95997a3SFrancisco Iglesias && stream_can_push(rq->dma, xlnx_zynqmp_qspips_notify, rq)) 854c95997a3SFrancisco Iglesias { 855c95997a3SFrancisco Iglesias size_t ret; 856c95997a3SFrancisco Iglesias uint32_t num; 85721d887cdSSai Pavan Boddu const void *rxd; 85821d887cdSSai Pavan Boddu int len; 85921d887cdSSai Pavan Boddu 86021d887cdSSai Pavan Boddu len = recv_fifo->num >= rq->dma_burst_size ? rq->dma_burst_size : 86121d887cdSSai Pavan Boddu recv_fifo->num; 86221d887cdSSai Pavan Boddu rxd = pop_buf(recv_fifo, len, &num); 863c95997a3SFrancisco Iglesias 864c95997a3SFrancisco Iglesias memcpy(rq->dma_buf, rxd, num); 865c95997a3SFrancisco Iglesias 86621d887cdSSai Pavan Boddu ret = stream_push(rq->dma, rq->dma_buf, num); 86721d887cdSSai Pavan Boddu assert(ret == num); 868c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_check_flush(rq); 869c95997a3SFrancisco Iglesias } 870c95997a3SFrancisco Iglesias } 871c95997a3SFrancisco Iglesias 87231e17060SPaolo Bonzini static uint64_t xilinx_spips_read(void *opaque, hwaddr addr, 87331e17060SPaolo Bonzini unsigned size) 87431e17060SPaolo Bonzini { 87531e17060SPaolo Bonzini XilinxSPIPS *s = opaque; 87631e17060SPaolo Bonzini uint32_t mask = ~0; 87731e17060SPaolo Bonzini uint32_t ret; 878b0b7ae62SPeter Crosthwaite uint8_t rx_buf[4]; 8792fdd171eSFrancisco Iglesias int shortfall; 88031e17060SPaolo Bonzini 88131e17060SPaolo Bonzini addr >>= 2; 88231e17060SPaolo Bonzini switch (addr) { 88331e17060SPaolo Bonzini case R_CONFIG: 8842133a5f6SPeter Crosthwaite mask = ~(R_CONFIG_RSVD | MAN_START_COM); 88531e17060SPaolo Bonzini break; 88631e17060SPaolo Bonzini case R_INTR_STATUS: 88787920b44SPeter Crosthwaite ret = s->regs[addr] & IXR_ALL; 88887920b44SPeter Crosthwaite s->regs[addr] = 0; 8894a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr * 4, ret); 8902e1cf2c9SFrancisco Iglesias xilinx_spips_update_ixr(s); 89187920b44SPeter Crosthwaite return ret; 89231e17060SPaolo Bonzini case R_INTR_MASK: 89331e17060SPaolo Bonzini mask = IXR_ALL; 89431e17060SPaolo Bonzini break; 89531e17060SPaolo Bonzini case R_EN: 89631e17060SPaolo Bonzini mask = 0x1; 89731e17060SPaolo Bonzini break; 89831e17060SPaolo Bonzini case R_SLAVE_IDLE_COUNT: 89931e17060SPaolo Bonzini mask = 0xFF; 90031e17060SPaolo Bonzini break; 90131e17060SPaolo Bonzini case R_MOD_ID: 90231e17060SPaolo Bonzini mask = 0x01FFFFFF; 90331e17060SPaolo Bonzini break; 90431e17060SPaolo Bonzini case R_INTR_EN: 90531e17060SPaolo Bonzini case R_INTR_DIS: 90631e17060SPaolo Bonzini case R_TX_DATA: 90731e17060SPaolo Bonzini mask = 0; 90831e17060SPaolo Bonzini break; 90931e17060SPaolo Bonzini case R_RX_DATA: 910b0b7ae62SPeter Crosthwaite memset(rx_buf, 0, sizeof(rx_buf)); 9112fdd171eSFrancisco Iglesias shortfall = rx_data_bytes(&s->rx_fifo, rx_buf, s->num_txrx_bytes); 9122fdd171eSFrancisco Iglesias ret = s->regs[R_CONFIG] & R_CONFIG_ENDIAN ? 9132fdd171eSFrancisco Iglesias cpu_to_be32(*(uint32_t *)rx_buf) : 9142fdd171eSFrancisco Iglesias cpu_to_le32(*(uint32_t *)rx_buf); 9152fdd171eSFrancisco Iglesias if (!(s->regs[R_CONFIG] & R_CONFIG_ENDIAN)) { 9162fdd171eSFrancisco Iglesias ret <<= 8 * shortfall; 9172fdd171eSFrancisco Iglesias } 9184a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr * 4, ret); 919c95997a3SFrancisco Iglesias xilinx_spips_check_flush(s); 92031e17060SPaolo Bonzini xilinx_spips_update_ixr(s); 92131e17060SPaolo Bonzini return ret; 92231e17060SPaolo Bonzini } 9234a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr * 4, 9244a5b6fa8SPeter Crosthwaite s->regs[addr] & mask); 92531e17060SPaolo Bonzini return s->regs[addr] & mask; 92631e17060SPaolo Bonzini 92731e17060SPaolo Bonzini } 92831e17060SPaolo Bonzini 929c95997a3SFrancisco Iglesias static uint64_t xlnx_zynqmp_qspips_read(void *opaque, 930c95997a3SFrancisco Iglesias hwaddr addr, unsigned size) 931c95997a3SFrancisco Iglesias { 932c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *s = XLNX_ZYNQMP_QSPIPS(opaque); 933c95997a3SFrancisco Iglesias uint32_t reg = addr / 4; 934c95997a3SFrancisco Iglesias uint32_t ret; 935c95997a3SFrancisco Iglesias uint8_t rx_buf[4]; 936c95997a3SFrancisco Iglesias int shortfall; 937c95997a3SFrancisco Iglesias 938c95997a3SFrancisco Iglesias if (reg <= R_MOD_ID) { 939c95997a3SFrancisco Iglesias return xilinx_spips_read(opaque, addr, size); 940c95997a3SFrancisco Iglesias } else { 941c95997a3SFrancisco Iglesias switch (reg) { 942c95997a3SFrancisco Iglesias case R_GQSPI_RXD: 943c95997a3SFrancisco Iglesias if (fifo8_is_empty(&s->rx_fifo_g)) { 944c95997a3SFrancisco Iglesias qemu_log_mask(LOG_GUEST_ERROR, 945c95997a3SFrancisco Iglesias "Read from empty GQSPI RX FIFO\n"); 946c95997a3SFrancisco Iglesias return 0; 947c95997a3SFrancisco Iglesias } 948c95997a3SFrancisco Iglesias memset(rx_buf, 0, sizeof(rx_buf)); 949c95997a3SFrancisco Iglesias shortfall = rx_data_bytes(&s->rx_fifo_g, rx_buf, 950c95997a3SFrancisco Iglesias XILINX_SPIPS(s)->num_txrx_bytes); 951c95997a3SFrancisco Iglesias ret = ARRAY_FIELD_EX32(s->regs, GQSPI_CNFG, ENDIAN) ? 952c95997a3SFrancisco Iglesias cpu_to_be32(*(uint32_t *)rx_buf) : 953c95997a3SFrancisco Iglesias cpu_to_le32(*(uint32_t *)rx_buf); 954c95997a3SFrancisco Iglesias if (!ARRAY_FIELD_EX32(s->regs, GQSPI_CNFG, ENDIAN)) { 955c95997a3SFrancisco Iglesias ret <<= 8 * shortfall; 956c95997a3SFrancisco Iglesias } 957c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_check_flush(s); 958c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_ixr(s); 959c95997a3SFrancisco Iglesias return ret; 960c95997a3SFrancisco Iglesias default: 961c95997a3SFrancisco Iglesias return s->regs[reg]; 962c95997a3SFrancisco Iglesias } 963c95997a3SFrancisco Iglesias } 964c95997a3SFrancisco Iglesias } 965c95997a3SFrancisco Iglesias 96631e17060SPaolo Bonzini static void xilinx_spips_write(void *opaque, hwaddr addr, 96731e17060SPaolo Bonzini uint64_t value, unsigned size) 96831e17060SPaolo Bonzini { 96931e17060SPaolo Bonzini int mask = ~0; 97031e17060SPaolo Bonzini XilinxSPIPS *s = opaque; 97131e17060SPaolo Bonzini 9724a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr, (unsigned)value); 97331e17060SPaolo Bonzini addr >>= 2; 97431e17060SPaolo Bonzini switch (addr) { 97531e17060SPaolo Bonzini case R_CONFIG: 9762133a5f6SPeter Crosthwaite mask = ~(R_CONFIG_RSVD | MAN_START_COM); 977275e28ccSFrancisco Iglesias if ((value & MAN_START_COM) && (s->regs[R_CONFIG] & MAN_START_EN)) { 978275e28ccSFrancisco Iglesias s->man_start_com = true; 97931e17060SPaolo Bonzini } 98031e17060SPaolo Bonzini break; 98131e17060SPaolo Bonzini case R_INTR_STATUS: 98231e17060SPaolo Bonzini mask = IXR_ALL; 98331e17060SPaolo Bonzini s->regs[R_INTR_STATUS] &= ~(mask & value); 98431e17060SPaolo Bonzini goto no_reg_update; 98531e17060SPaolo Bonzini case R_INTR_DIS: 98631e17060SPaolo Bonzini mask = IXR_ALL; 98731e17060SPaolo Bonzini s->regs[R_INTR_MASK] &= ~(mask & value); 98831e17060SPaolo Bonzini goto no_reg_update; 98931e17060SPaolo Bonzini case R_INTR_EN: 99031e17060SPaolo Bonzini mask = IXR_ALL; 99131e17060SPaolo Bonzini s->regs[R_INTR_MASK] |= mask & value; 99231e17060SPaolo Bonzini goto no_reg_update; 99331e17060SPaolo Bonzini case R_EN: 99431e17060SPaolo Bonzini mask = 0x1; 99531e17060SPaolo Bonzini break; 99631e17060SPaolo Bonzini case R_SLAVE_IDLE_COUNT: 99731e17060SPaolo Bonzini mask = 0xFF; 99831e17060SPaolo Bonzini break; 99931e17060SPaolo Bonzini case R_RX_DATA: 100031e17060SPaolo Bonzini case R_INTR_MASK: 100131e17060SPaolo Bonzini case R_MOD_ID: 100231e17060SPaolo Bonzini mask = 0; 100331e17060SPaolo Bonzini break; 100431e17060SPaolo Bonzini case R_TX_DATA: 10052fdd171eSFrancisco Iglesias tx_data_bytes(&s->tx_fifo, (uint32_t)value, s->num_txrx_bytes, 10062fdd171eSFrancisco Iglesias s->regs[R_CONFIG] & R_CONFIG_ENDIAN); 100731e17060SPaolo Bonzini goto no_reg_update; 100831e17060SPaolo Bonzini case R_TXD1: 10092fdd171eSFrancisco Iglesias tx_data_bytes(&s->tx_fifo, (uint32_t)value, 1, 10102fdd171eSFrancisco Iglesias s->regs[R_CONFIG] & R_CONFIG_ENDIAN); 101131e17060SPaolo Bonzini goto no_reg_update; 101231e17060SPaolo Bonzini case R_TXD2: 10132fdd171eSFrancisco Iglesias tx_data_bytes(&s->tx_fifo, (uint32_t)value, 2, 10142fdd171eSFrancisco Iglesias s->regs[R_CONFIG] & R_CONFIG_ENDIAN); 101531e17060SPaolo Bonzini goto no_reg_update; 101631e17060SPaolo Bonzini case R_TXD3: 10172fdd171eSFrancisco Iglesias tx_data_bytes(&s->tx_fifo, (uint32_t)value, 3, 10182fdd171eSFrancisco Iglesias s->regs[R_CONFIG] & R_CONFIG_ENDIAN); 101931e17060SPaolo Bonzini goto no_reg_update; 102031e17060SPaolo Bonzini } 102131e17060SPaolo Bonzini s->regs[addr] = (s->regs[addr] & ~mask) | (value & mask); 102231e17060SPaolo Bonzini no_reg_update: 1023c4f08ffeSPeter Crosthwaite xilinx_spips_update_cs_lines(s); 1024275e28ccSFrancisco Iglesias xilinx_spips_check_flush(s); 102531e17060SPaolo Bonzini xilinx_spips_update_cs_lines(s); 1026c4f08ffeSPeter Crosthwaite xilinx_spips_update_ixr(s); 102731e17060SPaolo Bonzini } 102831e17060SPaolo Bonzini 102931e17060SPaolo Bonzini static const MemoryRegionOps spips_ops = { 103031e17060SPaolo Bonzini .read = xilinx_spips_read, 103131e17060SPaolo Bonzini .write = xilinx_spips_write, 103231e17060SPaolo Bonzini .endianness = DEVICE_LITTLE_ENDIAN, 103331e17060SPaolo Bonzini }; 103431e17060SPaolo Bonzini 1035252b99baSKONRAD Frederic static void xilinx_qspips_invalidate_mmio_ptr(XilinxQSPIPS *q) 1036252b99baSKONRAD Frederic { 103783c3a1f6SKONRAD Frederic q->lqspi_cached_addr = ~0ULL; 1038252b99baSKONRAD Frederic } 1039252b99baSKONRAD Frederic 1040b5cd9143SPeter Crosthwaite static void xilinx_qspips_write(void *opaque, hwaddr addr, 1041b5cd9143SPeter Crosthwaite uint64_t value, unsigned size) 1042b5cd9143SPeter Crosthwaite { 1043b5cd9143SPeter Crosthwaite XilinxQSPIPS *q = XILINX_QSPIPS(opaque); 1044ef06ca39SFrancisco Iglesias XilinxSPIPS *s = XILINX_SPIPS(opaque); 1045b5cd9143SPeter Crosthwaite 1046b5cd9143SPeter Crosthwaite xilinx_spips_write(opaque, addr, value, size); 1047b5cd9143SPeter Crosthwaite addr >>= 2; 1048b5cd9143SPeter Crosthwaite 1049b5cd9143SPeter Crosthwaite if (addr == R_LQSPI_CFG) { 1050252b99baSKONRAD Frederic xilinx_qspips_invalidate_mmio_ptr(q); 1051b5cd9143SPeter Crosthwaite } 1052ef06ca39SFrancisco Iglesias if (s->regs[R_CMND] & R_CMND_RXFIFO_DRAIN) { 1053ef06ca39SFrancisco Iglesias fifo8_reset(&s->rx_fifo); 1054ef06ca39SFrancisco Iglesias } 1055b5cd9143SPeter Crosthwaite } 1056b5cd9143SPeter Crosthwaite 1057c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_write(void *opaque, hwaddr addr, 1058c95997a3SFrancisco Iglesias uint64_t value, unsigned size) 1059c95997a3SFrancisco Iglesias { 1060c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *s = XLNX_ZYNQMP_QSPIPS(opaque); 1061c95997a3SFrancisco Iglesias uint32_t reg = addr / 4; 1062c95997a3SFrancisco Iglesias 1063c95997a3SFrancisco Iglesias if (reg <= R_MOD_ID) { 1064c95997a3SFrancisco Iglesias xilinx_qspips_write(opaque, addr, value, size); 1065c95997a3SFrancisco Iglesias } else { 1066c95997a3SFrancisco Iglesias switch (reg) { 1067c95997a3SFrancisco Iglesias case R_GQSPI_CNFG: 1068c95997a3SFrancisco Iglesias if (FIELD_EX32(value, GQSPI_CNFG, GEN_FIFO_START) && 1069c95997a3SFrancisco Iglesias ARRAY_FIELD_EX32(s->regs, GQSPI_CNFG, GEN_FIFO_START_MODE)) { 1070c95997a3SFrancisco Iglesias s->man_start_com_g = true; 1071c95997a3SFrancisco Iglesias } 1072c95997a3SFrancisco Iglesias s->regs[reg] = value & ~(R_GQSPI_CNFG_GEN_FIFO_START_MASK); 1073c95997a3SFrancisco Iglesias break; 1074c95997a3SFrancisco Iglesias case R_GQSPI_GEN_FIFO: 1075c95997a3SFrancisco Iglesias if (!fifo32_is_full(&s->fifo_g)) { 1076c95997a3SFrancisco Iglesias fifo32_push(&s->fifo_g, value); 1077c95997a3SFrancisco Iglesias } 1078c95997a3SFrancisco Iglesias break; 1079c95997a3SFrancisco Iglesias case R_GQSPI_TXD: 1080c95997a3SFrancisco Iglesias tx_data_bytes(&s->tx_fifo_g, (uint32_t)value, 4, 1081c95997a3SFrancisco Iglesias ARRAY_FIELD_EX32(s->regs, GQSPI_CNFG, ENDIAN)); 1082c95997a3SFrancisco Iglesias break; 1083c95997a3SFrancisco Iglesias case R_GQSPI_FIFO_CTRL: 1084c95997a3SFrancisco Iglesias if (FIELD_EX32(value, GQSPI_FIFO_CTRL, GENERIC_FIFO_RESET)) { 1085c95997a3SFrancisco Iglesias fifo32_reset(&s->fifo_g); 1086c95997a3SFrancisco Iglesias } 1087c95997a3SFrancisco Iglesias if (FIELD_EX32(value, GQSPI_FIFO_CTRL, TX_FIFO_RESET)) { 1088c95997a3SFrancisco Iglesias fifo8_reset(&s->tx_fifo_g); 1089c95997a3SFrancisco Iglesias } 1090c95997a3SFrancisco Iglesias if (FIELD_EX32(value, GQSPI_FIFO_CTRL, RX_FIFO_RESET)) { 1091c95997a3SFrancisco Iglesias fifo8_reset(&s->rx_fifo_g); 1092c95997a3SFrancisco Iglesias } 1093c95997a3SFrancisco Iglesias break; 1094c95997a3SFrancisco Iglesias case R_GQSPI_IDR: 1095c95997a3SFrancisco Iglesias s->regs[R_GQSPI_IMR] |= value; 1096c95997a3SFrancisco Iglesias break; 1097c95997a3SFrancisco Iglesias case R_GQSPI_IER: 1098c95997a3SFrancisco Iglesias s->regs[R_GQSPI_IMR] &= ~value; 1099c95997a3SFrancisco Iglesias break; 1100c95997a3SFrancisco Iglesias case R_GQSPI_ISR: 1101c95997a3SFrancisco Iglesias s->regs[R_GQSPI_ISR] &= ~value; 1102c95997a3SFrancisco Iglesias break; 1103c95997a3SFrancisco Iglesias case R_GQSPI_IMR: 1104c95997a3SFrancisco Iglesias case R_GQSPI_RXD: 1105c95997a3SFrancisco Iglesias case R_GQSPI_GF_SNAPSHOT: 1106c95997a3SFrancisco Iglesias case R_GQSPI_MOD_ID: 1107c95997a3SFrancisco Iglesias break; 1108c95997a3SFrancisco Iglesias default: 1109c95997a3SFrancisco Iglesias s->regs[reg] = value; 1110c95997a3SFrancisco Iglesias break; 1111c95997a3SFrancisco Iglesias } 1112c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_cs_lines(s); 1113c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_check_flush(s); 1114c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_cs_lines(s); 1115c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_ixr(s); 1116c95997a3SFrancisco Iglesias } 1117c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_notify(s); 1118c95997a3SFrancisco Iglesias } 1119c95997a3SFrancisco Iglesias 1120b5cd9143SPeter Crosthwaite static const MemoryRegionOps qspips_ops = { 1121b5cd9143SPeter Crosthwaite .read = xilinx_spips_read, 1122b5cd9143SPeter Crosthwaite .write = xilinx_qspips_write, 1123b5cd9143SPeter Crosthwaite .endianness = DEVICE_LITTLE_ENDIAN, 1124b5cd9143SPeter Crosthwaite }; 1125b5cd9143SPeter Crosthwaite 1126c95997a3SFrancisco Iglesias static const MemoryRegionOps xlnx_zynqmp_qspips_ops = { 1127c95997a3SFrancisco Iglesias .read = xlnx_zynqmp_qspips_read, 1128c95997a3SFrancisco Iglesias .write = xlnx_zynqmp_qspips_write, 1129c95997a3SFrancisco Iglesias .endianness = DEVICE_LITTLE_ENDIAN, 1130c95997a3SFrancisco Iglesias }; 1131c95997a3SFrancisco Iglesias 113231e17060SPaolo Bonzini #define LQSPI_CACHE_SIZE 1024 113331e17060SPaolo Bonzini 1134252b99baSKONRAD Frederic static void lqspi_load_cache(void *opaque, hwaddr addr) 113531e17060SPaolo Bonzini { 11366b91f015SPeter Crosthwaite XilinxQSPIPS *q = opaque; 113731e17060SPaolo Bonzini XilinxSPIPS *s = opaque; 1138252b99baSKONRAD Frederic int i; 1139252b99baSKONRAD Frederic int flash_addr = ((addr & ~(LQSPI_CACHE_SIZE - 1)) 1140252b99baSKONRAD Frederic / num_effective_busses(s)); 114131e17060SPaolo Bonzini int slave = flash_addr >> LQSPI_ADDRESS_BITS; 114231e17060SPaolo Bonzini int cache_entry = 0; 114315408b42SPeter Crosthwaite uint32_t u_page_save = s->regs[R_LQSPI_STS] & ~LQSPI_CFG_U_PAGE; 114415408b42SPeter Crosthwaite 1145252b99baSKONRAD Frederic if (addr < q->lqspi_cached_addr || 1146252b99baSKONRAD Frederic addr > q->lqspi_cached_addr + LQSPI_CACHE_SIZE - 4) { 1147252b99baSKONRAD Frederic xilinx_qspips_invalidate_mmio_ptr(q); 114815408b42SPeter Crosthwaite s->regs[R_LQSPI_STS] &= ~LQSPI_CFG_U_PAGE; 114915408b42SPeter Crosthwaite s->regs[R_LQSPI_STS] |= slave ? LQSPI_CFG_U_PAGE : 0; 115031e17060SPaolo Bonzini 11514a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "config reg status: %08x\n", s->regs[R_LQSPI_CFG]); 115231e17060SPaolo Bonzini 115331e17060SPaolo Bonzini fifo8_reset(&s->tx_fifo); 115431e17060SPaolo Bonzini fifo8_reset(&s->rx_fifo); 115531e17060SPaolo Bonzini 115631e17060SPaolo Bonzini /* instruction */ 11574a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "pushing read instruction: %02x\n", 11584a5b6fa8SPeter Crosthwaite (unsigned)(uint8_t)(s->regs[R_LQSPI_CFG] & 11594a5b6fa8SPeter Crosthwaite LQSPI_CFG_INST_CODE)); 116031e17060SPaolo Bonzini fifo8_push(&s->tx_fifo, s->regs[R_LQSPI_CFG] & LQSPI_CFG_INST_CODE); 116131e17060SPaolo Bonzini /* read address */ 11624a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "pushing read address %06x\n", flash_addr); 1163fbfaa507SFrancisco Iglesias if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_ADDR4) { 1164fbfaa507SFrancisco Iglesias fifo8_push(&s->tx_fifo, (uint8_t)(flash_addr >> 24)); 1165fbfaa507SFrancisco Iglesias } 116631e17060SPaolo Bonzini fifo8_push(&s->tx_fifo, (uint8_t)(flash_addr >> 16)); 116731e17060SPaolo Bonzini fifo8_push(&s->tx_fifo, (uint8_t)(flash_addr >> 8)); 116831e17060SPaolo Bonzini fifo8_push(&s->tx_fifo, (uint8_t)flash_addr); 116931e17060SPaolo Bonzini /* mode bits */ 117031e17060SPaolo Bonzini if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_MODE_EN) { 117131e17060SPaolo Bonzini fifo8_push(&s->tx_fifo, extract32(s->regs[R_LQSPI_CFG], 117231e17060SPaolo Bonzini LQSPI_CFG_MODE_SHIFT, 117331e17060SPaolo Bonzini LQSPI_CFG_MODE_WIDTH)); 117431e17060SPaolo Bonzini } 117531e17060SPaolo Bonzini /* dummy bytes */ 117631e17060SPaolo Bonzini for (i = 0; i < (extract32(s->regs[R_LQSPI_CFG], LQSPI_CFG_DUMMY_SHIFT, 117731e17060SPaolo Bonzini LQSPI_CFG_DUMMY_WIDTH)); ++i) { 11784a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "pushing dummy byte\n"); 117931e17060SPaolo Bonzini fifo8_push(&s->tx_fifo, 0); 118031e17060SPaolo Bonzini } 1181c4f08ffeSPeter Crosthwaite xilinx_spips_update_cs_lines(s); 118231e17060SPaolo Bonzini xilinx_spips_flush_txfifo(s); 118331e17060SPaolo Bonzini fifo8_reset(&s->rx_fifo); 118431e17060SPaolo Bonzini 11854a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "starting QSPI data read\n"); 118631e17060SPaolo Bonzini 1187b0b7ae62SPeter Crosthwaite while (cache_entry < LQSPI_CACHE_SIZE) { 1188b0b7ae62SPeter Crosthwaite for (i = 0; i < 64; ++i) { 11892fdd171eSFrancisco Iglesias tx_data_bytes(&s->tx_fifo, 0, 1, false); 1190a66418f6SPeter Crosthwaite } 119131e17060SPaolo Bonzini xilinx_spips_flush_txfifo(s); 1192b0b7ae62SPeter Crosthwaite for (i = 0; i < 64; ++i) { 11932fdd171eSFrancisco Iglesias rx_data_bytes(&s->rx_fifo, &q->lqspi_buf[cache_entry++], 1); 1194a66418f6SPeter Crosthwaite } 119531e17060SPaolo Bonzini } 119631e17060SPaolo Bonzini 119715408b42SPeter Crosthwaite s->regs[R_LQSPI_STS] &= ~LQSPI_CFG_U_PAGE; 119815408b42SPeter Crosthwaite s->regs[R_LQSPI_STS] |= u_page_save; 119931e17060SPaolo Bonzini xilinx_spips_update_cs_lines(s); 120031e17060SPaolo Bonzini 1201b0b7ae62SPeter Crosthwaite q->lqspi_cached_addr = flash_addr * num_effective_busses(s); 1202252b99baSKONRAD Frederic } 1203252b99baSKONRAD Frederic } 1204252b99baSKONRAD Frederic 1205*5937bd50SPhilippe Mathieu-Daudé static MemTxResult lqspi_read(void *opaque, hwaddr addr, uint64_t *value, 1206*5937bd50SPhilippe Mathieu-Daudé unsigned size, MemTxAttrs attrs) 1207252b99baSKONRAD Frederic { 1208*5937bd50SPhilippe Mathieu-Daudé XilinxQSPIPS *q = XILINX_QSPIPS(opaque); 1209252b99baSKONRAD Frederic 1210252b99baSKONRAD Frederic if (addr >= q->lqspi_cached_addr && 1211252b99baSKONRAD Frederic addr <= q->lqspi_cached_addr + LQSPI_CACHE_SIZE - 4) { 1212252b99baSKONRAD Frederic uint8_t *retp = &q->lqspi_buf[addr - q->lqspi_cached_addr]; 1213*5937bd50SPhilippe Mathieu-Daudé *value = cpu_to_le32(*(uint32_t *)retp); 1214*5937bd50SPhilippe Mathieu-Daudé DB_PRINT_L(1, "addr: %08" HWADDR_PRIx ", data: %08" PRIx64 "\n", 1215*5937bd50SPhilippe Mathieu-Daudé addr, *value); 1216*5937bd50SPhilippe Mathieu-Daudé return MEMTX_OK; 121731e17060SPaolo Bonzini } 1218*5937bd50SPhilippe Mathieu-Daudé 1219*5937bd50SPhilippe Mathieu-Daudé lqspi_load_cache(opaque, addr); 1220*5937bd50SPhilippe Mathieu-Daudé return lqspi_read(opaque, addr, value, size, attrs); 122131e17060SPaolo Bonzini } 122231e17060SPaolo Bonzini 122331e17060SPaolo Bonzini static const MemoryRegionOps lqspi_ops = { 1224*5937bd50SPhilippe Mathieu-Daudé .read_with_attrs = lqspi_read, 122531e17060SPaolo Bonzini .endianness = DEVICE_NATIVE_ENDIAN, 122631e17060SPaolo Bonzini .valid = { 1227b0b7ae62SPeter Crosthwaite .min_access_size = 1, 122831e17060SPaolo Bonzini .max_access_size = 4 122931e17060SPaolo Bonzini } 123031e17060SPaolo Bonzini }; 123131e17060SPaolo Bonzini 123231e17060SPaolo Bonzini static void xilinx_spips_realize(DeviceState *dev, Error **errp) 123331e17060SPaolo Bonzini { 123431e17060SPaolo Bonzini XilinxSPIPS *s = XILINX_SPIPS(dev); 123531e17060SPaolo Bonzini SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 123610e60b35SPeter Crosthwaite XilinxSPIPSClass *xsc = XILINX_SPIPS_GET_CLASS(s); 1237c8cccba3SPaolo Bonzini qemu_irq *cs; 123831e17060SPaolo Bonzini int i; 123931e17060SPaolo Bonzini 12404a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "realized spips\n"); 124131e17060SPaolo Bonzini 1242fbe5dac7SFrancisco Iglesias if (s->num_busses > MAX_NUM_BUSSES) { 1243fbe5dac7SFrancisco Iglesias error_setg(errp, 1244fbe5dac7SFrancisco Iglesias "requested number of SPI busses %u exceeds maximum %d", 1245fbe5dac7SFrancisco Iglesias s->num_busses, MAX_NUM_BUSSES); 1246fbe5dac7SFrancisco Iglesias return; 1247fbe5dac7SFrancisco Iglesias } 1248fbe5dac7SFrancisco Iglesias if (s->num_busses < MIN_NUM_BUSSES) { 1249fbe5dac7SFrancisco Iglesias error_setg(errp, 1250fbe5dac7SFrancisco Iglesias "requested number of SPI busses %u is below minimum %d", 1251fbe5dac7SFrancisco Iglesias s->num_busses, MIN_NUM_BUSSES); 1252fbe5dac7SFrancisco Iglesias return; 1253fbe5dac7SFrancisco Iglesias } 1254fbe5dac7SFrancisco Iglesias 125531e17060SPaolo Bonzini s->spi = g_new(SSIBus *, s->num_busses); 125631e17060SPaolo Bonzini for (i = 0; i < s->num_busses; ++i) { 125731e17060SPaolo Bonzini char bus_name[16]; 125831e17060SPaolo Bonzini snprintf(bus_name, 16, "spi%d", i); 125931e17060SPaolo Bonzini s->spi[i] = ssi_create_bus(dev, bus_name); 126031e17060SPaolo Bonzini } 126131e17060SPaolo Bonzini 126231e17060SPaolo Bonzini s->cs_lines = g_new0(qemu_irq, s->num_cs * s->num_busses); 1263ef06ca39SFrancisco Iglesias s->cs_lines_state = g_new0(bool, s->num_cs * s->num_busses); 1264c8cccba3SPaolo Bonzini for (i = 0, cs = s->cs_lines; i < s->num_busses; ++i, cs += s->num_cs) { 1265c8cccba3SPaolo Bonzini ssi_auto_connect_slaves(DEVICE(s), cs, s->spi[i]); 1266c8cccba3SPaolo Bonzini } 1267c8cccba3SPaolo Bonzini 126831e17060SPaolo Bonzini sysbus_init_irq(sbd, &s->irq); 126931e17060SPaolo Bonzini for (i = 0; i < s->num_cs * s->num_busses; ++i) { 127031e17060SPaolo Bonzini sysbus_init_irq(sbd, &s->cs_lines[i]); 127131e17060SPaolo Bonzini } 127231e17060SPaolo Bonzini 127329776739SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), xsc->reg_ops, s, 1274c95997a3SFrancisco Iglesias "spi", XLNX_ZYNQMP_SPIPS_R_MAX * 4); 127531e17060SPaolo Bonzini sysbus_init_mmio(sbd, &s->iomem); 127631e17060SPaolo Bonzini 12776b91f015SPeter Crosthwaite s->irqline = -1; 12786b91f015SPeter Crosthwaite 127910e60b35SPeter Crosthwaite fifo8_create(&s->rx_fifo, xsc->rx_fifo_size); 128010e60b35SPeter Crosthwaite fifo8_create(&s->tx_fifo, xsc->tx_fifo_size); 12816b91f015SPeter Crosthwaite } 12826b91f015SPeter Crosthwaite 12836b91f015SPeter Crosthwaite static void xilinx_qspips_realize(DeviceState *dev, Error **errp) 12846b91f015SPeter Crosthwaite { 12856b91f015SPeter Crosthwaite XilinxSPIPS *s = XILINX_SPIPS(dev); 12866b91f015SPeter Crosthwaite XilinxQSPIPS *q = XILINX_QSPIPS(dev); 12876b91f015SPeter Crosthwaite SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 12886b91f015SPeter Crosthwaite 12894a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "realized qspips\n"); 12906b91f015SPeter Crosthwaite 12916b91f015SPeter Crosthwaite s->num_busses = 2; 12926b91f015SPeter Crosthwaite s->num_cs = 2; 12936b91f015SPeter Crosthwaite s->num_txrx_bytes = 4; 12946b91f015SPeter Crosthwaite 12956b91f015SPeter Crosthwaite xilinx_spips_realize(dev, errp); 129629776739SPaolo Bonzini memory_region_init_io(&s->mmlqspi, OBJECT(s), &lqspi_ops, s, "lqspi", 129731e17060SPaolo Bonzini (1 << LQSPI_ADDRESS_BITS) * 2); 129831e17060SPaolo Bonzini sysbus_init_mmio(sbd, &s->mmlqspi); 129931e17060SPaolo Bonzini 13006b91f015SPeter Crosthwaite q->lqspi_cached_addr = ~0ULL; 130131e17060SPaolo Bonzini } 130231e17060SPaolo Bonzini 1303c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_realize(DeviceState *dev, Error **errp) 1304c95997a3SFrancisco Iglesias { 1305c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *s = XLNX_ZYNQMP_QSPIPS(dev); 1306c95997a3SFrancisco Iglesias XilinxSPIPSClass *xsc = XILINX_SPIPS_GET_CLASS(s); 1307c95997a3SFrancisco Iglesias 130821d887cdSSai Pavan Boddu if (s->dma_burst_size > QSPI_DMA_MAX_BURST_SIZE) { 130921d887cdSSai Pavan Boddu error_setg(errp, 131021d887cdSSai Pavan Boddu "qspi dma burst size %u exceeds maximum limit %d", 131121d887cdSSai Pavan Boddu s->dma_burst_size, QSPI_DMA_MAX_BURST_SIZE); 131221d887cdSSai Pavan Boddu return; 131321d887cdSSai Pavan Boddu } 1314c95997a3SFrancisco Iglesias xilinx_qspips_realize(dev, errp); 1315c95997a3SFrancisco Iglesias fifo8_create(&s->rx_fifo_g, xsc->rx_fifo_size); 1316c95997a3SFrancisco Iglesias fifo8_create(&s->tx_fifo_g, xsc->tx_fifo_size); 1317c95997a3SFrancisco Iglesias fifo32_create(&s->fifo_g, 32); 1318c95997a3SFrancisco Iglesias } 1319c95997a3SFrancisco Iglesias 1320c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_init(Object *obj) 1321c95997a3SFrancisco Iglesias { 1322c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *rq = XLNX_ZYNQMP_QSPIPS(obj); 1323c95997a3SFrancisco Iglesias 1324c95997a3SFrancisco Iglesias object_property_add_link(obj, "stream-connected-dma", TYPE_STREAM_SLAVE, 1325c95997a3SFrancisco Iglesias (Object **)&rq->dma, 1326c95997a3SFrancisco Iglesias object_property_allow_set_link, 1327265b578cSMarc-André Lureau OBJ_PROP_LINK_STRONG, 1328c95997a3SFrancisco Iglesias NULL); 1329c95997a3SFrancisco Iglesias } 1330c95997a3SFrancisco Iglesias 133131e17060SPaolo Bonzini static int xilinx_spips_post_load(void *opaque, int version_id) 133231e17060SPaolo Bonzini { 133331e17060SPaolo Bonzini xilinx_spips_update_ixr((XilinxSPIPS *)opaque); 133431e17060SPaolo Bonzini xilinx_spips_update_cs_lines((XilinxSPIPS *)opaque); 133531e17060SPaolo Bonzini return 0; 133631e17060SPaolo Bonzini } 133731e17060SPaolo Bonzini 133831e17060SPaolo Bonzini static const VMStateDescription vmstate_xilinx_spips = { 133931e17060SPaolo Bonzini .name = "xilinx_spips", 134031e17060SPaolo Bonzini .version_id = 2, 134131e17060SPaolo Bonzini .minimum_version_id = 2, 134231e17060SPaolo Bonzini .post_load = xilinx_spips_post_load, 134331e17060SPaolo Bonzini .fields = (VMStateField[]) { 134431e17060SPaolo Bonzini VMSTATE_FIFO8(tx_fifo, XilinxSPIPS), 134531e17060SPaolo Bonzini VMSTATE_FIFO8(rx_fifo, XilinxSPIPS), 13466363235bSAlistair Francis VMSTATE_UINT32_ARRAY(regs, XilinxSPIPS, XLNX_SPIPS_R_MAX), 134731e17060SPaolo Bonzini VMSTATE_UINT8(snoop_state, XilinxSPIPS), 134831e17060SPaolo Bonzini VMSTATE_END_OF_LIST() 134931e17060SPaolo Bonzini } 135031e17060SPaolo Bonzini }; 135131e17060SPaolo Bonzini 1352c95997a3SFrancisco Iglesias static int xlnx_zynqmp_qspips_post_load(void *opaque, int version_id) 1353c95997a3SFrancisco Iglesias { 1354c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *s = (XlnxZynqMPQSPIPS *)opaque; 1355c95997a3SFrancisco Iglesias XilinxSPIPS *qs = XILINX_SPIPS(s); 1356c95997a3SFrancisco Iglesias 1357c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(s->regs, GQSPI_SELECT, GENERIC_QSPI_EN) && 1358c95997a3SFrancisco Iglesias fifo8_is_empty(&qs->rx_fifo) && fifo8_is_empty(&qs->tx_fifo)) { 1359c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_ixr(s); 1360c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_cs_lines(s); 1361c95997a3SFrancisco Iglesias } 1362c95997a3SFrancisco Iglesias return 0; 1363c95997a3SFrancisco Iglesias } 1364c95997a3SFrancisco Iglesias 1365c95997a3SFrancisco Iglesias static const VMStateDescription vmstate_xilinx_qspips = { 1366c95997a3SFrancisco Iglesias .name = "xilinx_qspips", 1367c95997a3SFrancisco Iglesias .version_id = 1, 1368c95997a3SFrancisco Iglesias .minimum_version_id = 1, 1369c95997a3SFrancisco Iglesias .fields = (VMStateField[]) { 1370c95997a3SFrancisco Iglesias VMSTATE_STRUCT(parent_obj, XilinxQSPIPS, 0, 1371c95997a3SFrancisco Iglesias vmstate_xilinx_spips, XilinxSPIPS), 1372c95997a3SFrancisco Iglesias VMSTATE_END_OF_LIST() 1373c95997a3SFrancisco Iglesias } 1374c95997a3SFrancisco Iglesias }; 1375c95997a3SFrancisco Iglesias 1376c95997a3SFrancisco Iglesias static const VMStateDescription vmstate_xlnx_zynqmp_qspips = { 1377c95997a3SFrancisco Iglesias .name = "xlnx_zynqmp_qspips", 1378c95997a3SFrancisco Iglesias .version_id = 1, 1379c95997a3SFrancisco Iglesias .minimum_version_id = 1, 1380c95997a3SFrancisco Iglesias .post_load = xlnx_zynqmp_qspips_post_load, 1381c95997a3SFrancisco Iglesias .fields = (VMStateField[]) { 1382c95997a3SFrancisco Iglesias VMSTATE_STRUCT(parent_obj, XlnxZynqMPQSPIPS, 0, 1383c95997a3SFrancisco Iglesias vmstate_xilinx_qspips, XilinxQSPIPS), 1384c95997a3SFrancisco Iglesias VMSTATE_FIFO8(tx_fifo_g, XlnxZynqMPQSPIPS), 1385c95997a3SFrancisco Iglesias VMSTATE_FIFO8(rx_fifo_g, XlnxZynqMPQSPIPS), 1386c95997a3SFrancisco Iglesias VMSTATE_FIFO32(fifo_g, XlnxZynqMPQSPIPS), 1387c95997a3SFrancisco Iglesias VMSTATE_UINT32_ARRAY(regs, XlnxZynqMPQSPIPS, XLNX_ZYNQMP_SPIPS_R_MAX), 1388c95997a3SFrancisco Iglesias VMSTATE_END_OF_LIST() 1389c95997a3SFrancisco Iglesias } 1390c95997a3SFrancisco Iglesias }; 1391c95997a3SFrancisco Iglesias 139221d887cdSSai Pavan Boddu static Property xilinx_zynqmp_qspips_properties[] = { 139321d887cdSSai Pavan Boddu DEFINE_PROP_UINT32("dma-burst-size", XlnxZynqMPQSPIPS, dma_burst_size, 64), 139421d887cdSSai Pavan Boddu DEFINE_PROP_END_OF_LIST(), 139521d887cdSSai Pavan Boddu }; 139621d887cdSSai Pavan Boddu 139731e17060SPaolo Bonzini static Property xilinx_spips_properties[] = { 139831e17060SPaolo Bonzini DEFINE_PROP_UINT8("num-busses", XilinxSPIPS, num_busses, 1), 139931e17060SPaolo Bonzini DEFINE_PROP_UINT8("num-ss-bits", XilinxSPIPS, num_cs, 4), 140031e17060SPaolo Bonzini DEFINE_PROP_UINT8("num-txrx-bytes", XilinxSPIPS, num_txrx_bytes, 1), 140131e17060SPaolo Bonzini DEFINE_PROP_END_OF_LIST(), 140231e17060SPaolo Bonzini }; 14036b91f015SPeter Crosthwaite 14046b91f015SPeter Crosthwaite static void xilinx_qspips_class_init(ObjectClass *klass, void * data) 14056b91f015SPeter Crosthwaite { 14066b91f015SPeter Crosthwaite DeviceClass *dc = DEVICE_CLASS(klass); 140710e60b35SPeter Crosthwaite XilinxSPIPSClass *xsc = XILINX_SPIPS_CLASS(klass); 14086b91f015SPeter Crosthwaite 14096b91f015SPeter Crosthwaite dc->realize = xilinx_qspips_realize; 1410b5cd9143SPeter Crosthwaite xsc->reg_ops = &qspips_ops; 141110e60b35SPeter Crosthwaite xsc->rx_fifo_size = RXFF_A_Q; 141210e60b35SPeter Crosthwaite xsc->tx_fifo_size = TXFF_A_Q; 14136b91f015SPeter Crosthwaite } 14146b91f015SPeter Crosthwaite 141531e17060SPaolo Bonzini static void xilinx_spips_class_init(ObjectClass *klass, void *data) 141631e17060SPaolo Bonzini { 141731e17060SPaolo Bonzini DeviceClass *dc = DEVICE_CLASS(klass); 141810e60b35SPeter Crosthwaite XilinxSPIPSClass *xsc = XILINX_SPIPS_CLASS(klass); 141931e17060SPaolo Bonzini 142031e17060SPaolo Bonzini dc->realize = xilinx_spips_realize; 142131e17060SPaolo Bonzini dc->reset = xilinx_spips_reset; 142231e17060SPaolo Bonzini dc->props = xilinx_spips_properties; 142331e17060SPaolo Bonzini dc->vmsd = &vmstate_xilinx_spips; 142410e60b35SPeter Crosthwaite 1425b5cd9143SPeter Crosthwaite xsc->reg_ops = &spips_ops; 142610e60b35SPeter Crosthwaite xsc->rx_fifo_size = RXFF_A; 142710e60b35SPeter Crosthwaite xsc->tx_fifo_size = TXFF_A; 142831e17060SPaolo Bonzini } 142931e17060SPaolo Bonzini 1430c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_class_init(ObjectClass *klass, void * data) 1431c95997a3SFrancisco Iglesias { 1432c95997a3SFrancisco Iglesias DeviceClass *dc = DEVICE_CLASS(klass); 1433c95997a3SFrancisco Iglesias XilinxSPIPSClass *xsc = XILINX_SPIPS_CLASS(klass); 1434c95997a3SFrancisco Iglesias 1435c95997a3SFrancisco Iglesias dc->realize = xlnx_zynqmp_qspips_realize; 1436c95997a3SFrancisco Iglesias dc->reset = xlnx_zynqmp_qspips_reset; 1437c95997a3SFrancisco Iglesias dc->vmsd = &vmstate_xlnx_zynqmp_qspips; 143821d887cdSSai Pavan Boddu dc->props = xilinx_zynqmp_qspips_properties; 1439c95997a3SFrancisco Iglesias xsc->reg_ops = &xlnx_zynqmp_qspips_ops; 1440c95997a3SFrancisco Iglesias xsc->rx_fifo_size = RXFF_A_Q; 1441c95997a3SFrancisco Iglesias xsc->tx_fifo_size = TXFF_A_Q; 1442c95997a3SFrancisco Iglesias } 1443c95997a3SFrancisco Iglesias 144431e17060SPaolo Bonzini static const TypeInfo xilinx_spips_info = { 144531e17060SPaolo Bonzini .name = TYPE_XILINX_SPIPS, 144631e17060SPaolo Bonzini .parent = TYPE_SYS_BUS_DEVICE, 144731e17060SPaolo Bonzini .instance_size = sizeof(XilinxSPIPS), 144831e17060SPaolo Bonzini .class_init = xilinx_spips_class_init, 144910e60b35SPeter Crosthwaite .class_size = sizeof(XilinxSPIPSClass), 145031e17060SPaolo Bonzini }; 145131e17060SPaolo Bonzini 14526b91f015SPeter Crosthwaite static const TypeInfo xilinx_qspips_info = { 14536b91f015SPeter Crosthwaite .name = TYPE_XILINX_QSPIPS, 14546b91f015SPeter Crosthwaite .parent = TYPE_XILINX_SPIPS, 14556b91f015SPeter Crosthwaite .instance_size = sizeof(XilinxQSPIPS), 14566b91f015SPeter Crosthwaite .class_init = xilinx_qspips_class_init, 14576b91f015SPeter Crosthwaite }; 14586b91f015SPeter Crosthwaite 1459c95997a3SFrancisco Iglesias static const TypeInfo xlnx_zynqmp_qspips_info = { 1460c95997a3SFrancisco Iglesias .name = TYPE_XLNX_ZYNQMP_QSPIPS, 1461c95997a3SFrancisco Iglesias .parent = TYPE_XILINX_QSPIPS, 1462c95997a3SFrancisco Iglesias .instance_size = sizeof(XlnxZynqMPQSPIPS), 1463c95997a3SFrancisco Iglesias .instance_init = xlnx_zynqmp_qspips_init, 1464c95997a3SFrancisco Iglesias .class_init = xlnx_zynqmp_qspips_class_init, 1465c95997a3SFrancisco Iglesias }; 1466c95997a3SFrancisco Iglesias 146731e17060SPaolo Bonzini static void xilinx_spips_register_types(void) 146831e17060SPaolo Bonzini { 146931e17060SPaolo Bonzini type_register_static(&xilinx_spips_info); 14706b91f015SPeter Crosthwaite type_register_static(&xilinx_qspips_info); 1471c95997a3SFrancisco Iglesias type_register_static(&xlnx_zynqmp_qspips_info); 147231e17060SPaolo Bonzini } 147331e17060SPaolo Bonzini 147431e17060SPaolo Bonzini type_init(xilinx_spips_register_types) 1475