1eb637edbSMichael Clark /* 2eb637edbSMichael Clark * QEMU RISC-V Board Compatible with SiFive Freedom E SDK 3eb637edbSMichael Clark * 4eb637edbSMichael Clark * Copyright (c) 2017 SiFive, Inc. 5eb637edbSMichael Clark * 6eb637edbSMichael Clark * Provides a board compatible with the SiFive Freedom E SDK: 7eb637edbSMichael Clark * 8eb637edbSMichael Clark * 0) UART 9eb637edbSMichael Clark * 1) CLINT (Core Level Interruptor) 10eb637edbSMichael Clark * 2) PLIC (Platform Level Interrupt Controller) 11eb637edbSMichael Clark * 3) PRCI (Power, Reset, Clock, Interrupt) 12eb637edbSMichael Clark * 4) Registers emulated as RAM: AON, GPIO, QSPI, PWM 13eb637edbSMichael Clark * 5) Flash memory emulated as RAM 14eb637edbSMichael Clark * 15eb637edbSMichael Clark * The Mask ROM reset vector jumps to the flash payload at 0x2040_0000. 16eb637edbSMichael Clark * The OTP ROM and Flash boot code will be emulated in a future version. 17eb637edbSMichael Clark * 18eb637edbSMichael Clark * This program is free software; you can redistribute it and/or modify it 19eb637edbSMichael Clark * under the terms and conditions of the GNU General Public License, 20eb637edbSMichael Clark * version 2 or later, as published by the Free Software Foundation. 21eb637edbSMichael Clark * 22eb637edbSMichael Clark * This program is distributed in the hope it will be useful, but WITHOUT 23eb637edbSMichael Clark * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 24eb637edbSMichael Clark * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 25eb637edbSMichael Clark * more details. 26eb637edbSMichael Clark * 27eb637edbSMichael Clark * You should have received a copy of the GNU General Public License along with 28eb637edbSMichael Clark * this program. If not, see <http://www.gnu.org/licenses/>. 29eb637edbSMichael Clark */ 30eb637edbSMichael Clark 31eb637edbSMichael Clark #include "qemu/osdep.h" 32eb637edbSMichael Clark #include "qemu/log.h" 33eb637edbSMichael Clark #include "qemu/error-report.h" 34eb637edbSMichael Clark #include "qapi/error.h" 35eb637edbSMichael Clark #include "hw/boards.h" 36eb637edbSMichael Clark #include "hw/loader.h" 37eb637edbSMichael Clark #include "hw/sysbus.h" 38eb637edbSMichael Clark #include "hw/char/serial.h" 3968c9a9b3SBin Meng #include "hw/misc/unimp.h" 40eb637edbSMichael Clark #include "target/riscv/cpu.h" 41eb637edbSMichael Clark #include "hw/riscv/riscv_hart.h" 42eb637edbSMichael Clark #include "hw/riscv/sifive_plic.h" 43eb637edbSMichael Clark #include "hw/riscv/sifive_clint.h" 44eb637edbSMichael Clark #include "hw/riscv/sifive_uart.h" 45eb637edbSMichael Clark #include "hw/riscv/sifive_e.h" 4656449d20SBin Meng #include "hw/riscv/sifive_e_prci.h" 470ac24d56SAlistair Francis #include "hw/riscv/boot.h" 48eb637edbSMichael Clark #include "chardev/char.h" 49eb637edbSMichael Clark #include "sysemu/arch_init.h" 5046517dd4SMarkus Armbruster #include "sysemu/sysemu.h" 51eb637edbSMichael Clark #include "exec/address-spaces.h" 52eb637edbSMichael Clark 53eb637edbSMichael Clark static const struct MemmapEntry { 54eb637edbSMichael Clark hwaddr base; 55eb637edbSMichael Clark hwaddr size; 56eb637edbSMichael Clark } sifive_e_memmap[] = { 57eb637edbSMichael Clark [SIFIVE_E_DEBUG] = { 0x0, 0x100 }, 58eb637edbSMichael Clark [SIFIVE_E_MROM] = { 0x1000, 0x2000 }, 59eb637edbSMichael Clark [SIFIVE_E_OTP] = { 0x20000, 0x2000 }, 60eb637edbSMichael Clark [SIFIVE_E_CLINT] = { 0x2000000, 0x10000 }, 61eb637edbSMichael Clark [SIFIVE_E_PLIC] = { 0xc000000, 0x4000000 }, 62eb637edbSMichael Clark [SIFIVE_E_AON] = { 0x10000000, 0x8000 }, 63eb637edbSMichael Clark [SIFIVE_E_PRCI] = { 0x10008000, 0x8000 }, 64eb637edbSMichael Clark [SIFIVE_E_OTP_CTRL] = { 0x10010000, 0x1000 }, 65eb637edbSMichael Clark [SIFIVE_E_GPIO0] = { 0x10012000, 0x1000 }, 66eb637edbSMichael Clark [SIFIVE_E_UART0] = { 0x10013000, 0x1000 }, 67eb637edbSMichael Clark [SIFIVE_E_QSPI0] = { 0x10014000, 0x1000 }, 68eb637edbSMichael Clark [SIFIVE_E_PWM0] = { 0x10015000, 0x1000 }, 69eb637edbSMichael Clark [SIFIVE_E_UART1] = { 0x10023000, 0x1000 }, 70eb637edbSMichael Clark [SIFIVE_E_QSPI1] = { 0x10024000, 0x1000 }, 71eb637edbSMichael Clark [SIFIVE_E_PWM1] = { 0x10025000, 0x1000 }, 72eb637edbSMichael Clark [SIFIVE_E_QSPI2] = { 0x10034000, 0x1000 }, 73eb637edbSMichael Clark [SIFIVE_E_PWM2] = { 0x10035000, 0x1000 }, 74eb637edbSMichael Clark [SIFIVE_E_XIP] = { 0x20000000, 0x20000000 }, 75eb637edbSMichael Clark [SIFIVE_E_DTIM] = { 0x80000000, 0x4000 } 76eb637edbSMichael Clark }; 77eb637edbSMichael Clark 78eb637edbSMichael Clark static void riscv_sifive_e_init(MachineState *machine) 79eb637edbSMichael Clark { 80eb637edbSMichael Clark const struct MemmapEntry *memmap = sifive_e_memmap; 81eb637edbSMichael Clark 820869490bSAlistair Francis SiFiveEState *s = RISCV_E_MACHINE(machine); 83eb637edbSMichael Clark MemoryRegion *sys_mem = get_system_memory(); 84eb637edbSMichael Clark MemoryRegion *main_mem = g_new(MemoryRegion, 1); 855aec3247SMichael Clark int i; 86eb637edbSMichael Clark 87651cd8b7SAlistair Francis /* Initialize SoC */ 8854f3141aSAlistair Francis object_initialize_child(OBJECT(machine), "soc", &s->soc, 8954f3141aSAlistair Francis sizeof(s->soc), TYPE_RISCV_E_SOC, 9054f3141aSAlistair Francis &error_abort, NULL); 91eb637edbSMichael Clark object_property_set_bool(OBJECT(&s->soc), true, "realized", 92eb637edbSMichael Clark &error_abort); 93eb637edbSMichael Clark 94eb637edbSMichael Clark /* Data Tightly Integrated Memory */ 95eb637edbSMichael Clark memory_region_init_ram(main_mem, NULL, "riscv.sifive.e.ram", 96eb637edbSMichael Clark memmap[SIFIVE_E_DTIM].size, &error_fatal); 97eb637edbSMichael Clark memory_region_add_subregion(sys_mem, 98eb637edbSMichael Clark memmap[SIFIVE_E_DTIM].base, main_mem); 99eb637edbSMichael Clark 100651cd8b7SAlistair Francis /* Mask ROM reset vector */ 101651cd8b7SAlistair Francis uint32_t reset_vec[2] = { 102651cd8b7SAlistair Francis 0x204002b7, /* 0x1000: lui t0,0x20400 */ 103651cd8b7SAlistair Francis 0x00028067, /* 0x1004: jr t0 */ 104651cd8b7SAlistair Francis }; 105651cd8b7SAlistair Francis 106651cd8b7SAlistair Francis /* copy in the reset vector in little_endian byte order */ 107651cd8b7SAlistair Francis for (i = 0; i < sizeof(reset_vec) >> 2; i++) { 108651cd8b7SAlistair Francis reset_vec[i] = cpu_to_le32(reset_vec[i]); 109651cd8b7SAlistair Francis } 110651cd8b7SAlistair Francis rom_add_blob_fixed_as("mrom.reset", reset_vec, sizeof(reset_vec), 111651cd8b7SAlistair Francis memmap[SIFIVE_E_MROM].base, &address_space_memory); 112651cd8b7SAlistair Francis 113651cd8b7SAlistair Francis if (machine->kernel_filename) { 1146478dd74SZhuang, Siwei (Data61, Kensington NSW) riscv_load_kernel(machine->kernel_filename, NULL); 115651cd8b7SAlistair Francis } 116651cd8b7SAlistair Francis } 117651cd8b7SAlistair Francis 1180869490bSAlistair Francis static void sifive_e_machine_instance_init(Object *obj) 1190869490bSAlistair Francis { 1200869490bSAlistair Francis } 1210869490bSAlistair Francis 1220869490bSAlistair Francis static void sifive_e_machine_class_init(ObjectClass *oc, void *data) 1230869490bSAlistair Francis { 1240869490bSAlistair Francis MachineClass *mc = MACHINE_CLASS(oc); 1250869490bSAlistair Francis 1260869490bSAlistair Francis mc->desc = "RISC-V Board compatible with SiFive E SDK"; 1270869490bSAlistair Francis mc->init = riscv_sifive_e_init; 1280869490bSAlistair Francis mc->max_cpus = 1; 1290869490bSAlistair Francis mc->default_cpu_type = SIFIVE_E_CPU; 1300869490bSAlistair Francis } 1310869490bSAlistair Francis 1320869490bSAlistair Francis static const TypeInfo sifive_e_machine_typeinfo = { 1330869490bSAlistair Francis .name = MACHINE_TYPE_NAME("sifive_e"), 1340869490bSAlistair Francis .parent = TYPE_MACHINE, 1350869490bSAlistair Francis .class_init = sifive_e_machine_class_init, 1360869490bSAlistair Francis .instance_init = sifive_e_machine_instance_init, 1370869490bSAlistair Francis .instance_size = sizeof(SiFiveEState), 1380869490bSAlistair Francis }; 1390869490bSAlistair Francis 1400869490bSAlistair Francis static void sifive_e_machine_init_register_types(void) 1410869490bSAlistair Francis { 1420869490bSAlistair Francis type_register_static(&sifive_e_machine_typeinfo); 1430869490bSAlistair Francis } 1440869490bSAlistair Francis 1450869490bSAlistair Francis type_init(sifive_e_machine_init_register_types) 1460869490bSAlistair Francis 147651cd8b7SAlistair Francis static void riscv_sifive_e_soc_init(Object *obj) 148651cd8b7SAlistair Francis { 149c4473127SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 150651cd8b7SAlistair Francis SiFiveESoCState *s = RISCV_E_SOC(obj); 151651cd8b7SAlistair Francis 152*75a6ed87SMarkus Armbruster sysbus_init_child_obj(obj, "cpus", &s->cpus, 153*75a6ed87SMarkus Armbruster sizeof(s->cpus), TYPE_RISCV_HART_ARRAY); 154c4473127SLike Xu object_property_set_int(OBJECT(&s->cpus), ms->smp.cpus, "num-harts", 155651cd8b7SAlistair Francis &error_abort); 15630efbf33SFabien Chouteau sysbus_init_child_obj(obj, "riscv.sifive.e.gpio0", 15730efbf33SFabien Chouteau &s->gpio, sizeof(s->gpio), 15830efbf33SFabien Chouteau TYPE_SIFIVE_GPIO); 159651cd8b7SAlistair Francis } 160651cd8b7SAlistair Francis 161651cd8b7SAlistair Francis static void riscv_sifive_e_soc_realize(DeviceState *dev, Error **errp) 162651cd8b7SAlistair Francis { 163c4473127SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 164651cd8b7SAlistair Francis const struct MemmapEntry *memmap = sifive_e_memmap; 16530efbf33SFabien Chouteau Error *err = NULL; 166651cd8b7SAlistair Francis 167651cd8b7SAlistair Francis SiFiveESoCState *s = RISCV_E_SOC(dev); 168651cd8b7SAlistair Francis MemoryRegion *sys_mem = get_system_memory(); 169651cd8b7SAlistair Francis 17074dbba9bSCorey Wharton object_property_set_str(OBJECT(&s->cpus), ms->cpu_type, "cpu-type", 17174dbba9bSCorey Wharton &error_abort); 172651cd8b7SAlistair Francis object_property_set_bool(OBJECT(&s->cpus), true, "realized", 173651cd8b7SAlistair Francis &error_abort); 174651cd8b7SAlistair Francis 175eb637edbSMichael Clark /* Mask ROM */ 176414c47d2SPhilippe Mathieu-Daudé memory_region_init_rom(&s->mask_rom, OBJECT(dev), "riscv.sifive.e.mrom", 177eb637edbSMichael Clark memmap[SIFIVE_E_MROM].size, &error_fatal); 178eb637edbSMichael Clark memory_region_add_subregion(sys_mem, 179c988de41SPalmer Dabbelt memmap[SIFIVE_E_MROM].base, &s->mask_rom); 180eb637edbSMichael Clark 181eb637edbSMichael Clark /* MMIO */ 182eb637edbSMichael Clark s->plic = sifive_plic_create(memmap[SIFIVE_E_PLIC].base, 183eb637edbSMichael Clark (char *)SIFIVE_E_PLIC_HART_CONFIG, 184eb637edbSMichael Clark SIFIVE_E_PLIC_NUM_SOURCES, 185eb637edbSMichael Clark SIFIVE_E_PLIC_NUM_PRIORITIES, 186eb637edbSMichael Clark SIFIVE_E_PLIC_PRIORITY_BASE, 187eb637edbSMichael Clark SIFIVE_E_PLIC_PENDING_BASE, 188eb637edbSMichael Clark SIFIVE_E_PLIC_ENABLE_BASE, 189eb637edbSMichael Clark SIFIVE_E_PLIC_ENABLE_STRIDE, 190eb637edbSMichael Clark SIFIVE_E_PLIC_CONTEXT_BASE, 191eb637edbSMichael Clark SIFIVE_E_PLIC_CONTEXT_STRIDE, 192eb637edbSMichael Clark memmap[SIFIVE_E_PLIC].size); 193eb637edbSMichael Clark sifive_clint_create(memmap[SIFIVE_E_CLINT].base, 194c4473127SLike Xu memmap[SIFIVE_E_CLINT].size, ms->smp.cpus, 1955f3616ccSAnup Patel SIFIVE_SIP_BASE, SIFIVE_TIMECMP_BASE, SIFIVE_TIME_BASE, false); 19668c9a9b3SBin Meng create_unimplemented_device("riscv.sifive.e.aon", 197eb637edbSMichael Clark memmap[SIFIVE_E_AON].base, memmap[SIFIVE_E_AON].size); 19856449d20SBin Meng sifive_e_prci_create(memmap[SIFIVE_E_PRCI].base); 19930efbf33SFabien Chouteau 20030efbf33SFabien Chouteau /* GPIO */ 20130efbf33SFabien Chouteau 20230efbf33SFabien Chouteau object_property_set_bool(OBJECT(&s->gpio), true, "realized", &err); 20330efbf33SFabien Chouteau if (err) { 20430efbf33SFabien Chouteau error_propagate(errp, err); 20530efbf33SFabien Chouteau return; 20630efbf33SFabien Chouteau } 20730efbf33SFabien Chouteau 20830efbf33SFabien Chouteau /* Map GPIO registers */ 20930efbf33SFabien Chouteau sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio), 0, memmap[SIFIVE_E_GPIO0].base); 21030efbf33SFabien Chouteau 21130efbf33SFabien Chouteau /* Pass all GPIOs to the SOC layer so they are available to the board */ 21230efbf33SFabien Chouteau qdev_pass_gpios(DEVICE(&s->gpio), dev, NULL); 21330efbf33SFabien Chouteau 21430efbf33SFabien Chouteau /* Connect GPIO interrupts to the PLIC */ 21530efbf33SFabien Chouteau for (int i = 0; i < 32; i++) { 21630efbf33SFabien Chouteau sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio), i, 21730efbf33SFabien Chouteau qdev_get_gpio_in(DEVICE(s->plic), 21830efbf33SFabien Chouteau SIFIVE_E_GPIO0_IRQ0 + i)); 21930efbf33SFabien Chouteau } 22030efbf33SFabien Chouteau 221eb637edbSMichael Clark sifive_uart_create(sys_mem, memmap[SIFIVE_E_UART0].base, 222647a70a1SAlistair Francis serial_hd(0), qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_E_UART0_IRQ)); 22368c9a9b3SBin Meng create_unimplemented_device("riscv.sifive.e.qspi0", 224eb637edbSMichael Clark memmap[SIFIVE_E_QSPI0].base, memmap[SIFIVE_E_QSPI0].size); 22568c9a9b3SBin Meng create_unimplemented_device("riscv.sifive.e.pwm0", 226eb637edbSMichael Clark memmap[SIFIVE_E_PWM0].base, memmap[SIFIVE_E_PWM0].size); 227194eef09SMichael Clark sifive_uart_create(sys_mem, memmap[SIFIVE_E_UART1].base, 228194eef09SMichael Clark serial_hd(1), qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_E_UART1_IRQ)); 22968c9a9b3SBin Meng create_unimplemented_device("riscv.sifive.e.qspi1", 230eb637edbSMichael Clark memmap[SIFIVE_E_QSPI1].base, memmap[SIFIVE_E_QSPI1].size); 23168c9a9b3SBin Meng create_unimplemented_device("riscv.sifive.e.pwm1", 232eb637edbSMichael Clark memmap[SIFIVE_E_PWM1].base, memmap[SIFIVE_E_PWM1].size); 23368c9a9b3SBin Meng create_unimplemented_device("riscv.sifive.e.qspi2", 234eb637edbSMichael Clark memmap[SIFIVE_E_QSPI2].base, memmap[SIFIVE_E_QSPI2].size); 23568c9a9b3SBin Meng create_unimplemented_device("riscv.sifive.e.pwm2", 236eb637edbSMichael Clark memmap[SIFIVE_E_PWM2].base, memmap[SIFIVE_E_PWM2].size); 237eb637edbSMichael Clark 238eb637edbSMichael Clark /* Flash memory */ 239414c47d2SPhilippe Mathieu-Daudé memory_region_init_rom(&s->xip_mem, OBJECT(dev), "riscv.sifive.e.xip", 240eb637edbSMichael Clark memmap[SIFIVE_E_XIP].size, &error_fatal); 241c988de41SPalmer Dabbelt memory_region_add_subregion(sys_mem, memmap[SIFIVE_E_XIP].base, 242c988de41SPalmer Dabbelt &s->xip_mem); 243eb637edbSMichael Clark } 244eb637edbSMichael Clark 245651cd8b7SAlistair Francis static void riscv_sifive_e_soc_class_init(ObjectClass *oc, void *data) 246651cd8b7SAlistair Francis { 247651cd8b7SAlistair Francis DeviceClass *dc = DEVICE_CLASS(oc); 248651cd8b7SAlistair Francis 249651cd8b7SAlistair Francis dc->realize = riscv_sifive_e_soc_realize; 250651cd8b7SAlistair Francis /* Reason: Uses serial_hds in realize function, thus can't be used twice */ 251651cd8b7SAlistair Francis dc->user_creatable = false; 252651cd8b7SAlistair Francis } 253651cd8b7SAlistair Francis 254651cd8b7SAlistair Francis static const TypeInfo riscv_sifive_e_soc_type_info = { 255651cd8b7SAlistair Francis .name = TYPE_RISCV_E_SOC, 256651cd8b7SAlistair Francis .parent = TYPE_DEVICE, 257651cd8b7SAlistair Francis .instance_size = sizeof(SiFiveESoCState), 258651cd8b7SAlistair Francis .instance_init = riscv_sifive_e_soc_init, 259651cd8b7SAlistair Francis .class_init = riscv_sifive_e_soc_class_init, 260651cd8b7SAlistair Francis }; 261651cd8b7SAlistair Francis 262651cd8b7SAlistair Francis static void riscv_sifive_e_soc_register_types(void) 263651cd8b7SAlistair Francis { 264651cd8b7SAlistair Francis type_register_static(&riscv_sifive_e_soc_type_info); 265651cd8b7SAlistair Francis } 266651cd8b7SAlistair Francis 267651cd8b7SAlistair Francis type_init(riscv_sifive_e_soc_register_types) 268