1 /* 2 * QEMU PowerPC sPAPR IRQ interface 3 * 4 * Copyright (c) 2018, IBM Corporation. 5 * 6 * This code is licensed under the GPL version 2 or later. See the 7 * COPYING file in the top-level directory. 8 */ 9 10 #include "qemu/osdep.h" 11 #include "qemu/log.h" 12 #include "qemu/error-report.h" 13 #include "qapi/error.h" 14 #include "hw/irq.h" 15 #include "hw/ppc/spapr.h" 16 #include "hw/ppc/spapr_cpu_core.h" 17 #include "hw/ppc/spapr_xive.h" 18 #include "hw/ppc/xics.h" 19 #include "hw/ppc/xics_spapr.h" 20 #include "hw/qdev-properties.h" 21 #include "cpu-models.h" 22 #include "sysemu/kvm.h" 23 24 #include "trace.h" 25 26 void spapr_irq_msi_init(SpaprMachineState *spapr, uint32_t nr_msis) 27 { 28 spapr->irq_map_nr = nr_msis; 29 spapr->irq_map = bitmap_new(spapr->irq_map_nr); 30 } 31 32 int spapr_irq_msi_alloc(SpaprMachineState *spapr, uint32_t num, bool align, 33 Error **errp) 34 { 35 int irq; 36 37 /* 38 * The 'align_mask' parameter of bitmap_find_next_zero_area() 39 * should be one less than a power of 2; 0 means no 40 * alignment. Adapt the 'align' value of the former allocator 41 * to fit the requirements of bitmap_find_next_zero_area() 42 */ 43 align -= 1; 44 45 irq = bitmap_find_next_zero_area(spapr->irq_map, spapr->irq_map_nr, 0, num, 46 align); 47 if (irq == spapr->irq_map_nr) { 48 error_setg(errp, "can't find a free %d-IRQ block", num); 49 return -1; 50 } 51 52 bitmap_set(spapr->irq_map, irq, num); 53 54 return irq + SPAPR_IRQ_MSI; 55 } 56 57 void spapr_irq_msi_free(SpaprMachineState *spapr, int irq, uint32_t num) 58 { 59 bitmap_clear(spapr->irq_map, irq - SPAPR_IRQ_MSI, num); 60 } 61 62 static void spapr_irq_init_kvm(SpaprMachineState *spapr, 63 SpaprIrq *irq, Error **errp) 64 { 65 MachineState *machine = MACHINE(spapr); 66 Error *local_err = NULL; 67 68 if (kvm_enabled() && machine_kernel_irqchip_allowed(machine)) { 69 irq->init_kvm(spapr, &local_err); 70 if (local_err && machine_kernel_irqchip_required(machine)) { 71 error_prepend(&local_err, 72 "kernel_irqchip requested but unavailable: "); 73 error_propagate(errp, local_err); 74 return; 75 } 76 77 if (!local_err) { 78 return; 79 } 80 81 /* 82 * We failed to initialize the KVM device, fallback to 83 * emulated mode 84 */ 85 error_prepend(&local_err, "kernel_irqchip allowed but unavailable: "); 86 error_append_hint(&local_err, "Falling back to kernel-irqchip=off\n"); 87 warn_report_err(local_err); 88 } 89 } 90 91 /* 92 * XICS IRQ backend. 93 */ 94 95 static void spapr_irq_init_xics(SpaprMachineState *spapr, Error **errp) 96 { 97 Object *obj; 98 Error *local_err = NULL; 99 100 obj = object_new(TYPE_ICS_SPAPR); 101 object_property_add_child(OBJECT(spapr), "ics", obj, &error_abort); 102 object_property_add_const_link(obj, ICS_PROP_XICS, OBJECT(spapr), 103 &error_fatal); 104 object_property_set_int(obj, spapr->irq->nr_xirqs, 105 "nr-irqs", &error_fatal); 106 object_property_set_bool(obj, true, "realized", &local_err); 107 if (local_err) { 108 error_propagate(errp, local_err); 109 return; 110 } 111 112 spapr->ics = ICS_SPAPR(obj); 113 } 114 115 static int spapr_irq_claim_xics(SpaprMachineState *spapr, int irq, bool lsi, 116 Error **errp) 117 { 118 ICSState *ics = spapr->ics; 119 120 assert(ics); 121 122 if (!ics_valid_irq(ics, irq)) { 123 error_setg(errp, "IRQ %d is invalid", irq); 124 return -1; 125 } 126 127 if (!ics_irq_free(ics, irq - ics->offset)) { 128 error_setg(errp, "IRQ %d is not free", irq); 129 return -1; 130 } 131 132 ics_set_irq_type(ics, irq - ics->offset, lsi); 133 return 0; 134 } 135 136 static void spapr_irq_free_xics(SpaprMachineState *spapr, int irq, int num) 137 { 138 ICSState *ics = spapr->ics; 139 uint32_t srcno = irq - ics->offset; 140 int i; 141 142 if (ics_valid_irq(ics, irq)) { 143 trace_spapr_irq_free(0, irq, num); 144 for (i = srcno; i < srcno + num; ++i) { 145 if (ics_irq_free(ics, i)) { 146 trace_spapr_irq_free_warn(0, i); 147 } 148 memset(&ics->irqs[i], 0, sizeof(ICSIRQState)); 149 } 150 } 151 } 152 153 static void spapr_irq_print_info_xics(SpaprMachineState *spapr, Monitor *mon) 154 { 155 CPUState *cs; 156 157 CPU_FOREACH(cs) { 158 PowerPCCPU *cpu = POWERPC_CPU(cs); 159 160 icp_pic_print_info(spapr_cpu_state(cpu)->icp, mon); 161 } 162 163 ics_pic_print_info(spapr->ics, mon); 164 } 165 166 static void spapr_irq_cpu_intc_create_xics(SpaprMachineState *spapr, 167 PowerPCCPU *cpu, Error **errp) 168 { 169 Error *local_err = NULL; 170 Object *obj; 171 SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu); 172 173 obj = icp_create(OBJECT(cpu), TYPE_ICP, XICS_FABRIC(spapr), 174 &local_err); 175 if (local_err) { 176 error_propagate(errp, local_err); 177 return; 178 } 179 180 spapr_cpu->icp = ICP(obj); 181 } 182 183 static int spapr_irq_post_load_xics(SpaprMachineState *spapr, int version_id) 184 { 185 if (!kvm_irqchip_in_kernel()) { 186 CPUState *cs; 187 CPU_FOREACH(cs) { 188 PowerPCCPU *cpu = POWERPC_CPU(cs); 189 icp_resend(spapr_cpu_state(cpu)->icp); 190 } 191 } 192 return 0; 193 } 194 195 static void spapr_irq_set_irq_xics(void *opaque, int irq, int val) 196 { 197 SpaprMachineState *spapr = opaque; 198 uint32_t srcno = irq - spapr->ics->offset; 199 200 ics_set_irq(spapr->ics, srcno, val); 201 } 202 203 static void spapr_irq_reset_xics(SpaprMachineState *spapr, Error **errp) 204 { 205 Error *local_err = NULL; 206 207 spapr_irq_init_kvm(spapr, &spapr_irq_xics, &local_err); 208 if (local_err) { 209 error_propagate(errp, local_err); 210 return; 211 } 212 } 213 214 static const char *spapr_irq_get_nodename_xics(SpaprMachineState *spapr) 215 { 216 return XICS_NODENAME; 217 } 218 219 static void spapr_irq_init_kvm_xics(SpaprMachineState *spapr, Error **errp) 220 { 221 if (kvm_enabled()) { 222 xics_kvm_connect(spapr, errp); 223 } 224 } 225 226 SpaprIrq spapr_irq_xics = { 227 .nr_xirqs = SPAPR_NR_XIRQS, 228 .nr_msis = SPAPR_NR_MSIS, 229 .ov5 = SPAPR_OV5_XIVE_LEGACY, 230 231 .init = spapr_irq_init_xics, 232 .claim = spapr_irq_claim_xics, 233 .free = spapr_irq_free_xics, 234 .print_info = spapr_irq_print_info_xics, 235 .dt_populate = spapr_dt_xics, 236 .cpu_intc_create = spapr_irq_cpu_intc_create_xics, 237 .post_load = spapr_irq_post_load_xics, 238 .reset = spapr_irq_reset_xics, 239 .set_irq = spapr_irq_set_irq_xics, 240 .get_nodename = spapr_irq_get_nodename_xics, 241 .init_kvm = spapr_irq_init_kvm_xics, 242 }; 243 244 /* 245 * XIVE IRQ backend. 246 */ 247 static void spapr_irq_init_xive(SpaprMachineState *spapr, Error **errp) 248 { 249 uint32_t nr_servers = spapr_max_server_number(spapr); 250 DeviceState *dev; 251 int i; 252 253 dev = qdev_create(NULL, TYPE_SPAPR_XIVE); 254 qdev_prop_set_uint32(dev, "nr-irqs", 255 spapr->irq->nr_xirqs + SPAPR_XIRQ_BASE); 256 /* 257 * 8 XIVE END structures per CPU. One for each available priority 258 */ 259 qdev_prop_set_uint32(dev, "nr-ends", nr_servers << 3); 260 qdev_init_nofail(dev); 261 262 spapr->xive = SPAPR_XIVE(dev); 263 264 /* Enable the CPU IPIs */ 265 for (i = 0; i < nr_servers; ++i) { 266 spapr_xive_irq_claim(spapr->xive, SPAPR_IRQ_IPI + i, false); 267 } 268 269 spapr_xive_hcall_init(spapr); 270 } 271 272 static int spapr_irq_claim_xive(SpaprMachineState *spapr, int irq, bool lsi, 273 Error **errp) 274 { 275 if (!spapr_xive_irq_claim(spapr->xive, irq, lsi)) { 276 error_setg(errp, "IRQ %d is invalid", irq); 277 return -1; 278 } 279 return 0; 280 } 281 282 static void spapr_irq_free_xive(SpaprMachineState *spapr, int irq, int num) 283 { 284 int i; 285 286 for (i = irq; i < irq + num; ++i) { 287 spapr_xive_irq_free(spapr->xive, i); 288 } 289 } 290 291 static void spapr_irq_print_info_xive(SpaprMachineState *spapr, 292 Monitor *mon) 293 { 294 CPUState *cs; 295 296 CPU_FOREACH(cs) { 297 PowerPCCPU *cpu = POWERPC_CPU(cs); 298 299 xive_tctx_pic_print_info(spapr_cpu_state(cpu)->tctx, mon); 300 } 301 302 spapr_xive_pic_print_info(spapr->xive, mon); 303 } 304 305 static void spapr_irq_cpu_intc_create_xive(SpaprMachineState *spapr, 306 PowerPCCPU *cpu, Error **errp) 307 { 308 Error *local_err = NULL; 309 Object *obj; 310 SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu); 311 312 obj = xive_tctx_create(OBJECT(cpu), XIVE_ROUTER(spapr->xive), &local_err); 313 if (local_err) { 314 error_propagate(errp, local_err); 315 return; 316 } 317 318 spapr_cpu->tctx = XIVE_TCTX(obj); 319 320 /* 321 * (TCG) Early setting the OS CAM line for hotplugged CPUs as they 322 * don't beneficiate from the reset of the XIVE IRQ backend 323 */ 324 spapr_xive_set_tctx_os_cam(spapr_cpu->tctx); 325 } 326 327 static int spapr_irq_post_load_xive(SpaprMachineState *spapr, int version_id) 328 { 329 return spapr_xive_post_load(spapr->xive, version_id); 330 } 331 332 static void spapr_irq_reset_xive(SpaprMachineState *spapr, Error **errp) 333 { 334 CPUState *cs; 335 Error *local_err = NULL; 336 337 CPU_FOREACH(cs) { 338 PowerPCCPU *cpu = POWERPC_CPU(cs); 339 340 /* (TCG) Set the OS CAM line of the thread interrupt context. */ 341 spapr_xive_set_tctx_os_cam(spapr_cpu_state(cpu)->tctx); 342 } 343 344 spapr_irq_init_kvm(spapr, &spapr_irq_xive, &local_err); 345 if (local_err) { 346 error_propagate(errp, local_err); 347 return; 348 } 349 350 /* Activate the XIVE MMIOs */ 351 spapr_xive_mmio_set_enabled(spapr->xive, true); 352 } 353 354 static void spapr_irq_set_irq_xive(void *opaque, int irq, int val) 355 { 356 SpaprMachineState *spapr = opaque; 357 358 if (kvm_irqchip_in_kernel()) { 359 kvmppc_xive_source_set_irq(&spapr->xive->source, irq, val); 360 } else { 361 xive_source_set_irq(&spapr->xive->source, irq, val); 362 } 363 } 364 365 static const char *spapr_irq_get_nodename_xive(SpaprMachineState *spapr) 366 { 367 return spapr->xive->nodename; 368 } 369 370 static void spapr_irq_init_kvm_xive(SpaprMachineState *spapr, Error **errp) 371 { 372 if (kvm_enabled()) { 373 kvmppc_xive_connect(spapr->xive, errp); 374 } 375 } 376 377 SpaprIrq spapr_irq_xive = { 378 .nr_xirqs = SPAPR_NR_XIRQS, 379 .nr_msis = SPAPR_NR_MSIS, 380 .ov5 = SPAPR_OV5_XIVE_EXPLOIT, 381 382 .init = spapr_irq_init_xive, 383 .claim = spapr_irq_claim_xive, 384 .free = spapr_irq_free_xive, 385 .print_info = spapr_irq_print_info_xive, 386 .dt_populate = spapr_dt_xive, 387 .cpu_intc_create = spapr_irq_cpu_intc_create_xive, 388 .post_load = spapr_irq_post_load_xive, 389 .reset = spapr_irq_reset_xive, 390 .set_irq = spapr_irq_set_irq_xive, 391 .get_nodename = spapr_irq_get_nodename_xive, 392 .init_kvm = spapr_irq_init_kvm_xive, 393 }; 394 395 /* 396 * Dual XIVE and XICS IRQ backend. 397 * 398 * Both interrupt mode, XIVE and XICS, objects are created but the 399 * machine starts in legacy interrupt mode (XICS). It can be changed 400 * by the CAS negotiation process and, in that case, the new mode is 401 * activated after an extra machine reset. 402 */ 403 404 /* 405 * Returns the sPAPR IRQ backend negotiated by CAS. XICS is the 406 * default. 407 */ 408 static SpaprIrq *spapr_irq_current(SpaprMachineState *spapr) 409 { 410 return spapr_ovec_test(spapr->ov5_cas, OV5_XIVE_EXPLOIT) ? 411 &spapr_irq_xive : &spapr_irq_xics; 412 } 413 414 static void spapr_irq_init_dual(SpaprMachineState *spapr, Error **errp) 415 { 416 Error *local_err = NULL; 417 418 spapr_irq_xics.init(spapr, &local_err); 419 if (local_err) { 420 error_propagate(errp, local_err); 421 return; 422 } 423 424 spapr_irq_xive.init(spapr, &local_err); 425 if (local_err) { 426 error_propagate(errp, local_err); 427 return; 428 } 429 } 430 431 static int spapr_irq_claim_dual(SpaprMachineState *spapr, int irq, bool lsi, 432 Error **errp) 433 { 434 Error *local_err = NULL; 435 int ret; 436 437 ret = spapr_irq_xics.claim(spapr, irq, lsi, &local_err); 438 if (local_err) { 439 error_propagate(errp, local_err); 440 return ret; 441 } 442 443 ret = spapr_irq_xive.claim(spapr, irq, lsi, &local_err); 444 if (local_err) { 445 error_propagate(errp, local_err); 446 return ret; 447 } 448 449 return ret; 450 } 451 452 static void spapr_irq_free_dual(SpaprMachineState *spapr, int irq, int num) 453 { 454 spapr_irq_xics.free(spapr, irq, num); 455 spapr_irq_xive.free(spapr, irq, num); 456 } 457 458 static void spapr_irq_print_info_dual(SpaprMachineState *spapr, Monitor *mon) 459 { 460 spapr_irq_current(spapr)->print_info(spapr, mon); 461 } 462 463 static void spapr_irq_dt_populate_dual(SpaprMachineState *spapr, 464 uint32_t nr_servers, void *fdt, 465 uint32_t phandle) 466 { 467 spapr_irq_current(spapr)->dt_populate(spapr, nr_servers, fdt, phandle); 468 } 469 470 static void spapr_irq_cpu_intc_create_dual(SpaprMachineState *spapr, 471 PowerPCCPU *cpu, Error **errp) 472 { 473 Error *local_err = NULL; 474 475 spapr_irq_xive.cpu_intc_create(spapr, cpu, &local_err); 476 if (local_err) { 477 error_propagate(errp, local_err); 478 return; 479 } 480 481 spapr_irq_xics.cpu_intc_create(spapr, cpu, errp); 482 } 483 484 static int spapr_irq_post_load_dual(SpaprMachineState *spapr, int version_id) 485 { 486 /* 487 * Force a reset of the XIVE backend after migration. The machine 488 * defaults to XICS at startup. 489 */ 490 if (spapr_ovec_test(spapr->ov5_cas, OV5_XIVE_EXPLOIT)) { 491 if (kvm_irqchip_in_kernel()) { 492 xics_kvm_disconnect(spapr, &error_fatal); 493 } 494 spapr_irq_xive.reset(spapr, &error_fatal); 495 } 496 497 return spapr_irq_current(spapr)->post_load(spapr, version_id); 498 } 499 500 static void spapr_irq_reset_dual(SpaprMachineState *spapr, Error **errp) 501 { 502 Error *local_err = NULL; 503 504 /* 505 * Deactivate the XIVE MMIOs. The XIVE backend will reenable them 506 * if selected. 507 */ 508 spapr_xive_mmio_set_enabled(spapr->xive, false); 509 510 /* Destroy all KVM devices */ 511 if (kvm_irqchip_in_kernel()) { 512 xics_kvm_disconnect(spapr, &local_err); 513 if (local_err) { 514 error_propagate(errp, local_err); 515 error_prepend(errp, "KVM XICS disconnect failed: "); 516 return; 517 } 518 kvmppc_xive_disconnect(spapr->xive, &local_err); 519 if (local_err) { 520 error_propagate(errp, local_err); 521 error_prepend(errp, "KVM XIVE disconnect failed: "); 522 return; 523 } 524 } 525 526 spapr_irq_current(spapr)->reset(spapr, errp); 527 } 528 529 static void spapr_irq_set_irq_dual(void *opaque, int irq, int val) 530 { 531 SpaprMachineState *spapr = opaque; 532 533 spapr_irq_current(spapr)->set_irq(spapr, irq, val); 534 } 535 536 static const char *spapr_irq_get_nodename_dual(SpaprMachineState *spapr) 537 { 538 return spapr_irq_current(spapr)->get_nodename(spapr); 539 } 540 541 /* 542 * Define values in sync with the XIVE and XICS backend 543 */ 544 SpaprIrq spapr_irq_dual = { 545 .nr_xirqs = SPAPR_NR_XIRQS, 546 .nr_msis = SPAPR_NR_MSIS, 547 .ov5 = SPAPR_OV5_XIVE_BOTH, 548 549 .init = spapr_irq_init_dual, 550 .claim = spapr_irq_claim_dual, 551 .free = spapr_irq_free_dual, 552 .print_info = spapr_irq_print_info_dual, 553 .dt_populate = spapr_irq_dt_populate_dual, 554 .cpu_intc_create = spapr_irq_cpu_intc_create_dual, 555 .post_load = spapr_irq_post_load_dual, 556 .reset = spapr_irq_reset_dual, 557 .set_irq = spapr_irq_set_irq_dual, 558 .get_nodename = spapr_irq_get_nodename_dual, 559 .init_kvm = NULL, /* should not be used */ 560 }; 561 562 563 static void spapr_irq_check(SpaprMachineState *spapr, Error **errp) 564 { 565 MachineState *machine = MACHINE(spapr); 566 567 /* 568 * Sanity checks on non-P9 machines. On these, XIVE is not 569 * advertised, see spapr_dt_ov5_platform_support() 570 */ 571 if (!ppc_type_check_compat(machine->cpu_type, CPU_POWERPC_LOGICAL_3_00, 572 0, spapr->max_compat_pvr)) { 573 /* 574 * If the 'dual' interrupt mode is selected, force XICS as CAS 575 * negotiation is useless. 576 */ 577 if (spapr->irq == &spapr_irq_dual) { 578 spapr->irq = &spapr_irq_xics; 579 return; 580 } 581 582 /* 583 * Non-P9 machines using only XIVE is a bogus setup. We have two 584 * scenarios to take into account because of the compat mode: 585 * 586 * 1. POWER7/8 machines should fail to init later on when creating 587 * the XIVE interrupt presenters because a POWER9 exception 588 * model is required. 589 590 * 2. POWER9 machines using the POWER8 compat mode won't fail and 591 * will let the OS boot with a partial XIVE setup : DT 592 * properties but no hcalls. 593 * 594 * To cover both and not confuse the OS, add an early failure in 595 * QEMU. 596 */ 597 if (spapr->irq == &spapr_irq_xive) { 598 error_setg(errp, "XIVE-only machines require a POWER9 CPU"); 599 return; 600 } 601 } 602 603 /* 604 * On a POWER9 host, some older KVM XICS devices cannot be destroyed and 605 * re-created. Detect that early to avoid QEMU to exit later when the 606 * guest reboots. 607 */ 608 if (kvm_enabled() && 609 spapr->irq == &spapr_irq_dual && 610 machine_kernel_irqchip_required(machine) && 611 xics_kvm_has_broken_disconnect(spapr)) { 612 error_setg(errp, "KVM is too old to support ic-mode=dual,kernel-irqchip=on"); 613 return; 614 } 615 } 616 617 /* 618 * sPAPR IRQ frontend routines for devices 619 */ 620 void spapr_irq_init(SpaprMachineState *spapr, Error **errp) 621 { 622 MachineState *machine = MACHINE(spapr); 623 Error *local_err = NULL; 624 625 if (machine_kernel_irqchip_split(machine)) { 626 error_setg(errp, "kernel_irqchip split mode not supported on pseries"); 627 return; 628 } 629 630 if (!kvm_enabled() && machine_kernel_irqchip_required(machine)) { 631 error_setg(errp, 632 "kernel_irqchip requested but only available with KVM"); 633 return; 634 } 635 636 spapr_irq_check(spapr, &local_err); 637 if (local_err) { 638 error_propagate(errp, local_err); 639 return; 640 } 641 642 /* Initialize the MSI IRQ allocator. */ 643 if (!SPAPR_MACHINE_GET_CLASS(spapr)->legacy_irq_allocation) { 644 spapr_irq_msi_init(spapr, spapr->irq->nr_msis); 645 } 646 647 spapr->irq->init(spapr, errp); 648 649 spapr->qirqs = qemu_allocate_irqs(spapr->irq->set_irq, spapr, 650 spapr->irq->nr_xirqs + SPAPR_XIRQ_BASE); 651 } 652 653 int spapr_irq_claim(SpaprMachineState *spapr, int irq, bool lsi, Error **errp) 654 { 655 return spapr->irq->claim(spapr, irq, lsi, errp); 656 } 657 658 void spapr_irq_free(SpaprMachineState *spapr, int irq, int num) 659 { 660 spapr->irq->free(spapr, irq, num); 661 } 662 663 qemu_irq spapr_qirq(SpaprMachineState *spapr, int irq) 664 { 665 /* 666 * This interface is basically for VIO and PHB devices to find the 667 * right qemu_irq to manipulate, so we only allow access to the 668 * external irqs for now. Currently anything which needs to 669 * access the IPIs most naturally gets there via the guest side 670 * interfaces, we can change this if we need to in future. 671 */ 672 assert(irq >= SPAPR_XIRQ_BASE); 673 assert(irq < (spapr->irq->nr_xirqs + SPAPR_XIRQ_BASE)); 674 675 if (spapr->ics) { 676 assert(ics_valid_irq(spapr->ics, irq)); 677 } 678 if (spapr->xive) { 679 assert(irq < spapr->xive->nr_irqs); 680 assert(xive_eas_is_valid(&spapr->xive->eat[irq])); 681 } 682 683 return spapr->qirqs[irq]; 684 } 685 686 int spapr_irq_post_load(SpaprMachineState *spapr, int version_id) 687 { 688 return spapr->irq->post_load(spapr, version_id); 689 } 690 691 void spapr_irq_reset(SpaprMachineState *spapr, Error **errp) 692 { 693 assert(!spapr->irq_map || bitmap_empty(spapr->irq_map, spapr->irq_map_nr)); 694 695 if (spapr->irq->reset) { 696 spapr->irq->reset(spapr, errp); 697 } 698 } 699 700 int spapr_irq_get_phandle(SpaprMachineState *spapr, void *fdt, Error **errp) 701 { 702 const char *nodename = spapr->irq->get_nodename(spapr); 703 int offset, phandle; 704 705 offset = fdt_subnode_offset(fdt, 0, nodename); 706 if (offset < 0) { 707 error_setg(errp, "Can't find node \"%s\": %s", nodename, 708 fdt_strerror(offset)); 709 return -1; 710 } 711 712 phandle = fdt_get_phandle(fdt, offset); 713 if (!phandle) { 714 error_setg(errp, "Can't get phandle of node \"%s\"", nodename); 715 return -1; 716 } 717 718 return phandle; 719 } 720 721 /* 722 * XICS legacy routines - to deprecate one day 723 */ 724 725 static int ics_find_free_block(ICSState *ics, int num, int alignnum) 726 { 727 int first, i; 728 729 for (first = 0; first < ics->nr_irqs; first += alignnum) { 730 if (num > (ics->nr_irqs - first)) { 731 return -1; 732 } 733 for (i = first; i < first + num; ++i) { 734 if (!ics_irq_free(ics, i)) { 735 break; 736 } 737 } 738 if (i == (first + num)) { 739 return first; 740 } 741 } 742 743 return -1; 744 } 745 746 int spapr_irq_find(SpaprMachineState *spapr, int num, bool align, Error **errp) 747 { 748 ICSState *ics = spapr->ics; 749 int first = -1; 750 751 assert(ics); 752 753 /* 754 * MSIMesage::data is used for storing VIRQ so 755 * it has to be aligned to num to support multiple 756 * MSI vectors. MSI-X is not affected by this. 757 * The hint is used for the first IRQ, the rest should 758 * be allocated continuously. 759 */ 760 if (align) { 761 assert((num == 1) || (num == 2) || (num == 4) || 762 (num == 8) || (num == 16) || (num == 32)); 763 first = ics_find_free_block(ics, num, num); 764 } else { 765 first = ics_find_free_block(ics, num, 1); 766 } 767 768 if (first < 0) { 769 error_setg(errp, "can't find a free %d-IRQ block", num); 770 return -1; 771 } 772 773 return first + ics->offset; 774 } 775 776 #define SPAPR_IRQ_XICS_LEGACY_NR_XIRQS 0x400 777 778 SpaprIrq spapr_irq_xics_legacy = { 779 .nr_xirqs = SPAPR_IRQ_XICS_LEGACY_NR_XIRQS, 780 .nr_msis = SPAPR_IRQ_XICS_LEGACY_NR_XIRQS, 781 .ov5 = SPAPR_OV5_XIVE_LEGACY, 782 783 .init = spapr_irq_init_xics, 784 .claim = spapr_irq_claim_xics, 785 .free = spapr_irq_free_xics, 786 .print_info = spapr_irq_print_info_xics, 787 .dt_populate = spapr_dt_xics, 788 .cpu_intc_create = spapr_irq_cpu_intc_create_xics, 789 .post_load = spapr_irq_post_load_xics, 790 .reset = spapr_irq_reset_xics, 791 .set_irq = spapr_irq_set_irq_xics, 792 .get_nodename = spapr_irq_get_nodename_xics, 793 .init_kvm = spapr_irq_init_kvm_xics, 794 }; 795