xref: /openbmc/qemu/hw/ppc/spapr_hcall.c (revision e6a19a64)
10d75590dSPeter Maydell #include "qemu/osdep.h"
20c21e073SDavid Gibson #include "qemu/cutils.h"
3da34e65cSMarkus Armbruster #include "qapi/error.h"
4b3946626SVincent Palatin #include "sysemu/hw_accel.h"
554d31236SMarkus Armbruster #include "sysemu/runstate.h"
617f826afSNicholas Piggin #include "sysemu/tcg.h"
703dd024fSPaolo Bonzini #include "qemu/log.h"
8db725815SMarkus Armbruster #include "qemu/main-loop.h"
90b8fa32fSMarkus Armbruster #include "qemu/module.h"
100b0b8310SDavid Gibson #include "qemu/error-report.h"
1163c91552SPaolo Bonzini #include "exec/exec-all.h"
12548c9609SAlex Bennée #include "exec/tb-flush.h"
139f64bd8aSPaolo Bonzini #include "helper_regs.h"
14120f738aSNicholas Piggin #include "hw/ppc/ppc.h"
150d09e41aSPaolo Bonzini #include "hw/ppc/spapr.h"
167388efafSDavid Gibson #include "hw/ppc/spapr_cpu_core.h"
176b8a0537SNicholas Piggin #include "hw/ppc/spapr_nested.h"
18d5aea6f3SDavid Gibson #include "mmu-hash64.h"
193794d548SAlexey Kardashevskiy #include "cpu-models.h"
203794d548SAlexey Kardashevskiy #include "trace.h"
213794d548SAlexey Kardashevskiy #include "kvm_ppc.h"
220c21e073SDavid Gibson #include "hw/ppc/fdt.h"
23facdb8b6SMichael Roth #include "hw/ppc/spapr_ovec.h"
24a165ac67SDaniel Henrique Barboza #include "hw/ppc/spapr_numa.h"
25b4db5413SSuraj Jitindar Singh #include "mmu-book3s-v3.h"
262cc0e2e8SDavid Hildenbrand #include "hw/mem/memory-device.h"
279f64bd8aSPaolo Bonzini 
is_ram_address(SpaprMachineState * spapr,hwaddr addr)28962104f0SLucas Mateus Castro (alqotel) bool is_ram_address(SpaprMachineState *spapr, hwaddr addr)
29ecbc25faSDavid Gibson {
30ecbc25faSDavid Gibson     MachineState *machine = MACHINE(spapr);
31e017da37SDavid Hildenbrand     DeviceMemoryState *dms = machine->device_memory;
32ecbc25faSDavid Gibson 
33ecbc25faSDavid Gibson     if (addr < machine->ram_size) {
34ecbc25faSDavid Gibson         return true;
35ecbc25faSDavid Gibson     }
36c0ce7b4aSDavid Hildenbrand     if (dms && (addr >= dms->base)
37e017da37SDavid Hildenbrand         && ((addr - dms->base) < memory_region_size(&dms->mr))) {
38ecbc25faSDavid Gibson         return true;
39ecbc25faSDavid Gibson     }
40ecbc25faSDavid Gibson 
41ecbc25faSDavid Gibson     return false;
42ecbc25faSDavid Gibson }
43ecbc25faSDavid Gibson 
44b55d295eSDavid Gibson /* Convert a return code from the KVM ioctl()s implementing resize HPT
45b55d295eSDavid Gibson  * into a PAPR hypercall return code */
resize_hpt_convert_rc(int ret)46b55d295eSDavid Gibson static target_ulong resize_hpt_convert_rc(int ret)
47b55d295eSDavid Gibson {
48b55d295eSDavid Gibson     if (ret >= 100000) {
49b55d295eSDavid Gibson         return H_LONG_BUSY_ORDER_100_SEC;
50b55d295eSDavid Gibson     } else if (ret >= 10000) {
51b55d295eSDavid Gibson         return H_LONG_BUSY_ORDER_10_SEC;
52b55d295eSDavid Gibson     } else if (ret >= 1000) {
53b55d295eSDavid Gibson         return H_LONG_BUSY_ORDER_1_SEC;
54b55d295eSDavid Gibson     } else if (ret >= 100) {
55b55d295eSDavid Gibson         return H_LONG_BUSY_ORDER_100_MSEC;
56b55d295eSDavid Gibson     } else if (ret >= 10) {
57b55d295eSDavid Gibson         return H_LONG_BUSY_ORDER_10_MSEC;
58b55d295eSDavid Gibson     } else if (ret > 0) {
59b55d295eSDavid Gibson         return H_LONG_BUSY_ORDER_1_MSEC;
60b55d295eSDavid Gibson     }
61b55d295eSDavid Gibson 
62b55d295eSDavid Gibson     switch (ret) {
63b55d295eSDavid Gibson     case 0:
64b55d295eSDavid Gibson         return H_SUCCESS;
65b55d295eSDavid Gibson     case -EPERM:
66b55d295eSDavid Gibson         return H_AUTHORITY;
67b55d295eSDavid Gibson     case -EINVAL:
68b55d295eSDavid Gibson         return H_PARAMETER;
69b55d295eSDavid Gibson     case -ENXIO:
70b55d295eSDavid Gibson         return H_CLOSED;
71b55d295eSDavid Gibson     case -ENOSPC:
72b55d295eSDavid Gibson         return H_PTEG_FULL;
73b55d295eSDavid Gibson     case -EBUSY:
74b55d295eSDavid Gibson         return H_BUSY;
75b55d295eSDavid Gibson     case -ENOMEM:
76b55d295eSDavid Gibson         return H_NO_MEM;
77b55d295eSDavid Gibson     default:
78b55d295eSDavid Gibson         return H_HARDWARE;
79b55d295eSDavid Gibson     }
80b55d295eSDavid Gibson }
81b55d295eSDavid Gibson 
h_resize_hpt_prepare(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)8230f4b05bSDavid Gibson static target_ulong h_resize_hpt_prepare(PowerPCCPU *cpu,
83ce2918cbSDavid Gibson                                          SpaprMachineState *spapr,
8430f4b05bSDavid Gibson                                          target_ulong opcode,
8530f4b05bSDavid Gibson                                          target_ulong *args)
8630f4b05bSDavid Gibson {
8730f4b05bSDavid Gibson     target_ulong flags = args[0];
880b0b8310SDavid Gibson     int shift = args[1];
89db50f280SDavid Gibson     uint64_t current_ram_size;
90b55d295eSDavid Gibson     int rc;
9130f4b05bSDavid Gibson 
9230f4b05bSDavid Gibson     if (spapr->resize_hpt == SPAPR_RESIZE_HPT_DISABLED) {
9330f4b05bSDavid Gibson         return H_AUTHORITY;
9430f4b05bSDavid Gibson     }
9530f4b05bSDavid Gibson 
960b0b8310SDavid Gibson     if (!spapr->htab_shift) {
970b0b8310SDavid Gibson         /* Radix guest, no HPT */
980b0b8310SDavid Gibson         return H_NOT_AVAILABLE;
990b0b8310SDavid Gibson     }
1000b0b8310SDavid Gibson 
10130f4b05bSDavid Gibson     trace_spapr_h_resize_hpt_prepare(flags, shift);
1020b0b8310SDavid Gibson 
1030b0b8310SDavid Gibson     if (flags != 0) {
1040b0b8310SDavid Gibson         return H_PARAMETER;
1050b0b8310SDavid Gibson     }
1060b0b8310SDavid Gibson 
1070b0b8310SDavid Gibson     if (shift && ((shift < 18) || (shift > 46))) {
1080b0b8310SDavid Gibson         return H_PARAMETER;
1090b0b8310SDavid Gibson     }
1100b0b8310SDavid Gibson 
111db50f280SDavid Gibson     current_ram_size = MACHINE(spapr)->ram_size + get_plugged_memory_size();
1120b0b8310SDavid Gibson 
1130b0b8310SDavid Gibson     /* We only allow the guest to allocate an HPT one order above what
1140b0b8310SDavid Gibson      * we'd normally give them (to stop a small guest claiming a huge
1150b0b8310SDavid Gibson      * chunk of resources in the HPT */
1160b0b8310SDavid Gibson     if (shift > (spapr_hpt_shift_for_ramsize(current_ram_size) + 1)) {
1170b0b8310SDavid Gibson         return H_RESOURCE;
1180b0b8310SDavid Gibson     }
1190b0b8310SDavid Gibson 
120b55d295eSDavid Gibson     rc = kvmppc_resize_hpt_prepare(cpu, flags, shift);
121b55d295eSDavid Gibson     if (rc != -ENOSYS) {
122b55d295eSDavid Gibson         return resize_hpt_convert_rc(rc);
123b55d295eSDavid Gibson     }
124b55d295eSDavid Gibson 
125962104f0SLucas Mateus Castro (alqotel)     if (kvm_enabled()) {
12630f4b05bSDavid Gibson         return H_HARDWARE;
12730f4b05bSDavid Gibson     }
12830f4b05bSDavid Gibson 
129962104f0SLucas Mateus Castro (alqotel)     return softmmu_resize_hpt_prepare(cpu, spapr, shift);
1300b0b8310SDavid Gibson }
1310b0b8310SDavid Gibson 
do_push_sregs_to_kvm_pr(CPUState * cs,run_on_cpu_data data)1321ec26c75SGreg Kurz static void do_push_sregs_to_kvm_pr(CPUState *cs, run_on_cpu_data data)
1331ec26c75SGreg Kurz {
1341ec26c75SGreg Kurz     int ret;
1351ec26c75SGreg Kurz 
1361ec26c75SGreg Kurz     cpu_synchronize_state(cs);
1371ec26c75SGreg Kurz 
1381ec26c75SGreg Kurz     ret = kvmppc_put_books_sregs(POWERPC_CPU(cs));
1391ec26c75SGreg Kurz     if (ret < 0) {
1401ec26c75SGreg Kurz         error_report("failed to push sregs to KVM: %s", strerror(-ret));
1411ec26c75SGreg Kurz         exit(1);
1421ec26c75SGreg Kurz     }
1431ec26c75SGreg Kurz }
1441ec26c75SGreg Kurz 
push_sregs_to_kvm_pr(SpaprMachineState * spapr)145962104f0SLucas Mateus Castro (alqotel) void push_sregs_to_kvm_pr(SpaprMachineState *spapr)
1461ec26c75SGreg Kurz {
1471ec26c75SGreg Kurz     CPUState *cs;
1481ec26c75SGreg Kurz 
1491ec26c75SGreg Kurz     /*
1501ec26c75SGreg Kurz      * This is a hack for the benefit of KVM PR - it abuses the SDR1
1511ec26c75SGreg Kurz      * slot in kvm_sregs to communicate the userspace address of the
1521ec26c75SGreg Kurz      * HPT
1531ec26c75SGreg Kurz      */
1541ec26c75SGreg Kurz     if (!kvm_enabled() || !spapr->htab) {
1551ec26c75SGreg Kurz         return;
1561ec26c75SGreg Kurz     }
1571ec26c75SGreg Kurz 
1581ec26c75SGreg Kurz     CPU_FOREACH(cs) {
1591ec26c75SGreg Kurz         run_on_cpu(cs, do_push_sregs_to_kvm_pr, RUN_ON_CPU_NULL);
1601ec26c75SGreg Kurz     }
1611ec26c75SGreg Kurz }
1621ec26c75SGreg Kurz 
h_resize_hpt_commit(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)16330f4b05bSDavid Gibson static target_ulong h_resize_hpt_commit(PowerPCCPU *cpu,
164ce2918cbSDavid Gibson                                         SpaprMachineState *spapr,
16530f4b05bSDavid Gibson                                         target_ulong opcode,
16630f4b05bSDavid Gibson                                         target_ulong *args)
16730f4b05bSDavid Gibson {
16830f4b05bSDavid Gibson     target_ulong flags = args[0];
16930f4b05bSDavid Gibson     target_ulong shift = args[1];
1700b0b8310SDavid Gibson     int rc;
17130f4b05bSDavid Gibson 
17230f4b05bSDavid Gibson     if (spapr->resize_hpt == SPAPR_RESIZE_HPT_DISABLED) {
17330f4b05bSDavid Gibson         return H_AUTHORITY;
17430f4b05bSDavid Gibson     }
17530f4b05bSDavid Gibson 
17694789567SDaniel Henrique Barboza     if (!spapr->htab_shift) {
17794789567SDaniel Henrique Barboza         /* Radix guest, no HPT */
17894789567SDaniel Henrique Barboza         return H_NOT_AVAILABLE;
17994789567SDaniel Henrique Barboza     }
18094789567SDaniel Henrique Barboza 
18130f4b05bSDavid Gibson     trace_spapr_h_resize_hpt_commit(flags, shift);
1820b0b8310SDavid Gibson 
183b55d295eSDavid Gibson     rc = kvmppc_resize_hpt_commit(cpu, flags, shift);
184b55d295eSDavid Gibson     if (rc != -ENOSYS) {
18594789567SDaniel Henrique Barboza         rc = resize_hpt_convert_rc(rc);
18694789567SDaniel Henrique Barboza         if (rc == H_SUCCESS) {
18794789567SDaniel Henrique Barboza             /* Need to set the new htab_shift in the machine state */
18894789567SDaniel Henrique Barboza             spapr->htab_shift = shift;
18994789567SDaniel Henrique Barboza         }
19094789567SDaniel Henrique Barboza         return rc;
191b55d295eSDavid Gibson     }
192b55d295eSDavid Gibson 
193962104f0SLucas Mateus Castro (alqotel)     if (kvm_enabled()) {
194962104f0SLucas Mateus Castro (alqotel)         return H_HARDWARE;
1950b0b8310SDavid Gibson     }
1960b0b8310SDavid Gibson 
197962104f0SLucas Mateus Castro (alqotel)     return softmmu_resize_hpt_commit(cpu, spapr, flags, shift);
1980b0b8310SDavid Gibson }
1990b0b8310SDavid Gibson 
2000b0b8310SDavid Gibson 
20130f4b05bSDavid Gibson 
h_set_sprg0(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)202ce2918cbSDavid Gibson static target_ulong h_set_sprg0(PowerPCCPU *cpu, SpaprMachineState *spapr,
203423576f7SThomas Huth                                 target_ulong opcode, target_ulong *args)
204423576f7SThomas Huth {
205423576f7SThomas Huth     cpu_synchronize_state(CPU(cpu));
206423576f7SThomas Huth     cpu->env.spr[SPR_SPRG0] = args[0];
207423576f7SThomas Huth 
208423576f7SThomas Huth     return H_SUCCESS;
209423576f7SThomas Huth }
210423576f7SThomas Huth 
h_set_dabr(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)211ce2918cbSDavid Gibson static target_ulong h_set_dabr(PowerPCCPU *cpu, SpaprMachineState *spapr,
2129f64bd8aSPaolo Bonzini                                target_ulong opcode, target_ulong *args)
2139f64bd8aSPaolo Bonzini {
21403282a3aSLucas Mateus Castro (alqotel)     if (!ppc_has_spr(cpu, SPR_DABR)) {
215af08a58fSThomas Huth         return H_HARDWARE;              /* DABR register not available */
216af08a58fSThomas Huth     }
217af08a58fSThomas Huth     cpu_synchronize_state(CPU(cpu));
218af08a58fSThomas Huth 
21903282a3aSLucas Mateus Castro (alqotel)     if (ppc_has_spr(cpu, SPR_DABRX)) {
220af08a58fSThomas Huth         cpu->env.spr[SPR_DABRX] = 0x3;  /* Use Problem and Privileged state */
221af08a58fSThomas Huth     } else if (!(args[0] & 0x4)) {      /* Breakpoint Translation set? */
222af08a58fSThomas Huth         return H_RESERVED_DABR;
223af08a58fSThomas Huth     }
224af08a58fSThomas Huth 
225af08a58fSThomas Huth     cpu->env.spr[SPR_DABR] = args[0];
226af08a58fSThomas Huth     return H_SUCCESS;
2279f64bd8aSPaolo Bonzini }
2289f64bd8aSPaolo Bonzini 
h_set_xdabr(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)229ce2918cbSDavid Gibson static target_ulong h_set_xdabr(PowerPCCPU *cpu, SpaprMachineState *spapr,
230e49ff266SThomas Huth                                 target_ulong opcode, target_ulong *args)
231e49ff266SThomas Huth {
232e49ff266SThomas Huth     target_ulong dabrx = args[1];
233e49ff266SThomas Huth 
23403282a3aSLucas Mateus Castro (alqotel)     if (!ppc_has_spr(cpu, SPR_DABR) || !ppc_has_spr(cpu, SPR_DABRX)) {
235e49ff266SThomas Huth         return H_HARDWARE;
236e49ff266SThomas Huth     }
237e49ff266SThomas Huth 
238e49ff266SThomas Huth     if ((dabrx & ~0xfULL) != 0 || (dabrx & H_DABRX_HYPERVISOR) != 0
239e49ff266SThomas Huth         || (dabrx & (H_DABRX_KERNEL | H_DABRX_USER)) == 0) {
240e49ff266SThomas Huth         return H_PARAMETER;
241e49ff266SThomas Huth     }
242e49ff266SThomas Huth 
243e49ff266SThomas Huth     cpu_synchronize_state(CPU(cpu));
244e49ff266SThomas Huth     cpu->env.spr[SPR_DABRX] = dabrx;
245e49ff266SThomas Huth     cpu->env.spr[SPR_DABR] = args[0];
246e49ff266SThomas Huth 
247e49ff266SThomas Huth     return H_SUCCESS;
248e49ff266SThomas Huth }
249e49ff266SThomas Huth 
h_page_init(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)250ce2918cbSDavid Gibson static target_ulong h_page_init(PowerPCCPU *cpu, SpaprMachineState *spapr,
2513240dd9aSThomas Huth                                 target_ulong opcode, target_ulong *args)
2523240dd9aSThomas Huth {
2533240dd9aSThomas Huth     target_ulong flags = args[0];
2543240dd9aSThomas Huth     hwaddr dst = args[1];
2553240dd9aSThomas Huth     hwaddr src = args[2];
2563240dd9aSThomas Huth     hwaddr len = TARGET_PAGE_SIZE;
2573240dd9aSThomas Huth     uint8_t *pdst, *psrc;
2583240dd9aSThomas Huth     target_long ret = H_SUCCESS;
2593240dd9aSThomas Huth 
2603240dd9aSThomas Huth     if (flags & ~(H_ICACHE_SYNCHRONIZE | H_ICACHE_INVALIDATE
2613240dd9aSThomas Huth                   | H_COPY_PAGE | H_ZERO_PAGE)) {
2623240dd9aSThomas Huth         qemu_log_mask(LOG_UNIMP, "h_page_init: Bad flags (" TARGET_FMT_lx "\n",
2633240dd9aSThomas Huth                       flags);
2643240dd9aSThomas Huth         return H_PARAMETER;
2653240dd9aSThomas Huth     }
2663240dd9aSThomas Huth 
2673240dd9aSThomas Huth     /* Map-in destination */
2683240dd9aSThomas Huth     if (!is_ram_address(spapr, dst) || (dst & ~TARGET_PAGE_MASK) != 0) {
2693240dd9aSThomas Huth         return H_PARAMETER;
2703240dd9aSThomas Huth     }
27185eb7c18SPhilippe Mathieu-Daudé     pdst = cpu_physical_memory_map(dst, &len, true);
2723240dd9aSThomas Huth     if (!pdst || len != TARGET_PAGE_SIZE) {
2733240dd9aSThomas Huth         return H_PARAMETER;
2743240dd9aSThomas Huth     }
2753240dd9aSThomas Huth 
2763240dd9aSThomas Huth     if (flags & H_COPY_PAGE) {
2773240dd9aSThomas Huth         /* Map-in source, copy to destination, and unmap source again */
2783240dd9aSThomas Huth         if (!is_ram_address(spapr, src) || (src & ~TARGET_PAGE_MASK) != 0) {
2793240dd9aSThomas Huth             ret = H_PARAMETER;
2803240dd9aSThomas Huth             goto unmap_out;
2813240dd9aSThomas Huth         }
28285eb7c18SPhilippe Mathieu-Daudé         psrc = cpu_physical_memory_map(src, &len, false);
2833240dd9aSThomas Huth         if (!psrc || len != TARGET_PAGE_SIZE) {
2843240dd9aSThomas Huth             ret = H_PARAMETER;
2853240dd9aSThomas Huth             goto unmap_out;
2863240dd9aSThomas Huth         }
2873240dd9aSThomas Huth         memcpy(pdst, psrc, len);
2883240dd9aSThomas Huth         cpu_physical_memory_unmap(psrc, len, 0, len);
2893240dd9aSThomas Huth     } else if (flags & H_ZERO_PAGE) {
2903240dd9aSThomas Huth         memset(pdst, 0, len);          /* Just clear the destination page */
2913240dd9aSThomas Huth     }
2923240dd9aSThomas Huth 
2933240dd9aSThomas Huth     if (kvm_enabled() && (flags & H_ICACHE_SYNCHRONIZE) != 0) {
2943240dd9aSThomas Huth         kvmppc_dcbst_range(cpu, pdst, len);
2953240dd9aSThomas Huth     }
2963240dd9aSThomas Huth     if (flags & (H_ICACHE_SYNCHRONIZE | H_ICACHE_INVALIDATE)) {
2973240dd9aSThomas Huth         if (kvm_enabled()) {
2983240dd9aSThomas Huth             kvmppc_icbi_range(cpu, pdst, len);
2993240dd9aSThomas Huth         } else {
3003240dd9aSThomas Huth             tb_flush(CPU(cpu));
3013240dd9aSThomas Huth         }
3023240dd9aSThomas Huth     }
3033240dd9aSThomas Huth 
3043240dd9aSThomas Huth unmap_out:
3053240dd9aSThomas Huth     cpu_physical_memory_unmap(pdst, TARGET_PAGE_SIZE, 1, len);
3063240dd9aSThomas Huth     return ret;
3073240dd9aSThomas Huth }
3083240dd9aSThomas Huth 
3099f64bd8aSPaolo Bonzini #define FLAGS_REGISTER_VPA         0x0000200000000000ULL
3109f64bd8aSPaolo Bonzini #define FLAGS_REGISTER_DTL         0x0000400000000000ULL
3119f64bd8aSPaolo Bonzini #define FLAGS_REGISTER_SLBSHADOW   0x0000600000000000ULL
3129f64bd8aSPaolo Bonzini #define FLAGS_DEREGISTER_VPA       0x0000a00000000000ULL
3139f64bd8aSPaolo Bonzini #define FLAGS_DEREGISTER_DTL       0x0000c00000000000ULL
3149f64bd8aSPaolo Bonzini #define FLAGS_DEREGISTER_SLBSHADOW 0x0000e00000000000ULL
3159f64bd8aSPaolo Bonzini 
register_vpa(PowerPCCPU * cpu,target_ulong vpa)3167388efafSDavid Gibson static target_ulong register_vpa(PowerPCCPU *cpu, target_ulong vpa)
3179f64bd8aSPaolo Bonzini {
3187388efafSDavid Gibson     CPUState *cs = CPU(cpu);
3197388efafSDavid Gibson     CPUPPCState *env = &cpu->env;
320ce2918cbSDavid Gibson     SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
3219f64bd8aSPaolo Bonzini     uint16_t size;
3229f64bd8aSPaolo Bonzini     uint8_t tmp;
3239f64bd8aSPaolo Bonzini 
3249f64bd8aSPaolo Bonzini     if (vpa == 0) {
3259f64bd8aSPaolo Bonzini         hcall_dprintf("Can't cope with registering a VPA at logical 0\n");
3269f64bd8aSPaolo Bonzini         return H_HARDWARE;
3279f64bd8aSPaolo Bonzini     }
3289f64bd8aSPaolo Bonzini 
3299f64bd8aSPaolo Bonzini     if (vpa % env->dcache_line_size) {
3309f64bd8aSPaolo Bonzini         return H_PARAMETER;
3319f64bd8aSPaolo Bonzini     }
3329f64bd8aSPaolo Bonzini     /* FIXME: bounds check the address */
3339f64bd8aSPaolo Bonzini 
33441701aa4SEdgar E. Iglesias     size = lduw_be_phys(cs->as, vpa + 0x4);
3359f64bd8aSPaolo Bonzini 
3369f64bd8aSPaolo Bonzini     if (size < VPA_MIN_SIZE) {
3379f64bd8aSPaolo Bonzini         return H_PARAMETER;
3389f64bd8aSPaolo Bonzini     }
3399f64bd8aSPaolo Bonzini 
3409f64bd8aSPaolo Bonzini     /* VPA is not allowed to cross a page boundary */
3419f64bd8aSPaolo Bonzini     if ((vpa / 4096) != ((vpa + size - 1) / 4096)) {
3429f64bd8aSPaolo Bonzini         return H_PARAMETER;
3439f64bd8aSPaolo Bonzini     }
3449f64bd8aSPaolo Bonzini 
3457388efafSDavid Gibson     spapr_cpu->vpa_addr = vpa;
3469f64bd8aSPaolo Bonzini 
3477388efafSDavid Gibson     tmp = ldub_phys(cs->as, spapr_cpu->vpa_addr + VPA_SHARED_PROC_OFFSET);
3489f64bd8aSPaolo Bonzini     tmp |= VPA_SHARED_PROC_VAL;
3497388efafSDavid Gibson     stb_phys(cs->as, spapr_cpu->vpa_addr + VPA_SHARED_PROC_OFFSET, tmp);
3509f64bd8aSPaolo Bonzini 
3519f64bd8aSPaolo Bonzini     return H_SUCCESS;
3529f64bd8aSPaolo Bonzini }
3539f64bd8aSPaolo Bonzini 
deregister_vpa(PowerPCCPU * cpu,target_ulong vpa)3547388efafSDavid Gibson static target_ulong deregister_vpa(PowerPCCPU *cpu, target_ulong vpa)
3559f64bd8aSPaolo Bonzini {
356ce2918cbSDavid Gibson     SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
3577388efafSDavid Gibson 
3587388efafSDavid Gibson     if (spapr_cpu->slb_shadow_addr) {
3599f64bd8aSPaolo Bonzini         return H_RESOURCE;
3609f64bd8aSPaolo Bonzini     }
3619f64bd8aSPaolo Bonzini 
3627388efafSDavid Gibson     if (spapr_cpu->dtl_addr) {
3639f64bd8aSPaolo Bonzini         return H_RESOURCE;
3649f64bd8aSPaolo Bonzini     }
3659f64bd8aSPaolo Bonzini 
3667388efafSDavid Gibson     spapr_cpu->vpa_addr = 0;
3679f64bd8aSPaolo Bonzini     return H_SUCCESS;
3689f64bd8aSPaolo Bonzini }
3699f64bd8aSPaolo Bonzini 
register_slb_shadow(PowerPCCPU * cpu,target_ulong addr)3707388efafSDavid Gibson static target_ulong register_slb_shadow(PowerPCCPU *cpu, target_ulong addr)
3719f64bd8aSPaolo Bonzini {
372ce2918cbSDavid Gibson     SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
3739f64bd8aSPaolo Bonzini     uint32_t size;
3749f64bd8aSPaolo Bonzini 
3759f64bd8aSPaolo Bonzini     if (addr == 0) {
3769f64bd8aSPaolo Bonzini         hcall_dprintf("Can't cope with SLB shadow at logical 0\n");
3779f64bd8aSPaolo Bonzini         return H_HARDWARE;
3789f64bd8aSPaolo Bonzini     }
3799f64bd8aSPaolo Bonzini 
3807388efafSDavid Gibson     size = ldl_be_phys(CPU(cpu)->as, addr + 0x4);
3819f64bd8aSPaolo Bonzini     if (size < 0x8) {
3829f64bd8aSPaolo Bonzini         return H_PARAMETER;
3839f64bd8aSPaolo Bonzini     }
3849f64bd8aSPaolo Bonzini 
3859f64bd8aSPaolo Bonzini     if ((addr / 4096) != ((addr + size - 1) / 4096)) {
3869f64bd8aSPaolo Bonzini         return H_PARAMETER;
3879f64bd8aSPaolo Bonzini     }
3889f64bd8aSPaolo Bonzini 
3897388efafSDavid Gibson     if (!spapr_cpu->vpa_addr) {
3909f64bd8aSPaolo Bonzini         return H_RESOURCE;
3919f64bd8aSPaolo Bonzini     }
3929f64bd8aSPaolo Bonzini 
3937388efafSDavid Gibson     spapr_cpu->slb_shadow_addr = addr;
3947388efafSDavid Gibson     spapr_cpu->slb_shadow_size = size;
3959f64bd8aSPaolo Bonzini 
3969f64bd8aSPaolo Bonzini     return H_SUCCESS;
3979f64bd8aSPaolo Bonzini }
3989f64bd8aSPaolo Bonzini 
deregister_slb_shadow(PowerPCCPU * cpu,target_ulong addr)3997388efafSDavid Gibson static target_ulong deregister_slb_shadow(PowerPCCPU *cpu, target_ulong addr)
4009f64bd8aSPaolo Bonzini {
401ce2918cbSDavid Gibson     SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
4027388efafSDavid Gibson 
4037388efafSDavid Gibson     spapr_cpu->slb_shadow_addr = 0;
4047388efafSDavid Gibson     spapr_cpu->slb_shadow_size = 0;
4059f64bd8aSPaolo Bonzini     return H_SUCCESS;
4069f64bd8aSPaolo Bonzini }
4079f64bd8aSPaolo Bonzini 
register_dtl(PowerPCCPU * cpu,target_ulong addr)4087388efafSDavid Gibson static target_ulong register_dtl(PowerPCCPU *cpu, target_ulong addr)
4099f64bd8aSPaolo Bonzini {
410ce2918cbSDavid Gibson     SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
4119f64bd8aSPaolo Bonzini     uint32_t size;
4129f64bd8aSPaolo Bonzini 
4139f64bd8aSPaolo Bonzini     if (addr == 0) {
4149f64bd8aSPaolo Bonzini         hcall_dprintf("Can't cope with DTL at logical 0\n");
4159f64bd8aSPaolo Bonzini         return H_HARDWARE;
4169f64bd8aSPaolo Bonzini     }
4179f64bd8aSPaolo Bonzini 
4187388efafSDavid Gibson     size = ldl_be_phys(CPU(cpu)->as, addr + 0x4);
4199f64bd8aSPaolo Bonzini 
4209f64bd8aSPaolo Bonzini     if (size < 48) {
4219f64bd8aSPaolo Bonzini         return H_PARAMETER;
4229f64bd8aSPaolo Bonzini     }
4239f64bd8aSPaolo Bonzini 
4247388efafSDavid Gibson     if (!spapr_cpu->vpa_addr) {
4259f64bd8aSPaolo Bonzini         return H_RESOURCE;
4269f64bd8aSPaolo Bonzini     }
4279f64bd8aSPaolo Bonzini 
4287388efafSDavid Gibson     spapr_cpu->dtl_addr = addr;
4297388efafSDavid Gibson     spapr_cpu->dtl_size = size;
4309f64bd8aSPaolo Bonzini 
4319f64bd8aSPaolo Bonzini     return H_SUCCESS;
4329f64bd8aSPaolo Bonzini }
4339f64bd8aSPaolo Bonzini 
deregister_dtl(PowerPCCPU * cpu,target_ulong addr)4347388efafSDavid Gibson static target_ulong deregister_dtl(PowerPCCPU *cpu, target_ulong addr)
4359f64bd8aSPaolo Bonzini {
436ce2918cbSDavid Gibson     SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
4377388efafSDavid Gibson 
4387388efafSDavid Gibson     spapr_cpu->dtl_addr = 0;
4397388efafSDavid Gibson     spapr_cpu->dtl_size = 0;
4409f64bd8aSPaolo Bonzini 
4419f64bd8aSPaolo Bonzini     return H_SUCCESS;
4429f64bd8aSPaolo Bonzini }
4439f64bd8aSPaolo Bonzini 
h_register_vpa(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)444ce2918cbSDavid Gibson static target_ulong h_register_vpa(PowerPCCPU *cpu, SpaprMachineState *spapr,
4459f64bd8aSPaolo Bonzini                                    target_ulong opcode, target_ulong *args)
4469f64bd8aSPaolo Bonzini {
4479f64bd8aSPaolo Bonzini     target_ulong flags = args[0];
4489f64bd8aSPaolo Bonzini     target_ulong procno = args[1];
4499f64bd8aSPaolo Bonzini     target_ulong vpa = args[2];
4509f64bd8aSPaolo Bonzini     target_ulong ret = H_PARAMETER;
4510f20ba62SAlexey Kardashevskiy     PowerPCCPU *tcpu;
4529f64bd8aSPaolo Bonzini 
4532e886fb3SSam Bobroff     tcpu = spapr_find_cpu(procno);
4549f64bd8aSPaolo Bonzini     if (!tcpu) {
4559f64bd8aSPaolo Bonzini         return H_PARAMETER;
4569f64bd8aSPaolo Bonzini     }
4579f64bd8aSPaolo Bonzini 
4589f64bd8aSPaolo Bonzini     switch (flags) {
4599f64bd8aSPaolo Bonzini     case FLAGS_REGISTER_VPA:
4607388efafSDavid Gibson         ret = register_vpa(tcpu, vpa);
4619f64bd8aSPaolo Bonzini         break;
4629f64bd8aSPaolo Bonzini 
4639f64bd8aSPaolo Bonzini     case FLAGS_DEREGISTER_VPA:
4647388efafSDavid Gibson         ret = deregister_vpa(tcpu, vpa);
4659f64bd8aSPaolo Bonzini         break;
4669f64bd8aSPaolo Bonzini 
4679f64bd8aSPaolo Bonzini     case FLAGS_REGISTER_SLBSHADOW:
4687388efafSDavid Gibson         ret = register_slb_shadow(tcpu, vpa);
4699f64bd8aSPaolo Bonzini         break;
4709f64bd8aSPaolo Bonzini 
4719f64bd8aSPaolo Bonzini     case FLAGS_DEREGISTER_SLBSHADOW:
4727388efafSDavid Gibson         ret = deregister_slb_shadow(tcpu, vpa);
4739f64bd8aSPaolo Bonzini         break;
4749f64bd8aSPaolo Bonzini 
4759f64bd8aSPaolo Bonzini     case FLAGS_REGISTER_DTL:
4767388efafSDavid Gibson         ret = register_dtl(tcpu, vpa);
4779f64bd8aSPaolo Bonzini         break;
4789f64bd8aSPaolo Bonzini 
4799f64bd8aSPaolo Bonzini     case FLAGS_DEREGISTER_DTL:
4807388efafSDavid Gibson         ret = deregister_dtl(tcpu, vpa);
4819f64bd8aSPaolo Bonzini         break;
4829f64bd8aSPaolo Bonzini     }
4839f64bd8aSPaolo Bonzini 
4849f64bd8aSPaolo Bonzini     return ret;
4859f64bd8aSPaolo Bonzini }
4869f64bd8aSPaolo Bonzini 
h_cede(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)487ce2918cbSDavid Gibson static target_ulong h_cede(PowerPCCPU *cpu, SpaprMachineState *spapr,
4889f64bd8aSPaolo Bonzini                            target_ulong opcode, target_ulong *args)
4899f64bd8aSPaolo Bonzini {
4909f64bd8aSPaolo Bonzini     CPUPPCState *env = &cpu->env;
4919f64bd8aSPaolo Bonzini     CPUState *cs = CPU(cpu);
4923a6e6224SNicholas Piggin     SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
4939f64bd8aSPaolo Bonzini 
4949f64bd8aSPaolo Bonzini     env->msr |= (1ULL << MSR_EE);
4959f64bd8aSPaolo Bonzini     hreg_compute_hflags(env);
4962fdedcbcSMatheus Ferst     ppc_maybe_interrupt(env);
4973a6e6224SNicholas Piggin 
4983a6e6224SNicholas Piggin     if (spapr_cpu->prod) {
4993a6e6224SNicholas Piggin         spapr_cpu->prod = false;
5003a6e6224SNicholas Piggin         return H_SUCCESS;
5013a6e6224SNicholas Piggin     }
5023a6e6224SNicholas Piggin 
5039f64bd8aSPaolo Bonzini     if (!cpu_has_work(cs)) {
504259186a7SAndreas Färber         cs->halted = 1;
50527103424SAndreas Färber         cs->exception_index = EXCP_HLT;
5069f64bd8aSPaolo Bonzini         cs->exit_request = 1;
5072fdedcbcSMatheus Ferst         ppc_maybe_interrupt(env);
5089f64bd8aSPaolo Bonzini     }
5093a6e6224SNicholas Piggin 
5103a6e6224SNicholas Piggin     return H_SUCCESS;
5113a6e6224SNicholas Piggin }
5123a6e6224SNicholas Piggin 
51310741314SNicholas Piggin /*
51410741314SNicholas Piggin  * Confer to self, aka join. Cede could use the same pattern as well, if
51510741314SNicholas Piggin  * EXCP_HLT can be changed to ECXP_HALTED.
51610741314SNicholas Piggin  */
h_confer_self(PowerPCCPU * cpu)51710741314SNicholas Piggin static target_ulong h_confer_self(PowerPCCPU *cpu)
51810741314SNicholas Piggin {
51910741314SNicholas Piggin     CPUState *cs = CPU(cpu);
52010741314SNicholas Piggin     SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
52110741314SNicholas Piggin 
52210741314SNicholas Piggin     if (spapr_cpu->prod) {
52310741314SNicholas Piggin         spapr_cpu->prod = false;
52410741314SNicholas Piggin         return H_SUCCESS;
52510741314SNicholas Piggin     }
52610741314SNicholas Piggin     cs->halted = 1;
52710741314SNicholas Piggin     cs->exception_index = EXCP_HALTED;
52810741314SNicholas Piggin     cs->exit_request = 1;
5292fdedcbcSMatheus Ferst     ppc_maybe_interrupt(&cpu->env);
53010741314SNicholas Piggin 
53110741314SNicholas Piggin     return H_SUCCESS;
53210741314SNicholas Piggin }
53310741314SNicholas Piggin 
h_join(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)53410741314SNicholas Piggin static target_ulong h_join(PowerPCCPU *cpu, SpaprMachineState *spapr,
53510741314SNicholas Piggin                            target_ulong opcode, target_ulong *args)
53610741314SNicholas Piggin {
53710741314SNicholas Piggin     CPUPPCState *env = &cpu->env;
53810741314SNicholas Piggin     CPUState *cs;
53910741314SNicholas Piggin     bool last_unjoined = true;
54010741314SNicholas Piggin 
54110741314SNicholas Piggin     if (env->msr & (1ULL << MSR_EE)) {
54210741314SNicholas Piggin         return H_BAD_MODE;
54310741314SNicholas Piggin     }
54410741314SNicholas Piggin 
54510741314SNicholas Piggin     /*
54610741314SNicholas Piggin      * Must not join the last CPU running. Interestingly, no such restriction
54710741314SNicholas Piggin      * for H_CONFER-to-self, but that is probably not intended to be used
54810741314SNicholas Piggin      * when H_JOIN is available.
54910741314SNicholas Piggin      */
55010741314SNicholas Piggin     CPU_FOREACH(cs) {
55110741314SNicholas Piggin         PowerPCCPU *c = POWERPC_CPU(cs);
55210741314SNicholas Piggin         CPUPPCState *e = &c->env;
55310741314SNicholas Piggin         if (c == cpu) {
55410741314SNicholas Piggin             continue;
55510741314SNicholas Piggin         }
55610741314SNicholas Piggin 
55710741314SNicholas Piggin         /* Don't have a way to indicate joined, so use halted && MSR[EE]=0 */
55810741314SNicholas Piggin         if (!cs->halted || (e->msr & (1ULL << MSR_EE))) {
55910741314SNicholas Piggin             last_unjoined = false;
56010741314SNicholas Piggin             break;
56110741314SNicholas Piggin         }
56210741314SNicholas Piggin     }
56310741314SNicholas Piggin     if (last_unjoined) {
56410741314SNicholas Piggin         return H_CONTINUE;
56510741314SNicholas Piggin     }
56610741314SNicholas Piggin 
56710741314SNicholas Piggin     return h_confer_self(cpu);
56810741314SNicholas Piggin }
56910741314SNicholas Piggin 
h_confer(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)570e8ce0e40SNicholas Piggin static target_ulong h_confer(PowerPCCPU *cpu, SpaprMachineState *spapr,
571e8ce0e40SNicholas Piggin                            target_ulong opcode, target_ulong *args)
572e8ce0e40SNicholas Piggin {
573e8ce0e40SNicholas Piggin     target_long target = args[0];
574e8ce0e40SNicholas Piggin     uint32_t dispatch = args[1];
575e8ce0e40SNicholas Piggin     CPUState *cs = CPU(cpu);
576e8ce0e40SNicholas Piggin     SpaprCpuState *spapr_cpu;
577e8ce0e40SNicholas Piggin 
578e8ce0e40SNicholas Piggin     /*
579e8ce0e40SNicholas Piggin      * -1 means confer to all other CPUs without dispatch counter check,
580e8ce0e40SNicholas Piggin      *  otherwise it's a targeted confer.
581e8ce0e40SNicholas Piggin      */
582e8ce0e40SNicholas Piggin     if (target != -1) {
583e8ce0e40SNicholas Piggin         PowerPCCPU *target_cpu = spapr_find_cpu(target);
584e8ce0e40SNicholas Piggin         uint32_t target_dispatch;
585e8ce0e40SNicholas Piggin 
586e8ce0e40SNicholas Piggin         if (!target_cpu) {
587e8ce0e40SNicholas Piggin             return H_PARAMETER;
588e8ce0e40SNicholas Piggin         }
589e8ce0e40SNicholas Piggin 
590e8ce0e40SNicholas Piggin         /*
591e8ce0e40SNicholas Piggin          * target == self is a special case, we wait until prodded, without
592e8ce0e40SNicholas Piggin          * dispatch counter check.
593e8ce0e40SNicholas Piggin          */
594e8ce0e40SNicholas Piggin         if (cpu == target_cpu) {
59510741314SNicholas Piggin             return h_confer_self(cpu);
596e8ce0e40SNicholas Piggin         }
597e8ce0e40SNicholas Piggin 
59810741314SNicholas Piggin         spapr_cpu = spapr_cpu_state(target_cpu);
599e8ce0e40SNicholas Piggin         if (!spapr_cpu->vpa_addr || ((dispatch & 1) == 0)) {
600e8ce0e40SNicholas Piggin             return H_SUCCESS;
601e8ce0e40SNicholas Piggin         }
602e8ce0e40SNicholas Piggin 
603e8ce0e40SNicholas Piggin         target_dispatch = ldl_be_phys(cs->as,
604e8ce0e40SNicholas Piggin                                   spapr_cpu->vpa_addr + VPA_DISPATCH_COUNTER);
605e8ce0e40SNicholas Piggin         if (target_dispatch != dispatch) {
606e8ce0e40SNicholas Piggin             return H_SUCCESS;
607e8ce0e40SNicholas Piggin         }
608e8ce0e40SNicholas Piggin 
609e8ce0e40SNicholas Piggin         /*
610e8ce0e40SNicholas Piggin          * The targeted confer does not do anything special beyond yielding
611e8ce0e40SNicholas Piggin          * the current vCPU, but even this should be better than nothing.
612e8ce0e40SNicholas Piggin          * At least for single-threaded tcg, it gives the target a chance to
613e8ce0e40SNicholas Piggin          * run before we run again. Multi-threaded tcg does not really do
614e8ce0e40SNicholas Piggin          * anything with EXCP_YIELD yet.
615e8ce0e40SNicholas Piggin          */
616e8ce0e40SNicholas Piggin     }
617e8ce0e40SNicholas Piggin 
618e8ce0e40SNicholas Piggin     cs->exception_index = EXCP_YIELD;
619e8ce0e40SNicholas Piggin     cs->exit_request = 1;
620e8ce0e40SNicholas Piggin     cpu_loop_exit(cs);
621e8ce0e40SNicholas Piggin 
622e8ce0e40SNicholas Piggin     return H_SUCCESS;
623e8ce0e40SNicholas Piggin }
624e8ce0e40SNicholas Piggin 
h_prod(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)6253a6e6224SNicholas Piggin static target_ulong h_prod(PowerPCCPU *cpu, SpaprMachineState *spapr,
6263a6e6224SNicholas Piggin                            target_ulong opcode, target_ulong *args)
6273a6e6224SNicholas Piggin {
6283a6e6224SNicholas Piggin     target_long target = args[0];
6293a6e6224SNicholas Piggin     PowerPCCPU *tcpu;
6303a6e6224SNicholas Piggin     CPUState *cs;
6313a6e6224SNicholas Piggin     SpaprCpuState *spapr_cpu;
6323a6e6224SNicholas Piggin 
6333a6e6224SNicholas Piggin     tcpu = spapr_find_cpu(target);
6343a6e6224SNicholas Piggin     cs = CPU(tcpu);
6353a6e6224SNicholas Piggin     if (!cs) {
6363a6e6224SNicholas Piggin         return H_PARAMETER;
6373a6e6224SNicholas Piggin     }
6383a6e6224SNicholas Piggin 
6393a6e6224SNicholas Piggin     spapr_cpu = spapr_cpu_state(tcpu);
6403a6e6224SNicholas Piggin     spapr_cpu->prod = true;
6413a6e6224SNicholas Piggin     cs->halted = 0;
6422fdedcbcSMatheus Ferst     ppc_maybe_interrupt(&cpu->env);
6433a6e6224SNicholas Piggin     qemu_cpu_kick(cs);
6443a6e6224SNicholas Piggin 
6459f64bd8aSPaolo Bonzini     return H_SUCCESS;
6469f64bd8aSPaolo Bonzini }
6479f64bd8aSPaolo Bonzini 
h_rtas(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)648ce2918cbSDavid Gibson static target_ulong h_rtas(PowerPCCPU *cpu, SpaprMachineState *spapr,
6499f64bd8aSPaolo Bonzini                            target_ulong opcode, target_ulong *args)
6509f64bd8aSPaolo Bonzini {
6519f64bd8aSPaolo Bonzini     target_ulong rtas_r3 = args[0];
6524fe822e0SAlexey Kardashevskiy     uint32_t token = rtas_ld(rtas_r3, 0);
6534fe822e0SAlexey Kardashevskiy     uint32_t nargs = rtas_ld(rtas_r3, 1);
6544fe822e0SAlexey Kardashevskiy     uint32_t nret = rtas_ld(rtas_r3, 2);
6559f64bd8aSPaolo Bonzini 
656210b580bSAnthony Liguori     return spapr_rtas_call(cpu, spapr, token, nargs, rtas_r3 + 12,
6579f64bd8aSPaolo Bonzini                            nret, rtas_r3 + 12 + 4*nargs);
6589f64bd8aSPaolo Bonzini }
6599f64bd8aSPaolo Bonzini 
h_logical_load(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)660ce2918cbSDavid Gibson static target_ulong h_logical_load(PowerPCCPU *cpu, SpaprMachineState *spapr,
6619f64bd8aSPaolo Bonzini                                    target_ulong opcode, target_ulong *args)
6629f64bd8aSPaolo Bonzini {
663fdfba1a2SEdgar E. Iglesias     CPUState *cs = CPU(cpu);
6649f64bd8aSPaolo Bonzini     target_ulong size = args[0];
6659f64bd8aSPaolo Bonzini     target_ulong addr = args[1];
6669f64bd8aSPaolo Bonzini 
6679f64bd8aSPaolo Bonzini     switch (size) {
6689f64bd8aSPaolo Bonzini     case 1:
6692c17449bSEdgar E. Iglesias         args[0] = ldub_phys(cs->as, addr);
6709f64bd8aSPaolo Bonzini         return H_SUCCESS;
6719f64bd8aSPaolo Bonzini     case 2:
67241701aa4SEdgar E. Iglesias         args[0] = lduw_phys(cs->as, addr);
6739f64bd8aSPaolo Bonzini         return H_SUCCESS;
6749f64bd8aSPaolo Bonzini     case 4:
675fdfba1a2SEdgar E. Iglesias         args[0] = ldl_phys(cs->as, addr);
6769f64bd8aSPaolo Bonzini         return H_SUCCESS;
6779f64bd8aSPaolo Bonzini     case 8:
6782c17449bSEdgar E. Iglesias         args[0] = ldq_phys(cs->as, addr);
6799f64bd8aSPaolo Bonzini         return H_SUCCESS;
6809f64bd8aSPaolo Bonzini     }
6819f64bd8aSPaolo Bonzini     return H_PARAMETER;
6829f64bd8aSPaolo Bonzini }
6839f64bd8aSPaolo Bonzini 
h_logical_store(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)684ce2918cbSDavid Gibson static target_ulong h_logical_store(PowerPCCPU *cpu, SpaprMachineState *spapr,
6859f64bd8aSPaolo Bonzini                                     target_ulong opcode, target_ulong *args)
6869f64bd8aSPaolo Bonzini {
687f606604fSEdgar E. Iglesias     CPUState *cs = CPU(cpu);
688f606604fSEdgar E. Iglesias 
6899f64bd8aSPaolo Bonzini     target_ulong size = args[0];
6909f64bd8aSPaolo Bonzini     target_ulong addr = args[1];
6919f64bd8aSPaolo Bonzini     target_ulong val  = args[2];
6929f64bd8aSPaolo Bonzini 
6939f64bd8aSPaolo Bonzini     switch (size) {
6949f64bd8aSPaolo Bonzini     case 1:
695db3be60dSEdgar E. Iglesias         stb_phys(cs->as, addr, val);
6969f64bd8aSPaolo Bonzini         return H_SUCCESS;
6979f64bd8aSPaolo Bonzini     case 2:
6985ce5944dSEdgar E. Iglesias         stw_phys(cs->as, addr, val);
6999f64bd8aSPaolo Bonzini         return H_SUCCESS;
7009f64bd8aSPaolo Bonzini     case 4:
701ab1da857SEdgar E. Iglesias         stl_phys(cs->as, addr, val);
7029f64bd8aSPaolo Bonzini         return H_SUCCESS;
7039f64bd8aSPaolo Bonzini     case 8:
704f606604fSEdgar E. Iglesias         stq_phys(cs->as, addr, val);
7059f64bd8aSPaolo Bonzini         return H_SUCCESS;
7069f64bd8aSPaolo Bonzini     }
7079f64bd8aSPaolo Bonzini     return H_PARAMETER;
7089f64bd8aSPaolo Bonzini }
7099f64bd8aSPaolo Bonzini 
h_logical_memop(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)710ce2918cbSDavid Gibson static target_ulong h_logical_memop(PowerPCCPU *cpu, SpaprMachineState *spapr,
7119f64bd8aSPaolo Bonzini                                     target_ulong opcode, target_ulong *args)
7129f64bd8aSPaolo Bonzini {
713fdfba1a2SEdgar E. Iglesias     CPUState *cs = CPU(cpu);
714fdfba1a2SEdgar E. Iglesias 
7159f64bd8aSPaolo Bonzini     target_ulong dst   = args[0]; /* Destination address */
7169f64bd8aSPaolo Bonzini     target_ulong src   = args[1]; /* Source address */
7179f64bd8aSPaolo Bonzini     target_ulong esize = args[2]; /* Element size (0=1,1=2,2=4,3=8) */
7189f64bd8aSPaolo Bonzini     target_ulong count = args[3]; /* Element count */
7199f64bd8aSPaolo Bonzini     target_ulong op    = args[4]; /* 0 = copy, 1 = invert */
7209f64bd8aSPaolo Bonzini     uint64_t tmp;
7219f64bd8aSPaolo Bonzini     unsigned int mask = (1 << esize) - 1;
7229f64bd8aSPaolo Bonzini     int step = 1 << esize;
7239f64bd8aSPaolo Bonzini 
7249f64bd8aSPaolo Bonzini     if (count > 0x80000000) {
7259f64bd8aSPaolo Bonzini         return H_PARAMETER;
7269f64bd8aSPaolo Bonzini     }
7279f64bd8aSPaolo Bonzini 
7289f64bd8aSPaolo Bonzini     if ((dst & mask) || (src & mask) || (op > 1)) {
7299f64bd8aSPaolo Bonzini         return H_PARAMETER;
7309f64bd8aSPaolo Bonzini     }
7319f64bd8aSPaolo Bonzini 
7329f64bd8aSPaolo Bonzini     if (dst >= src && dst < (src + (count << esize))) {
7339f64bd8aSPaolo Bonzini             dst = dst + ((count - 1) << esize);
7349f64bd8aSPaolo Bonzini             src = src + ((count - 1) << esize);
7359f64bd8aSPaolo Bonzini             step = -step;
7369f64bd8aSPaolo Bonzini     }
7379f64bd8aSPaolo Bonzini 
7389f64bd8aSPaolo Bonzini     while (count--) {
7399f64bd8aSPaolo Bonzini         switch (esize) {
7409f64bd8aSPaolo Bonzini         case 0:
7412c17449bSEdgar E. Iglesias             tmp = ldub_phys(cs->as, src);
7429f64bd8aSPaolo Bonzini             break;
7439f64bd8aSPaolo Bonzini         case 1:
74441701aa4SEdgar E. Iglesias             tmp = lduw_phys(cs->as, src);
7459f64bd8aSPaolo Bonzini             break;
7469f64bd8aSPaolo Bonzini         case 2:
747fdfba1a2SEdgar E. Iglesias             tmp = ldl_phys(cs->as, src);
7489f64bd8aSPaolo Bonzini             break;
7499f64bd8aSPaolo Bonzini         case 3:
7502c17449bSEdgar E. Iglesias             tmp = ldq_phys(cs->as, src);
7519f64bd8aSPaolo Bonzini             break;
7529f64bd8aSPaolo Bonzini         default:
7539f64bd8aSPaolo Bonzini             return H_PARAMETER;
7549f64bd8aSPaolo Bonzini         }
7559f64bd8aSPaolo Bonzini         if (op == 1) {
7569f64bd8aSPaolo Bonzini             tmp = ~tmp;
7579f64bd8aSPaolo Bonzini         }
7589f64bd8aSPaolo Bonzini         switch (esize) {
7599f64bd8aSPaolo Bonzini         case 0:
760db3be60dSEdgar E. Iglesias             stb_phys(cs->as, dst, tmp);
7619f64bd8aSPaolo Bonzini             break;
7629f64bd8aSPaolo Bonzini         case 1:
7635ce5944dSEdgar E. Iglesias             stw_phys(cs->as, dst, tmp);
7649f64bd8aSPaolo Bonzini             break;
7659f64bd8aSPaolo Bonzini         case 2:
766ab1da857SEdgar E. Iglesias             stl_phys(cs->as, dst, tmp);
7679f64bd8aSPaolo Bonzini             break;
7689f64bd8aSPaolo Bonzini         case 3:
769f606604fSEdgar E. Iglesias             stq_phys(cs->as, dst, tmp);
7709f64bd8aSPaolo Bonzini             break;
7719f64bd8aSPaolo Bonzini         }
7729f64bd8aSPaolo Bonzini         dst = dst + step;
7739f64bd8aSPaolo Bonzini         src = src + step;
7749f64bd8aSPaolo Bonzini     }
7759f64bd8aSPaolo Bonzini 
7769f64bd8aSPaolo Bonzini     return H_SUCCESS;
7779f64bd8aSPaolo Bonzini }
7789f64bd8aSPaolo Bonzini 
h_logical_icbi(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)779ce2918cbSDavid Gibson static target_ulong h_logical_icbi(PowerPCCPU *cpu, SpaprMachineState *spapr,
7809f64bd8aSPaolo Bonzini                                    target_ulong opcode, target_ulong *args)
7819f64bd8aSPaolo Bonzini {
7829f64bd8aSPaolo Bonzini     /* Nothing to do on emulation, KVM will trap this in the kernel */
7839f64bd8aSPaolo Bonzini     return H_SUCCESS;
7849f64bd8aSPaolo Bonzini }
7859f64bd8aSPaolo Bonzini 
h_logical_dcbf(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)786ce2918cbSDavid Gibson static target_ulong h_logical_dcbf(PowerPCCPU *cpu, SpaprMachineState *spapr,
7879f64bd8aSPaolo Bonzini                                    target_ulong opcode, target_ulong *args)
7889f64bd8aSPaolo Bonzini {
7899f64bd8aSPaolo Bonzini     /* Nothing to do on emulation, KVM will trap this in the kernel */
7909f64bd8aSPaolo Bonzini     return H_SUCCESS;
7919f64bd8aSPaolo Bonzini }
7929f64bd8aSPaolo Bonzini 
h_set_mode_resource_set_ciabr(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong mflags,target_ulong value1,target_ulong value2)79317f826afSNicholas Piggin static target_ulong h_set_mode_resource_set_ciabr(PowerPCCPU *cpu,
79417f826afSNicholas Piggin                                                   SpaprMachineState *spapr,
79517f826afSNicholas Piggin                                                   target_ulong mflags,
79617f826afSNicholas Piggin                                                   target_ulong value1,
79717f826afSNicholas Piggin                                                   target_ulong value2)
79817f826afSNicholas Piggin {
79917f826afSNicholas Piggin     CPUPPCState *env = &cpu->env;
80017f826afSNicholas Piggin 
80117f826afSNicholas Piggin     assert(tcg_enabled()); /* KVM will have handled this */
80217f826afSNicholas Piggin 
80317f826afSNicholas Piggin     if (mflags) {
80417f826afSNicholas Piggin         return H_UNSUPPORTED_FLAG;
80517f826afSNicholas Piggin     }
80617f826afSNicholas Piggin     if (value2) {
80717f826afSNicholas Piggin         return H_P4;
80817f826afSNicholas Piggin     }
80917f826afSNicholas Piggin     if ((value1 & PPC_BITMASK(62, 63)) == 0x3) {
81017f826afSNicholas Piggin         return H_P3;
81117f826afSNicholas Piggin     }
81217f826afSNicholas Piggin 
81317f826afSNicholas Piggin     ppc_store_ciabr(env, value1);
81417f826afSNicholas Piggin 
81517f826afSNicholas Piggin     return H_SUCCESS;
81617f826afSNicholas Piggin }
81717f826afSNicholas Piggin 
h_set_mode_resource_set_dawr0(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong mflags,target_ulong value1,target_ulong value2)81817f826afSNicholas Piggin static target_ulong h_set_mode_resource_set_dawr0(PowerPCCPU *cpu,
81917f826afSNicholas Piggin                                                   SpaprMachineState *spapr,
82017f826afSNicholas Piggin                                                   target_ulong mflags,
82117f826afSNicholas Piggin                                                   target_ulong value1,
82217f826afSNicholas Piggin                                                   target_ulong value2)
82317f826afSNicholas Piggin {
82417f826afSNicholas Piggin     CPUPPCState *env = &cpu->env;
82517f826afSNicholas Piggin 
82617f826afSNicholas Piggin     assert(tcg_enabled()); /* KVM will have handled this */
82717f826afSNicholas Piggin 
82817f826afSNicholas Piggin     if (mflags) {
82917f826afSNicholas Piggin         return H_UNSUPPORTED_FLAG;
83017f826afSNicholas Piggin     }
83117f826afSNicholas Piggin     if (value2 & PPC_BIT(61)) {
83217f826afSNicholas Piggin         return H_P4;
83317f826afSNicholas Piggin     }
83417f826afSNicholas Piggin 
83517f826afSNicholas Piggin     ppc_store_dawr0(env, value1);
83617f826afSNicholas Piggin     ppc_store_dawrx0(env, value2);
83717f826afSNicholas Piggin 
83817f826afSNicholas Piggin     return H_SUCCESS;
83917f826afSNicholas Piggin }
84017f826afSNicholas Piggin 
h_set_mode_resource_le(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong mflags,target_ulong value1,target_ulong value2)8417d0cd464SPeter Maydell static target_ulong h_set_mode_resource_le(PowerPCCPU *cpu,
842c4c81d7dSGreg Kurz                                            SpaprMachineState *spapr,
843c4015bbdSAlexey Kardashevskiy                                            target_ulong mflags,
844c4015bbdSAlexey Kardashevskiy                                            target_ulong value1,
845c4015bbdSAlexey Kardashevskiy                                            target_ulong value2)
84642561bf2SAnton Blanchard {
84742561bf2SAnton Blanchard     if (value1) {
848c4015bbdSAlexey Kardashevskiy         return H_P3;
84942561bf2SAnton Blanchard     }
85042561bf2SAnton Blanchard     if (value2) {
851c4015bbdSAlexey Kardashevskiy         return H_P4;
85242561bf2SAnton Blanchard     }
853c4015bbdSAlexey Kardashevskiy 
85442561bf2SAnton Blanchard     switch (mflags) {
85542561bf2SAnton Blanchard     case H_SET_MODE_ENDIAN_BIG:
85600fd075eSBenjamin Herrenschmidt         spapr_set_all_lpcrs(0, LPCR_ILE);
857c4c81d7dSGreg Kurz         spapr_pci_switch_vga(spapr, true);
858c4015bbdSAlexey Kardashevskiy         return H_SUCCESS;
85942561bf2SAnton Blanchard 
86042561bf2SAnton Blanchard     case H_SET_MODE_ENDIAN_LITTLE:
86100fd075eSBenjamin Herrenschmidt         spapr_set_all_lpcrs(LPCR_ILE, LPCR_ILE);
862c4c81d7dSGreg Kurz         spapr_pci_switch_vga(spapr, false);
863c4015bbdSAlexey Kardashevskiy         return H_SUCCESS;
864c4015bbdSAlexey Kardashevskiy     }
865c4015bbdSAlexey Kardashevskiy 
866c4015bbdSAlexey Kardashevskiy     return H_UNSUPPORTED_FLAG;
867c4015bbdSAlexey Kardashevskiy }
868c4015bbdSAlexey Kardashevskiy 
h_set_mode_resource_addr_trans_mode(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong mflags,target_ulong value1,target_ulong value2)8697d0cd464SPeter Maydell static target_ulong h_set_mode_resource_addr_trans_mode(PowerPCCPU *cpu,
870ccc5a4c5SNicholas Piggin                                                         SpaprMachineState *spapr,
871d5ac4f54SAlexey Kardashevskiy                                                         target_ulong mflags,
872d5ac4f54SAlexey Kardashevskiy                                                         target_ulong value1,
873d5ac4f54SAlexey Kardashevskiy                                                         target_ulong value2)
874d5ac4f54SAlexey Kardashevskiy {
875d5ac4f54SAlexey Kardashevskiy     if (value1) {
876d5ac4f54SAlexey Kardashevskiy         return H_P3;
877d5ac4f54SAlexey Kardashevskiy     }
878ccc5a4c5SNicholas Piggin 
879d5ac4f54SAlexey Kardashevskiy     if (value2) {
880d5ac4f54SAlexey Kardashevskiy         return H_P4;
881d5ac4f54SAlexey Kardashevskiy     }
882d5ac4f54SAlexey Kardashevskiy 
883ccc5a4c5SNicholas Piggin     /*
884ccc5a4c5SNicholas Piggin      * AIL-1 is not architected, and AIL-2 is not supported by QEMU spapr.
885ccc5a4c5SNicholas Piggin      * It is supported for faithful emulation of bare metal systems, but for
886ccc5a4c5SNicholas Piggin      * compatibility concerns we leave it out of the pseries machine.
887ccc5a4c5SNicholas Piggin      */
888ccc5a4c5SNicholas Piggin     if (mflags != 0 && mflags != 3) {
889526cdce7SNicholas Piggin         return H_UNSUPPORTED_FLAG;
890526cdce7SNicholas Piggin     }
891526cdce7SNicholas Piggin 
892ccc5a4c5SNicholas Piggin     if (mflags == 3) {
893ccc5a4c5SNicholas Piggin         if (!spapr_get_cap(spapr, SPAPR_CAP_AIL_MODE_3)) {
894d5ac4f54SAlexey Kardashevskiy             return H_UNSUPPORTED_FLAG;
895d5ac4f54SAlexey Kardashevskiy         }
896ccc5a4c5SNicholas Piggin     }
897d5ac4f54SAlexey Kardashevskiy 
89800fd075eSBenjamin Herrenschmidt     spapr_set_all_lpcrs(mflags << LPCR_AIL_SHIFT, LPCR_AIL);
899d5ac4f54SAlexey Kardashevskiy 
900d5ac4f54SAlexey Kardashevskiy     return H_SUCCESS;
901d5ac4f54SAlexey Kardashevskiy }
902d5ac4f54SAlexey Kardashevskiy 
h_set_mode(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)903ce2918cbSDavid Gibson static target_ulong h_set_mode(PowerPCCPU *cpu, SpaprMachineState *spapr,
904c4015bbdSAlexey Kardashevskiy                                target_ulong opcode, target_ulong *args)
905c4015bbdSAlexey Kardashevskiy {
906c4015bbdSAlexey Kardashevskiy     target_ulong resource = args[1];
907c4015bbdSAlexey Kardashevskiy     target_ulong ret = H_P2;
908c4015bbdSAlexey Kardashevskiy 
909c4015bbdSAlexey Kardashevskiy     switch (resource) {
91017f826afSNicholas Piggin     case H_SET_MODE_RESOURCE_SET_CIABR:
91117f826afSNicholas Piggin         ret = h_set_mode_resource_set_ciabr(cpu, spapr, args[0], args[2],
91217f826afSNicholas Piggin                                             args[3]);
91317f826afSNicholas Piggin         break;
91417f826afSNicholas Piggin     case H_SET_MODE_RESOURCE_SET_DAWR0:
91517f826afSNicholas Piggin         ret = h_set_mode_resource_set_dawr0(cpu, spapr, args[0], args[2],
91617f826afSNicholas Piggin                                             args[3]);
91717f826afSNicholas Piggin         break;
918c4015bbdSAlexey Kardashevskiy     case H_SET_MODE_RESOURCE_LE:
919c4c81d7dSGreg Kurz         ret = h_set_mode_resource_le(cpu, spapr, args[0], args[2], args[3]);
92042561bf2SAnton Blanchard         break;
921d5ac4f54SAlexey Kardashevskiy     case H_SET_MODE_RESOURCE_ADDR_TRANS_MODE:
922ccc5a4c5SNicholas Piggin         ret = h_set_mode_resource_addr_trans_mode(cpu, spapr, args[0],
923d5ac4f54SAlexey Kardashevskiy                                                   args[2], args[3]);
924d5ac4f54SAlexey Kardashevskiy         break;
92542561bf2SAnton Blanchard     }
92642561bf2SAnton Blanchard 
92742561bf2SAnton Blanchard     return ret;
92842561bf2SAnton Blanchard }
92942561bf2SAnton Blanchard 
h_clean_slb(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)930ce2918cbSDavid Gibson static target_ulong h_clean_slb(PowerPCCPU *cpu, SpaprMachineState *spapr,
931d77a98b0SSuraj Jitindar Singh                                 target_ulong opcode, target_ulong *args)
932d77a98b0SSuraj Jitindar Singh {
933d77a98b0SSuraj Jitindar Singh     qemu_log_mask(LOG_UNIMP, "Unimplemented SPAPR hcall 0x"TARGET_FMT_lx"%s\n",
934d77a98b0SSuraj Jitindar Singh                   opcode, " (H_CLEAN_SLB)");
935d77a98b0SSuraj Jitindar Singh     return H_FUNCTION;
936d77a98b0SSuraj Jitindar Singh }
937d77a98b0SSuraj Jitindar Singh 
h_invalidate_pid(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)938ce2918cbSDavid Gibson static target_ulong h_invalidate_pid(PowerPCCPU *cpu, SpaprMachineState *spapr,
939d77a98b0SSuraj Jitindar Singh                                      target_ulong opcode, target_ulong *args)
940d77a98b0SSuraj Jitindar Singh {
941d77a98b0SSuraj Jitindar Singh     qemu_log_mask(LOG_UNIMP, "Unimplemented SPAPR hcall 0x"TARGET_FMT_lx"%s\n",
942d77a98b0SSuraj Jitindar Singh                   opcode, " (H_INVALIDATE_PID)");
943d77a98b0SSuraj Jitindar Singh     return H_FUNCTION;
944d77a98b0SSuraj Jitindar Singh }
945d77a98b0SSuraj Jitindar Singh 
spapr_check_setup_free_hpt(SpaprMachineState * spapr,uint64_t patbe_old,uint64_t patbe_new)946ce2918cbSDavid Gibson static void spapr_check_setup_free_hpt(SpaprMachineState *spapr,
947b4db5413SSuraj Jitindar Singh                                        uint64_t patbe_old, uint64_t patbe_new)
948b4db5413SSuraj Jitindar Singh {
949b4db5413SSuraj Jitindar Singh     /*
950b4db5413SSuraj Jitindar Singh      * We have 4 Options:
951b4db5413SSuraj Jitindar Singh      * HASH->HASH || RADIX->RADIX || NOTHING->RADIX : Do Nothing
952b4db5413SSuraj Jitindar Singh      * HASH->RADIX                                  : Free HPT
953b4db5413SSuraj Jitindar Singh      * RADIX->HASH                                  : Allocate HPT
954b4db5413SSuraj Jitindar Singh      * NOTHING->HASH                                : Allocate HPT
955b4db5413SSuraj Jitindar Singh      * Note: NOTHING implies the case where we said the guest could choose
956b4db5413SSuraj Jitindar Singh      *       later and so assumed radix and now it's called H_REG_PROC_TBL
957b4db5413SSuraj Jitindar Singh      */
958b4db5413SSuraj Jitindar Singh 
95979825f4dSBenjamin Herrenschmidt     if ((patbe_old & PATE1_GR) == (patbe_new & PATE1_GR)) {
960b4db5413SSuraj Jitindar Singh         /* We assume RADIX, so this catches all the "Do Nothing" cases */
96179825f4dSBenjamin Herrenschmidt     } else if (!(patbe_old & PATE1_GR)) {
962b4db5413SSuraj Jitindar Singh         /* HASH->RADIX : Free HPT */
96306ec79e8SBharata B Rao         spapr_free_hpt(spapr);
96479825f4dSBenjamin Herrenschmidt     } else if (!(patbe_new & PATE1_GR)) {
965b4db5413SSuraj Jitindar Singh         /* RADIX->HASH || NOTHING->HASH : Allocate HPT */
9668897ea5aSDavid Gibson         spapr_setup_hpt(spapr);
967b4db5413SSuraj Jitindar Singh     }
968b4db5413SSuraj Jitindar Singh     return;
969b4db5413SSuraj Jitindar Singh }
970b4db5413SSuraj Jitindar Singh 
971b4db5413SSuraj Jitindar Singh #define FLAGS_MASK              0x01FULL
972b4db5413SSuraj Jitindar Singh #define FLAG_MODIFY             0x10
973b4db5413SSuraj Jitindar Singh #define FLAG_REGISTER           0x08
974b4db5413SSuraj Jitindar Singh #define FLAG_RADIX              0x04
975b4db5413SSuraj Jitindar Singh #define FLAG_HASH_PROC_TBL      0x02
976b4db5413SSuraj Jitindar Singh #define FLAG_GTSE               0x01
977b4db5413SSuraj Jitindar Singh 
h_register_process_table(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)978d77a98b0SSuraj Jitindar Singh static target_ulong h_register_process_table(PowerPCCPU *cpu,
979ce2918cbSDavid Gibson                                              SpaprMachineState *spapr,
980d77a98b0SSuraj Jitindar Singh                                              target_ulong opcode,
981d77a98b0SSuraj Jitindar Singh                                              target_ulong *args)
982d77a98b0SSuraj Jitindar Singh {
983b4db5413SSuraj Jitindar Singh     target_ulong flags = args[0];
984b4db5413SSuraj Jitindar Singh     target_ulong proc_tbl = args[1];
985b4db5413SSuraj Jitindar Singh     target_ulong page_size = args[2];
986b4db5413SSuraj Jitindar Singh     target_ulong table_size = args[3];
987176dcceeSSuraj Jitindar Singh     target_ulong update_lpcr = 0;
9883c2e80adSLeandro Lupori     target_ulong table_byte_size;
989b4db5413SSuraj Jitindar Singh     uint64_t cproc;
990b4db5413SSuraj Jitindar Singh 
991b4db5413SSuraj Jitindar Singh     if (flags & ~FLAGS_MASK) { /* Check no reserved bits are set */
992b4db5413SSuraj Jitindar Singh         return H_PARAMETER;
993b4db5413SSuraj Jitindar Singh     }
994b4db5413SSuraj Jitindar Singh     if (flags & FLAG_MODIFY) {
995b4db5413SSuraj Jitindar Singh         if (flags & FLAG_REGISTER) {
9963c2e80adSLeandro Lupori             /* Check process table alignment */
9973c2e80adSLeandro Lupori             table_byte_size = 1ULL << (table_size + 12);
9983c2e80adSLeandro Lupori             if (proc_tbl & (table_byte_size - 1)) {
9993c2e80adSLeandro Lupori                 qemu_log_mask(LOG_GUEST_ERROR,
10003c2e80adSLeandro Lupori                     "%s: process table not properly aligned: proc_tbl 0x"
10013c2e80adSLeandro Lupori                     TARGET_FMT_lx" proc_tbl_size 0x"TARGET_FMT_lx"\n",
10023c2e80adSLeandro Lupori                     __func__, proc_tbl, table_byte_size);
10033c2e80adSLeandro Lupori             }
1004b4db5413SSuraj Jitindar Singh             if (flags & FLAG_RADIX) { /* Register new RADIX process table */
1005b4db5413SSuraj Jitindar Singh                 if (proc_tbl & 0xfff || proc_tbl >> 60) {
1006b4db5413SSuraj Jitindar Singh                     return H_P2;
1007b4db5413SSuraj Jitindar Singh                 } else if (page_size) {
1008b4db5413SSuraj Jitindar Singh                     return H_P3;
1009b4db5413SSuraj Jitindar Singh                 } else if (table_size > 24) {
1010b4db5413SSuraj Jitindar Singh                     return H_P4;
1011b4db5413SSuraj Jitindar Singh                 }
101279825f4dSBenjamin Herrenschmidt                 cproc = PATE1_GR | proc_tbl | table_size;
1013b4db5413SSuraj Jitindar Singh             } else { /* Register new HPT process table */
1014b4db5413SSuraj Jitindar Singh                 if (flags & FLAG_HASH_PROC_TBL) { /* Hash with Segment Tables */
1015b4db5413SSuraj Jitindar Singh                     /* TODO - Not Supported */
1016b4db5413SSuraj Jitindar Singh                     /* Technically caused by flag bits => H_PARAMETER */
1017b4db5413SSuraj Jitindar Singh                     return H_PARAMETER;
1018b4db5413SSuraj Jitindar Singh                 } else { /* Hash with SLB */
1019b4db5413SSuraj Jitindar Singh                     if (proc_tbl >> 38) {
1020b4db5413SSuraj Jitindar Singh                         return H_P2;
1021b4db5413SSuraj Jitindar Singh                     } else if (page_size & ~0x7) {
1022b4db5413SSuraj Jitindar Singh                         return H_P3;
1023b4db5413SSuraj Jitindar Singh                     } else if (table_size > 24) {
1024b4db5413SSuraj Jitindar Singh                         return H_P4;
1025b4db5413SSuraj Jitindar Singh                     }
1026b4db5413SSuraj Jitindar Singh                 }
1027b4db5413SSuraj Jitindar Singh                 cproc = (proc_tbl << 25) | page_size << 5 | table_size;
1028b4db5413SSuraj Jitindar Singh             }
1029b4db5413SSuraj Jitindar Singh 
1030b4db5413SSuraj Jitindar Singh         } else { /* Deregister current process table */
103179825f4dSBenjamin Herrenschmidt             /*
103279825f4dSBenjamin Herrenschmidt              * Set to benign value: (current GR) | 0. This allows
103379825f4dSBenjamin Herrenschmidt              * deregistration in KVM to succeed even if the radix bit
103479825f4dSBenjamin Herrenschmidt              * in flags doesn't match the radix bit in the old PATE.
103579825f4dSBenjamin Herrenschmidt              */
103679825f4dSBenjamin Herrenschmidt             cproc = spapr->patb_entry & PATE1_GR;
1037b4db5413SSuraj Jitindar Singh         }
1038b4db5413SSuraj Jitindar Singh     } else { /* Maintain current registration */
103979825f4dSBenjamin Herrenschmidt         if (!(flags & FLAG_RADIX) != !(spapr->patb_entry & PATE1_GR)) {
1040b4db5413SSuraj Jitindar Singh             /* Technically caused by flag bits => H_PARAMETER */
1041b4db5413SSuraj Jitindar Singh             return H_PARAMETER; /* Existing Process Table Mismatch */
1042b4db5413SSuraj Jitindar Singh         }
1043b4db5413SSuraj Jitindar Singh         cproc = spapr->patb_entry;
1044b4db5413SSuraj Jitindar Singh     }
1045b4db5413SSuraj Jitindar Singh 
1046b4db5413SSuraj Jitindar Singh     /* Check if we need to setup OR free the hpt */
1047b4db5413SSuraj Jitindar Singh     spapr_check_setup_free_hpt(spapr, spapr->patb_entry, cproc);
1048b4db5413SSuraj Jitindar Singh 
1049b4db5413SSuraj Jitindar Singh     spapr->patb_entry = cproc; /* Save new process table */
10506de83307SSuraj Jitindar Singh 
105100fd075eSBenjamin Herrenschmidt     /* Update the UPRT, HR and GTSE bits in the LPCR for all cpus */
1052176dcceeSSuraj Jitindar Singh     if (flags & FLAG_RADIX)     /* Radix must use process tables, also set HR */
1053176dcceeSSuraj Jitindar Singh         update_lpcr |= (LPCR_UPRT | LPCR_HR);
1054176dcceeSSuraj Jitindar Singh     else if (flags & FLAG_HASH_PROC_TBL) /* Hash with process tables */
1055176dcceeSSuraj Jitindar Singh         update_lpcr |= LPCR_UPRT;
1056176dcceeSSuraj Jitindar Singh     if (flags & FLAG_GTSE)      /* Guest translation shootdown enable */
105749e9fdd7SDavid Gibson         update_lpcr |= LPCR_GTSE;
105849e9fdd7SDavid Gibson 
1059176dcceeSSuraj Jitindar Singh     spapr_set_all_lpcrs(update_lpcr, LPCR_UPRT | LPCR_HR | LPCR_GTSE);
1060b4db5413SSuraj Jitindar Singh 
1061b4db5413SSuraj Jitindar Singh     if (kvm_enabled()) {
1062b4db5413SSuraj Jitindar Singh         return kvmppc_configure_v3_mmu(cpu, flags & FLAG_RADIX,
1063b4db5413SSuraj Jitindar Singh                                        flags & FLAG_GTSE, cproc);
1064b4db5413SSuraj Jitindar Singh     }
1065b4db5413SSuraj Jitindar Singh     return H_SUCCESS;
1066d77a98b0SSuraj Jitindar Singh }
1067d77a98b0SSuraj Jitindar Singh 
10681c7ad77eSNicholas Piggin #define H_SIGNAL_SYS_RESET_ALL         -1
10691c7ad77eSNicholas Piggin #define H_SIGNAL_SYS_RESET_ALLBUTSELF  -2
10701c7ad77eSNicholas Piggin 
h_signal_sys_reset(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)10711c7ad77eSNicholas Piggin static target_ulong h_signal_sys_reset(PowerPCCPU *cpu,
1072ce2918cbSDavid Gibson                                        SpaprMachineState *spapr,
10731c7ad77eSNicholas Piggin                                        target_ulong opcode, target_ulong *args)
10741c7ad77eSNicholas Piggin {
10751c7ad77eSNicholas Piggin     target_long target = args[0];
10761c7ad77eSNicholas Piggin     CPUState *cs;
10771c7ad77eSNicholas Piggin 
10781c7ad77eSNicholas Piggin     if (target < 0) {
10791c7ad77eSNicholas Piggin         /* Broadcast */
10801c7ad77eSNicholas Piggin         if (target < H_SIGNAL_SYS_RESET_ALLBUTSELF) {
10811c7ad77eSNicholas Piggin             return H_PARAMETER;
10821c7ad77eSNicholas Piggin         }
10831c7ad77eSNicholas Piggin 
10841c7ad77eSNicholas Piggin         CPU_FOREACH(cs) {
10851c7ad77eSNicholas Piggin             PowerPCCPU *c = POWERPC_CPU(cs);
10861c7ad77eSNicholas Piggin 
10871c7ad77eSNicholas Piggin             if (target == H_SIGNAL_SYS_RESET_ALLBUTSELF) {
10881c7ad77eSNicholas Piggin                 if (c == cpu) {
10891c7ad77eSNicholas Piggin                     continue;
10901c7ad77eSNicholas Piggin                 }
10911c7ad77eSNicholas Piggin             }
10921c7ad77eSNicholas Piggin             run_on_cpu(cs, spapr_do_system_reset_on_cpu, RUN_ON_CPU_NULL);
10931c7ad77eSNicholas Piggin         }
10941c7ad77eSNicholas Piggin         return H_SUCCESS;
10951c7ad77eSNicholas Piggin 
10961c7ad77eSNicholas Piggin     } else {
10971c7ad77eSNicholas Piggin         /* Unicast */
10982e886fb3SSam Bobroff         cs = CPU(spapr_find_cpu(target));
1099f57467e3SSam Bobroff         if (cs) {
11001c7ad77eSNicholas Piggin             run_on_cpu(cs, spapr_do_system_reset_on_cpu, RUN_ON_CPU_NULL);
11011c7ad77eSNicholas Piggin             return H_SUCCESS;
11021c7ad77eSNicholas Piggin         }
11031c7ad77eSNicholas Piggin         return H_PARAMETER;
11041c7ad77eSNicholas Piggin     }
11051c7ad77eSNicholas Piggin }
11061c7ad77eSNicholas Piggin 
1107121afbe4SGreg Kurz /* Returns either a logical PVR or zero if none was found */
cas_check_pvr(PowerPCCPU * cpu,uint32_t max_compat,target_ulong * addr,bool * raw_mode_supported)1108121afbe4SGreg Kurz static uint32_t cas_check_pvr(PowerPCCPU *cpu, uint32_t max_compat,
1109121afbe4SGreg Kurz                               target_ulong *addr, bool *raw_mode_supported)
11102a6593cbSAlexey Kardashevskiy {
1111152ef803SDavid Gibson     bool explicit_match = false; /* Matched the CPU's real PVR */
1112152ef803SDavid Gibson     uint32_t best_compat = 0;
1113152ef803SDavid Gibson     int i;
11143794d548SAlexey Kardashevskiy 
1115152ef803SDavid Gibson     /*
1116152ef803SDavid Gibson      * We scan the supplied table of PVRs looking for two things
1117152ef803SDavid Gibson      *   1. Is our real CPU PVR in the list?
1118152ef803SDavid Gibson      *   2. What's the "best" listed logical PVR
1119152ef803SDavid Gibson      */
1120152ef803SDavid Gibson     for (i = 0; i < 512; ++i) {
11213794d548SAlexey Kardashevskiy         uint32_t pvr, pvr_mask;
11223794d548SAlexey Kardashevskiy 
112380c33d34SDavid Gibson         pvr_mask = ldl_be_phys(&address_space_memory, *addr);
112480c33d34SDavid Gibson         pvr = ldl_be_phys(&address_space_memory, *addr + 4);
112580c33d34SDavid Gibson         *addr += 8;
11263794d548SAlexey Kardashevskiy 
11273794d548SAlexey Kardashevskiy         if (~pvr_mask & pvr) {
1128152ef803SDavid Gibson             break; /* Terminator record */
11293794d548SAlexey Kardashevskiy         }
1130152ef803SDavid Gibson 
1131152ef803SDavid Gibson         if ((cpu->env.spr[SPR_PVR] & pvr_mask) == (pvr & pvr_mask)) {
1132152ef803SDavid Gibson             explicit_match = true;
1133152ef803SDavid Gibson         } else {
1134152ef803SDavid Gibson             if (ppc_check_compat(cpu, pvr, best_compat, max_compat)) {
1135152ef803SDavid Gibson                 best_compat = pvr;
1136152ef803SDavid Gibson             }
1137152ef803SDavid Gibson         }
1138152ef803SDavid Gibson     }
1139152ef803SDavid Gibson 
1140cc7b35b1SGreg Kurz     *raw_mode_supported = explicit_match;
1141cc7b35b1SGreg Kurz 
11423794d548SAlexey Kardashevskiy     /* Parsing finished */
1143152ef803SDavid Gibson     trace_spapr_cas_pvr(cpu->compat_pvr, explicit_match, best_compat);
11443794d548SAlexey Kardashevskiy 
114580c33d34SDavid Gibson     return best_compat;
114680c33d34SDavid Gibson }
114780c33d34SDavid Gibson 
1148eb72b639SDaniel Henrique Barboza static
do_client_architecture_support(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong vec,target_ulong fdt_bufsize)114991067db1SAlexey Kardashevskiy target_ulong do_client_architecture_support(PowerPCCPU *cpu,
1150ce2918cbSDavid Gibson                                             SpaprMachineState *spapr,
115191067db1SAlexey Kardashevskiy                                             target_ulong vec,
115291067db1SAlexey Kardashevskiy                                             target_ulong fdt_bufsize)
115380c33d34SDavid Gibson {
115491067db1SAlexey Kardashevskiy     target_ulong ov_table; /* Working address in data buffer */
115580c33d34SDavid Gibson     uint32_t cas_pvr;
115686962462SGreg Kurz     SpaprOptionVector *ov1_guest, *ov5_guest;
115780c33d34SDavid Gibson     bool guest_radix;
1158cc7b35b1SGreg Kurz     bool raw_mode_supported = false;
115921bde1ecSAlexey Kardashevskiy     bool guest_xive;
116012b3868eSGreg Kurz     CPUState *cs;
1161087820e3SGreg Kurz     void *fdt;
1162121afbe4SGreg Kurz     uint32_t max_compat = spapr->max_compat_pvr;
116312b3868eSGreg Kurz 
116412b3868eSGreg Kurz     /* CAS is supposed to be called early when only the boot vCPU is active. */
116512b3868eSGreg Kurz     CPU_FOREACH(cs) {
116612b3868eSGreg Kurz         if (cs == CPU(cpu)) {
116712b3868eSGreg Kurz             continue;
116812b3868eSGreg Kurz         }
116912b3868eSGreg Kurz         if (!cs->halted) {
117012b3868eSGreg Kurz             warn_report("guest has multiple active vCPUs at CAS, which is not allowed");
117112b3868eSGreg Kurz             return H_MULTI_THREADS_ACTIVE;
117212b3868eSGreg Kurz         }
117312b3868eSGreg Kurz     }
11743794d548SAlexey Kardashevskiy 
1175121afbe4SGreg Kurz     cas_pvr = cas_check_pvr(cpu, max_compat, &vec, &raw_mode_supported);
1176121afbe4SGreg Kurz     if (!cas_pvr && (!raw_mode_supported || max_compat)) {
1177121afbe4SGreg Kurz         /*
1178121afbe4SGreg Kurz          * We couldn't find a suitable compatibility mode, and either
1179121afbe4SGreg Kurz          * the guest doesn't support "raw" mode for this CPU, or "raw"
1180121afbe4SGreg Kurz          * mode is disabled because a maximum compat mode is set.
1181121afbe4SGreg Kurz          */
1182121afbe4SGreg Kurz         error_report("Couldn't negotiate a suitable PVR during CAS");
118380c33d34SDavid Gibson         return H_HARDWARE;
118480c33d34SDavid Gibson     }
118580c33d34SDavid Gibson 
118680c33d34SDavid Gibson     /* Update CPUs */
118780c33d34SDavid Gibson     if (cpu->compat_pvr != cas_pvr) {
11887e92da81SGreg Kurz         Error *local_err = NULL;
11897e92da81SGreg Kurz 
11907e92da81SGreg Kurz         if (ppc_set_compat_all(cas_pvr, &local_err) < 0) {
1191cc7b35b1SGreg Kurz             /* We fail to set compat mode (likely because running with KVM PR),
1192cc7b35b1SGreg Kurz              * but maybe we can fallback to raw mode if the guest supports it.
1193cc7b35b1SGreg Kurz              */
1194cc7b35b1SGreg Kurz             if (!raw_mode_supported) {
1195f6f242c7SDavid Gibson                 error_report_err(local_err);
11963794d548SAlexey Kardashevskiy                 return H_HARDWARE;
11973794d548SAlexey Kardashevskiy             }
11982c9dfdacSGreg Kurz             error_free(local_err);
1199cc7b35b1SGreg Kurz         }
12003794d548SAlexey Kardashevskiy     }
12013794d548SAlexey Kardashevskiy 
120203d196b7SBharata B Rao     /* For the future use: here @ov_table points to the first option vector */
120391067db1SAlexey Kardashevskiy     ov_table = vec;
120403d196b7SBharata B Rao 
1205e957f6a9SSam Bobroff     ov1_guest = spapr_ovec_parse_vector(ov_table, 1);
1206cbd0d7f3SGreg Kurz     if (!ov1_guest) {
1207cbd0d7f3SGreg Kurz         warn_report("guest didn't provide option vector 1");
1208cbd0d7f3SGreg Kurz         return H_PARAMETER;
1209cbd0d7f3SGreg Kurz     }
1210facdb8b6SMichael Roth     ov5_guest = spapr_ovec_parse_vector(ov_table, 5);
1211cbd0d7f3SGreg Kurz     if (!ov5_guest) {
1212ce05fa0fSGreg Kurz         spapr_ovec_cleanup(ov1_guest);
1213cbd0d7f3SGreg Kurz         warn_report("guest didn't provide option vector 5");
1214cbd0d7f3SGreg Kurz         return H_PARAMETER;
1215cbd0d7f3SGreg Kurz     }
12169fb4541fSSam Bobroff     if (spapr_ovec_test(ov5_guest, OV5_MMU_BOTH)) {
12179fb4541fSSam Bobroff         error_report("guest requested hash and radix MMU, which is invalid.");
12189fb4541fSSam Bobroff         exit(EXIT_FAILURE);
12199fb4541fSSam Bobroff     }
1220e7f78db9SGreg Kurz     if (spapr_ovec_test(ov5_guest, OV5_XIVE_BOTH)) {
1221e7f78db9SGreg Kurz         error_report("guest requested an invalid interrupt mode");
1222e7f78db9SGreg Kurz         exit(EXIT_FAILURE);
1223e7f78db9SGreg Kurz     }
1224e7f78db9SGreg Kurz 
12259fb4541fSSam Bobroff     guest_radix = spapr_ovec_test(ov5_guest, OV5_MMU_RADIX_300);
12262a6593cbSAlexey Kardashevskiy 
1227e7f78db9SGreg Kurz     guest_xive = spapr_ovec_test(ov5_guest, OV5_XIVE_EXPLOIT);
1228e7f78db9SGreg Kurz 
12292772cf6bSDavid Gibson     /*
12302772cf6bSDavid Gibson      * HPT resizing is a bit of a special case, because when enabled
12312772cf6bSDavid Gibson      * we assume an HPT guest will support it until it says it
12322772cf6bSDavid Gibson      * doesn't, instead of assuming it won't support it until it says
12332772cf6bSDavid Gibson      * it does.  Strictly speaking that approach could break for
12342772cf6bSDavid Gibson      * guests which don't make a CAS call, but those are so old we
12352772cf6bSDavid Gibson      * don't care about them.  Without that assumption we'd have to
12362772cf6bSDavid Gibson      * make at least a temporary allocation of an HPT sized for max
12372772cf6bSDavid Gibson      * memory, which could be impossibly difficult under KVM HV if
12382772cf6bSDavid Gibson      * maxram is large.
12392772cf6bSDavid Gibson      */
12402772cf6bSDavid Gibson     if (!guest_radix && !spapr_ovec_test(ov5_guest, OV5_HPT_RESIZE)) {
12412772cf6bSDavid Gibson         int maxshift = spapr_hpt_shift_for_ramsize(MACHINE(spapr)->maxram_size);
12422772cf6bSDavid Gibson 
12432772cf6bSDavid Gibson         if (spapr->resize_hpt == SPAPR_RESIZE_HPT_REQUIRED) {
12442772cf6bSDavid Gibson             error_report(
12452772cf6bSDavid Gibson                 "h_client_architecture_support: Guest doesn't support HPT resizing, but resize-hpt=required");
12462772cf6bSDavid Gibson             exit(1);
12472772cf6bSDavid Gibson         }
12482772cf6bSDavid Gibson 
12492772cf6bSDavid Gibson         if (spapr->htab_shift < maxshift) {
12502772cf6bSDavid Gibson             /* Guest doesn't know about HPT resizing, so we
12512772cf6bSDavid Gibson              * pre-emptively resize for the maximum permitted RAM.  At
12522772cf6bSDavid Gibson              * the point this is called, nothing should have been
12532772cf6bSDavid Gibson              * entered into the existing HPT */
12542772cf6bSDavid Gibson             spapr_reallocate_hpt(spapr, maxshift, &error_fatal);
12551ec26c75SGreg Kurz             push_sregs_to_kvm_pr(spapr);
1256b55d295eSDavid Gibson         }
12572772cf6bSDavid Gibson     }
12582772cf6bSDavid Gibson 
1259facdb8b6SMichael Roth     /* NOTE: there are actually a number of ov5 bits where input from the
1260facdb8b6SMichael Roth      * guest is always zero, and the platform/QEMU enables them independently
1261facdb8b6SMichael Roth      * of guest input. To model these properly we'd want some sort of mask,
1262facdb8b6SMichael Roth      * but since they only currently apply to memory migration as defined
1263facdb8b6SMichael Roth      * by LoPAPR 1.1, 14.5.4.8, which QEMU doesn't implement, we don't need
12646787d27bSMichael Roth      * to worry about this for now.
1265facdb8b6SMichael Roth      */
126630bf9ed1SCédric Le Goater 
12676787d27bSMichael Roth     /* full range of negotiated ov5 capabilities */
1268facdb8b6SMichael Roth     spapr_ovec_intersect(spapr->ov5_cas, spapr->ov5, ov5_guest);
1269facdb8b6SMichael Roth     spapr_ovec_cleanup(ov5_guest);
1270b4b83312SGreg Kurz 
1271068479e1SFabiano Rosas     spapr_check_mmu_mode(guest_radix);
1272068479e1SFabiano Rosas 
1273daa36379SDavid Gibson     spapr->cas_pre_isa3_guest = !spapr_ovec_test(ov1_guest, OV1_PPC_3_00);
127400005f22SShivaprasad G Bhat     spapr_ovec_cleanup(ov1_guest);
127513db0cd9SCédric Le Goater 
127613db0cd9SCédric Le Goater     /*
12775dab5abeSDaniel Henrique Barboza      * Check for NUMA affinity conditions now that we know which NUMA
12785dab5abeSDaniel Henrique Barboza      * affinity the guest will use.
12795dab5abeSDaniel Henrique Barboza      */
12805dab5abeSDaniel Henrique Barboza     spapr_numa_associativity_check(spapr);
12815dab5abeSDaniel Henrique Barboza 
12825dab5abeSDaniel Henrique Barboza     /*
12838deb8019SDavid Gibson      * Ensure the guest asks for an interrupt mode we support;
12848deb8019SDavid Gibson      * otherwise terminate the boot.
1285e7f78db9SGreg Kurz      */
1286e7f78db9SGreg Kurz     if (guest_xive) {
1287ca62823bSDavid Gibson         if (!spapr->irq->xive) {
128875de5941SGreg Kurz             error_report(
128975de5941SGreg Kurz "Guest requested unavailable interrupt mode (XIVE), try the ic-mode=xive or ic-mode=dual machine property");
1290e7f78db9SGreg Kurz             exit(EXIT_FAILURE);
1291e7f78db9SGreg Kurz         }
1292e7f78db9SGreg Kurz     } else {
1293ca62823bSDavid Gibson         if (!spapr->irq->xics) {
129475de5941SGreg Kurz             error_report(
129575de5941SGreg Kurz "Guest requested unavailable interrupt mode (XICS), either don't set the ic-mode machine property or try ic-mode=xics or ic-mode=dual");
1296e7f78db9SGreg Kurz             exit(EXIT_FAILURE);
1297e7f78db9SGreg Kurz         }
1298e7f78db9SGreg Kurz     }
1299e7f78db9SGreg Kurz 
13008deb8019SDavid Gibson     spapr_irq_update_active_intc(spapr);
13018deb8019SDavid Gibson 
1302babb819fSGreg Kurz     /*
1303babb819fSGreg Kurz      * Process all pending hot-plug/unplug requests now. An updated full
1304babb819fSGreg Kurz      * rendered FDT will be returned to the guest.
1305babb819fSGreg Kurz      */
1306babb819fSGreg Kurz     spapr_drc_reset_all(spapr);
1307babb819fSGreg Kurz     spapr_clear_pending_hotplug_events(spapr);
13080c21e073SDavid Gibson 
1309087820e3SGreg Kurz     /*
1310087820e3SGreg Kurz      * If spapr_machine_reset() did not set up a HPT but one is necessary
1311087820e3SGreg Kurz      * (because the guest isn't going to use radix) then set it up here.
1312087820e3SGreg Kurz      */
13138deb8019SDavid Gibson     if ((spapr->patb_entry & PATE1_GR) && !guest_radix) {
13148deb8019SDavid Gibson         /* legacy hash or new hash: */
13158897ea5aSDavid Gibson         spapr_setup_hpt(spapr);
13168deb8019SDavid Gibson     }
13170c21e073SDavid Gibson 
131821bde1ecSAlexey Kardashevskiy     fdt = spapr_build_fdt(spapr, spapr->vof != NULL, fdt_bufsize);
13190c21e073SDavid Gibson     g_free(spapr->fdt_blob);
13200c21e073SDavid Gibson     spapr->fdt_size = fdt_totalsize(fdt);
13210c21e073SDavid Gibson     spapr->fdt_initial_size = spapr->fdt_size;
13220c21e073SDavid Gibson     spapr->fdt_blob = fdt;
13232a6593cbSAlexey Kardashevskiy 
1324d890f2faSDaniel Henrique Barboza     /*
1325d890f2faSDaniel Henrique Barboza      * Set the machine->fdt pointer again since we just freed
1326d890f2faSDaniel Henrique Barboza      * it above (by freeing spapr->fdt_blob). We set this
1327d890f2faSDaniel Henrique Barboza      * pointer to enable support for the 'dumpdtb' QMP/HMP
1328d890f2faSDaniel Henrique Barboza      * command.
1329d890f2faSDaniel Henrique Barboza      */
1330d890f2faSDaniel Henrique Barboza     MACHINE(spapr)->fdt = fdt;
1331d890f2faSDaniel Henrique Barboza 
13322a6593cbSAlexey Kardashevskiy     return H_SUCCESS;
13332a6593cbSAlexey Kardashevskiy }
13342a6593cbSAlexey Kardashevskiy 
h_client_architecture_support(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)133591067db1SAlexey Kardashevskiy static target_ulong h_client_architecture_support(PowerPCCPU *cpu,
133691067db1SAlexey Kardashevskiy                                                   SpaprMachineState *spapr,
133791067db1SAlexey Kardashevskiy                                                   target_ulong opcode,
133891067db1SAlexey Kardashevskiy                                                   target_ulong *args)
133991067db1SAlexey Kardashevskiy {
134091067db1SAlexey Kardashevskiy     target_ulong vec = ppc64_phys_to_real(args[0]);
134191067db1SAlexey Kardashevskiy     target_ulong fdt_buf = args[1];
134291067db1SAlexey Kardashevskiy     target_ulong fdt_bufsize = args[2];
134391067db1SAlexey Kardashevskiy     target_ulong ret;
134491067db1SAlexey Kardashevskiy     SpaprDeviceTreeUpdateHeader hdr = { .version_id = 1 };
134591067db1SAlexey Kardashevskiy 
134691067db1SAlexey Kardashevskiy     if (fdt_bufsize < sizeof(hdr)) {
134791067db1SAlexey Kardashevskiy         error_report("SLOF provided insufficient CAS buffer "
134891067db1SAlexey Kardashevskiy                      TARGET_FMT_lu " (min: %zu)", fdt_bufsize, sizeof(hdr));
134991067db1SAlexey Kardashevskiy         exit(EXIT_FAILURE);
135091067db1SAlexey Kardashevskiy     }
135191067db1SAlexey Kardashevskiy 
135291067db1SAlexey Kardashevskiy     fdt_bufsize -= sizeof(hdr);
135391067db1SAlexey Kardashevskiy 
135491067db1SAlexey Kardashevskiy     ret = do_client_architecture_support(cpu, spapr, vec, fdt_bufsize);
135591067db1SAlexey Kardashevskiy     if (ret == H_SUCCESS) {
135691067db1SAlexey Kardashevskiy         _FDT((fdt_pack(spapr->fdt_blob)));
135791067db1SAlexey Kardashevskiy         spapr->fdt_size = fdt_totalsize(spapr->fdt_blob);
135891067db1SAlexey Kardashevskiy         spapr->fdt_initial_size = spapr->fdt_size;
135991067db1SAlexey Kardashevskiy 
136091067db1SAlexey Kardashevskiy         cpu_physical_memory_write(fdt_buf, &hdr, sizeof(hdr));
136191067db1SAlexey Kardashevskiy         cpu_physical_memory_write(fdt_buf + sizeof(hdr), spapr->fdt_blob,
136291067db1SAlexey Kardashevskiy                                   spapr->fdt_size);
136391067db1SAlexey Kardashevskiy         trace_spapr_cas_continue(spapr->fdt_size + sizeof(hdr));
136491067db1SAlexey Kardashevskiy     }
136591067db1SAlexey Kardashevskiy 
136691067db1SAlexey Kardashevskiy     return ret;
136791067db1SAlexey Kardashevskiy }
136891067db1SAlexey Kardashevskiy 
spapr_vof_client_architecture_support(MachineState * ms,CPUState * cs,target_ulong ovec_addr)1369fc8c745dSAlexey Kardashevskiy target_ulong spapr_vof_client_architecture_support(MachineState *ms,
1370fc8c745dSAlexey Kardashevskiy                                                    CPUState *cs,
1371fc8c745dSAlexey Kardashevskiy                                                    target_ulong ovec_addr)
1372fc8c745dSAlexey Kardashevskiy {
1373fc8c745dSAlexey Kardashevskiy     SpaprMachineState *spapr = SPAPR_MACHINE(ms);
1374fc8c745dSAlexey Kardashevskiy 
1375fc8c745dSAlexey Kardashevskiy     target_ulong ret = do_client_architecture_support(POWERPC_CPU(cs), spapr,
1376fc8c745dSAlexey Kardashevskiy                                                       ovec_addr, FDT_MAX_SIZE);
1377fc8c745dSAlexey Kardashevskiy 
1378fc8c745dSAlexey Kardashevskiy     /*
1379fc8c745dSAlexey Kardashevskiy      * This adds stdout and generates phandles for boottime and CAS FDTs.
1380fc8c745dSAlexey Kardashevskiy      * It is alright to update the FDT here as do_client_architecture_support()
1381fc8c745dSAlexey Kardashevskiy      * does not pack it.
1382fc8c745dSAlexey Kardashevskiy      */
1383fc8c745dSAlexey Kardashevskiy     spapr_vof_client_dt_finalize(spapr, spapr->fdt_blob);
1384fc8c745dSAlexey Kardashevskiy 
1385fc8c745dSAlexey Kardashevskiy     return ret;
1386fc8c745dSAlexey Kardashevskiy }
1387fc8c745dSAlexey Kardashevskiy 
h_get_cpu_characteristics(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)1388c59704b2SSuraj Jitindar Singh static target_ulong h_get_cpu_characteristics(PowerPCCPU *cpu,
1389ce2918cbSDavid Gibson                                               SpaprMachineState *spapr,
1390c59704b2SSuraj Jitindar Singh                                               target_ulong opcode,
1391c59704b2SSuraj Jitindar Singh                                               target_ulong *args)
1392c59704b2SSuraj Jitindar Singh {
1393c59704b2SSuraj Jitindar Singh     uint64_t characteristics = H_CPU_CHAR_HON_BRANCH_HINTS &
1394c59704b2SSuraj Jitindar Singh                                ~H_CPU_CHAR_THR_RECONF_TRIG;
1395c59704b2SSuraj Jitindar Singh     uint64_t behaviour = H_CPU_BEHAV_FAVOUR_SECURITY;
1396c59704b2SSuraj Jitindar Singh     uint8_t safe_cache = spapr_get_cap(spapr, SPAPR_CAP_CFPC);
1397c59704b2SSuraj Jitindar Singh     uint8_t safe_bounds_check = spapr_get_cap(spapr, SPAPR_CAP_SBBC);
1398c59704b2SSuraj Jitindar Singh     uint8_t safe_indirect_branch = spapr_get_cap(spapr, SPAPR_CAP_IBS);
13998ff43ee4SSuraj Jitindar Singh     uint8_t count_cache_flush_assist = spapr_get_cap(spapr,
14008ff43ee4SSuraj Jitindar Singh                                                      SPAPR_CAP_CCF_ASSIST);
1401c59704b2SSuraj Jitindar Singh 
1402c59704b2SSuraj Jitindar Singh     switch (safe_cache) {
1403c59704b2SSuraj Jitindar Singh     case SPAPR_CAP_WORKAROUND:
1404c59704b2SSuraj Jitindar Singh         characteristics |= H_CPU_CHAR_L1D_FLUSH_ORI30;
1405c59704b2SSuraj Jitindar Singh         characteristics |= H_CPU_CHAR_L1D_FLUSH_TRIG2;
1406c59704b2SSuraj Jitindar Singh         characteristics |= H_CPU_CHAR_L1D_THREAD_PRIV;
1407c59704b2SSuraj Jitindar Singh         behaviour |= H_CPU_BEHAV_L1D_FLUSH_PR;
1408c59704b2SSuraj Jitindar Singh         break;
1409c59704b2SSuraj Jitindar Singh     case SPAPR_CAP_FIXED:
141017fd09c0SNicholas Piggin         behaviour |= H_CPU_BEHAV_NO_L1D_FLUSH_ENTRY;
141117fd09c0SNicholas Piggin         behaviour |= H_CPU_BEHAV_NO_L1D_FLUSH_UACCESS;
1412c59704b2SSuraj Jitindar Singh         break;
1413c59704b2SSuraj Jitindar Singh     default: /* broken */
1414c59704b2SSuraj Jitindar Singh         assert(safe_cache == SPAPR_CAP_BROKEN);
1415c59704b2SSuraj Jitindar Singh         behaviour |= H_CPU_BEHAV_L1D_FLUSH_PR;
1416c59704b2SSuraj Jitindar Singh         break;
1417c59704b2SSuraj Jitindar Singh     }
1418c59704b2SSuraj Jitindar Singh 
1419c59704b2SSuraj Jitindar Singh     switch (safe_bounds_check) {
1420c59704b2SSuraj Jitindar Singh     case SPAPR_CAP_WORKAROUND:
1421c59704b2SSuraj Jitindar Singh         characteristics |= H_CPU_CHAR_SPEC_BAR_ORI31;
1422c59704b2SSuraj Jitindar Singh         behaviour |= H_CPU_BEHAV_BNDS_CHK_SPEC_BAR;
1423c59704b2SSuraj Jitindar Singh         break;
1424c59704b2SSuraj Jitindar Singh     case SPAPR_CAP_FIXED:
1425c59704b2SSuraj Jitindar Singh         break;
1426c59704b2SSuraj Jitindar Singh     default: /* broken */
1427c59704b2SSuraj Jitindar Singh         assert(safe_bounds_check == SPAPR_CAP_BROKEN);
1428c59704b2SSuraj Jitindar Singh         behaviour |= H_CPU_BEHAV_BNDS_CHK_SPEC_BAR;
1429c59704b2SSuraj Jitindar Singh         break;
1430c59704b2SSuraj Jitindar Singh     }
1431c59704b2SSuraj Jitindar Singh 
1432c59704b2SSuraj Jitindar Singh     switch (safe_indirect_branch) {
1433399b2896SSuraj Jitindar Singh     case SPAPR_CAP_FIXED_NA:
1434399b2896SSuraj Jitindar Singh         break;
1435c76c0d30SSuraj Jitindar Singh     case SPAPR_CAP_FIXED_CCD:
1436c76c0d30SSuraj Jitindar Singh         characteristics |= H_CPU_CHAR_CACHE_COUNT_DIS;
1437c76c0d30SSuraj Jitindar Singh         break;
1438c76c0d30SSuraj Jitindar Singh     case SPAPR_CAP_FIXED_IBS:
1439c59704b2SSuraj Jitindar Singh         characteristics |= H_CPU_CHAR_BCCTRL_SERIALISED;
1440fa86f592SGreg Kurz         break;
1441399b2896SSuraj Jitindar Singh     case SPAPR_CAP_WORKAROUND:
1442399b2896SSuraj Jitindar Singh         behaviour |= H_CPU_BEHAV_FLUSH_COUNT_CACHE;
14438ff43ee4SSuraj Jitindar Singh         if (count_cache_flush_assist) {
14448ff43ee4SSuraj Jitindar Singh             characteristics |= H_CPU_CHAR_BCCTR_FLUSH_ASSIST;
14458ff43ee4SSuraj Jitindar Singh         }
1446399b2896SSuraj Jitindar Singh         break;
1447c59704b2SSuraj Jitindar Singh     default: /* broken */
1448c59704b2SSuraj Jitindar Singh         assert(safe_indirect_branch == SPAPR_CAP_BROKEN);
1449c59704b2SSuraj Jitindar Singh         break;
1450c59704b2SSuraj Jitindar Singh     }
1451c59704b2SSuraj Jitindar Singh 
1452c59704b2SSuraj Jitindar Singh     args[0] = characteristics;
1453c59704b2SSuraj Jitindar Singh     args[1] = behaviour;
1454fea35ca4SAlexey Kardashevskiy     return H_SUCCESS;
1455fea35ca4SAlexey Kardashevskiy }
1456fea35ca4SAlexey Kardashevskiy 
h_update_dt(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)1457ce2918cbSDavid Gibson static target_ulong h_update_dt(PowerPCCPU *cpu, SpaprMachineState *spapr,
1458fea35ca4SAlexey Kardashevskiy                                 target_ulong opcode, target_ulong *args)
1459fea35ca4SAlexey Kardashevskiy {
1460fea35ca4SAlexey Kardashevskiy     target_ulong dt = ppc64_phys_to_real(args[0]);
1461fea35ca4SAlexey Kardashevskiy     struct fdt_header hdr = { 0 };
1462fea35ca4SAlexey Kardashevskiy     unsigned cb;
1463ce2918cbSDavid Gibson     SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr);
1464fea35ca4SAlexey Kardashevskiy     void *fdt;
1465fea35ca4SAlexey Kardashevskiy 
1466fea35ca4SAlexey Kardashevskiy     cpu_physical_memory_read(dt, &hdr, sizeof(hdr));
1467fea35ca4SAlexey Kardashevskiy     cb = fdt32_to_cpu(hdr.totalsize);
1468fea35ca4SAlexey Kardashevskiy 
1469fea35ca4SAlexey Kardashevskiy     if (!smc->update_dt_enabled) {
1470fea35ca4SAlexey Kardashevskiy         return H_SUCCESS;
1471fea35ca4SAlexey Kardashevskiy     }
1472fea35ca4SAlexey Kardashevskiy 
1473fea35ca4SAlexey Kardashevskiy     /* Check that the fdt did not grow out of proportion */
1474fea35ca4SAlexey Kardashevskiy     if (cb > spapr->fdt_initial_size * 2) {
1475fea35ca4SAlexey Kardashevskiy         trace_spapr_update_dt_failed_size(spapr->fdt_initial_size, cb,
1476fea35ca4SAlexey Kardashevskiy                                           fdt32_to_cpu(hdr.magic));
1477fea35ca4SAlexey Kardashevskiy         return H_PARAMETER;
1478fea35ca4SAlexey Kardashevskiy     }
1479fea35ca4SAlexey Kardashevskiy 
1480fea35ca4SAlexey Kardashevskiy     fdt = g_malloc0(cb);
1481fea35ca4SAlexey Kardashevskiy     cpu_physical_memory_read(dt, fdt, cb);
1482fea35ca4SAlexey Kardashevskiy 
1483fea35ca4SAlexey Kardashevskiy     /* Check the fdt consistency */
1484fea35ca4SAlexey Kardashevskiy     if (fdt_check_full(fdt, cb)) {
1485fea35ca4SAlexey Kardashevskiy         trace_spapr_update_dt_failed_check(spapr->fdt_initial_size, cb,
1486fea35ca4SAlexey Kardashevskiy                                            fdt32_to_cpu(hdr.magic));
1487fea35ca4SAlexey Kardashevskiy         return H_PARAMETER;
1488fea35ca4SAlexey Kardashevskiy     }
1489fea35ca4SAlexey Kardashevskiy 
1490fea35ca4SAlexey Kardashevskiy     g_free(spapr->fdt_blob);
1491fea35ca4SAlexey Kardashevskiy     spapr->fdt_size = cb;
1492fea35ca4SAlexey Kardashevskiy     spapr->fdt_blob = fdt;
1493fea35ca4SAlexey Kardashevskiy     trace_spapr_update_dt(cb);
1494c59704b2SSuraj Jitindar Singh 
1495c59704b2SSuraj Jitindar Singh     return H_SUCCESS;
1496c59704b2SSuraj Jitindar Singh }
1497c59704b2SSuraj Jitindar Singh 
14989f64bd8aSPaolo Bonzini static spapr_hcall_fn papr_hypercall_table[(MAX_HCALL_OPCODE / 4) + 1];
14999f64bd8aSPaolo Bonzini static spapr_hcall_fn kvmppc_hypercall_table[KVMPPC_HCALL_MAX - KVMPPC_HCALL_BASE + 1];
15000fb6bd07SMichael Roth static spapr_hcall_fn svm_hypercall_table[(SVM_HCALL_MAX - SVM_HCALL_BASE) / 4 + 1];
15019f64bd8aSPaolo Bonzini 
spapr_register_hypercall(target_ulong opcode,spapr_hcall_fn fn)15029f64bd8aSPaolo Bonzini void spapr_register_hypercall(target_ulong opcode, spapr_hcall_fn fn)
15039f64bd8aSPaolo Bonzini {
15049f64bd8aSPaolo Bonzini     spapr_hcall_fn *slot;
15059f64bd8aSPaolo Bonzini 
15069f64bd8aSPaolo Bonzini     if (opcode <= MAX_HCALL_OPCODE) {
15079f64bd8aSPaolo Bonzini         assert((opcode & 0x3) == 0);
15089f64bd8aSPaolo Bonzini 
15099f64bd8aSPaolo Bonzini         slot = &papr_hypercall_table[opcode / 4];
15100fb6bd07SMichael Roth     } else if (opcode >= SVM_HCALL_BASE && opcode <= SVM_HCALL_MAX) {
15110fb6bd07SMichael Roth         /* we only have SVM-related hcall numbers assigned in multiples of 4 */
15120fb6bd07SMichael Roth         assert((opcode & 0x3) == 0);
15130fb6bd07SMichael Roth 
15140fb6bd07SMichael Roth         slot = &svm_hypercall_table[(opcode - SVM_HCALL_BASE) / 4];
15159f64bd8aSPaolo Bonzini     } else {
15169f64bd8aSPaolo Bonzini         assert((opcode >= KVMPPC_HCALL_BASE) && (opcode <= KVMPPC_HCALL_MAX));
15179f64bd8aSPaolo Bonzini 
15189f64bd8aSPaolo Bonzini         slot = &kvmppc_hypercall_table[opcode - KVMPPC_HCALL_BASE];
15199f64bd8aSPaolo Bonzini     }
15209f64bd8aSPaolo Bonzini 
15219f64bd8aSPaolo Bonzini     assert(!(*slot));
15229f64bd8aSPaolo Bonzini     *slot = fn;
15239f64bd8aSPaolo Bonzini }
15249f64bd8aSPaolo Bonzini 
spapr_hypercall(PowerPCCPU * cpu,target_ulong opcode,target_ulong * args)15259f64bd8aSPaolo Bonzini target_ulong spapr_hypercall(PowerPCCPU *cpu, target_ulong opcode,
15269f64bd8aSPaolo Bonzini                              target_ulong *args)
15279f64bd8aSPaolo Bonzini {
1528ce2918cbSDavid Gibson     SpaprMachineState *spapr = SPAPR_MACHINE(qdev_get_machine());
152928e02042SDavid Gibson 
15309f64bd8aSPaolo Bonzini     if ((opcode <= MAX_HCALL_OPCODE)
15319f64bd8aSPaolo Bonzini         && ((opcode & 0x3) == 0)) {
15329f64bd8aSPaolo Bonzini         spapr_hcall_fn fn = papr_hypercall_table[opcode / 4];
15339f64bd8aSPaolo Bonzini 
15349f64bd8aSPaolo Bonzini         if (fn) {
15359f64bd8aSPaolo Bonzini             return fn(cpu, spapr, opcode, args);
15369f64bd8aSPaolo Bonzini         }
15370fb6bd07SMichael Roth     } else if ((opcode >= SVM_HCALL_BASE) &&
15380fb6bd07SMichael Roth                (opcode <= SVM_HCALL_MAX)) {
15390fb6bd07SMichael Roth         spapr_hcall_fn fn = svm_hypercall_table[(opcode - SVM_HCALL_BASE) / 4];
15400fb6bd07SMichael Roth 
15410fb6bd07SMichael Roth         if (fn) {
15420fb6bd07SMichael Roth             return fn(cpu, spapr, opcode, args);
15430fb6bd07SMichael Roth         }
15449f64bd8aSPaolo Bonzini     } else if ((opcode >= KVMPPC_HCALL_BASE) &&
15459f64bd8aSPaolo Bonzini                (opcode <= KVMPPC_HCALL_MAX)) {
15469f64bd8aSPaolo Bonzini         spapr_hcall_fn fn = kvmppc_hypercall_table[opcode - KVMPPC_HCALL_BASE];
15479f64bd8aSPaolo Bonzini 
15489f64bd8aSPaolo Bonzini         if (fn) {
15499f64bd8aSPaolo Bonzini             return fn(cpu, spapr, opcode, args);
15509f64bd8aSPaolo Bonzini         }
15519f64bd8aSPaolo Bonzini     }
15529f64bd8aSPaolo Bonzini 
1553aaf87c66SThomas Huth     qemu_log_mask(LOG_UNIMP, "Unimplemented SPAPR hcall 0x" TARGET_FMT_lx "\n",
1554aaf87c66SThomas Huth                   opcode);
15559f64bd8aSPaolo Bonzini     return H_FUNCTION;
15569f64bd8aSPaolo Bonzini }
15579f64bd8aSPaolo Bonzini 
1558365acf15SFabiano Rosas #ifdef CONFIG_TCG
hypercall_register_softmmu(void)15590939ac2cSFabiano Rosas static void hypercall_register_softmmu(void)
15600939ac2cSFabiano Rosas {
15610939ac2cSFabiano Rosas     /* DO NOTHING */
15620939ac2cSFabiano Rosas }
15630939ac2cSFabiano Rosas #else
h_softmmu(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)15640939ac2cSFabiano Rosas static target_ulong h_softmmu(PowerPCCPU *cpu, SpaprMachineState *spapr,
15650939ac2cSFabiano Rosas                             target_ulong opcode, target_ulong *args)
15660939ac2cSFabiano Rosas {
15670939ac2cSFabiano Rosas     g_assert_not_reached();
15680939ac2cSFabiano Rosas }
15690939ac2cSFabiano Rosas 
hypercall_register_softmmu(void)15700939ac2cSFabiano Rosas static void hypercall_register_softmmu(void)
15710939ac2cSFabiano Rosas {
15720939ac2cSFabiano Rosas     /* hcall-pft */
15730939ac2cSFabiano Rosas     spapr_register_hypercall(H_ENTER, h_softmmu);
15740939ac2cSFabiano Rosas     spapr_register_hypercall(H_REMOVE, h_softmmu);
15750939ac2cSFabiano Rosas     spapr_register_hypercall(H_PROTECT, h_softmmu);
15760939ac2cSFabiano Rosas     spapr_register_hypercall(H_READ, h_softmmu);
15770939ac2cSFabiano Rosas 
15780939ac2cSFabiano Rosas     /* hcall-bulk */
15790939ac2cSFabiano Rosas     spapr_register_hypercall(H_BULK_REMOVE, h_softmmu);
15800939ac2cSFabiano Rosas }
15810939ac2cSFabiano Rosas #endif
15820939ac2cSFabiano Rosas 
hypercall_register_types(void)1583962104f0SLucas Mateus Castro (alqotel) static void hypercall_register_types(void)
1584962104f0SLucas Mateus Castro (alqotel) {
1585962104f0SLucas Mateus Castro (alqotel)     hypercall_register_softmmu();
15869f64bd8aSPaolo Bonzini 
158730f4b05bSDavid Gibson     /* hcall-hpt-resize */
158830f4b05bSDavid Gibson     spapr_register_hypercall(H_RESIZE_HPT_PREPARE, h_resize_hpt_prepare);
158930f4b05bSDavid Gibson     spapr_register_hypercall(H_RESIZE_HPT_COMMIT, h_resize_hpt_commit);
159030f4b05bSDavid Gibson 
15919f64bd8aSPaolo Bonzini     /* hcall-splpar */
15929f64bd8aSPaolo Bonzini     spapr_register_hypercall(H_REGISTER_VPA, h_register_vpa);
15939f64bd8aSPaolo Bonzini     spapr_register_hypercall(H_CEDE, h_cede);
1594e8ce0e40SNicholas Piggin     spapr_register_hypercall(H_CONFER, h_confer);
15953a6e6224SNicholas Piggin     spapr_register_hypercall(H_PROD, h_prod);
15963a6e6224SNicholas Piggin 
159710741314SNicholas Piggin     /* hcall-join */
159810741314SNicholas Piggin     spapr_register_hypercall(H_JOIN, h_join);
159910741314SNicholas Piggin 
16001c7ad77eSNicholas Piggin     spapr_register_hypercall(H_SIGNAL_SYS_RESET, h_signal_sys_reset);
16019f64bd8aSPaolo Bonzini 
1602423576f7SThomas Huth     /* processor register resource access h-calls */
1603423576f7SThomas Huth     spapr_register_hypercall(H_SET_SPRG0, h_set_sprg0);
1604af08a58fSThomas Huth     spapr_register_hypercall(H_SET_DABR, h_set_dabr);
1605e49ff266SThomas Huth     spapr_register_hypercall(H_SET_XDABR, h_set_xdabr);
16063240dd9aSThomas Huth     spapr_register_hypercall(H_PAGE_INIT, h_page_init);
1607423576f7SThomas Huth     spapr_register_hypercall(H_SET_MODE, h_set_mode);
1608423576f7SThomas Huth 
1609d77a98b0SSuraj Jitindar Singh     /* In Memory Table MMU h-calls */
1610d77a98b0SSuraj Jitindar Singh     spapr_register_hypercall(H_CLEAN_SLB, h_clean_slb);
1611d77a98b0SSuraj Jitindar Singh     spapr_register_hypercall(H_INVALIDATE_PID, h_invalidate_pid);
1612d77a98b0SSuraj Jitindar Singh     spapr_register_hypercall(H_REGISTER_PROC_TBL, h_register_process_table);
1613d77a98b0SSuraj Jitindar Singh 
1614c59704b2SSuraj Jitindar Singh     /* hcall-get-cpu-characteristics */
1615c59704b2SSuraj Jitindar Singh     spapr_register_hypercall(H_GET_CPU_CHARACTERISTICS,
1616c59704b2SSuraj Jitindar Singh                              h_get_cpu_characteristics);
1617c59704b2SSuraj Jitindar Singh 
1618*e6a19a64SMichael Tokarev     /* "debugger" hcalls (also used by SLOF). Note: We do -not- differentiate
16199f64bd8aSPaolo Bonzini      * here between the "CI" and the "CACHE" variants, they will use whatever
16209f64bd8aSPaolo Bonzini      * mapping attributes qemu is using. When using KVM, the kernel will
16219f64bd8aSPaolo Bonzini      * enforce the attributes more strongly
16229f64bd8aSPaolo Bonzini      */
16239f64bd8aSPaolo Bonzini     spapr_register_hypercall(H_LOGICAL_CI_LOAD, h_logical_load);
16249f64bd8aSPaolo Bonzini     spapr_register_hypercall(H_LOGICAL_CI_STORE, h_logical_store);
16259f64bd8aSPaolo Bonzini     spapr_register_hypercall(H_LOGICAL_CACHE_LOAD, h_logical_load);
16269f64bd8aSPaolo Bonzini     spapr_register_hypercall(H_LOGICAL_CACHE_STORE, h_logical_store);
16279f64bd8aSPaolo Bonzini     spapr_register_hypercall(H_LOGICAL_ICBI, h_logical_icbi);
16289f64bd8aSPaolo Bonzini     spapr_register_hypercall(H_LOGICAL_DCBF, h_logical_dcbf);
16299f64bd8aSPaolo Bonzini     spapr_register_hypercall(KVMPPC_H_LOGICAL_MEMOP, h_logical_memop);
16309f64bd8aSPaolo Bonzini 
16319f64bd8aSPaolo Bonzini     /* qemu/KVM-PPC specific hcalls */
16329f64bd8aSPaolo Bonzini     spapr_register_hypercall(KVMPPC_H_RTAS, h_rtas);
163342561bf2SAnton Blanchard 
16342a6593cbSAlexey Kardashevskiy     /* ibm,client-architecture-support support */
16352a6593cbSAlexey Kardashevskiy     spapr_register_hypercall(KVMPPC_H_CAS, h_client_architecture_support);
1636c24ba3d0SLaurent Vivier 
1637fea35ca4SAlexey Kardashevskiy     spapr_register_hypercall(KVMPPC_H_UPDATE_DT, h_update_dt);
1638120f738aSNicholas Piggin 
16396b8a0537SNicholas Piggin     spapr_register_nested();
16409f64bd8aSPaolo Bonzini }
16419f64bd8aSPaolo Bonzini 
16429f64bd8aSPaolo Bonzini type_init(hypercall_register_types)
1643