xref: /openbmc/qemu/hw/ppc/spapr_hcall.c (revision 9146206e)
10d75590dSPeter Maydell #include "qemu/osdep.h"
2da34e65cSMarkus Armbruster #include "qapi/error.h"
3b3946626SVincent Palatin #include "sysemu/hw_accel.h"
454d31236SMarkus Armbruster #include "sysemu/runstate.h"
503dd024fSPaolo Bonzini #include "qemu/log.h"
6db725815SMarkus Armbruster #include "qemu/main-loop.h"
70b8fa32fSMarkus Armbruster #include "qemu/module.h"
80b0b8310SDavid Gibson #include "qemu/error-report.h"
99f64bd8aSPaolo Bonzini #include "cpu.h"
1063c91552SPaolo Bonzini #include "exec/exec-all.h"
119f64bd8aSPaolo Bonzini #include "helper_regs.h"
120d09e41aSPaolo Bonzini #include "hw/ppc/spapr.h"
137388efafSDavid Gibson #include "hw/ppc/spapr_cpu_core.h"
14d5aea6f3SDavid Gibson #include "mmu-hash64.h"
153794d548SAlexey Kardashevskiy #include "cpu-models.h"
163794d548SAlexey Kardashevskiy #include "trace.h"
173794d548SAlexey Kardashevskiy #include "kvm_ppc.h"
18facdb8b6SMichael Roth #include "hw/ppc/spapr_ovec.h"
19b4db5413SSuraj Jitindar Singh #include "mmu-book3s-v3.h"
202cc0e2e8SDavid Hildenbrand #include "hw/mem/memory-device.h"
219f64bd8aSPaolo Bonzini 
22af08a58fSThomas Huth static bool has_spr(PowerPCCPU *cpu, int spr)
23af08a58fSThomas Huth {
24af08a58fSThomas Huth     /* We can test whether the SPR is defined by checking for a valid name */
25af08a58fSThomas Huth     return cpu->env.spr_cb[spr].name != NULL;
26af08a58fSThomas Huth }
27af08a58fSThomas Huth 
28c6404adeSDavid Gibson static inline bool valid_ptex(PowerPCCPU *cpu, target_ulong ptex)
29f3c75d42SAneesh Kumar K.V {
30f3c75d42SAneesh Kumar K.V     /*
3136778660SDavid Gibson      * hash value/pteg group index is normalized by HPT mask
32f3c75d42SAneesh Kumar K.V      */
3336778660SDavid Gibson     if (((ptex & ~7ULL) / HPTES_PER_GROUP) & ~ppc_hash64_hpt_mask(cpu)) {
34f3c75d42SAneesh Kumar K.V         return false;
35f3c75d42SAneesh Kumar K.V     }
36f3c75d42SAneesh Kumar K.V     return true;
37f3c75d42SAneesh Kumar K.V }
38f3c75d42SAneesh Kumar K.V 
39ce2918cbSDavid Gibson static bool is_ram_address(SpaprMachineState *spapr, hwaddr addr)
40ecbc25faSDavid Gibson {
41ecbc25faSDavid Gibson     MachineState *machine = MACHINE(spapr);
42e017da37SDavid Hildenbrand     DeviceMemoryState *dms = machine->device_memory;
43ecbc25faSDavid Gibson 
44ecbc25faSDavid Gibson     if (addr < machine->ram_size) {
45ecbc25faSDavid Gibson         return true;
46ecbc25faSDavid Gibson     }
47e017da37SDavid Hildenbrand     if ((addr >= dms->base)
48e017da37SDavid Hildenbrand         && ((addr - dms->base) < memory_region_size(&dms->mr))) {
49ecbc25faSDavid Gibson         return true;
50ecbc25faSDavid Gibson     }
51ecbc25faSDavid Gibson 
52ecbc25faSDavid Gibson     return false;
53ecbc25faSDavid Gibson }
54ecbc25faSDavid Gibson 
55ce2918cbSDavid Gibson static target_ulong h_enter(PowerPCCPU *cpu, SpaprMachineState *spapr,
569f64bd8aSPaolo Bonzini                             target_ulong opcode, target_ulong *args)
579f64bd8aSPaolo Bonzini {
589f64bd8aSPaolo Bonzini     target_ulong flags = args[0];
59c6404adeSDavid Gibson     target_ulong ptex = args[1];
609f64bd8aSPaolo Bonzini     target_ulong pteh = args[2];
619f64bd8aSPaolo Bonzini     target_ulong ptel = args[3];
621f0252e6SCédric Le Goater     unsigned apshift;
639f64bd8aSPaolo Bonzini     target_ulong raddr;
64c6404adeSDavid Gibson     target_ulong slot;
657222b94aSDavid Gibson     const ppc_hash_pte64_t *hptes;
669f64bd8aSPaolo Bonzini 
671f0252e6SCédric Le Goater     apshift = ppc_hash64_hpte_page_shift_noslb(cpu, pteh, ptel);
681114e712SDavid Gibson     if (!apshift) {
691114e712SDavid Gibson         /* Bad page size encoding */
709f64bd8aSPaolo Bonzini         return H_PARAMETER;
719f64bd8aSPaolo Bonzini     }
729f64bd8aSPaolo Bonzini 
731114e712SDavid Gibson     raddr = (ptel & HPTE64_R_RPN) & ~((1ULL << apshift) - 1);
749f64bd8aSPaolo Bonzini 
75ecbc25faSDavid Gibson     if (is_ram_address(spapr, raddr)) {
769f64bd8aSPaolo Bonzini         /* Regular RAM - should have WIMG=0010 */
77d5aea6f3SDavid Gibson         if ((ptel & HPTE64_R_WIMG) != HPTE64_R_M) {
789f64bd8aSPaolo Bonzini             return H_PARAMETER;
799f64bd8aSPaolo Bonzini         }
809f64bd8aSPaolo Bonzini     } else {
81c1175907SAneesh Kumar K.V         target_ulong wimg_flags;
829f64bd8aSPaolo Bonzini         /* Looks like an IO address */
839f64bd8aSPaolo Bonzini         /* FIXME: What WIMG combinations could be sensible for IO?
849f64bd8aSPaolo Bonzini          * For now we allow WIMG=010x, but are there others? */
859f64bd8aSPaolo Bonzini         /* FIXME: Should we check against registered IO addresses? */
86c1175907SAneesh Kumar K.V         wimg_flags = (ptel & (HPTE64_R_W | HPTE64_R_I | HPTE64_R_M));
87c1175907SAneesh Kumar K.V 
88c1175907SAneesh Kumar K.V         if (wimg_flags != HPTE64_R_I &&
89c1175907SAneesh Kumar K.V             wimg_flags != (HPTE64_R_I | HPTE64_R_M)) {
909f64bd8aSPaolo Bonzini             return H_PARAMETER;
919f64bd8aSPaolo Bonzini         }
929f64bd8aSPaolo Bonzini     }
939f64bd8aSPaolo Bonzini 
949f64bd8aSPaolo Bonzini     pteh &= ~0x60ULL;
959f64bd8aSPaolo Bonzini 
96c6404adeSDavid Gibson     if (!valid_ptex(cpu, ptex)) {
979f64bd8aSPaolo Bonzini         return H_PARAMETER;
989f64bd8aSPaolo Bonzini     }
997c43bca0SAneesh Kumar K.V 
100c6404adeSDavid Gibson     slot = ptex & 7ULL;
101c6404adeSDavid Gibson     ptex = ptex & ~7ULL;
102c6404adeSDavid Gibson 
1039f64bd8aSPaolo Bonzini     if (likely((flags & H_EXACT) == 0)) {
1047222b94aSDavid Gibson         hptes = ppc_hash64_map_hptes(cpu, ptex, HPTES_PER_GROUP);
105c6404adeSDavid Gibson         for (slot = 0; slot < 8; slot++) {
1067222b94aSDavid Gibson             if (!(ppc_hash64_hpte0(cpu, hptes, slot) & HPTE64_V_VALID)) {
1079f64bd8aSPaolo Bonzini                 break;
1089f64bd8aSPaolo Bonzini             }
1097aaf4957SAneesh Kumar K.V         }
1107222b94aSDavid Gibson         ppc_hash64_unmap_hptes(cpu, hptes, ptex, HPTES_PER_GROUP);
111c6404adeSDavid Gibson         if (slot == 8) {
1127aaf4957SAneesh Kumar K.V             return H_PTEG_FULL;
1137aaf4957SAneesh Kumar K.V         }
1149f64bd8aSPaolo Bonzini     } else {
1157222b94aSDavid Gibson         hptes = ppc_hash64_map_hptes(cpu, ptex + slot, 1);
1167222b94aSDavid Gibson         if (ppc_hash64_hpte0(cpu, hptes, 0) & HPTE64_V_VALID) {
1177222b94aSDavid Gibson             ppc_hash64_unmap_hptes(cpu, hptes, ptex + slot, 1);
1189f64bd8aSPaolo Bonzini             return H_PTEG_FULL;
1199f64bd8aSPaolo Bonzini         }
1207222b94aSDavid Gibson         ppc_hash64_unmap_hptes(cpu, hptes, ptex, 1);
1219f64bd8aSPaolo Bonzini     }
1227c43bca0SAneesh Kumar K.V 
123a2dd4e83SBenjamin Herrenschmidt     spapr_store_hpte(cpu, ptex + slot, pteh | HPTE64_V_HPTE_DIRTY, ptel);
1249f64bd8aSPaolo Bonzini 
125c6404adeSDavid Gibson     args[0] = ptex + slot;
1269f64bd8aSPaolo Bonzini     return H_SUCCESS;
1279f64bd8aSPaolo Bonzini }
1289f64bd8aSPaolo Bonzini 
129a3801402SStefan Weil typedef enum {
1309f64bd8aSPaolo Bonzini     REMOVE_SUCCESS = 0,
1319f64bd8aSPaolo Bonzini     REMOVE_NOT_FOUND = 1,
1329f64bd8aSPaolo Bonzini     REMOVE_PARM = 2,
1339f64bd8aSPaolo Bonzini     REMOVE_HW = 3,
134a3801402SStefan Weil } RemoveResult;
1359f64bd8aSPaolo Bonzini 
136a2dd4e83SBenjamin Herrenschmidt static RemoveResult remove_hpte(PowerPCCPU *cpu
137a2dd4e83SBenjamin Herrenschmidt                                 , target_ulong ptex,
1389f64bd8aSPaolo Bonzini                                 target_ulong avpn,
1399f64bd8aSPaolo Bonzini                                 target_ulong flags,
1409f64bd8aSPaolo Bonzini                                 target_ulong *vp, target_ulong *rp)
1419f64bd8aSPaolo Bonzini {
1427222b94aSDavid Gibson     const ppc_hash_pte64_t *hptes;
14361a36c9bSDavid Gibson     target_ulong v, r;
1449f64bd8aSPaolo Bonzini 
145c6404adeSDavid Gibson     if (!valid_ptex(cpu, ptex)) {
1469f64bd8aSPaolo Bonzini         return REMOVE_PARM;
1479f64bd8aSPaolo Bonzini     }
1489f64bd8aSPaolo Bonzini 
1497222b94aSDavid Gibson     hptes = ppc_hash64_map_hptes(cpu, ptex, 1);
1507222b94aSDavid Gibson     v = ppc_hash64_hpte0(cpu, hptes, 0);
1517222b94aSDavid Gibson     r = ppc_hash64_hpte1(cpu, hptes, 0);
1527222b94aSDavid Gibson     ppc_hash64_unmap_hptes(cpu, hptes, ptex, 1);
1539f64bd8aSPaolo Bonzini 
154d5aea6f3SDavid Gibson     if ((v & HPTE64_V_VALID) == 0 ||
1559f64bd8aSPaolo Bonzini         ((flags & H_AVPN) && (v & ~0x7fULL) != avpn) ||
1569f64bd8aSPaolo Bonzini         ((flags & H_ANDCOND) && (v & avpn) != 0)) {
1579f64bd8aSPaolo Bonzini         return REMOVE_NOT_FOUND;
1589f64bd8aSPaolo Bonzini     }
1599f64bd8aSPaolo Bonzini     *vp = v;
1609f64bd8aSPaolo Bonzini     *rp = r;
161a2dd4e83SBenjamin Herrenschmidt     spapr_store_hpte(cpu, ptex, HPTE64_V_HPTE_DIRTY, 0);
16261a36c9bSDavid Gibson     ppc_hash64_tlb_flush_hpte(cpu, ptex, v, r);
1639f64bd8aSPaolo Bonzini     return REMOVE_SUCCESS;
1649f64bd8aSPaolo Bonzini }
1659f64bd8aSPaolo Bonzini 
166ce2918cbSDavid Gibson static target_ulong h_remove(PowerPCCPU *cpu, SpaprMachineState *spapr,
1679f64bd8aSPaolo Bonzini                              target_ulong opcode, target_ulong *args)
1689f64bd8aSPaolo Bonzini {
169cd0c6f47SBenjamin Herrenschmidt     CPUPPCState *env = &cpu->env;
1709f64bd8aSPaolo Bonzini     target_ulong flags = args[0];
171c6404adeSDavid Gibson     target_ulong ptex = args[1];
1729f64bd8aSPaolo Bonzini     target_ulong avpn = args[2];
173a3801402SStefan Weil     RemoveResult ret;
1749f64bd8aSPaolo Bonzini 
175c6404adeSDavid Gibson     ret = remove_hpte(cpu, ptex, avpn, flags,
1769f64bd8aSPaolo Bonzini                       &args[0], &args[1]);
1779f64bd8aSPaolo Bonzini 
1789f64bd8aSPaolo Bonzini     switch (ret) {
1799f64bd8aSPaolo Bonzini     case REMOVE_SUCCESS:
180e3cffe6fSNikunj A Dadhania         check_tlb_flush(env, true);
1819f64bd8aSPaolo Bonzini         return H_SUCCESS;
1829f64bd8aSPaolo Bonzini 
1839f64bd8aSPaolo Bonzini     case REMOVE_NOT_FOUND:
1849f64bd8aSPaolo Bonzini         return H_NOT_FOUND;
1859f64bd8aSPaolo Bonzini 
1869f64bd8aSPaolo Bonzini     case REMOVE_PARM:
1879f64bd8aSPaolo Bonzini         return H_PARAMETER;
1889f64bd8aSPaolo Bonzini 
1899f64bd8aSPaolo Bonzini     case REMOVE_HW:
1909f64bd8aSPaolo Bonzini         return H_HARDWARE;
1919f64bd8aSPaolo Bonzini     }
1929f64bd8aSPaolo Bonzini 
1939a39970dSStefan Weil     g_assert_not_reached();
1949f64bd8aSPaolo Bonzini }
1959f64bd8aSPaolo Bonzini 
1969f64bd8aSPaolo Bonzini #define H_BULK_REMOVE_TYPE             0xc000000000000000ULL
1979f64bd8aSPaolo Bonzini #define   H_BULK_REMOVE_REQUEST        0x4000000000000000ULL
1989f64bd8aSPaolo Bonzini #define   H_BULK_REMOVE_RESPONSE       0x8000000000000000ULL
1999f64bd8aSPaolo Bonzini #define   H_BULK_REMOVE_END            0xc000000000000000ULL
2009f64bd8aSPaolo Bonzini #define H_BULK_REMOVE_CODE             0x3000000000000000ULL
2019f64bd8aSPaolo Bonzini #define   H_BULK_REMOVE_SUCCESS        0x0000000000000000ULL
2029f64bd8aSPaolo Bonzini #define   H_BULK_REMOVE_NOT_FOUND      0x1000000000000000ULL
2039f64bd8aSPaolo Bonzini #define   H_BULK_REMOVE_PARM           0x2000000000000000ULL
2049f64bd8aSPaolo Bonzini #define   H_BULK_REMOVE_HW             0x3000000000000000ULL
2059f64bd8aSPaolo Bonzini #define H_BULK_REMOVE_RC               0x0c00000000000000ULL
2069f64bd8aSPaolo Bonzini #define H_BULK_REMOVE_FLAGS            0x0300000000000000ULL
2079f64bd8aSPaolo Bonzini #define   H_BULK_REMOVE_ABSOLUTE       0x0000000000000000ULL
2089f64bd8aSPaolo Bonzini #define   H_BULK_REMOVE_ANDCOND        0x0100000000000000ULL
2099f64bd8aSPaolo Bonzini #define   H_BULK_REMOVE_AVPN           0x0200000000000000ULL
2109f64bd8aSPaolo Bonzini #define H_BULK_REMOVE_PTEX             0x00ffffffffffffffULL
2119f64bd8aSPaolo Bonzini 
2129f64bd8aSPaolo Bonzini #define H_BULK_REMOVE_MAX_BATCH        4
2139f64bd8aSPaolo Bonzini 
214ce2918cbSDavid Gibson static target_ulong h_bulk_remove(PowerPCCPU *cpu, SpaprMachineState *spapr,
2159f64bd8aSPaolo Bonzini                                   target_ulong opcode, target_ulong *args)
2169f64bd8aSPaolo Bonzini {
217cd0c6f47SBenjamin Herrenschmidt     CPUPPCState *env = &cpu->env;
2189f64bd8aSPaolo Bonzini     int i;
219cd0c6f47SBenjamin Herrenschmidt     target_ulong rc = H_SUCCESS;
2209f64bd8aSPaolo Bonzini 
2219f64bd8aSPaolo Bonzini     for (i = 0; i < H_BULK_REMOVE_MAX_BATCH; i++) {
2229f64bd8aSPaolo Bonzini         target_ulong *tsh = &args[i*2];
2239f64bd8aSPaolo Bonzini         target_ulong tsl = args[i*2 + 1];
2249f64bd8aSPaolo Bonzini         target_ulong v, r, ret;
2259f64bd8aSPaolo Bonzini 
2269f64bd8aSPaolo Bonzini         if ((*tsh & H_BULK_REMOVE_TYPE) == H_BULK_REMOVE_END) {
2279f64bd8aSPaolo Bonzini             break;
2289f64bd8aSPaolo Bonzini         } else if ((*tsh & H_BULK_REMOVE_TYPE) != H_BULK_REMOVE_REQUEST) {
2299f64bd8aSPaolo Bonzini             return H_PARAMETER;
2309f64bd8aSPaolo Bonzini         }
2319f64bd8aSPaolo Bonzini 
2329f64bd8aSPaolo Bonzini         *tsh &= H_BULK_REMOVE_PTEX | H_BULK_REMOVE_FLAGS;
2339f64bd8aSPaolo Bonzini         *tsh |= H_BULK_REMOVE_RESPONSE;
2349f64bd8aSPaolo Bonzini 
2359f64bd8aSPaolo Bonzini         if ((*tsh & H_BULK_REMOVE_ANDCOND) && (*tsh & H_BULK_REMOVE_AVPN)) {
2369f64bd8aSPaolo Bonzini             *tsh |= H_BULK_REMOVE_PARM;
2379f64bd8aSPaolo Bonzini             return H_PARAMETER;
2389f64bd8aSPaolo Bonzini         }
2399f64bd8aSPaolo Bonzini 
2407ef23068SDavid Gibson         ret = remove_hpte(cpu, *tsh & H_BULK_REMOVE_PTEX, tsl,
2419f64bd8aSPaolo Bonzini                           (*tsh & H_BULK_REMOVE_FLAGS) >> 26,
2429f64bd8aSPaolo Bonzini                           &v, &r);
2439f64bd8aSPaolo Bonzini 
2449f64bd8aSPaolo Bonzini         *tsh |= ret << 60;
2459f64bd8aSPaolo Bonzini 
2469f64bd8aSPaolo Bonzini         switch (ret) {
2479f64bd8aSPaolo Bonzini         case REMOVE_SUCCESS:
248d5aea6f3SDavid Gibson             *tsh |= (r & (HPTE64_R_C | HPTE64_R_R)) << 43;
2499f64bd8aSPaolo Bonzini             break;
2509f64bd8aSPaolo Bonzini 
2519f64bd8aSPaolo Bonzini         case REMOVE_PARM:
252cd0c6f47SBenjamin Herrenschmidt             rc = H_PARAMETER;
253cd0c6f47SBenjamin Herrenschmidt             goto exit;
2549f64bd8aSPaolo Bonzini 
2559f64bd8aSPaolo Bonzini         case REMOVE_HW:
256cd0c6f47SBenjamin Herrenschmidt             rc = H_HARDWARE;
257cd0c6f47SBenjamin Herrenschmidt             goto exit;
2589f64bd8aSPaolo Bonzini         }
2599f64bd8aSPaolo Bonzini     }
260cd0c6f47SBenjamin Herrenschmidt  exit:
261e3cffe6fSNikunj A Dadhania     check_tlb_flush(env, true);
2629f64bd8aSPaolo Bonzini 
263cd0c6f47SBenjamin Herrenschmidt     return rc;
2649f64bd8aSPaolo Bonzini }
2659f64bd8aSPaolo Bonzini 
266ce2918cbSDavid Gibson static target_ulong h_protect(PowerPCCPU *cpu, SpaprMachineState *spapr,
2679f64bd8aSPaolo Bonzini                               target_ulong opcode, target_ulong *args)
2689f64bd8aSPaolo Bonzini {
2699f64bd8aSPaolo Bonzini     CPUPPCState *env = &cpu->env;
2709f64bd8aSPaolo Bonzini     target_ulong flags = args[0];
271c6404adeSDavid Gibson     target_ulong ptex = args[1];
2729f64bd8aSPaolo Bonzini     target_ulong avpn = args[2];
2737222b94aSDavid Gibson     const ppc_hash_pte64_t *hptes;
27461a36c9bSDavid Gibson     target_ulong v, r;
2759f64bd8aSPaolo Bonzini 
276c6404adeSDavid Gibson     if (!valid_ptex(cpu, ptex)) {
2779f64bd8aSPaolo Bonzini         return H_PARAMETER;
2789f64bd8aSPaolo Bonzini     }
2799f64bd8aSPaolo Bonzini 
2807222b94aSDavid Gibson     hptes = ppc_hash64_map_hptes(cpu, ptex, 1);
2817222b94aSDavid Gibson     v = ppc_hash64_hpte0(cpu, hptes, 0);
2827222b94aSDavid Gibson     r = ppc_hash64_hpte1(cpu, hptes, 0);
2837222b94aSDavid Gibson     ppc_hash64_unmap_hptes(cpu, hptes, ptex, 1);
2849f64bd8aSPaolo Bonzini 
285d5aea6f3SDavid Gibson     if ((v & HPTE64_V_VALID) == 0 ||
2869f64bd8aSPaolo Bonzini         ((flags & H_AVPN) && (v & ~0x7fULL) != avpn)) {
2879f64bd8aSPaolo Bonzini         return H_NOT_FOUND;
2889f64bd8aSPaolo Bonzini     }
2899f64bd8aSPaolo Bonzini 
290d5aea6f3SDavid Gibson     r &= ~(HPTE64_R_PP0 | HPTE64_R_PP | HPTE64_R_N |
291d5aea6f3SDavid Gibson            HPTE64_R_KEY_HI | HPTE64_R_KEY_LO);
292d5aea6f3SDavid Gibson     r |= (flags << 55) & HPTE64_R_PP0;
293d5aea6f3SDavid Gibson     r |= (flags << 48) & HPTE64_R_KEY_HI;
294d5aea6f3SDavid Gibson     r |= flags & (HPTE64_R_PP | HPTE64_R_N | HPTE64_R_KEY_LO);
295a2dd4e83SBenjamin Herrenschmidt     spapr_store_hpte(cpu, ptex,
2963f94170bSAneesh Kumar K.V                      (v & ~HPTE64_V_VALID) | HPTE64_V_HPTE_DIRTY, 0);
297c6404adeSDavid Gibson     ppc_hash64_tlb_flush_hpte(cpu, ptex, v, r);
298d76ab5e1SNikunj A Dadhania     /* Flush the tlb */
299d76ab5e1SNikunj A Dadhania     check_tlb_flush(env, true);
3009f64bd8aSPaolo Bonzini     /* Don't need a memory barrier, due to qemu's global lock */
301a2dd4e83SBenjamin Herrenschmidt     spapr_store_hpte(cpu, ptex, v | HPTE64_V_HPTE_DIRTY, r);
3029f64bd8aSPaolo Bonzini     return H_SUCCESS;
3039f64bd8aSPaolo Bonzini }
3049f64bd8aSPaolo Bonzini 
305ce2918cbSDavid Gibson static target_ulong h_read(PowerPCCPU *cpu, SpaprMachineState *spapr,
306fa388916SAnthony Liguori                            target_ulong opcode, target_ulong *args)
307fa388916SAnthony Liguori {
308fa388916SAnthony Liguori     target_ulong flags = args[0];
309c6404adeSDavid Gibson     target_ulong ptex = args[1];
310fa388916SAnthony Liguori     int i, ridx, n_entries = 1;
311993aaf0cSBenjamin Herrenschmidt     const ppc_hash_pte64_t *hptes;
312fa388916SAnthony Liguori 
313c6404adeSDavid Gibson     if (!valid_ptex(cpu, ptex)) {
314fa388916SAnthony Liguori         return H_PARAMETER;
315fa388916SAnthony Liguori     }
316fa388916SAnthony Liguori 
317fa388916SAnthony Liguori     if (flags & H_READ_4) {
318fa388916SAnthony Liguori         /* Clear the two low order bits */
319c6404adeSDavid Gibson         ptex &= ~(3ULL);
320fa388916SAnthony Liguori         n_entries = 4;
321fa388916SAnthony Liguori     }
322fa388916SAnthony Liguori 
323993aaf0cSBenjamin Herrenschmidt     hptes = ppc_hash64_map_hptes(cpu, ptex, n_entries);
324fa388916SAnthony Liguori     for (i = 0, ridx = 0; i < n_entries; i++) {
325993aaf0cSBenjamin Herrenschmidt         args[ridx++] = ppc_hash64_hpte0(cpu, hptes, i);
326993aaf0cSBenjamin Herrenschmidt         args[ridx++] = ppc_hash64_hpte1(cpu, hptes, i);
327fa388916SAnthony Liguori     }
328993aaf0cSBenjamin Herrenschmidt     ppc_hash64_unmap_hptes(cpu, hptes, ptex, n_entries);
329fa388916SAnthony Liguori 
330fa388916SAnthony Liguori     return H_SUCCESS;
331fa388916SAnthony Liguori }
332fa388916SAnthony Liguori 
333ce2918cbSDavid Gibson struct SpaprPendingHpt {
3340b0b8310SDavid Gibson     /* These fields are read-only after initialization */
3350b0b8310SDavid Gibson     int shift;
3360b0b8310SDavid Gibson     QemuThread thread;
3370b0b8310SDavid Gibson 
3380b0b8310SDavid Gibson     /* These fields are protected by the BQL */
3390b0b8310SDavid Gibson     bool complete;
3400b0b8310SDavid Gibson 
3410b0b8310SDavid Gibson     /* These fields are private to the preparation thread if
3420b0b8310SDavid Gibson      * !complete, otherwise protected by the BQL */
3430b0b8310SDavid Gibson     int ret;
3440b0b8310SDavid Gibson     void *hpt;
3450b0b8310SDavid Gibson };
3460b0b8310SDavid Gibson 
347ce2918cbSDavid Gibson static void free_pending_hpt(SpaprPendingHpt *pending)
3480b0b8310SDavid Gibson {
3490b0b8310SDavid Gibson     if (pending->hpt) {
3500b0b8310SDavid Gibson         qemu_vfree(pending->hpt);
3510b0b8310SDavid Gibson     }
3520b0b8310SDavid Gibson 
3530b0b8310SDavid Gibson     g_free(pending);
3540b0b8310SDavid Gibson }
3550b0b8310SDavid Gibson 
3560b0b8310SDavid Gibson static void *hpt_prepare_thread(void *opaque)
3570b0b8310SDavid Gibson {
358ce2918cbSDavid Gibson     SpaprPendingHpt *pending = opaque;
3590b0b8310SDavid Gibson     size_t size = 1ULL << pending->shift;
3600b0b8310SDavid Gibson 
3610b0b8310SDavid Gibson     pending->hpt = qemu_memalign(size, size);
3620b0b8310SDavid Gibson     if (pending->hpt) {
3630b0b8310SDavid Gibson         memset(pending->hpt, 0, size);
3640b0b8310SDavid Gibson         pending->ret = H_SUCCESS;
3650b0b8310SDavid Gibson     } else {
3660b0b8310SDavid Gibson         pending->ret = H_NO_MEM;
3670b0b8310SDavid Gibson     }
3680b0b8310SDavid Gibson 
3690b0b8310SDavid Gibson     qemu_mutex_lock_iothread();
3700b0b8310SDavid Gibson 
3710b0b8310SDavid Gibson     if (SPAPR_MACHINE(qdev_get_machine())->pending_hpt == pending) {
3720b0b8310SDavid Gibson         /* Ready to go */
3730b0b8310SDavid Gibson         pending->complete = true;
3740b0b8310SDavid Gibson     } else {
3750b0b8310SDavid Gibson         /* We've been cancelled, clean ourselves up */
3760b0b8310SDavid Gibson         free_pending_hpt(pending);
3770b0b8310SDavid Gibson     }
3780b0b8310SDavid Gibson 
3790b0b8310SDavid Gibson     qemu_mutex_unlock_iothread();
3800b0b8310SDavid Gibson     return NULL;
3810b0b8310SDavid Gibson }
3820b0b8310SDavid Gibson 
3830b0b8310SDavid Gibson /* Must be called with BQL held */
384ce2918cbSDavid Gibson static void cancel_hpt_prepare(SpaprMachineState *spapr)
3850b0b8310SDavid Gibson {
386ce2918cbSDavid Gibson     SpaprPendingHpt *pending = spapr->pending_hpt;
3870b0b8310SDavid Gibson 
3880b0b8310SDavid Gibson     /* Let the thread know it's cancelled */
3890b0b8310SDavid Gibson     spapr->pending_hpt = NULL;
3900b0b8310SDavid Gibson 
3910b0b8310SDavid Gibson     if (!pending) {
3920b0b8310SDavid Gibson         /* Nothing to do */
3930b0b8310SDavid Gibson         return;
3940b0b8310SDavid Gibson     }
3950b0b8310SDavid Gibson 
3960b0b8310SDavid Gibson     if (!pending->complete) {
3970b0b8310SDavid Gibson         /* thread will clean itself up */
3980b0b8310SDavid Gibson         return;
3990b0b8310SDavid Gibson     }
4000b0b8310SDavid Gibson 
4010b0b8310SDavid Gibson     free_pending_hpt(pending);
4020b0b8310SDavid Gibson }
4030b0b8310SDavid Gibson 
404b55d295eSDavid Gibson /* Convert a return code from the KVM ioctl()s implementing resize HPT
405b55d295eSDavid Gibson  * into a PAPR hypercall return code */
406b55d295eSDavid Gibson static target_ulong resize_hpt_convert_rc(int ret)
407b55d295eSDavid Gibson {
408b55d295eSDavid Gibson     if (ret >= 100000) {
409b55d295eSDavid Gibson         return H_LONG_BUSY_ORDER_100_SEC;
410b55d295eSDavid Gibson     } else if (ret >= 10000) {
411b55d295eSDavid Gibson         return H_LONG_BUSY_ORDER_10_SEC;
412b55d295eSDavid Gibson     } else if (ret >= 1000) {
413b55d295eSDavid Gibson         return H_LONG_BUSY_ORDER_1_SEC;
414b55d295eSDavid Gibson     } else if (ret >= 100) {
415b55d295eSDavid Gibson         return H_LONG_BUSY_ORDER_100_MSEC;
416b55d295eSDavid Gibson     } else if (ret >= 10) {
417b55d295eSDavid Gibson         return H_LONG_BUSY_ORDER_10_MSEC;
418b55d295eSDavid Gibson     } else if (ret > 0) {
419b55d295eSDavid Gibson         return H_LONG_BUSY_ORDER_1_MSEC;
420b55d295eSDavid Gibson     }
421b55d295eSDavid Gibson 
422b55d295eSDavid Gibson     switch (ret) {
423b55d295eSDavid Gibson     case 0:
424b55d295eSDavid Gibson         return H_SUCCESS;
425b55d295eSDavid Gibson     case -EPERM:
426b55d295eSDavid Gibson         return H_AUTHORITY;
427b55d295eSDavid Gibson     case -EINVAL:
428b55d295eSDavid Gibson         return H_PARAMETER;
429b55d295eSDavid Gibson     case -ENXIO:
430b55d295eSDavid Gibson         return H_CLOSED;
431b55d295eSDavid Gibson     case -ENOSPC:
432b55d295eSDavid Gibson         return H_PTEG_FULL;
433b55d295eSDavid Gibson     case -EBUSY:
434b55d295eSDavid Gibson         return H_BUSY;
435b55d295eSDavid Gibson     case -ENOMEM:
436b55d295eSDavid Gibson         return H_NO_MEM;
437b55d295eSDavid Gibson     default:
438b55d295eSDavid Gibson         return H_HARDWARE;
439b55d295eSDavid Gibson     }
440b55d295eSDavid Gibson }
441b55d295eSDavid Gibson 
44230f4b05bSDavid Gibson static target_ulong h_resize_hpt_prepare(PowerPCCPU *cpu,
443ce2918cbSDavid Gibson                                          SpaprMachineState *spapr,
44430f4b05bSDavid Gibson                                          target_ulong opcode,
44530f4b05bSDavid Gibson                                          target_ulong *args)
44630f4b05bSDavid Gibson {
44730f4b05bSDavid Gibson     target_ulong flags = args[0];
4480b0b8310SDavid Gibson     int shift = args[1];
449ce2918cbSDavid Gibson     SpaprPendingHpt *pending = spapr->pending_hpt;
450db50f280SDavid Gibson     uint64_t current_ram_size;
451b55d295eSDavid Gibson     int rc;
45230f4b05bSDavid Gibson 
45330f4b05bSDavid Gibson     if (spapr->resize_hpt == SPAPR_RESIZE_HPT_DISABLED) {
45430f4b05bSDavid Gibson         return H_AUTHORITY;
45530f4b05bSDavid Gibson     }
45630f4b05bSDavid Gibson 
4570b0b8310SDavid Gibson     if (!spapr->htab_shift) {
4580b0b8310SDavid Gibson         /* Radix guest, no HPT */
4590b0b8310SDavid Gibson         return H_NOT_AVAILABLE;
4600b0b8310SDavid Gibson     }
4610b0b8310SDavid Gibson 
46230f4b05bSDavid Gibson     trace_spapr_h_resize_hpt_prepare(flags, shift);
4630b0b8310SDavid Gibson 
4640b0b8310SDavid Gibson     if (flags != 0) {
4650b0b8310SDavid Gibson         return H_PARAMETER;
4660b0b8310SDavid Gibson     }
4670b0b8310SDavid Gibson 
4680b0b8310SDavid Gibson     if (shift && ((shift < 18) || (shift > 46))) {
4690b0b8310SDavid Gibson         return H_PARAMETER;
4700b0b8310SDavid Gibson     }
4710b0b8310SDavid Gibson 
472db50f280SDavid Gibson     current_ram_size = MACHINE(spapr)->ram_size + get_plugged_memory_size();
4730b0b8310SDavid Gibson 
4740b0b8310SDavid Gibson     /* We only allow the guest to allocate an HPT one order above what
4750b0b8310SDavid Gibson      * we'd normally give them (to stop a small guest claiming a huge
4760b0b8310SDavid Gibson      * chunk of resources in the HPT */
4770b0b8310SDavid Gibson     if (shift > (spapr_hpt_shift_for_ramsize(current_ram_size) + 1)) {
4780b0b8310SDavid Gibson         return H_RESOURCE;
4790b0b8310SDavid Gibson     }
4800b0b8310SDavid Gibson 
481b55d295eSDavid Gibson     rc = kvmppc_resize_hpt_prepare(cpu, flags, shift);
482b55d295eSDavid Gibson     if (rc != -ENOSYS) {
483b55d295eSDavid Gibson         return resize_hpt_convert_rc(rc);
484b55d295eSDavid Gibson     }
485b55d295eSDavid Gibson 
4860b0b8310SDavid Gibson     if (pending) {
4870b0b8310SDavid Gibson         /* something already in progress */
4880b0b8310SDavid Gibson         if (pending->shift == shift) {
4890b0b8310SDavid Gibson             /* and it's suitable */
4900b0b8310SDavid Gibson             if (pending->complete) {
4910b0b8310SDavid Gibson                 return pending->ret;
4920b0b8310SDavid Gibson             } else {
4930b0b8310SDavid Gibson                 return H_LONG_BUSY_ORDER_100_MSEC;
4940b0b8310SDavid Gibson             }
4950b0b8310SDavid Gibson         }
4960b0b8310SDavid Gibson 
4970b0b8310SDavid Gibson         /* not suitable, cancel and replace */
4980b0b8310SDavid Gibson         cancel_hpt_prepare(spapr);
4990b0b8310SDavid Gibson     }
5000b0b8310SDavid Gibson 
5010b0b8310SDavid Gibson     if (!shift) {
5020b0b8310SDavid Gibson         /* nothing to do */
5030b0b8310SDavid Gibson         return H_SUCCESS;
5040b0b8310SDavid Gibson     }
5050b0b8310SDavid Gibson 
5060b0b8310SDavid Gibson     /* start new prepare */
5070b0b8310SDavid Gibson 
508ce2918cbSDavid Gibson     pending = g_new0(SpaprPendingHpt, 1);
5090b0b8310SDavid Gibson     pending->shift = shift;
5100b0b8310SDavid Gibson     pending->ret = H_HARDWARE;
5110b0b8310SDavid Gibson 
5120b0b8310SDavid Gibson     qemu_thread_create(&pending->thread, "sPAPR HPT prepare",
5130b0b8310SDavid Gibson                        hpt_prepare_thread, pending, QEMU_THREAD_DETACHED);
5140b0b8310SDavid Gibson 
5150b0b8310SDavid Gibson     spapr->pending_hpt = pending;
5160b0b8310SDavid Gibson 
5170b0b8310SDavid Gibson     /* In theory we could estimate the time more accurately based on
5180b0b8310SDavid Gibson      * the new size, but there's not much point */
5190b0b8310SDavid Gibson     return H_LONG_BUSY_ORDER_100_MSEC;
5200b0b8310SDavid Gibson }
5210b0b8310SDavid Gibson 
5220b0b8310SDavid Gibson static uint64_t new_hpte_load0(void *htab, uint64_t pteg, int slot)
5230b0b8310SDavid Gibson {
5240b0b8310SDavid Gibson     uint8_t *addr = htab;
5250b0b8310SDavid Gibson 
5260b0b8310SDavid Gibson     addr += pteg * HASH_PTEG_SIZE_64;
5270b0b8310SDavid Gibson     addr += slot * HASH_PTE_SIZE_64;
5280b0b8310SDavid Gibson     return  ldq_p(addr);
5290b0b8310SDavid Gibson }
5300b0b8310SDavid Gibson 
5310b0b8310SDavid Gibson static void new_hpte_store(void *htab, uint64_t pteg, int slot,
5320b0b8310SDavid Gibson                            uint64_t pte0, uint64_t pte1)
5330b0b8310SDavid Gibson {
5340b0b8310SDavid Gibson     uint8_t *addr = htab;
5350b0b8310SDavid Gibson 
5360b0b8310SDavid Gibson     addr += pteg * HASH_PTEG_SIZE_64;
5370b0b8310SDavid Gibson     addr += slot * HASH_PTE_SIZE_64;
5380b0b8310SDavid Gibson 
5390b0b8310SDavid Gibson     stq_p(addr, pte0);
5400b0b8310SDavid Gibson     stq_p(addr + HASH_PTE_SIZE_64 / 2, pte1);
5410b0b8310SDavid Gibson }
5420b0b8310SDavid Gibson 
5430b0b8310SDavid Gibson static int rehash_hpte(PowerPCCPU *cpu,
5440b0b8310SDavid Gibson                        const ppc_hash_pte64_t *hptes,
5450b0b8310SDavid Gibson                        void *old_hpt, uint64_t oldsize,
5460b0b8310SDavid Gibson                        void *new_hpt, uint64_t newsize,
5470b0b8310SDavid Gibson                        uint64_t pteg, int slot)
5480b0b8310SDavid Gibson {
5490b0b8310SDavid Gibson     uint64_t old_hash_mask = (oldsize >> 7) - 1;
5500b0b8310SDavid Gibson     uint64_t new_hash_mask = (newsize >> 7) - 1;
5510b0b8310SDavid Gibson     target_ulong pte0 = ppc_hash64_hpte0(cpu, hptes, slot);
5520b0b8310SDavid Gibson     target_ulong pte1;
5530b0b8310SDavid Gibson     uint64_t avpn;
5540b0b8310SDavid Gibson     unsigned base_pg_shift;
5550b0b8310SDavid Gibson     uint64_t hash, new_pteg, replace_pte0;
5560b0b8310SDavid Gibson 
5570b0b8310SDavid Gibson     if (!(pte0 & HPTE64_V_VALID) || !(pte0 & HPTE64_V_BOLTED)) {
5580b0b8310SDavid Gibson         return H_SUCCESS;
5590b0b8310SDavid Gibson     }
5600b0b8310SDavid Gibson 
5610b0b8310SDavid Gibson     pte1 = ppc_hash64_hpte1(cpu, hptes, slot);
5620b0b8310SDavid Gibson 
5630b0b8310SDavid Gibson     base_pg_shift = ppc_hash64_hpte_page_shift_noslb(cpu, pte0, pte1);
5640b0b8310SDavid Gibson     assert(base_pg_shift); /* H_ENTER shouldn't allow a bad encoding */
5650b0b8310SDavid Gibson     avpn = HPTE64_V_AVPN_VAL(pte0) & ~(((1ULL << base_pg_shift) - 1) >> 23);
5660b0b8310SDavid Gibson 
5670b0b8310SDavid Gibson     if (pte0 & HPTE64_V_SECONDARY) {
5680b0b8310SDavid Gibson         pteg = ~pteg;
5690b0b8310SDavid Gibson     }
5700b0b8310SDavid Gibson 
5710b0b8310SDavid Gibson     if ((pte0 & HPTE64_V_SSIZE) == HPTE64_V_SSIZE_256M) {
5720b0b8310SDavid Gibson         uint64_t offset, vsid;
5730b0b8310SDavid Gibson 
5740b0b8310SDavid Gibson         /* We only have 28 - 23 bits of offset in avpn */
5750b0b8310SDavid Gibson         offset = (avpn & 0x1f) << 23;
5760b0b8310SDavid Gibson         vsid = avpn >> 5;
5770b0b8310SDavid Gibson         /* We can find more bits from the pteg value */
5780b0b8310SDavid Gibson         if (base_pg_shift < 23) {
5790b0b8310SDavid Gibson             offset |= ((vsid ^ pteg) & old_hash_mask) << base_pg_shift;
5800b0b8310SDavid Gibson         }
5810b0b8310SDavid Gibson 
5820b0b8310SDavid Gibson         hash = vsid ^ (offset >> base_pg_shift);
5830b0b8310SDavid Gibson     } else if ((pte0 & HPTE64_V_SSIZE) == HPTE64_V_SSIZE_1T) {
5840b0b8310SDavid Gibson         uint64_t offset, vsid;
5850b0b8310SDavid Gibson 
5860b0b8310SDavid Gibson         /* We only have 40 - 23 bits of seg_off in avpn */
5870b0b8310SDavid Gibson         offset = (avpn & 0x1ffff) << 23;
5880b0b8310SDavid Gibson         vsid = avpn >> 17;
5890b0b8310SDavid Gibson         if (base_pg_shift < 23) {
5900b0b8310SDavid Gibson             offset |= ((vsid ^ (vsid << 25) ^ pteg) & old_hash_mask)
5910b0b8310SDavid Gibson                 << base_pg_shift;
5920b0b8310SDavid Gibson         }
5930b0b8310SDavid Gibson 
5940b0b8310SDavid Gibson         hash = vsid ^ (vsid << 25) ^ (offset >> base_pg_shift);
5950b0b8310SDavid Gibson     } else {
5960b0b8310SDavid Gibson         error_report("rehash_pte: Bad segment size in HPTE");
59730f4b05bSDavid Gibson         return H_HARDWARE;
59830f4b05bSDavid Gibson     }
59930f4b05bSDavid Gibson 
6000b0b8310SDavid Gibson     new_pteg = hash & new_hash_mask;
6010b0b8310SDavid Gibson     if (pte0 & HPTE64_V_SECONDARY) {
6020b0b8310SDavid Gibson         assert(~pteg == (hash & old_hash_mask));
6030b0b8310SDavid Gibson         new_pteg = ~new_pteg;
6040b0b8310SDavid Gibson     } else {
6050b0b8310SDavid Gibson         assert(pteg == (hash & old_hash_mask));
6060b0b8310SDavid Gibson     }
6070b0b8310SDavid Gibson     assert((oldsize != newsize) || (pteg == new_pteg));
6080b0b8310SDavid Gibson     replace_pte0 = new_hpte_load0(new_hpt, new_pteg, slot);
6090b0b8310SDavid Gibson     /*
6100b0b8310SDavid Gibson      * Strictly speaking, we don't need all these tests, since we only
6110b0b8310SDavid Gibson      * ever rehash bolted HPTEs.  We might in future handle non-bolted
6120b0b8310SDavid Gibson      * HPTEs, though so make the logic correct for those cases as
6130b0b8310SDavid Gibson      * well.
6140b0b8310SDavid Gibson      */
6150b0b8310SDavid Gibson     if (replace_pte0 & HPTE64_V_VALID) {
6160b0b8310SDavid Gibson         assert(newsize < oldsize);
6170b0b8310SDavid Gibson         if (replace_pte0 & HPTE64_V_BOLTED) {
6180b0b8310SDavid Gibson             if (pte0 & HPTE64_V_BOLTED) {
6190b0b8310SDavid Gibson                 /* Bolted collision, nothing we can do */
6200b0b8310SDavid Gibson                 return H_PTEG_FULL;
6210b0b8310SDavid Gibson             } else {
6220b0b8310SDavid Gibson                 /* Discard this hpte */
6230b0b8310SDavid Gibson                 return H_SUCCESS;
6240b0b8310SDavid Gibson             }
6250b0b8310SDavid Gibson         }
6260b0b8310SDavid Gibson     }
6270b0b8310SDavid Gibson 
6280b0b8310SDavid Gibson     new_hpte_store(new_hpt, new_pteg, slot, pte0, pte1);
6290b0b8310SDavid Gibson     return H_SUCCESS;
6300b0b8310SDavid Gibson }
6310b0b8310SDavid Gibson 
6320b0b8310SDavid Gibson static int rehash_hpt(PowerPCCPU *cpu,
6330b0b8310SDavid Gibson                       void *old_hpt, uint64_t oldsize,
6340b0b8310SDavid Gibson                       void *new_hpt, uint64_t newsize)
6350b0b8310SDavid Gibson {
6360b0b8310SDavid Gibson     uint64_t n_ptegs = oldsize >> 7;
6370b0b8310SDavid Gibson     uint64_t pteg;
6380b0b8310SDavid Gibson     int slot;
6390b0b8310SDavid Gibson     int rc;
6400b0b8310SDavid Gibson 
6410b0b8310SDavid Gibson     for (pteg = 0; pteg < n_ptegs; pteg++) {
6420b0b8310SDavid Gibson         hwaddr ptex = pteg * HPTES_PER_GROUP;
6430b0b8310SDavid Gibson         const ppc_hash_pte64_t *hptes
6440b0b8310SDavid Gibson             = ppc_hash64_map_hptes(cpu, ptex, HPTES_PER_GROUP);
6450b0b8310SDavid Gibson 
6460b0b8310SDavid Gibson         if (!hptes) {
6470b0b8310SDavid Gibson             return H_HARDWARE;
6480b0b8310SDavid Gibson         }
6490b0b8310SDavid Gibson 
6500b0b8310SDavid Gibson         for (slot = 0; slot < HPTES_PER_GROUP; slot++) {
6510b0b8310SDavid Gibson             rc = rehash_hpte(cpu, hptes, old_hpt, oldsize, new_hpt, newsize,
6520b0b8310SDavid Gibson                              pteg, slot);
6530b0b8310SDavid Gibson             if (rc != H_SUCCESS) {
6540b0b8310SDavid Gibson                 ppc_hash64_unmap_hptes(cpu, hptes, ptex, HPTES_PER_GROUP);
6550b0b8310SDavid Gibson                 return rc;
6560b0b8310SDavid Gibson             }
6570b0b8310SDavid Gibson         }
6580b0b8310SDavid Gibson         ppc_hash64_unmap_hptes(cpu, hptes, ptex, HPTES_PER_GROUP);
6590b0b8310SDavid Gibson     }
6600b0b8310SDavid Gibson 
6610b0b8310SDavid Gibson     return H_SUCCESS;
6620b0b8310SDavid Gibson }
6630b0b8310SDavid Gibson 
6641ec26c75SGreg Kurz static void do_push_sregs_to_kvm_pr(CPUState *cs, run_on_cpu_data data)
6651ec26c75SGreg Kurz {
6661ec26c75SGreg Kurz     int ret;
6671ec26c75SGreg Kurz 
6681ec26c75SGreg Kurz     cpu_synchronize_state(cs);
6691ec26c75SGreg Kurz 
6701ec26c75SGreg Kurz     ret = kvmppc_put_books_sregs(POWERPC_CPU(cs));
6711ec26c75SGreg Kurz     if (ret < 0) {
6721ec26c75SGreg Kurz         error_report("failed to push sregs to KVM: %s", strerror(-ret));
6731ec26c75SGreg Kurz         exit(1);
6741ec26c75SGreg Kurz     }
6751ec26c75SGreg Kurz }
6761ec26c75SGreg Kurz 
677ce2918cbSDavid Gibson static void push_sregs_to_kvm_pr(SpaprMachineState *spapr)
6781ec26c75SGreg Kurz {
6791ec26c75SGreg Kurz     CPUState *cs;
6801ec26c75SGreg Kurz 
6811ec26c75SGreg Kurz     /*
6821ec26c75SGreg Kurz      * This is a hack for the benefit of KVM PR - it abuses the SDR1
6831ec26c75SGreg Kurz      * slot in kvm_sregs to communicate the userspace address of the
6841ec26c75SGreg Kurz      * HPT
6851ec26c75SGreg Kurz      */
6861ec26c75SGreg Kurz     if (!kvm_enabled() || !spapr->htab) {
6871ec26c75SGreg Kurz         return;
6881ec26c75SGreg Kurz     }
6891ec26c75SGreg Kurz 
6901ec26c75SGreg Kurz     CPU_FOREACH(cs) {
6911ec26c75SGreg Kurz         run_on_cpu(cs, do_push_sregs_to_kvm_pr, RUN_ON_CPU_NULL);
6921ec26c75SGreg Kurz     }
6931ec26c75SGreg Kurz }
6941ec26c75SGreg Kurz 
69530f4b05bSDavid Gibson static target_ulong h_resize_hpt_commit(PowerPCCPU *cpu,
696ce2918cbSDavid Gibson                                         SpaprMachineState *spapr,
69730f4b05bSDavid Gibson                                         target_ulong opcode,
69830f4b05bSDavid Gibson                                         target_ulong *args)
69930f4b05bSDavid Gibson {
70030f4b05bSDavid Gibson     target_ulong flags = args[0];
70130f4b05bSDavid Gibson     target_ulong shift = args[1];
702ce2918cbSDavid Gibson     SpaprPendingHpt *pending = spapr->pending_hpt;
7030b0b8310SDavid Gibson     int rc;
7040b0b8310SDavid Gibson     size_t newsize;
70530f4b05bSDavid Gibson 
70630f4b05bSDavid Gibson     if (spapr->resize_hpt == SPAPR_RESIZE_HPT_DISABLED) {
70730f4b05bSDavid Gibson         return H_AUTHORITY;
70830f4b05bSDavid Gibson     }
70930f4b05bSDavid Gibson 
71094789567SDaniel Henrique Barboza     if (!spapr->htab_shift) {
71194789567SDaniel Henrique Barboza         /* Radix guest, no HPT */
71294789567SDaniel Henrique Barboza         return H_NOT_AVAILABLE;
71394789567SDaniel Henrique Barboza     }
71494789567SDaniel Henrique Barboza 
71530f4b05bSDavid Gibson     trace_spapr_h_resize_hpt_commit(flags, shift);
7160b0b8310SDavid Gibson 
717b55d295eSDavid Gibson     rc = kvmppc_resize_hpt_commit(cpu, flags, shift);
718b55d295eSDavid Gibson     if (rc != -ENOSYS) {
71994789567SDaniel Henrique Barboza         rc = resize_hpt_convert_rc(rc);
72094789567SDaniel Henrique Barboza         if (rc == H_SUCCESS) {
72194789567SDaniel Henrique Barboza             /* Need to set the new htab_shift in the machine state */
72294789567SDaniel Henrique Barboza             spapr->htab_shift = shift;
72394789567SDaniel Henrique Barboza         }
72494789567SDaniel Henrique Barboza         return rc;
725b55d295eSDavid Gibson     }
726b55d295eSDavid Gibson 
7270b0b8310SDavid Gibson     if (flags != 0) {
7280b0b8310SDavid Gibson         return H_PARAMETER;
7290b0b8310SDavid Gibson     }
7300b0b8310SDavid Gibson 
7310b0b8310SDavid Gibson     if (!pending || (pending->shift != shift)) {
7320b0b8310SDavid Gibson         /* no matching prepare */
7330b0b8310SDavid Gibson         return H_CLOSED;
7340b0b8310SDavid Gibson     }
7350b0b8310SDavid Gibson 
7360b0b8310SDavid Gibson     if (!pending->complete) {
7370b0b8310SDavid Gibson         /* prepare has not completed */
7380b0b8310SDavid Gibson         return H_BUSY;
7390b0b8310SDavid Gibson     }
7400b0b8310SDavid Gibson 
7410b0b8310SDavid Gibson     /* Shouldn't have got past PREPARE without an HPT */
7420b0b8310SDavid Gibson     g_assert(spapr->htab_shift);
7430b0b8310SDavid Gibson 
7440b0b8310SDavid Gibson     newsize = 1ULL << pending->shift;
7450b0b8310SDavid Gibson     rc = rehash_hpt(cpu, spapr->htab, HTAB_SIZE(spapr),
7460b0b8310SDavid Gibson                     pending->hpt, newsize);
7470b0b8310SDavid Gibson     if (rc == H_SUCCESS) {
7480b0b8310SDavid Gibson         qemu_vfree(spapr->htab);
7490b0b8310SDavid Gibson         spapr->htab = pending->hpt;
7500b0b8310SDavid Gibson         spapr->htab_shift = pending->shift;
7510b0b8310SDavid Gibson 
7521ec26c75SGreg Kurz         push_sregs_to_kvm_pr(spapr);
753b55d295eSDavid Gibson 
7540b0b8310SDavid Gibson         pending->hpt = NULL; /* so it's not free()d */
7550b0b8310SDavid Gibson     }
7560b0b8310SDavid Gibson 
7570b0b8310SDavid Gibson     /* Clean up */
7580b0b8310SDavid Gibson     spapr->pending_hpt = NULL;
7590b0b8310SDavid Gibson     free_pending_hpt(pending);
7600b0b8310SDavid Gibson 
7610b0b8310SDavid Gibson     return rc;
76230f4b05bSDavid Gibson }
76330f4b05bSDavid Gibson 
764ce2918cbSDavid Gibson static target_ulong h_set_sprg0(PowerPCCPU *cpu, SpaprMachineState *spapr,
765423576f7SThomas Huth                                 target_ulong opcode, target_ulong *args)
766423576f7SThomas Huth {
767423576f7SThomas Huth     cpu_synchronize_state(CPU(cpu));
768423576f7SThomas Huth     cpu->env.spr[SPR_SPRG0] = args[0];
769423576f7SThomas Huth 
770423576f7SThomas Huth     return H_SUCCESS;
771423576f7SThomas Huth }
772423576f7SThomas Huth 
773ce2918cbSDavid Gibson static target_ulong h_set_dabr(PowerPCCPU *cpu, SpaprMachineState *spapr,
7749f64bd8aSPaolo Bonzini                                target_ulong opcode, target_ulong *args)
7759f64bd8aSPaolo Bonzini {
776af08a58fSThomas Huth     if (!has_spr(cpu, SPR_DABR)) {
777af08a58fSThomas Huth         return H_HARDWARE;              /* DABR register not available */
778af08a58fSThomas Huth     }
779af08a58fSThomas Huth     cpu_synchronize_state(CPU(cpu));
780af08a58fSThomas Huth 
781af08a58fSThomas Huth     if (has_spr(cpu, SPR_DABRX)) {
782af08a58fSThomas Huth         cpu->env.spr[SPR_DABRX] = 0x3;  /* Use Problem and Privileged state */
783af08a58fSThomas Huth     } else if (!(args[0] & 0x4)) {      /* Breakpoint Translation set? */
784af08a58fSThomas Huth         return H_RESERVED_DABR;
785af08a58fSThomas Huth     }
786af08a58fSThomas Huth 
787af08a58fSThomas Huth     cpu->env.spr[SPR_DABR] = args[0];
788af08a58fSThomas Huth     return H_SUCCESS;
7899f64bd8aSPaolo Bonzini }
7909f64bd8aSPaolo Bonzini 
791ce2918cbSDavid Gibson static target_ulong h_set_xdabr(PowerPCCPU *cpu, SpaprMachineState *spapr,
792e49ff266SThomas Huth                                 target_ulong opcode, target_ulong *args)
793e49ff266SThomas Huth {
794e49ff266SThomas Huth     target_ulong dabrx = args[1];
795e49ff266SThomas Huth 
796e49ff266SThomas Huth     if (!has_spr(cpu, SPR_DABR) || !has_spr(cpu, SPR_DABRX)) {
797e49ff266SThomas Huth         return H_HARDWARE;
798e49ff266SThomas Huth     }
799e49ff266SThomas Huth 
800e49ff266SThomas Huth     if ((dabrx & ~0xfULL) != 0 || (dabrx & H_DABRX_HYPERVISOR) != 0
801e49ff266SThomas Huth         || (dabrx & (H_DABRX_KERNEL | H_DABRX_USER)) == 0) {
802e49ff266SThomas Huth         return H_PARAMETER;
803e49ff266SThomas Huth     }
804e49ff266SThomas Huth 
805e49ff266SThomas Huth     cpu_synchronize_state(CPU(cpu));
806e49ff266SThomas Huth     cpu->env.spr[SPR_DABRX] = dabrx;
807e49ff266SThomas Huth     cpu->env.spr[SPR_DABR] = args[0];
808e49ff266SThomas Huth 
809e49ff266SThomas Huth     return H_SUCCESS;
810e49ff266SThomas Huth }
811e49ff266SThomas Huth 
812ce2918cbSDavid Gibson static target_ulong h_page_init(PowerPCCPU *cpu, SpaprMachineState *spapr,
8133240dd9aSThomas Huth                                 target_ulong opcode, target_ulong *args)
8143240dd9aSThomas Huth {
8153240dd9aSThomas Huth     target_ulong flags = args[0];
8163240dd9aSThomas Huth     hwaddr dst = args[1];
8173240dd9aSThomas Huth     hwaddr src = args[2];
8183240dd9aSThomas Huth     hwaddr len = TARGET_PAGE_SIZE;
8193240dd9aSThomas Huth     uint8_t *pdst, *psrc;
8203240dd9aSThomas Huth     target_long ret = H_SUCCESS;
8213240dd9aSThomas Huth 
8223240dd9aSThomas Huth     if (flags & ~(H_ICACHE_SYNCHRONIZE | H_ICACHE_INVALIDATE
8233240dd9aSThomas Huth                   | H_COPY_PAGE | H_ZERO_PAGE)) {
8243240dd9aSThomas Huth         qemu_log_mask(LOG_UNIMP, "h_page_init: Bad flags (" TARGET_FMT_lx "\n",
8253240dd9aSThomas Huth                       flags);
8263240dd9aSThomas Huth         return H_PARAMETER;
8273240dd9aSThomas Huth     }
8283240dd9aSThomas Huth 
8293240dd9aSThomas Huth     /* Map-in destination */
8303240dd9aSThomas Huth     if (!is_ram_address(spapr, dst) || (dst & ~TARGET_PAGE_MASK) != 0) {
8313240dd9aSThomas Huth         return H_PARAMETER;
8323240dd9aSThomas Huth     }
8333240dd9aSThomas Huth     pdst = cpu_physical_memory_map(dst, &len, 1);
8343240dd9aSThomas Huth     if (!pdst || len != TARGET_PAGE_SIZE) {
8353240dd9aSThomas Huth         return H_PARAMETER;
8363240dd9aSThomas Huth     }
8373240dd9aSThomas Huth 
8383240dd9aSThomas Huth     if (flags & H_COPY_PAGE) {
8393240dd9aSThomas Huth         /* Map-in source, copy to destination, and unmap source again */
8403240dd9aSThomas Huth         if (!is_ram_address(spapr, src) || (src & ~TARGET_PAGE_MASK) != 0) {
8413240dd9aSThomas Huth             ret = H_PARAMETER;
8423240dd9aSThomas Huth             goto unmap_out;
8433240dd9aSThomas Huth         }
8443240dd9aSThomas Huth         psrc = cpu_physical_memory_map(src, &len, 0);
8453240dd9aSThomas Huth         if (!psrc || len != TARGET_PAGE_SIZE) {
8463240dd9aSThomas Huth             ret = H_PARAMETER;
8473240dd9aSThomas Huth             goto unmap_out;
8483240dd9aSThomas Huth         }
8493240dd9aSThomas Huth         memcpy(pdst, psrc, len);
8503240dd9aSThomas Huth         cpu_physical_memory_unmap(psrc, len, 0, len);
8513240dd9aSThomas Huth     } else if (flags & H_ZERO_PAGE) {
8523240dd9aSThomas Huth         memset(pdst, 0, len);          /* Just clear the destination page */
8533240dd9aSThomas Huth     }
8543240dd9aSThomas Huth 
8553240dd9aSThomas Huth     if (kvm_enabled() && (flags & H_ICACHE_SYNCHRONIZE) != 0) {
8563240dd9aSThomas Huth         kvmppc_dcbst_range(cpu, pdst, len);
8573240dd9aSThomas Huth     }
8583240dd9aSThomas Huth     if (flags & (H_ICACHE_SYNCHRONIZE | H_ICACHE_INVALIDATE)) {
8593240dd9aSThomas Huth         if (kvm_enabled()) {
8603240dd9aSThomas Huth             kvmppc_icbi_range(cpu, pdst, len);
8613240dd9aSThomas Huth         } else {
8623240dd9aSThomas Huth             tb_flush(CPU(cpu));
8633240dd9aSThomas Huth         }
8643240dd9aSThomas Huth     }
8653240dd9aSThomas Huth 
8663240dd9aSThomas Huth unmap_out:
8673240dd9aSThomas Huth     cpu_physical_memory_unmap(pdst, TARGET_PAGE_SIZE, 1, len);
8683240dd9aSThomas Huth     return ret;
8693240dd9aSThomas Huth }
8703240dd9aSThomas Huth 
8719f64bd8aSPaolo Bonzini #define FLAGS_REGISTER_VPA         0x0000200000000000ULL
8729f64bd8aSPaolo Bonzini #define FLAGS_REGISTER_DTL         0x0000400000000000ULL
8739f64bd8aSPaolo Bonzini #define FLAGS_REGISTER_SLBSHADOW   0x0000600000000000ULL
8749f64bd8aSPaolo Bonzini #define FLAGS_DEREGISTER_VPA       0x0000a00000000000ULL
8759f64bd8aSPaolo Bonzini #define FLAGS_DEREGISTER_DTL       0x0000c00000000000ULL
8769f64bd8aSPaolo Bonzini #define FLAGS_DEREGISTER_SLBSHADOW 0x0000e00000000000ULL
8779f64bd8aSPaolo Bonzini 
8787388efafSDavid Gibson static target_ulong register_vpa(PowerPCCPU *cpu, target_ulong vpa)
8799f64bd8aSPaolo Bonzini {
8807388efafSDavid Gibson     CPUState *cs = CPU(cpu);
8817388efafSDavid Gibson     CPUPPCState *env = &cpu->env;
882ce2918cbSDavid Gibson     SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
8839f64bd8aSPaolo Bonzini     uint16_t size;
8849f64bd8aSPaolo Bonzini     uint8_t tmp;
8859f64bd8aSPaolo Bonzini 
8869f64bd8aSPaolo Bonzini     if (vpa == 0) {
8879f64bd8aSPaolo Bonzini         hcall_dprintf("Can't cope with registering a VPA at logical 0\n");
8889f64bd8aSPaolo Bonzini         return H_HARDWARE;
8899f64bd8aSPaolo Bonzini     }
8909f64bd8aSPaolo Bonzini 
8919f64bd8aSPaolo Bonzini     if (vpa % env->dcache_line_size) {
8929f64bd8aSPaolo Bonzini         return H_PARAMETER;
8939f64bd8aSPaolo Bonzini     }
8949f64bd8aSPaolo Bonzini     /* FIXME: bounds check the address */
8959f64bd8aSPaolo Bonzini 
89641701aa4SEdgar E. Iglesias     size = lduw_be_phys(cs->as, vpa + 0x4);
8979f64bd8aSPaolo Bonzini 
8989f64bd8aSPaolo Bonzini     if (size < VPA_MIN_SIZE) {
8999f64bd8aSPaolo Bonzini         return H_PARAMETER;
9009f64bd8aSPaolo Bonzini     }
9019f64bd8aSPaolo Bonzini 
9029f64bd8aSPaolo Bonzini     /* VPA is not allowed to cross a page boundary */
9039f64bd8aSPaolo Bonzini     if ((vpa / 4096) != ((vpa + size - 1) / 4096)) {
9049f64bd8aSPaolo Bonzini         return H_PARAMETER;
9059f64bd8aSPaolo Bonzini     }
9069f64bd8aSPaolo Bonzini 
9077388efafSDavid Gibson     spapr_cpu->vpa_addr = vpa;
9089f64bd8aSPaolo Bonzini 
9097388efafSDavid Gibson     tmp = ldub_phys(cs->as, spapr_cpu->vpa_addr + VPA_SHARED_PROC_OFFSET);
9109f64bd8aSPaolo Bonzini     tmp |= VPA_SHARED_PROC_VAL;
9117388efafSDavid Gibson     stb_phys(cs->as, spapr_cpu->vpa_addr + VPA_SHARED_PROC_OFFSET, tmp);
9129f64bd8aSPaolo Bonzini 
9139f64bd8aSPaolo Bonzini     return H_SUCCESS;
9149f64bd8aSPaolo Bonzini }
9159f64bd8aSPaolo Bonzini 
9167388efafSDavid Gibson static target_ulong deregister_vpa(PowerPCCPU *cpu, target_ulong vpa)
9179f64bd8aSPaolo Bonzini {
918ce2918cbSDavid Gibson     SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
9197388efafSDavid Gibson 
9207388efafSDavid Gibson     if (spapr_cpu->slb_shadow_addr) {
9219f64bd8aSPaolo Bonzini         return H_RESOURCE;
9229f64bd8aSPaolo Bonzini     }
9239f64bd8aSPaolo Bonzini 
9247388efafSDavid Gibson     if (spapr_cpu->dtl_addr) {
9259f64bd8aSPaolo Bonzini         return H_RESOURCE;
9269f64bd8aSPaolo Bonzini     }
9279f64bd8aSPaolo Bonzini 
9287388efafSDavid Gibson     spapr_cpu->vpa_addr = 0;
9299f64bd8aSPaolo Bonzini     return H_SUCCESS;
9309f64bd8aSPaolo Bonzini }
9319f64bd8aSPaolo Bonzini 
9327388efafSDavid Gibson static target_ulong register_slb_shadow(PowerPCCPU *cpu, target_ulong addr)
9339f64bd8aSPaolo Bonzini {
934ce2918cbSDavid Gibson     SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
9359f64bd8aSPaolo Bonzini     uint32_t size;
9369f64bd8aSPaolo Bonzini 
9379f64bd8aSPaolo Bonzini     if (addr == 0) {
9389f64bd8aSPaolo Bonzini         hcall_dprintf("Can't cope with SLB shadow at logical 0\n");
9399f64bd8aSPaolo Bonzini         return H_HARDWARE;
9409f64bd8aSPaolo Bonzini     }
9419f64bd8aSPaolo Bonzini 
9427388efafSDavid Gibson     size = ldl_be_phys(CPU(cpu)->as, addr + 0x4);
9439f64bd8aSPaolo Bonzini     if (size < 0x8) {
9449f64bd8aSPaolo Bonzini         return H_PARAMETER;
9459f64bd8aSPaolo Bonzini     }
9469f64bd8aSPaolo Bonzini 
9479f64bd8aSPaolo Bonzini     if ((addr / 4096) != ((addr + size - 1) / 4096)) {
9489f64bd8aSPaolo Bonzini         return H_PARAMETER;
9499f64bd8aSPaolo Bonzini     }
9509f64bd8aSPaolo Bonzini 
9517388efafSDavid Gibson     if (!spapr_cpu->vpa_addr) {
9529f64bd8aSPaolo Bonzini         return H_RESOURCE;
9539f64bd8aSPaolo Bonzini     }
9549f64bd8aSPaolo Bonzini 
9557388efafSDavid Gibson     spapr_cpu->slb_shadow_addr = addr;
9567388efafSDavid Gibson     spapr_cpu->slb_shadow_size = size;
9579f64bd8aSPaolo Bonzini 
9589f64bd8aSPaolo Bonzini     return H_SUCCESS;
9599f64bd8aSPaolo Bonzini }
9609f64bd8aSPaolo Bonzini 
9617388efafSDavid Gibson static target_ulong deregister_slb_shadow(PowerPCCPU *cpu, target_ulong addr)
9629f64bd8aSPaolo Bonzini {
963ce2918cbSDavid Gibson     SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
9647388efafSDavid Gibson 
9657388efafSDavid Gibson     spapr_cpu->slb_shadow_addr = 0;
9667388efafSDavid Gibson     spapr_cpu->slb_shadow_size = 0;
9679f64bd8aSPaolo Bonzini     return H_SUCCESS;
9689f64bd8aSPaolo Bonzini }
9699f64bd8aSPaolo Bonzini 
9707388efafSDavid Gibson static target_ulong register_dtl(PowerPCCPU *cpu, target_ulong addr)
9719f64bd8aSPaolo Bonzini {
972ce2918cbSDavid Gibson     SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
9739f64bd8aSPaolo Bonzini     uint32_t size;
9749f64bd8aSPaolo Bonzini 
9759f64bd8aSPaolo Bonzini     if (addr == 0) {
9769f64bd8aSPaolo Bonzini         hcall_dprintf("Can't cope with DTL at logical 0\n");
9779f64bd8aSPaolo Bonzini         return H_HARDWARE;
9789f64bd8aSPaolo Bonzini     }
9799f64bd8aSPaolo Bonzini 
9807388efafSDavid Gibson     size = ldl_be_phys(CPU(cpu)->as, addr + 0x4);
9819f64bd8aSPaolo Bonzini 
9829f64bd8aSPaolo Bonzini     if (size < 48) {
9839f64bd8aSPaolo Bonzini         return H_PARAMETER;
9849f64bd8aSPaolo Bonzini     }
9859f64bd8aSPaolo Bonzini 
9867388efafSDavid Gibson     if (!spapr_cpu->vpa_addr) {
9879f64bd8aSPaolo Bonzini         return H_RESOURCE;
9889f64bd8aSPaolo Bonzini     }
9899f64bd8aSPaolo Bonzini 
9907388efafSDavid Gibson     spapr_cpu->dtl_addr = addr;
9917388efafSDavid Gibson     spapr_cpu->dtl_size = size;
9929f64bd8aSPaolo Bonzini 
9939f64bd8aSPaolo Bonzini     return H_SUCCESS;
9949f64bd8aSPaolo Bonzini }
9959f64bd8aSPaolo Bonzini 
9967388efafSDavid Gibson static target_ulong deregister_dtl(PowerPCCPU *cpu, target_ulong addr)
9979f64bd8aSPaolo Bonzini {
998ce2918cbSDavid Gibson     SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
9997388efafSDavid Gibson 
10007388efafSDavid Gibson     spapr_cpu->dtl_addr = 0;
10017388efafSDavid Gibson     spapr_cpu->dtl_size = 0;
10029f64bd8aSPaolo Bonzini 
10039f64bd8aSPaolo Bonzini     return H_SUCCESS;
10049f64bd8aSPaolo Bonzini }
10059f64bd8aSPaolo Bonzini 
1006ce2918cbSDavid Gibson static target_ulong h_register_vpa(PowerPCCPU *cpu, SpaprMachineState *spapr,
10079f64bd8aSPaolo Bonzini                                    target_ulong opcode, target_ulong *args)
10089f64bd8aSPaolo Bonzini {
10099f64bd8aSPaolo Bonzini     target_ulong flags = args[0];
10109f64bd8aSPaolo Bonzini     target_ulong procno = args[1];
10119f64bd8aSPaolo Bonzini     target_ulong vpa = args[2];
10129f64bd8aSPaolo Bonzini     target_ulong ret = H_PARAMETER;
10130f20ba62SAlexey Kardashevskiy     PowerPCCPU *tcpu;
10149f64bd8aSPaolo Bonzini 
10152e886fb3SSam Bobroff     tcpu = spapr_find_cpu(procno);
10169f64bd8aSPaolo Bonzini     if (!tcpu) {
10179f64bd8aSPaolo Bonzini         return H_PARAMETER;
10189f64bd8aSPaolo Bonzini     }
10199f64bd8aSPaolo Bonzini 
10209f64bd8aSPaolo Bonzini     switch (flags) {
10219f64bd8aSPaolo Bonzini     case FLAGS_REGISTER_VPA:
10227388efafSDavid Gibson         ret = register_vpa(tcpu, vpa);
10239f64bd8aSPaolo Bonzini         break;
10249f64bd8aSPaolo Bonzini 
10259f64bd8aSPaolo Bonzini     case FLAGS_DEREGISTER_VPA:
10267388efafSDavid Gibson         ret = deregister_vpa(tcpu, vpa);
10279f64bd8aSPaolo Bonzini         break;
10289f64bd8aSPaolo Bonzini 
10299f64bd8aSPaolo Bonzini     case FLAGS_REGISTER_SLBSHADOW:
10307388efafSDavid Gibson         ret = register_slb_shadow(tcpu, vpa);
10319f64bd8aSPaolo Bonzini         break;
10329f64bd8aSPaolo Bonzini 
10339f64bd8aSPaolo Bonzini     case FLAGS_DEREGISTER_SLBSHADOW:
10347388efafSDavid Gibson         ret = deregister_slb_shadow(tcpu, vpa);
10359f64bd8aSPaolo Bonzini         break;
10369f64bd8aSPaolo Bonzini 
10379f64bd8aSPaolo Bonzini     case FLAGS_REGISTER_DTL:
10387388efafSDavid Gibson         ret = register_dtl(tcpu, vpa);
10399f64bd8aSPaolo Bonzini         break;
10409f64bd8aSPaolo Bonzini 
10419f64bd8aSPaolo Bonzini     case FLAGS_DEREGISTER_DTL:
10427388efafSDavid Gibson         ret = deregister_dtl(tcpu, vpa);
10439f64bd8aSPaolo Bonzini         break;
10449f64bd8aSPaolo Bonzini     }
10459f64bd8aSPaolo Bonzini 
10469f64bd8aSPaolo Bonzini     return ret;
10479f64bd8aSPaolo Bonzini }
10489f64bd8aSPaolo Bonzini 
1049ce2918cbSDavid Gibson static target_ulong h_cede(PowerPCCPU *cpu, SpaprMachineState *spapr,
10509f64bd8aSPaolo Bonzini                            target_ulong opcode, target_ulong *args)
10519f64bd8aSPaolo Bonzini {
10529f64bd8aSPaolo Bonzini     CPUPPCState *env = &cpu->env;
10539f64bd8aSPaolo Bonzini     CPUState *cs = CPU(cpu);
10543a6e6224SNicholas Piggin     SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
10559f64bd8aSPaolo Bonzini 
10569f64bd8aSPaolo Bonzini     env->msr |= (1ULL << MSR_EE);
10579f64bd8aSPaolo Bonzini     hreg_compute_hflags(env);
10583a6e6224SNicholas Piggin 
10593a6e6224SNicholas Piggin     if (spapr_cpu->prod) {
10603a6e6224SNicholas Piggin         spapr_cpu->prod = false;
10613a6e6224SNicholas Piggin         return H_SUCCESS;
10623a6e6224SNicholas Piggin     }
10633a6e6224SNicholas Piggin 
10649f64bd8aSPaolo Bonzini     if (!cpu_has_work(cs)) {
1065259186a7SAndreas Färber         cs->halted = 1;
106627103424SAndreas Färber         cs->exception_index = EXCP_HLT;
10679f64bd8aSPaolo Bonzini         cs->exit_request = 1;
10689f64bd8aSPaolo Bonzini     }
10693a6e6224SNicholas Piggin 
10703a6e6224SNicholas Piggin     return H_SUCCESS;
10713a6e6224SNicholas Piggin }
10723a6e6224SNicholas Piggin 
107310741314SNicholas Piggin /*
107410741314SNicholas Piggin  * Confer to self, aka join. Cede could use the same pattern as well, if
107510741314SNicholas Piggin  * EXCP_HLT can be changed to ECXP_HALTED.
107610741314SNicholas Piggin  */
107710741314SNicholas Piggin static target_ulong h_confer_self(PowerPCCPU *cpu)
107810741314SNicholas Piggin {
107910741314SNicholas Piggin     CPUState *cs = CPU(cpu);
108010741314SNicholas Piggin     SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
108110741314SNicholas Piggin 
108210741314SNicholas Piggin     if (spapr_cpu->prod) {
108310741314SNicholas Piggin         spapr_cpu->prod = false;
108410741314SNicholas Piggin         return H_SUCCESS;
108510741314SNicholas Piggin     }
108610741314SNicholas Piggin     cs->halted = 1;
108710741314SNicholas Piggin     cs->exception_index = EXCP_HALTED;
108810741314SNicholas Piggin     cs->exit_request = 1;
108910741314SNicholas Piggin 
109010741314SNicholas Piggin     return H_SUCCESS;
109110741314SNicholas Piggin }
109210741314SNicholas Piggin 
109310741314SNicholas Piggin static target_ulong h_join(PowerPCCPU *cpu, SpaprMachineState *spapr,
109410741314SNicholas Piggin                            target_ulong opcode, target_ulong *args)
109510741314SNicholas Piggin {
109610741314SNicholas Piggin     CPUPPCState *env = &cpu->env;
109710741314SNicholas Piggin     CPUState *cs;
109810741314SNicholas Piggin     bool last_unjoined = true;
109910741314SNicholas Piggin 
110010741314SNicholas Piggin     if (env->msr & (1ULL << MSR_EE)) {
110110741314SNicholas Piggin         return H_BAD_MODE;
110210741314SNicholas Piggin     }
110310741314SNicholas Piggin 
110410741314SNicholas Piggin     /*
110510741314SNicholas Piggin      * Must not join the last CPU running. Interestingly, no such restriction
110610741314SNicholas Piggin      * for H_CONFER-to-self, but that is probably not intended to be used
110710741314SNicholas Piggin      * when H_JOIN is available.
110810741314SNicholas Piggin      */
110910741314SNicholas Piggin     CPU_FOREACH(cs) {
111010741314SNicholas Piggin         PowerPCCPU *c = POWERPC_CPU(cs);
111110741314SNicholas Piggin         CPUPPCState *e = &c->env;
111210741314SNicholas Piggin         if (c == cpu) {
111310741314SNicholas Piggin             continue;
111410741314SNicholas Piggin         }
111510741314SNicholas Piggin 
111610741314SNicholas Piggin         /* Don't have a way to indicate joined, so use halted && MSR[EE]=0 */
111710741314SNicholas Piggin         if (!cs->halted || (e->msr & (1ULL << MSR_EE))) {
111810741314SNicholas Piggin             last_unjoined = false;
111910741314SNicholas Piggin             break;
112010741314SNicholas Piggin         }
112110741314SNicholas Piggin     }
112210741314SNicholas Piggin     if (last_unjoined) {
112310741314SNicholas Piggin         return H_CONTINUE;
112410741314SNicholas Piggin     }
112510741314SNicholas Piggin 
112610741314SNicholas Piggin     return h_confer_self(cpu);
112710741314SNicholas Piggin }
112810741314SNicholas Piggin 
1129e8ce0e40SNicholas Piggin static target_ulong h_confer(PowerPCCPU *cpu, SpaprMachineState *spapr,
1130e8ce0e40SNicholas Piggin                            target_ulong opcode, target_ulong *args)
1131e8ce0e40SNicholas Piggin {
1132e8ce0e40SNicholas Piggin     target_long target = args[0];
1133e8ce0e40SNicholas Piggin     uint32_t dispatch = args[1];
1134e8ce0e40SNicholas Piggin     CPUState *cs = CPU(cpu);
1135e8ce0e40SNicholas Piggin     SpaprCpuState *spapr_cpu;
1136e8ce0e40SNicholas Piggin 
1137e8ce0e40SNicholas Piggin     /*
1138e8ce0e40SNicholas Piggin      * -1 means confer to all other CPUs without dispatch counter check,
1139e8ce0e40SNicholas Piggin      *  otherwise it's a targeted confer.
1140e8ce0e40SNicholas Piggin      */
1141e8ce0e40SNicholas Piggin     if (target != -1) {
1142e8ce0e40SNicholas Piggin         PowerPCCPU *target_cpu = spapr_find_cpu(target);
1143e8ce0e40SNicholas Piggin         uint32_t target_dispatch;
1144e8ce0e40SNicholas Piggin 
1145e8ce0e40SNicholas Piggin         if (!target_cpu) {
1146e8ce0e40SNicholas Piggin             return H_PARAMETER;
1147e8ce0e40SNicholas Piggin         }
1148e8ce0e40SNicholas Piggin 
1149e8ce0e40SNicholas Piggin         /*
1150e8ce0e40SNicholas Piggin          * target == self is a special case, we wait until prodded, without
1151e8ce0e40SNicholas Piggin          * dispatch counter check.
1152e8ce0e40SNicholas Piggin          */
1153e8ce0e40SNicholas Piggin         if (cpu == target_cpu) {
115410741314SNicholas Piggin             return h_confer_self(cpu);
1155e8ce0e40SNicholas Piggin         }
1156e8ce0e40SNicholas Piggin 
115710741314SNicholas Piggin         spapr_cpu = spapr_cpu_state(target_cpu);
1158e8ce0e40SNicholas Piggin         if (!spapr_cpu->vpa_addr || ((dispatch & 1) == 0)) {
1159e8ce0e40SNicholas Piggin             return H_SUCCESS;
1160e8ce0e40SNicholas Piggin         }
1161e8ce0e40SNicholas Piggin 
1162e8ce0e40SNicholas Piggin         target_dispatch = ldl_be_phys(cs->as,
1163e8ce0e40SNicholas Piggin                                   spapr_cpu->vpa_addr + VPA_DISPATCH_COUNTER);
1164e8ce0e40SNicholas Piggin         if (target_dispatch != dispatch) {
1165e8ce0e40SNicholas Piggin             return H_SUCCESS;
1166e8ce0e40SNicholas Piggin         }
1167e8ce0e40SNicholas Piggin 
1168e8ce0e40SNicholas Piggin         /*
1169e8ce0e40SNicholas Piggin          * The targeted confer does not do anything special beyond yielding
1170e8ce0e40SNicholas Piggin          * the current vCPU, but even this should be better than nothing.
1171e8ce0e40SNicholas Piggin          * At least for single-threaded tcg, it gives the target a chance to
1172e8ce0e40SNicholas Piggin          * run before we run again. Multi-threaded tcg does not really do
1173e8ce0e40SNicholas Piggin          * anything with EXCP_YIELD yet.
1174e8ce0e40SNicholas Piggin          */
1175e8ce0e40SNicholas Piggin     }
1176e8ce0e40SNicholas Piggin 
1177e8ce0e40SNicholas Piggin     cs->exception_index = EXCP_YIELD;
1178e8ce0e40SNicholas Piggin     cs->exit_request = 1;
1179e8ce0e40SNicholas Piggin     cpu_loop_exit(cs);
1180e8ce0e40SNicholas Piggin 
1181e8ce0e40SNicholas Piggin     return H_SUCCESS;
1182e8ce0e40SNicholas Piggin }
1183e8ce0e40SNicholas Piggin 
11843a6e6224SNicholas Piggin static target_ulong h_prod(PowerPCCPU *cpu, SpaprMachineState *spapr,
11853a6e6224SNicholas Piggin                            target_ulong opcode, target_ulong *args)
11863a6e6224SNicholas Piggin {
11873a6e6224SNicholas Piggin     target_long target = args[0];
11883a6e6224SNicholas Piggin     PowerPCCPU *tcpu;
11893a6e6224SNicholas Piggin     CPUState *cs;
11903a6e6224SNicholas Piggin     SpaprCpuState *spapr_cpu;
11913a6e6224SNicholas Piggin 
11923a6e6224SNicholas Piggin     tcpu = spapr_find_cpu(target);
11933a6e6224SNicholas Piggin     cs = CPU(tcpu);
11943a6e6224SNicholas Piggin     if (!cs) {
11953a6e6224SNicholas Piggin         return H_PARAMETER;
11963a6e6224SNicholas Piggin     }
11973a6e6224SNicholas Piggin 
11983a6e6224SNicholas Piggin     spapr_cpu = spapr_cpu_state(tcpu);
11993a6e6224SNicholas Piggin     spapr_cpu->prod = true;
12003a6e6224SNicholas Piggin     cs->halted = 0;
12013a6e6224SNicholas Piggin     qemu_cpu_kick(cs);
12023a6e6224SNicholas Piggin 
12039f64bd8aSPaolo Bonzini     return H_SUCCESS;
12049f64bd8aSPaolo Bonzini }
12059f64bd8aSPaolo Bonzini 
1206ce2918cbSDavid Gibson static target_ulong h_rtas(PowerPCCPU *cpu, SpaprMachineState *spapr,
12079f64bd8aSPaolo Bonzini                            target_ulong opcode, target_ulong *args)
12089f64bd8aSPaolo Bonzini {
12099f64bd8aSPaolo Bonzini     target_ulong rtas_r3 = args[0];
12104fe822e0SAlexey Kardashevskiy     uint32_t token = rtas_ld(rtas_r3, 0);
12114fe822e0SAlexey Kardashevskiy     uint32_t nargs = rtas_ld(rtas_r3, 1);
12124fe822e0SAlexey Kardashevskiy     uint32_t nret = rtas_ld(rtas_r3, 2);
12139f64bd8aSPaolo Bonzini 
1214210b580bSAnthony Liguori     return spapr_rtas_call(cpu, spapr, token, nargs, rtas_r3 + 12,
12159f64bd8aSPaolo Bonzini                            nret, rtas_r3 + 12 + 4*nargs);
12169f64bd8aSPaolo Bonzini }
12179f64bd8aSPaolo Bonzini 
1218ce2918cbSDavid Gibson static target_ulong h_logical_load(PowerPCCPU *cpu, SpaprMachineState *spapr,
12199f64bd8aSPaolo Bonzini                                    target_ulong opcode, target_ulong *args)
12209f64bd8aSPaolo Bonzini {
1221fdfba1a2SEdgar E. Iglesias     CPUState *cs = CPU(cpu);
12229f64bd8aSPaolo Bonzini     target_ulong size = args[0];
12239f64bd8aSPaolo Bonzini     target_ulong addr = args[1];
12249f64bd8aSPaolo Bonzini 
12259f64bd8aSPaolo Bonzini     switch (size) {
12269f64bd8aSPaolo Bonzini     case 1:
12272c17449bSEdgar E. Iglesias         args[0] = ldub_phys(cs->as, addr);
12289f64bd8aSPaolo Bonzini         return H_SUCCESS;
12299f64bd8aSPaolo Bonzini     case 2:
123041701aa4SEdgar E. Iglesias         args[0] = lduw_phys(cs->as, addr);
12319f64bd8aSPaolo Bonzini         return H_SUCCESS;
12329f64bd8aSPaolo Bonzini     case 4:
1233fdfba1a2SEdgar E. Iglesias         args[0] = ldl_phys(cs->as, addr);
12349f64bd8aSPaolo Bonzini         return H_SUCCESS;
12359f64bd8aSPaolo Bonzini     case 8:
12362c17449bSEdgar E. Iglesias         args[0] = ldq_phys(cs->as, addr);
12379f64bd8aSPaolo Bonzini         return H_SUCCESS;
12389f64bd8aSPaolo Bonzini     }
12399f64bd8aSPaolo Bonzini     return H_PARAMETER;
12409f64bd8aSPaolo Bonzini }
12419f64bd8aSPaolo Bonzini 
1242ce2918cbSDavid Gibson static target_ulong h_logical_store(PowerPCCPU *cpu, SpaprMachineState *spapr,
12439f64bd8aSPaolo Bonzini                                     target_ulong opcode, target_ulong *args)
12449f64bd8aSPaolo Bonzini {
1245f606604fSEdgar E. Iglesias     CPUState *cs = CPU(cpu);
1246f606604fSEdgar E. Iglesias 
12479f64bd8aSPaolo Bonzini     target_ulong size = args[0];
12489f64bd8aSPaolo Bonzini     target_ulong addr = args[1];
12499f64bd8aSPaolo Bonzini     target_ulong val  = args[2];
12509f64bd8aSPaolo Bonzini 
12519f64bd8aSPaolo Bonzini     switch (size) {
12529f64bd8aSPaolo Bonzini     case 1:
1253db3be60dSEdgar E. Iglesias         stb_phys(cs->as, addr, val);
12549f64bd8aSPaolo Bonzini         return H_SUCCESS;
12559f64bd8aSPaolo Bonzini     case 2:
12565ce5944dSEdgar E. Iglesias         stw_phys(cs->as, addr, val);
12579f64bd8aSPaolo Bonzini         return H_SUCCESS;
12589f64bd8aSPaolo Bonzini     case 4:
1259ab1da857SEdgar E. Iglesias         stl_phys(cs->as, addr, val);
12609f64bd8aSPaolo Bonzini         return H_SUCCESS;
12619f64bd8aSPaolo Bonzini     case 8:
1262f606604fSEdgar E. Iglesias         stq_phys(cs->as, addr, val);
12639f64bd8aSPaolo Bonzini         return H_SUCCESS;
12649f64bd8aSPaolo Bonzini     }
12659f64bd8aSPaolo Bonzini     return H_PARAMETER;
12669f64bd8aSPaolo Bonzini }
12679f64bd8aSPaolo Bonzini 
1268ce2918cbSDavid Gibson static target_ulong h_logical_memop(PowerPCCPU *cpu, SpaprMachineState *spapr,
12699f64bd8aSPaolo Bonzini                                     target_ulong opcode, target_ulong *args)
12709f64bd8aSPaolo Bonzini {
1271fdfba1a2SEdgar E. Iglesias     CPUState *cs = CPU(cpu);
1272fdfba1a2SEdgar E. Iglesias 
12739f64bd8aSPaolo Bonzini     target_ulong dst   = args[0]; /* Destination address */
12749f64bd8aSPaolo Bonzini     target_ulong src   = args[1]; /* Source address */
12759f64bd8aSPaolo Bonzini     target_ulong esize = args[2]; /* Element size (0=1,1=2,2=4,3=8) */
12769f64bd8aSPaolo Bonzini     target_ulong count = args[3]; /* Element count */
12779f64bd8aSPaolo Bonzini     target_ulong op    = args[4]; /* 0 = copy, 1 = invert */
12789f64bd8aSPaolo Bonzini     uint64_t tmp;
12799f64bd8aSPaolo Bonzini     unsigned int mask = (1 << esize) - 1;
12809f64bd8aSPaolo Bonzini     int step = 1 << esize;
12819f64bd8aSPaolo Bonzini 
12829f64bd8aSPaolo Bonzini     if (count > 0x80000000) {
12839f64bd8aSPaolo Bonzini         return H_PARAMETER;
12849f64bd8aSPaolo Bonzini     }
12859f64bd8aSPaolo Bonzini 
12869f64bd8aSPaolo Bonzini     if ((dst & mask) || (src & mask) || (op > 1)) {
12879f64bd8aSPaolo Bonzini         return H_PARAMETER;
12889f64bd8aSPaolo Bonzini     }
12899f64bd8aSPaolo Bonzini 
12909f64bd8aSPaolo Bonzini     if (dst >= src && dst < (src + (count << esize))) {
12919f64bd8aSPaolo Bonzini             dst = dst + ((count - 1) << esize);
12929f64bd8aSPaolo Bonzini             src = src + ((count - 1) << esize);
12939f64bd8aSPaolo Bonzini             step = -step;
12949f64bd8aSPaolo Bonzini     }
12959f64bd8aSPaolo Bonzini 
12969f64bd8aSPaolo Bonzini     while (count--) {
12979f64bd8aSPaolo Bonzini         switch (esize) {
12989f64bd8aSPaolo Bonzini         case 0:
12992c17449bSEdgar E. Iglesias             tmp = ldub_phys(cs->as, src);
13009f64bd8aSPaolo Bonzini             break;
13019f64bd8aSPaolo Bonzini         case 1:
130241701aa4SEdgar E. Iglesias             tmp = lduw_phys(cs->as, src);
13039f64bd8aSPaolo Bonzini             break;
13049f64bd8aSPaolo Bonzini         case 2:
1305fdfba1a2SEdgar E. Iglesias             tmp = ldl_phys(cs->as, src);
13069f64bd8aSPaolo Bonzini             break;
13079f64bd8aSPaolo Bonzini         case 3:
13082c17449bSEdgar E. Iglesias             tmp = ldq_phys(cs->as, src);
13099f64bd8aSPaolo Bonzini             break;
13109f64bd8aSPaolo Bonzini         default:
13119f64bd8aSPaolo Bonzini             return H_PARAMETER;
13129f64bd8aSPaolo Bonzini         }
13139f64bd8aSPaolo Bonzini         if (op == 1) {
13149f64bd8aSPaolo Bonzini             tmp = ~tmp;
13159f64bd8aSPaolo Bonzini         }
13169f64bd8aSPaolo Bonzini         switch (esize) {
13179f64bd8aSPaolo Bonzini         case 0:
1318db3be60dSEdgar E. Iglesias             stb_phys(cs->as, dst, tmp);
13199f64bd8aSPaolo Bonzini             break;
13209f64bd8aSPaolo Bonzini         case 1:
13215ce5944dSEdgar E. Iglesias             stw_phys(cs->as, dst, tmp);
13229f64bd8aSPaolo Bonzini             break;
13239f64bd8aSPaolo Bonzini         case 2:
1324ab1da857SEdgar E. Iglesias             stl_phys(cs->as, dst, tmp);
13259f64bd8aSPaolo Bonzini             break;
13269f64bd8aSPaolo Bonzini         case 3:
1327f606604fSEdgar E. Iglesias             stq_phys(cs->as, dst, tmp);
13289f64bd8aSPaolo Bonzini             break;
13299f64bd8aSPaolo Bonzini         }
13309f64bd8aSPaolo Bonzini         dst = dst + step;
13319f64bd8aSPaolo Bonzini         src = src + step;
13329f64bd8aSPaolo Bonzini     }
13339f64bd8aSPaolo Bonzini 
13349f64bd8aSPaolo Bonzini     return H_SUCCESS;
13359f64bd8aSPaolo Bonzini }
13369f64bd8aSPaolo Bonzini 
1337ce2918cbSDavid Gibson static target_ulong h_logical_icbi(PowerPCCPU *cpu, SpaprMachineState *spapr,
13389f64bd8aSPaolo Bonzini                                    target_ulong opcode, target_ulong *args)
13399f64bd8aSPaolo Bonzini {
13409f64bd8aSPaolo Bonzini     /* Nothing to do on emulation, KVM will trap this in the kernel */
13419f64bd8aSPaolo Bonzini     return H_SUCCESS;
13429f64bd8aSPaolo Bonzini }
13439f64bd8aSPaolo Bonzini 
1344ce2918cbSDavid Gibson static target_ulong h_logical_dcbf(PowerPCCPU *cpu, SpaprMachineState *spapr,
13459f64bd8aSPaolo Bonzini                                    target_ulong opcode, target_ulong *args)
13469f64bd8aSPaolo Bonzini {
13479f64bd8aSPaolo Bonzini     /* Nothing to do on emulation, KVM will trap this in the kernel */
13489f64bd8aSPaolo Bonzini     return H_SUCCESS;
13499f64bd8aSPaolo Bonzini }
13509f64bd8aSPaolo Bonzini 
13517d0cd464SPeter Maydell static target_ulong h_set_mode_resource_le(PowerPCCPU *cpu,
1352c4015bbdSAlexey Kardashevskiy                                            target_ulong mflags,
1353c4015bbdSAlexey Kardashevskiy                                            target_ulong value1,
1354c4015bbdSAlexey Kardashevskiy                                            target_ulong value2)
135542561bf2SAnton Blanchard {
135642561bf2SAnton Blanchard     if (value1) {
1357c4015bbdSAlexey Kardashevskiy         return H_P3;
135842561bf2SAnton Blanchard     }
135942561bf2SAnton Blanchard     if (value2) {
1360c4015bbdSAlexey Kardashevskiy         return H_P4;
136142561bf2SAnton Blanchard     }
1362c4015bbdSAlexey Kardashevskiy 
136342561bf2SAnton Blanchard     switch (mflags) {
136442561bf2SAnton Blanchard     case H_SET_MODE_ENDIAN_BIG:
136500fd075eSBenjamin Herrenschmidt         spapr_set_all_lpcrs(0, LPCR_ILE);
1366eefaccc0SDavid Gibson         spapr_pci_switch_vga(true);
1367c4015bbdSAlexey Kardashevskiy         return H_SUCCESS;
136842561bf2SAnton Blanchard 
136942561bf2SAnton Blanchard     case H_SET_MODE_ENDIAN_LITTLE:
137000fd075eSBenjamin Herrenschmidt         spapr_set_all_lpcrs(LPCR_ILE, LPCR_ILE);
1371eefaccc0SDavid Gibson         spapr_pci_switch_vga(false);
1372c4015bbdSAlexey Kardashevskiy         return H_SUCCESS;
1373c4015bbdSAlexey Kardashevskiy     }
1374c4015bbdSAlexey Kardashevskiy 
1375c4015bbdSAlexey Kardashevskiy     return H_UNSUPPORTED_FLAG;
1376c4015bbdSAlexey Kardashevskiy }
1377c4015bbdSAlexey Kardashevskiy 
13787d0cd464SPeter Maydell static target_ulong h_set_mode_resource_addr_trans_mode(PowerPCCPU *cpu,
1379d5ac4f54SAlexey Kardashevskiy                                                         target_ulong mflags,
1380d5ac4f54SAlexey Kardashevskiy                                                         target_ulong value1,
1381d5ac4f54SAlexey Kardashevskiy                                                         target_ulong value2)
1382d5ac4f54SAlexey Kardashevskiy {
1383d5ac4f54SAlexey Kardashevskiy     PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cpu);
1384d5ac4f54SAlexey Kardashevskiy 
1385d5ac4f54SAlexey Kardashevskiy     if (!(pcc->insns_flags2 & PPC2_ISA207S)) {
1386d5ac4f54SAlexey Kardashevskiy         return H_P2;
1387d5ac4f54SAlexey Kardashevskiy     }
1388d5ac4f54SAlexey Kardashevskiy     if (value1) {
1389d5ac4f54SAlexey Kardashevskiy         return H_P3;
1390d5ac4f54SAlexey Kardashevskiy     }
1391d5ac4f54SAlexey Kardashevskiy     if (value2) {
1392d5ac4f54SAlexey Kardashevskiy         return H_P4;
1393d5ac4f54SAlexey Kardashevskiy     }
1394d5ac4f54SAlexey Kardashevskiy 
13955c94b2a5SCédric Le Goater     if (mflags == AIL_RESERVED) {
1396d5ac4f54SAlexey Kardashevskiy         return H_UNSUPPORTED_FLAG;
1397d5ac4f54SAlexey Kardashevskiy     }
1398d5ac4f54SAlexey Kardashevskiy 
139900fd075eSBenjamin Herrenschmidt     spapr_set_all_lpcrs(mflags << LPCR_AIL_SHIFT, LPCR_AIL);
1400d5ac4f54SAlexey Kardashevskiy 
1401d5ac4f54SAlexey Kardashevskiy     return H_SUCCESS;
1402d5ac4f54SAlexey Kardashevskiy }
1403d5ac4f54SAlexey Kardashevskiy 
1404ce2918cbSDavid Gibson static target_ulong h_set_mode(PowerPCCPU *cpu, SpaprMachineState *spapr,
1405c4015bbdSAlexey Kardashevskiy                                target_ulong opcode, target_ulong *args)
1406c4015bbdSAlexey Kardashevskiy {
1407c4015bbdSAlexey Kardashevskiy     target_ulong resource = args[1];
1408c4015bbdSAlexey Kardashevskiy     target_ulong ret = H_P2;
1409c4015bbdSAlexey Kardashevskiy 
1410c4015bbdSAlexey Kardashevskiy     switch (resource) {
1411c4015bbdSAlexey Kardashevskiy     case H_SET_MODE_RESOURCE_LE:
14127d0cd464SPeter Maydell         ret = h_set_mode_resource_le(cpu, args[0], args[2], args[3]);
141342561bf2SAnton Blanchard         break;
1414d5ac4f54SAlexey Kardashevskiy     case H_SET_MODE_RESOURCE_ADDR_TRANS_MODE:
14157d0cd464SPeter Maydell         ret = h_set_mode_resource_addr_trans_mode(cpu, args[0],
1416d5ac4f54SAlexey Kardashevskiy                                                   args[2], args[3]);
1417d5ac4f54SAlexey Kardashevskiy         break;
141842561bf2SAnton Blanchard     }
141942561bf2SAnton Blanchard 
142042561bf2SAnton Blanchard     return ret;
142142561bf2SAnton Blanchard }
142242561bf2SAnton Blanchard 
1423ce2918cbSDavid Gibson static target_ulong h_clean_slb(PowerPCCPU *cpu, SpaprMachineState *spapr,
1424d77a98b0SSuraj Jitindar Singh                                 target_ulong opcode, target_ulong *args)
1425d77a98b0SSuraj Jitindar Singh {
1426d77a98b0SSuraj Jitindar Singh     qemu_log_mask(LOG_UNIMP, "Unimplemented SPAPR hcall 0x"TARGET_FMT_lx"%s\n",
1427d77a98b0SSuraj Jitindar Singh                   opcode, " (H_CLEAN_SLB)");
1428d77a98b0SSuraj Jitindar Singh     return H_FUNCTION;
1429d77a98b0SSuraj Jitindar Singh }
1430d77a98b0SSuraj Jitindar Singh 
1431ce2918cbSDavid Gibson static target_ulong h_invalidate_pid(PowerPCCPU *cpu, SpaprMachineState *spapr,
1432d77a98b0SSuraj Jitindar Singh                                      target_ulong opcode, target_ulong *args)
1433d77a98b0SSuraj Jitindar Singh {
1434d77a98b0SSuraj Jitindar Singh     qemu_log_mask(LOG_UNIMP, "Unimplemented SPAPR hcall 0x"TARGET_FMT_lx"%s\n",
1435d77a98b0SSuraj Jitindar Singh                   opcode, " (H_INVALIDATE_PID)");
1436d77a98b0SSuraj Jitindar Singh     return H_FUNCTION;
1437d77a98b0SSuraj Jitindar Singh }
1438d77a98b0SSuraj Jitindar Singh 
1439ce2918cbSDavid Gibson static void spapr_check_setup_free_hpt(SpaprMachineState *spapr,
1440b4db5413SSuraj Jitindar Singh                                        uint64_t patbe_old, uint64_t patbe_new)
1441b4db5413SSuraj Jitindar Singh {
1442b4db5413SSuraj Jitindar Singh     /*
1443b4db5413SSuraj Jitindar Singh      * We have 4 Options:
1444b4db5413SSuraj Jitindar Singh      * HASH->HASH || RADIX->RADIX || NOTHING->RADIX : Do Nothing
1445b4db5413SSuraj Jitindar Singh      * HASH->RADIX                                  : Free HPT
1446b4db5413SSuraj Jitindar Singh      * RADIX->HASH                                  : Allocate HPT
1447b4db5413SSuraj Jitindar Singh      * NOTHING->HASH                                : Allocate HPT
1448b4db5413SSuraj Jitindar Singh      * Note: NOTHING implies the case where we said the guest could choose
1449b4db5413SSuraj Jitindar Singh      *       later and so assumed radix and now it's called H_REG_PROC_TBL
1450b4db5413SSuraj Jitindar Singh      */
1451b4db5413SSuraj Jitindar Singh 
145279825f4dSBenjamin Herrenschmidt     if ((patbe_old & PATE1_GR) == (patbe_new & PATE1_GR)) {
1453b4db5413SSuraj Jitindar Singh         /* We assume RADIX, so this catches all the "Do Nothing" cases */
145479825f4dSBenjamin Herrenschmidt     } else if (!(patbe_old & PATE1_GR)) {
1455b4db5413SSuraj Jitindar Singh         /* HASH->RADIX : Free HPT */
145606ec79e8SBharata B Rao         spapr_free_hpt(spapr);
145779825f4dSBenjamin Herrenschmidt     } else if (!(patbe_new & PATE1_GR)) {
1458b4db5413SSuraj Jitindar Singh         /* RADIX->HASH || NOTHING->HASH : Allocate HPT */
1459b4db5413SSuraj Jitindar Singh         spapr_setup_hpt_and_vrma(spapr);
1460b4db5413SSuraj Jitindar Singh     }
1461b4db5413SSuraj Jitindar Singh     return;
1462b4db5413SSuraj Jitindar Singh }
1463b4db5413SSuraj Jitindar Singh 
1464b4db5413SSuraj Jitindar Singh #define FLAGS_MASK              0x01FULL
1465b4db5413SSuraj Jitindar Singh #define FLAG_MODIFY             0x10
1466b4db5413SSuraj Jitindar Singh #define FLAG_REGISTER           0x08
1467b4db5413SSuraj Jitindar Singh #define FLAG_RADIX              0x04
1468b4db5413SSuraj Jitindar Singh #define FLAG_HASH_PROC_TBL      0x02
1469b4db5413SSuraj Jitindar Singh #define FLAG_GTSE               0x01
1470b4db5413SSuraj Jitindar Singh 
1471d77a98b0SSuraj Jitindar Singh static target_ulong h_register_process_table(PowerPCCPU *cpu,
1472ce2918cbSDavid Gibson                                              SpaprMachineState *spapr,
1473d77a98b0SSuraj Jitindar Singh                                              target_ulong opcode,
1474d77a98b0SSuraj Jitindar Singh                                              target_ulong *args)
1475d77a98b0SSuraj Jitindar Singh {
1476b4db5413SSuraj Jitindar Singh     target_ulong flags = args[0];
1477b4db5413SSuraj Jitindar Singh     target_ulong proc_tbl = args[1];
1478b4db5413SSuraj Jitindar Singh     target_ulong page_size = args[2];
1479b4db5413SSuraj Jitindar Singh     target_ulong table_size = args[3];
1480176dcceeSSuraj Jitindar Singh     target_ulong update_lpcr = 0;
1481b4db5413SSuraj Jitindar Singh     uint64_t cproc;
1482b4db5413SSuraj Jitindar Singh 
1483b4db5413SSuraj Jitindar Singh     if (flags & ~FLAGS_MASK) { /* Check no reserved bits are set */
1484b4db5413SSuraj Jitindar Singh         return H_PARAMETER;
1485b4db5413SSuraj Jitindar Singh     }
1486b4db5413SSuraj Jitindar Singh     if (flags & FLAG_MODIFY) {
1487b4db5413SSuraj Jitindar Singh         if (flags & FLAG_REGISTER) {
1488b4db5413SSuraj Jitindar Singh             if (flags & FLAG_RADIX) { /* Register new RADIX process table */
1489b4db5413SSuraj Jitindar Singh                 if (proc_tbl & 0xfff || proc_tbl >> 60) {
1490b4db5413SSuraj Jitindar Singh                     return H_P2;
1491b4db5413SSuraj Jitindar Singh                 } else if (page_size) {
1492b4db5413SSuraj Jitindar Singh                     return H_P3;
1493b4db5413SSuraj Jitindar Singh                 } else if (table_size > 24) {
1494b4db5413SSuraj Jitindar Singh                     return H_P4;
1495b4db5413SSuraj Jitindar Singh                 }
149679825f4dSBenjamin Herrenschmidt                 cproc = PATE1_GR | proc_tbl | table_size;
1497b4db5413SSuraj Jitindar Singh             } else { /* Register new HPT process table */
1498b4db5413SSuraj Jitindar Singh                 if (flags & FLAG_HASH_PROC_TBL) { /* Hash with Segment Tables */
1499b4db5413SSuraj Jitindar Singh                     /* TODO - Not Supported */
1500b4db5413SSuraj Jitindar Singh                     /* Technically caused by flag bits => H_PARAMETER */
1501b4db5413SSuraj Jitindar Singh                     return H_PARAMETER;
1502b4db5413SSuraj Jitindar Singh                 } else { /* Hash with SLB */
1503b4db5413SSuraj Jitindar Singh                     if (proc_tbl >> 38) {
1504b4db5413SSuraj Jitindar Singh                         return H_P2;
1505b4db5413SSuraj Jitindar Singh                     } else if (page_size & ~0x7) {
1506b4db5413SSuraj Jitindar Singh                         return H_P3;
1507b4db5413SSuraj Jitindar Singh                     } else if (table_size > 24) {
1508b4db5413SSuraj Jitindar Singh                         return H_P4;
1509b4db5413SSuraj Jitindar Singh                     }
1510b4db5413SSuraj Jitindar Singh                 }
1511b4db5413SSuraj Jitindar Singh                 cproc = (proc_tbl << 25) | page_size << 5 | table_size;
1512b4db5413SSuraj Jitindar Singh             }
1513b4db5413SSuraj Jitindar Singh 
1514b4db5413SSuraj Jitindar Singh         } else { /* Deregister current process table */
151579825f4dSBenjamin Herrenschmidt             /*
151679825f4dSBenjamin Herrenschmidt              * Set to benign value: (current GR) | 0. This allows
151779825f4dSBenjamin Herrenschmidt              * deregistration in KVM to succeed even if the radix bit
151879825f4dSBenjamin Herrenschmidt              * in flags doesn't match the radix bit in the old PATE.
151979825f4dSBenjamin Herrenschmidt              */
152079825f4dSBenjamin Herrenschmidt             cproc = spapr->patb_entry & PATE1_GR;
1521b4db5413SSuraj Jitindar Singh         }
1522b4db5413SSuraj Jitindar Singh     } else { /* Maintain current registration */
152379825f4dSBenjamin Herrenschmidt         if (!(flags & FLAG_RADIX) != !(spapr->patb_entry & PATE1_GR)) {
1524b4db5413SSuraj Jitindar Singh             /* Technically caused by flag bits => H_PARAMETER */
1525b4db5413SSuraj Jitindar Singh             return H_PARAMETER; /* Existing Process Table Mismatch */
1526b4db5413SSuraj Jitindar Singh         }
1527b4db5413SSuraj Jitindar Singh         cproc = spapr->patb_entry;
1528b4db5413SSuraj Jitindar Singh     }
1529b4db5413SSuraj Jitindar Singh 
1530b4db5413SSuraj Jitindar Singh     /* Check if we need to setup OR free the hpt */
1531b4db5413SSuraj Jitindar Singh     spapr_check_setup_free_hpt(spapr, spapr->patb_entry, cproc);
1532b4db5413SSuraj Jitindar Singh 
1533b4db5413SSuraj Jitindar Singh     spapr->patb_entry = cproc; /* Save new process table */
15346de83307SSuraj Jitindar Singh 
153500fd075eSBenjamin Herrenschmidt     /* Update the UPRT, HR and GTSE bits in the LPCR for all cpus */
1536176dcceeSSuraj Jitindar Singh     if (flags & FLAG_RADIX)     /* Radix must use process tables, also set HR */
1537176dcceeSSuraj Jitindar Singh         update_lpcr |= (LPCR_UPRT | LPCR_HR);
1538176dcceeSSuraj Jitindar Singh     else if (flags & FLAG_HASH_PROC_TBL) /* Hash with process tables */
1539176dcceeSSuraj Jitindar Singh         update_lpcr |= LPCR_UPRT;
1540176dcceeSSuraj Jitindar Singh     if (flags & FLAG_GTSE)      /* Guest translation shootdown enable */
154149e9fdd7SDavid Gibson         update_lpcr |= LPCR_GTSE;
154249e9fdd7SDavid Gibson 
1543176dcceeSSuraj Jitindar Singh     spapr_set_all_lpcrs(update_lpcr, LPCR_UPRT | LPCR_HR | LPCR_GTSE);
1544b4db5413SSuraj Jitindar Singh 
1545b4db5413SSuraj Jitindar Singh     if (kvm_enabled()) {
1546b4db5413SSuraj Jitindar Singh         return kvmppc_configure_v3_mmu(cpu, flags & FLAG_RADIX,
1547b4db5413SSuraj Jitindar Singh                                        flags & FLAG_GTSE, cproc);
1548b4db5413SSuraj Jitindar Singh     }
1549b4db5413SSuraj Jitindar Singh     return H_SUCCESS;
1550d77a98b0SSuraj Jitindar Singh }
1551d77a98b0SSuraj Jitindar Singh 
15521c7ad77eSNicholas Piggin #define H_SIGNAL_SYS_RESET_ALL         -1
15531c7ad77eSNicholas Piggin #define H_SIGNAL_SYS_RESET_ALLBUTSELF  -2
15541c7ad77eSNicholas Piggin 
15551c7ad77eSNicholas Piggin static target_ulong h_signal_sys_reset(PowerPCCPU *cpu,
1556ce2918cbSDavid Gibson                                        SpaprMachineState *spapr,
15571c7ad77eSNicholas Piggin                                        target_ulong opcode, target_ulong *args)
15581c7ad77eSNicholas Piggin {
15591c7ad77eSNicholas Piggin     target_long target = args[0];
15601c7ad77eSNicholas Piggin     CPUState *cs;
15611c7ad77eSNicholas Piggin 
15621c7ad77eSNicholas Piggin     if (target < 0) {
15631c7ad77eSNicholas Piggin         /* Broadcast */
15641c7ad77eSNicholas Piggin         if (target < H_SIGNAL_SYS_RESET_ALLBUTSELF) {
15651c7ad77eSNicholas Piggin             return H_PARAMETER;
15661c7ad77eSNicholas Piggin         }
15671c7ad77eSNicholas Piggin 
15681c7ad77eSNicholas Piggin         CPU_FOREACH(cs) {
15691c7ad77eSNicholas Piggin             PowerPCCPU *c = POWERPC_CPU(cs);
15701c7ad77eSNicholas Piggin 
15711c7ad77eSNicholas Piggin             if (target == H_SIGNAL_SYS_RESET_ALLBUTSELF) {
15721c7ad77eSNicholas Piggin                 if (c == cpu) {
15731c7ad77eSNicholas Piggin                     continue;
15741c7ad77eSNicholas Piggin                 }
15751c7ad77eSNicholas Piggin             }
15761c7ad77eSNicholas Piggin             run_on_cpu(cs, spapr_do_system_reset_on_cpu, RUN_ON_CPU_NULL);
15771c7ad77eSNicholas Piggin         }
15781c7ad77eSNicholas Piggin         return H_SUCCESS;
15791c7ad77eSNicholas Piggin 
15801c7ad77eSNicholas Piggin     } else {
15811c7ad77eSNicholas Piggin         /* Unicast */
15822e886fb3SSam Bobroff         cs = CPU(spapr_find_cpu(target));
1583f57467e3SSam Bobroff         if (cs) {
15841c7ad77eSNicholas Piggin             run_on_cpu(cs, spapr_do_system_reset_on_cpu, RUN_ON_CPU_NULL);
15851c7ad77eSNicholas Piggin             return H_SUCCESS;
15861c7ad77eSNicholas Piggin         }
15871c7ad77eSNicholas Piggin         return H_PARAMETER;
15881c7ad77eSNicholas Piggin     }
15891c7ad77eSNicholas Piggin }
15901c7ad77eSNicholas Piggin 
1591ce2918cbSDavid Gibson static uint32_t cas_check_pvr(SpaprMachineState *spapr, PowerPCCPU *cpu,
1592cc7b35b1SGreg Kurz                               target_ulong *addr, bool *raw_mode_supported,
1593cc7b35b1SGreg Kurz                               Error **errp)
15942a6593cbSAlexey Kardashevskiy {
1595152ef803SDavid Gibson     bool explicit_match = false; /* Matched the CPU's real PVR */
15967843c0d6SDavid Gibson     uint32_t max_compat = spapr->max_compat_pvr;
1597152ef803SDavid Gibson     uint32_t best_compat = 0;
1598152ef803SDavid Gibson     int i;
15993794d548SAlexey Kardashevskiy 
1600152ef803SDavid Gibson     /*
1601152ef803SDavid Gibson      * We scan the supplied table of PVRs looking for two things
1602152ef803SDavid Gibson      *   1. Is our real CPU PVR in the list?
1603152ef803SDavid Gibson      *   2. What's the "best" listed logical PVR
1604152ef803SDavid Gibson      */
1605152ef803SDavid Gibson     for (i = 0; i < 512; ++i) {
16063794d548SAlexey Kardashevskiy         uint32_t pvr, pvr_mask;
16073794d548SAlexey Kardashevskiy 
160880c33d34SDavid Gibson         pvr_mask = ldl_be_phys(&address_space_memory, *addr);
160980c33d34SDavid Gibson         pvr = ldl_be_phys(&address_space_memory, *addr + 4);
161080c33d34SDavid Gibson         *addr += 8;
16113794d548SAlexey Kardashevskiy 
16123794d548SAlexey Kardashevskiy         if (~pvr_mask & pvr) {
1613152ef803SDavid Gibson             break; /* Terminator record */
16143794d548SAlexey Kardashevskiy         }
1615152ef803SDavid Gibson 
1616152ef803SDavid Gibson         if ((cpu->env.spr[SPR_PVR] & pvr_mask) == (pvr & pvr_mask)) {
1617152ef803SDavid Gibson             explicit_match = true;
1618152ef803SDavid Gibson         } else {
1619152ef803SDavid Gibson             if (ppc_check_compat(cpu, pvr, best_compat, max_compat)) {
1620152ef803SDavid Gibson                 best_compat = pvr;
1621152ef803SDavid Gibson             }
1622152ef803SDavid Gibson         }
1623152ef803SDavid Gibson     }
1624152ef803SDavid Gibson 
1625152ef803SDavid Gibson     if ((best_compat == 0) && (!explicit_match || max_compat)) {
1626152ef803SDavid Gibson         /* We couldn't find a suitable compatibility mode, and either
1627152ef803SDavid Gibson          * the guest doesn't support "raw" mode for this CPU, or raw
1628152ef803SDavid Gibson          * mode is disabled because a maximum compat mode is set */
162980c33d34SDavid Gibson         error_setg(errp, "Couldn't negotiate a suitable PVR during CAS");
163080c33d34SDavid Gibson         return 0;
16313794d548SAlexey Kardashevskiy     }
16323794d548SAlexey Kardashevskiy 
1633cc7b35b1SGreg Kurz     *raw_mode_supported = explicit_match;
1634cc7b35b1SGreg Kurz 
16353794d548SAlexey Kardashevskiy     /* Parsing finished */
1636152ef803SDavid Gibson     trace_spapr_cas_pvr(cpu->compat_pvr, explicit_match, best_compat);
16373794d548SAlexey Kardashevskiy 
163880c33d34SDavid Gibson     return best_compat;
163980c33d34SDavid Gibson }
164080c33d34SDavid Gibson 
164180c33d34SDavid Gibson static target_ulong h_client_architecture_support(PowerPCCPU *cpu,
1642ce2918cbSDavid Gibson                                                   SpaprMachineState *spapr,
164380c33d34SDavid Gibson                                                   target_ulong opcode,
164480c33d34SDavid Gibson                                                   target_ulong *args)
164580c33d34SDavid Gibson {
164680c33d34SDavid Gibson     /* Working address in data buffer */
164780c33d34SDavid Gibson     target_ulong addr = ppc64_phys_to_real(args[0]);
164880c33d34SDavid Gibson     target_ulong ov_table;
164980c33d34SDavid Gibson     uint32_t cas_pvr;
1650ce2918cbSDavid Gibson     SpaprOptionVector *ov1_guest, *ov5_guest, *ov5_cas_old, *ov5_updates;
165180c33d34SDavid Gibson     bool guest_radix;
1652f6f242c7SDavid Gibson     Error *local_err = NULL;
1653cc7b35b1SGreg Kurz     bool raw_mode_supported = false;
1654e7f78db9SGreg Kurz     bool guest_xive;
16553794d548SAlexey Kardashevskiy 
1656cc7b35b1SGreg Kurz     cas_pvr = cas_check_pvr(spapr, cpu, &addr, &raw_mode_supported, &local_err);
165780c33d34SDavid Gibson     if (local_err) {
165880c33d34SDavid Gibson         error_report_err(local_err);
165980c33d34SDavid Gibson         return H_HARDWARE;
166080c33d34SDavid Gibson     }
166180c33d34SDavid Gibson 
166280c33d34SDavid Gibson     /* Update CPUs */
166380c33d34SDavid Gibson     if (cpu->compat_pvr != cas_pvr) {
166480c33d34SDavid Gibson         ppc_set_compat_all(cas_pvr, &local_err);
1665f6f242c7SDavid Gibson         if (local_err) {
1666cc7b35b1SGreg Kurz             /* We fail to set compat mode (likely because running with KVM PR),
1667cc7b35b1SGreg Kurz              * but maybe we can fallback to raw mode if the guest supports it.
1668cc7b35b1SGreg Kurz              */
1669cc7b35b1SGreg Kurz             if (!raw_mode_supported) {
1670f6f242c7SDavid Gibson                 error_report_err(local_err);
16713794d548SAlexey Kardashevskiy                 return H_HARDWARE;
16723794d548SAlexey Kardashevskiy             }
16732c9dfdacSGreg Kurz             error_free(local_err);
1674cc7b35b1SGreg Kurz             local_err = NULL;
1675cc7b35b1SGreg Kurz         }
16763794d548SAlexey Kardashevskiy     }
16773794d548SAlexey Kardashevskiy 
167803d196b7SBharata B Rao     /* For the future use: here @ov_table points to the first option vector */
167980c33d34SDavid Gibson     ov_table = addr;
168003d196b7SBharata B Rao 
1681e957f6a9SSam Bobroff     ov1_guest = spapr_ovec_parse_vector(ov_table, 1);
1682facdb8b6SMichael Roth     ov5_guest = spapr_ovec_parse_vector(ov_table, 5);
16839fb4541fSSam Bobroff     if (spapr_ovec_test(ov5_guest, OV5_MMU_BOTH)) {
16849fb4541fSSam Bobroff         error_report("guest requested hash and radix MMU, which is invalid.");
16859fb4541fSSam Bobroff         exit(EXIT_FAILURE);
16869fb4541fSSam Bobroff     }
1687e7f78db9SGreg Kurz     if (spapr_ovec_test(ov5_guest, OV5_XIVE_BOTH)) {
1688e7f78db9SGreg Kurz         error_report("guest requested an invalid interrupt mode");
1689e7f78db9SGreg Kurz         exit(EXIT_FAILURE);
1690e7f78db9SGreg Kurz     }
1691e7f78db9SGreg Kurz 
16929fb4541fSSam Bobroff     /* The radix/hash bit in byte 24 requires special handling: */
16939fb4541fSSam Bobroff     guest_radix = spapr_ovec_test(ov5_guest, OV5_MMU_RADIX_300);
16949fb4541fSSam Bobroff     spapr_ovec_clear(ov5_guest, OV5_MMU_RADIX_300);
16952a6593cbSAlexey Kardashevskiy 
1696e7f78db9SGreg Kurz     guest_xive = spapr_ovec_test(ov5_guest, OV5_XIVE_EXPLOIT);
1697e7f78db9SGreg Kurz 
16982772cf6bSDavid Gibson     /*
16992772cf6bSDavid Gibson      * HPT resizing is a bit of a special case, because when enabled
17002772cf6bSDavid Gibson      * we assume an HPT guest will support it until it says it
17012772cf6bSDavid Gibson      * doesn't, instead of assuming it won't support it until it says
17022772cf6bSDavid Gibson      * it does.  Strictly speaking that approach could break for
17032772cf6bSDavid Gibson      * guests which don't make a CAS call, but those are so old we
17042772cf6bSDavid Gibson      * don't care about them.  Without that assumption we'd have to
17052772cf6bSDavid Gibson      * make at least a temporary allocation of an HPT sized for max
17062772cf6bSDavid Gibson      * memory, which could be impossibly difficult under KVM HV if
17072772cf6bSDavid Gibson      * maxram is large.
17082772cf6bSDavid Gibson      */
17092772cf6bSDavid Gibson     if (!guest_radix && !spapr_ovec_test(ov5_guest, OV5_HPT_RESIZE)) {
17102772cf6bSDavid Gibson         int maxshift = spapr_hpt_shift_for_ramsize(MACHINE(spapr)->maxram_size);
17112772cf6bSDavid Gibson 
17122772cf6bSDavid Gibson         if (spapr->resize_hpt == SPAPR_RESIZE_HPT_REQUIRED) {
17132772cf6bSDavid Gibson             error_report(
17142772cf6bSDavid Gibson                 "h_client_architecture_support: Guest doesn't support HPT resizing, but resize-hpt=required");
17152772cf6bSDavid Gibson             exit(1);
17162772cf6bSDavid Gibson         }
17172772cf6bSDavid Gibson 
17182772cf6bSDavid Gibson         if (spapr->htab_shift < maxshift) {
17192772cf6bSDavid Gibson             /* Guest doesn't know about HPT resizing, so we
17202772cf6bSDavid Gibson              * pre-emptively resize for the maximum permitted RAM.  At
17212772cf6bSDavid Gibson              * the point this is called, nothing should have been
17222772cf6bSDavid Gibson              * entered into the existing HPT */
17232772cf6bSDavid Gibson             spapr_reallocate_hpt(spapr, maxshift, &error_fatal);
17241ec26c75SGreg Kurz             push_sregs_to_kvm_pr(spapr);
1725b55d295eSDavid Gibson         }
17262772cf6bSDavid Gibson     }
17272772cf6bSDavid Gibson 
1728facdb8b6SMichael Roth     /* NOTE: there are actually a number of ov5 bits where input from the
1729facdb8b6SMichael Roth      * guest is always zero, and the platform/QEMU enables them independently
1730facdb8b6SMichael Roth      * of guest input. To model these properly we'd want some sort of mask,
1731facdb8b6SMichael Roth      * but since they only currently apply to memory migration as defined
1732facdb8b6SMichael Roth      * by LoPAPR 1.1, 14.5.4.8, which QEMU doesn't implement, we don't need
17336787d27bSMichael Roth      * to worry about this for now.
1734facdb8b6SMichael Roth      */
17356787d27bSMichael Roth     ov5_cas_old = spapr_ovec_clone(spapr->ov5_cas);
173630bf9ed1SCédric Le Goater 
173730bf9ed1SCédric Le Goater     /* also clear the radix/hash bit from the current ov5_cas bits to
173830bf9ed1SCédric Le Goater      * be in sync with the newly ov5 bits. Else the radix bit will be
173930bf9ed1SCédric Le Goater      * seen as being removed and this will generate a reset loop
174030bf9ed1SCédric Le Goater      */
174130bf9ed1SCédric Le Goater     spapr_ovec_clear(ov5_cas_old, OV5_MMU_RADIX_300);
174230bf9ed1SCédric Le Goater 
17436787d27bSMichael Roth     /* full range of negotiated ov5 capabilities */
1744facdb8b6SMichael Roth     spapr_ovec_intersect(spapr->ov5_cas, spapr->ov5, ov5_guest);
1745facdb8b6SMichael Roth     spapr_ovec_cleanup(ov5_guest);
17466787d27bSMichael Roth     /* capabilities that have been added since CAS-generated guest reset.
17476787d27bSMichael Roth      * if capabilities have since been removed, generate another reset
17486787d27bSMichael Roth      */
17496787d27bSMichael Roth     ov5_updates = spapr_ovec_new();
17506787d27bSMichael Roth     spapr->cas_reboot = spapr_ovec_diff(ov5_updates,
17516787d27bSMichael Roth                                         ov5_cas_old, spapr->ov5_cas);
175200005f22SShivaprasad G Bhat     spapr_ovec_cleanup(ov5_cas_old);
17539fb4541fSSam Bobroff     /* Now that processing is finished, set the radix/hash bit for the
17549fb4541fSSam Bobroff      * guest if it requested a valid mode; otherwise terminate the boot. */
17559fb4541fSSam Bobroff     if (guest_radix) {
17569fb4541fSSam Bobroff         if (kvm_enabled() && !kvmppc_has_cap_mmu_radix()) {
17579fb4541fSSam Bobroff             error_report("Guest requested unavailable MMU mode (radix).");
17589fb4541fSSam Bobroff             exit(EXIT_FAILURE);
17599fb4541fSSam Bobroff         }
17609fb4541fSSam Bobroff         spapr_ovec_set(spapr->ov5_cas, OV5_MMU_RADIX_300);
17619fb4541fSSam Bobroff     } else {
17629fb4541fSSam Bobroff         if (kvm_enabled() && kvmppc_has_cap_mmu_radix()
17639fb4541fSSam Bobroff             && !kvmppc_has_cap_mmu_hash_v3()) {
17649fb4541fSSam Bobroff             error_report("Guest requested unavailable MMU mode (hash).");
17659fb4541fSSam Bobroff             exit(EXIT_FAILURE);
17669fb4541fSSam Bobroff         }
17679fb4541fSSam Bobroff     }
1768e957f6a9SSam Bobroff     spapr->cas_legacy_guest_workaround = !spapr_ovec_test(ov1_guest,
1769e957f6a9SSam Bobroff                                                           OV1_PPC_3_00);
177000005f22SShivaprasad G Bhat     spapr_ovec_cleanup(ov1_guest);
17716787d27bSMichael Roth     if (!spapr->cas_reboot) {
1772b472b1a7SDaniel Henrique Barboza         /* If spapr_machine_reset() did not set up a HPT but one is necessary
1773e05fba50SSam Bobroff          * (because the guest isn't going to use radix) then set it up here. */
177479825f4dSBenjamin Herrenschmidt         if ((spapr->patb_entry & PATE1_GR) && !guest_radix) {
1775e05fba50SSam Bobroff             /* legacy hash or new hash: */
1776e05fba50SSam Bobroff             spapr_setup_hpt_and_vrma(spapr);
1777e05fba50SSam Bobroff         }
17786787d27bSMichael Roth         spapr->cas_reboot =
17795b120785SDavid Gibson             (spapr_h_cas_compose_response(spapr, args[1], args[2],
17806787d27bSMichael Roth                                           ov5_updates) != 0);
17816787d27bSMichael Roth     }
178213db0cd9SCédric Le Goater 
178313db0cd9SCédric Le Goater     /*
1784e7f78db9SGreg Kurz      * Ensure the guest asks for an interrupt mode we support; otherwise
1785e7f78db9SGreg Kurz      * terminate the boot.
1786e7f78db9SGreg Kurz      */
1787e7f78db9SGreg Kurz     if (guest_xive) {
1788e7f78db9SGreg Kurz         if (spapr->irq->ov5 == SPAPR_OV5_XIVE_LEGACY) {
178975de5941SGreg Kurz             error_report(
179075de5941SGreg Kurz "Guest requested unavailable interrupt mode (XIVE), try the ic-mode=xive or ic-mode=dual machine property");
1791e7f78db9SGreg Kurz             exit(EXIT_FAILURE);
1792e7f78db9SGreg Kurz         }
1793e7f78db9SGreg Kurz     } else {
1794e7f78db9SGreg Kurz         if (spapr->irq->ov5 == SPAPR_OV5_XIVE_EXPLOIT) {
179575de5941SGreg Kurz             error_report(
179675de5941SGreg Kurz "Guest requested unavailable interrupt mode (XICS), either don't set the ic-mode machine property or try ic-mode=xics or ic-mode=dual");
1797e7f78db9SGreg Kurz             exit(EXIT_FAILURE);
1798e7f78db9SGreg Kurz         }
1799e7f78db9SGreg Kurz     }
1800e7f78db9SGreg Kurz 
1801e7f78db9SGreg Kurz     /*
180213db0cd9SCédric Le Goater      * Generate a machine reset when we have an update of the
180313db0cd9SCédric Le Goater      * interrupt mode. Only required when the machine supports both
180413db0cd9SCédric Le Goater      * modes.
180513db0cd9SCédric Le Goater      */
180613db0cd9SCédric Le Goater     if (!spapr->cas_reboot) {
180713db0cd9SCédric Le Goater         spapr->cas_reboot = spapr_ovec_test(ov5_updates, OV5_XIVE_EXPLOIT)
180813db0cd9SCédric Le Goater             && spapr->irq->ov5 & SPAPR_OV5_XIVE_BOTH;
180913db0cd9SCédric Le Goater     }
181013db0cd9SCédric Le Goater 
18116787d27bSMichael Roth     spapr_ovec_cleanup(ov5_updates);
18126787d27bSMichael Roth 
18136787d27bSMichael Roth     if (spapr->cas_reboot) {
1814*9146206eSDavid Gibson         qemu_system_reset_request(SHUTDOWN_CAUSE_SUBSYSTEM_RESET);
18152a6593cbSAlexey Kardashevskiy     }
18162a6593cbSAlexey Kardashevskiy 
18172a6593cbSAlexey Kardashevskiy     return H_SUCCESS;
18182a6593cbSAlexey Kardashevskiy }
18192a6593cbSAlexey Kardashevskiy 
1820c24ba3d0SLaurent Vivier static target_ulong h_home_node_associativity(PowerPCCPU *cpu,
1821ce2918cbSDavid Gibson                                               SpaprMachineState *spapr,
1822c24ba3d0SLaurent Vivier                                               target_ulong opcode,
1823c24ba3d0SLaurent Vivier                                               target_ulong *args)
1824c24ba3d0SLaurent Vivier {
1825c24ba3d0SLaurent Vivier     target_ulong flags = args[0];
1826c24ba3d0SLaurent Vivier     target_ulong procno = args[1];
1827c24ba3d0SLaurent Vivier     PowerPCCPU *tcpu;
1828c24ba3d0SLaurent Vivier     int idx;
1829c24ba3d0SLaurent Vivier 
1830c24ba3d0SLaurent Vivier     /* only support procno from H_REGISTER_VPA */
1831c24ba3d0SLaurent Vivier     if (flags != 0x1) {
1832c24ba3d0SLaurent Vivier         return H_FUNCTION;
1833c24ba3d0SLaurent Vivier     }
1834c24ba3d0SLaurent Vivier 
1835c24ba3d0SLaurent Vivier     tcpu = spapr_find_cpu(procno);
1836c24ba3d0SLaurent Vivier     if (tcpu == NULL) {
1837c24ba3d0SLaurent Vivier         return H_P2;
1838c24ba3d0SLaurent Vivier     }
1839c24ba3d0SLaurent Vivier 
1840c24ba3d0SLaurent Vivier     /* sequence is the same as in the "ibm,associativity" property */
1841c24ba3d0SLaurent Vivier 
1842c24ba3d0SLaurent Vivier     idx = 0;
1843c24ba3d0SLaurent Vivier #define ASSOCIATIVITY(a, b) (((uint64_t)(a) << 32) | \
1844c24ba3d0SLaurent Vivier                              ((uint64_t)(b) & 0xffffffff))
1845c24ba3d0SLaurent Vivier     args[idx++] = ASSOCIATIVITY(0, 0);
1846c24ba3d0SLaurent Vivier     args[idx++] = ASSOCIATIVITY(0, tcpu->node_id);
1847c24ba3d0SLaurent Vivier     args[idx++] = ASSOCIATIVITY(procno, -1);
1848c24ba3d0SLaurent Vivier     for ( ; idx < 6; idx++) {
1849c24ba3d0SLaurent Vivier         args[idx] = -1;
1850c24ba3d0SLaurent Vivier     }
1851c24ba3d0SLaurent Vivier #undef ASSOCIATIVITY
1852c24ba3d0SLaurent Vivier 
1853c24ba3d0SLaurent Vivier     return H_SUCCESS;
1854c24ba3d0SLaurent Vivier }
1855c24ba3d0SLaurent Vivier 
1856c59704b2SSuraj Jitindar Singh static target_ulong h_get_cpu_characteristics(PowerPCCPU *cpu,
1857ce2918cbSDavid Gibson                                               SpaprMachineState *spapr,
1858c59704b2SSuraj Jitindar Singh                                               target_ulong opcode,
1859c59704b2SSuraj Jitindar Singh                                               target_ulong *args)
1860c59704b2SSuraj Jitindar Singh {
1861c59704b2SSuraj Jitindar Singh     uint64_t characteristics = H_CPU_CHAR_HON_BRANCH_HINTS &
1862c59704b2SSuraj Jitindar Singh                                ~H_CPU_CHAR_THR_RECONF_TRIG;
1863c59704b2SSuraj Jitindar Singh     uint64_t behaviour = H_CPU_BEHAV_FAVOUR_SECURITY;
1864c59704b2SSuraj Jitindar Singh     uint8_t safe_cache = spapr_get_cap(spapr, SPAPR_CAP_CFPC);
1865c59704b2SSuraj Jitindar Singh     uint8_t safe_bounds_check = spapr_get_cap(spapr, SPAPR_CAP_SBBC);
1866c59704b2SSuraj Jitindar Singh     uint8_t safe_indirect_branch = spapr_get_cap(spapr, SPAPR_CAP_IBS);
18678ff43ee4SSuraj Jitindar Singh     uint8_t count_cache_flush_assist = spapr_get_cap(spapr,
18688ff43ee4SSuraj Jitindar Singh                                                      SPAPR_CAP_CCF_ASSIST);
1869c59704b2SSuraj Jitindar Singh 
1870c59704b2SSuraj Jitindar Singh     switch (safe_cache) {
1871c59704b2SSuraj Jitindar Singh     case SPAPR_CAP_WORKAROUND:
1872c59704b2SSuraj Jitindar Singh         characteristics |= H_CPU_CHAR_L1D_FLUSH_ORI30;
1873c59704b2SSuraj Jitindar Singh         characteristics |= H_CPU_CHAR_L1D_FLUSH_TRIG2;
1874c59704b2SSuraj Jitindar Singh         characteristics |= H_CPU_CHAR_L1D_THREAD_PRIV;
1875c59704b2SSuraj Jitindar Singh         behaviour |= H_CPU_BEHAV_L1D_FLUSH_PR;
1876c59704b2SSuraj Jitindar Singh         break;
1877c59704b2SSuraj Jitindar Singh     case SPAPR_CAP_FIXED:
1878c59704b2SSuraj Jitindar Singh         break;
1879c59704b2SSuraj Jitindar Singh     default: /* broken */
1880c59704b2SSuraj Jitindar Singh         assert(safe_cache == SPAPR_CAP_BROKEN);
1881c59704b2SSuraj Jitindar Singh         behaviour |= H_CPU_BEHAV_L1D_FLUSH_PR;
1882c59704b2SSuraj Jitindar Singh         break;
1883c59704b2SSuraj Jitindar Singh     }
1884c59704b2SSuraj Jitindar Singh 
1885c59704b2SSuraj Jitindar Singh     switch (safe_bounds_check) {
1886c59704b2SSuraj Jitindar Singh     case SPAPR_CAP_WORKAROUND:
1887c59704b2SSuraj Jitindar Singh         characteristics |= H_CPU_CHAR_SPEC_BAR_ORI31;
1888c59704b2SSuraj Jitindar Singh         behaviour |= H_CPU_BEHAV_BNDS_CHK_SPEC_BAR;
1889c59704b2SSuraj Jitindar Singh         break;
1890c59704b2SSuraj Jitindar Singh     case SPAPR_CAP_FIXED:
1891c59704b2SSuraj Jitindar Singh         break;
1892c59704b2SSuraj Jitindar Singh     default: /* broken */
1893c59704b2SSuraj Jitindar Singh         assert(safe_bounds_check == SPAPR_CAP_BROKEN);
1894c59704b2SSuraj Jitindar Singh         behaviour |= H_CPU_BEHAV_BNDS_CHK_SPEC_BAR;
1895c59704b2SSuraj Jitindar Singh         break;
1896c59704b2SSuraj Jitindar Singh     }
1897c59704b2SSuraj Jitindar Singh 
1898c59704b2SSuraj Jitindar Singh     switch (safe_indirect_branch) {
1899399b2896SSuraj Jitindar Singh     case SPAPR_CAP_FIXED_NA:
1900399b2896SSuraj Jitindar Singh         break;
1901c76c0d30SSuraj Jitindar Singh     case SPAPR_CAP_FIXED_CCD:
1902c76c0d30SSuraj Jitindar Singh         characteristics |= H_CPU_CHAR_CACHE_COUNT_DIS;
1903c76c0d30SSuraj Jitindar Singh         break;
1904c76c0d30SSuraj Jitindar Singh     case SPAPR_CAP_FIXED_IBS:
1905c59704b2SSuraj Jitindar Singh         characteristics |= H_CPU_CHAR_BCCTRL_SERIALISED;
1906fa86f592SGreg Kurz         break;
1907399b2896SSuraj Jitindar Singh     case SPAPR_CAP_WORKAROUND:
1908399b2896SSuraj Jitindar Singh         behaviour |= H_CPU_BEHAV_FLUSH_COUNT_CACHE;
19098ff43ee4SSuraj Jitindar Singh         if (count_cache_flush_assist) {
19108ff43ee4SSuraj Jitindar Singh             characteristics |= H_CPU_CHAR_BCCTR_FLUSH_ASSIST;
19118ff43ee4SSuraj Jitindar Singh         }
1912399b2896SSuraj Jitindar Singh         break;
1913c59704b2SSuraj Jitindar Singh     default: /* broken */
1914c59704b2SSuraj Jitindar Singh         assert(safe_indirect_branch == SPAPR_CAP_BROKEN);
1915c59704b2SSuraj Jitindar Singh         break;
1916c59704b2SSuraj Jitindar Singh     }
1917c59704b2SSuraj Jitindar Singh 
1918c59704b2SSuraj Jitindar Singh     args[0] = characteristics;
1919c59704b2SSuraj Jitindar Singh     args[1] = behaviour;
1920fea35ca4SAlexey Kardashevskiy     return H_SUCCESS;
1921fea35ca4SAlexey Kardashevskiy }
1922fea35ca4SAlexey Kardashevskiy 
1923ce2918cbSDavid Gibson static target_ulong h_update_dt(PowerPCCPU *cpu, SpaprMachineState *spapr,
1924fea35ca4SAlexey Kardashevskiy                                 target_ulong opcode, target_ulong *args)
1925fea35ca4SAlexey Kardashevskiy {
1926fea35ca4SAlexey Kardashevskiy     target_ulong dt = ppc64_phys_to_real(args[0]);
1927fea35ca4SAlexey Kardashevskiy     struct fdt_header hdr = { 0 };
1928fea35ca4SAlexey Kardashevskiy     unsigned cb;
1929ce2918cbSDavid Gibson     SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr);
1930fea35ca4SAlexey Kardashevskiy     void *fdt;
1931fea35ca4SAlexey Kardashevskiy 
1932fea35ca4SAlexey Kardashevskiy     cpu_physical_memory_read(dt, &hdr, sizeof(hdr));
1933fea35ca4SAlexey Kardashevskiy     cb = fdt32_to_cpu(hdr.totalsize);
1934fea35ca4SAlexey Kardashevskiy 
1935fea35ca4SAlexey Kardashevskiy     if (!smc->update_dt_enabled) {
1936fea35ca4SAlexey Kardashevskiy         return H_SUCCESS;
1937fea35ca4SAlexey Kardashevskiy     }
1938fea35ca4SAlexey Kardashevskiy 
1939fea35ca4SAlexey Kardashevskiy     /* Check that the fdt did not grow out of proportion */
1940fea35ca4SAlexey Kardashevskiy     if (cb > spapr->fdt_initial_size * 2) {
1941fea35ca4SAlexey Kardashevskiy         trace_spapr_update_dt_failed_size(spapr->fdt_initial_size, cb,
1942fea35ca4SAlexey Kardashevskiy                                           fdt32_to_cpu(hdr.magic));
1943fea35ca4SAlexey Kardashevskiy         return H_PARAMETER;
1944fea35ca4SAlexey Kardashevskiy     }
1945fea35ca4SAlexey Kardashevskiy 
1946fea35ca4SAlexey Kardashevskiy     fdt = g_malloc0(cb);
1947fea35ca4SAlexey Kardashevskiy     cpu_physical_memory_read(dt, fdt, cb);
1948fea35ca4SAlexey Kardashevskiy 
1949fea35ca4SAlexey Kardashevskiy     /* Check the fdt consistency */
1950fea35ca4SAlexey Kardashevskiy     if (fdt_check_full(fdt, cb)) {
1951fea35ca4SAlexey Kardashevskiy         trace_spapr_update_dt_failed_check(spapr->fdt_initial_size, cb,
1952fea35ca4SAlexey Kardashevskiy                                            fdt32_to_cpu(hdr.magic));
1953fea35ca4SAlexey Kardashevskiy         return H_PARAMETER;
1954fea35ca4SAlexey Kardashevskiy     }
1955fea35ca4SAlexey Kardashevskiy 
1956fea35ca4SAlexey Kardashevskiy     g_free(spapr->fdt_blob);
1957fea35ca4SAlexey Kardashevskiy     spapr->fdt_size = cb;
1958fea35ca4SAlexey Kardashevskiy     spapr->fdt_blob = fdt;
1959fea35ca4SAlexey Kardashevskiy     trace_spapr_update_dt(cb);
1960c59704b2SSuraj Jitindar Singh 
1961c59704b2SSuraj Jitindar Singh     return H_SUCCESS;
1962c59704b2SSuraj Jitindar Singh }
1963c59704b2SSuraj Jitindar Singh 
19649f64bd8aSPaolo Bonzini static spapr_hcall_fn papr_hypercall_table[(MAX_HCALL_OPCODE / 4) + 1];
19659f64bd8aSPaolo Bonzini static spapr_hcall_fn kvmppc_hypercall_table[KVMPPC_HCALL_MAX - KVMPPC_HCALL_BASE + 1];
19660fb6bd07SMichael Roth static spapr_hcall_fn svm_hypercall_table[(SVM_HCALL_MAX - SVM_HCALL_BASE) / 4 + 1];
19679f64bd8aSPaolo Bonzini 
19689f64bd8aSPaolo Bonzini void spapr_register_hypercall(target_ulong opcode, spapr_hcall_fn fn)
19699f64bd8aSPaolo Bonzini {
19709f64bd8aSPaolo Bonzini     spapr_hcall_fn *slot;
19719f64bd8aSPaolo Bonzini 
19729f64bd8aSPaolo Bonzini     if (opcode <= MAX_HCALL_OPCODE) {
19739f64bd8aSPaolo Bonzini         assert((opcode & 0x3) == 0);
19749f64bd8aSPaolo Bonzini 
19759f64bd8aSPaolo Bonzini         slot = &papr_hypercall_table[opcode / 4];
19760fb6bd07SMichael Roth     } else if (opcode >= SVM_HCALL_BASE && opcode <= SVM_HCALL_MAX) {
19770fb6bd07SMichael Roth         /* we only have SVM-related hcall numbers assigned in multiples of 4 */
19780fb6bd07SMichael Roth         assert((opcode & 0x3) == 0);
19790fb6bd07SMichael Roth 
19800fb6bd07SMichael Roth         slot = &svm_hypercall_table[(opcode - SVM_HCALL_BASE) / 4];
19819f64bd8aSPaolo Bonzini     } else {
19829f64bd8aSPaolo Bonzini         assert((opcode >= KVMPPC_HCALL_BASE) && (opcode <= KVMPPC_HCALL_MAX));
19839f64bd8aSPaolo Bonzini 
19849f64bd8aSPaolo Bonzini         slot = &kvmppc_hypercall_table[opcode - KVMPPC_HCALL_BASE];
19859f64bd8aSPaolo Bonzini     }
19869f64bd8aSPaolo Bonzini 
19879f64bd8aSPaolo Bonzini     assert(!(*slot));
19889f64bd8aSPaolo Bonzini     *slot = fn;
19899f64bd8aSPaolo Bonzini }
19909f64bd8aSPaolo Bonzini 
19919f64bd8aSPaolo Bonzini target_ulong spapr_hypercall(PowerPCCPU *cpu, target_ulong opcode,
19929f64bd8aSPaolo Bonzini                              target_ulong *args)
19939f64bd8aSPaolo Bonzini {
1994ce2918cbSDavid Gibson     SpaprMachineState *spapr = SPAPR_MACHINE(qdev_get_machine());
199528e02042SDavid Gibson 
19969f64bd8aSPaolo Bonzini     if ((opcode <= MAX_HCALL_OPCODE)
19979f64bd8aSPaolo Bonzini         && ((opcode & 0x3) == 0)) {
19989f64bd8aSPaolo Bonzini         spapr_hcall_fn fn = papr_hypercall_table[opcode / 4];
19999f64bd8aSPaolo Bonzini 
20009f64bd8aSPaolo Bonzini         if (fn) {
20019f64bd8aSPaolo Bonzini             return fn(cpu, spapr, opcode, args);
20029f64bd8aSPaolo Bonzini         }
20030fb6bd07SMichael Roth     } else if ((opcode >= SVM_HCALL_BASE) &&
20040fb6bd07SMichael Roth                (opcode <= SVM_HCALL_MAX)) {
20050fb6bd07SMichael Roth         spapr_hcall_fn fn = svm_hypercall_table[(opcode - SVM_HCALL_BASE) / 4];
20060fb6bd07SMichael Roth 
20070fb6bd07SMichael Roth         if (fn) {
20080fb6bd07SMichael Roth             return fn(cpu, spapr, opcode, args);
20090fb6bd07SMichael Roth         }
20109f64bd8aSPaolo Bonzini     } else if ((opcode >= KVMPPC_HCALL_BASE) &&
20119f64bd8aSPaolo Bonzini                (opcode <= KVMPPC_HCALL_MAX)) {
20129f64bd8aSPaolo Bonzini         spapr_hcall_fn fn = kvmppc_hypercall_table[opcode - KVMPPC_HCALL_BASE];
20139f64bd8aSPaolo Bonzini 
20149f64bd8aSPaolo Bonzini         if (fn) {
20159f64bd8aSPaolo Bonzini             return fn(cpu, spapr, opcode, args);
20169f64bd8aSPaolo Bonzini         }
20179f64bd8aSPaolo Bonzini     }
20189f64bd8aSPaolo Bonzini 
2019aaf87c66SThomas Huth     qemu_log_mask(LOG_UNIMP, "Unimplemented SPAPR hcall 0x" TARGET_FMT_lx "\n",
2020aaf87c66SThomas Huth                   opcode);
20219f64bd8aSPaolo Bonzini     return H_FUNCTION;
20229f64bd8aSPaolo Bonzini }
20239f64bd8aSPaolo Bonzini 
20249f64bd8aSPaolo Bonzini static void hypercall_register_types(void)
20259f64bd8aSPaolo Bonzini {
20269f64bd8aSPaolo Bonzini     /* hcall-pft */
20279f64bd8aSPaolo Bonzini     spapr_register_hypercall(H_ENTER, h_enter);
20289f64bd8aSPaolo Bonzini     spapr_register_hypercall(H_REMOVE, h_remove);
20299f64bd8aSPaolo Bonzini     spapr_register_hypercall(H_PROTECT, h_protect);
2030fa388916SAnthony Liguori     spapr_register_hypercall(H_READ, h_read);
20319f64bd8aSPaolo Bonzini 
20329f64bd8aSPaolo Bonzini     /* hcall-bulk */
20339f64bd8aSPaolo Bonzini     spapr_register_hypercall(H_BULK_REMOVE, h_bulk_remove);
20349f64bd8aSPaolo Bonzini 
203530f4b05bSDavid Gibson     /* hcall-hpt-resize */
203630f4b05bSDavid Gibson     spapr_register_hypercall(H_RESIZE_HPT_PREPARE, h_resize_hpt_prepare);
203730f4b05bSDavid Gibson     spapr_register_hypercall(H_RESIZE_HPT_COMMIT, h_resize_hpt_commit);
203830f4b05bSDavid Gibson 
20399f64bd8aSPaolo Bonzini     /* hcall-splpar */
20409f64bd8aSPaolo Bonzini     spapr_register_hypercall(H_REGISTER_VPA, h_register_vpa);
20419f64bd8aSPaolo Bonzini     spapr_register_hypercall(H_CEDE, h_cede);
2042e8ce0e40SNicholas Piggin     spapr_register_hypercall(H_CONFER, h_confer);
20433a6e6224SNicholas Piggin     spapr_register_hypercall(H_PROD, h_prod);
20443a6e6224SNicholas Piggin 
204510741314SNicholas Piggin     /* hcall-join */
204610741314SNicholas Piggin     spapr_register_hypercall(H_JOIN, h_join);
204710741314SNicholas Piggin 
20481c7ad77eSNicholas Piggin     spapr_register_hypercall(H_SIGNAL_SYS_RESET, h_signal_sys_reset);
20499f64bd8aSPaolo Bonzini 
2050423576f7SThomas Huth     /* processor register resource access h-calls */
2051423576f7SThomas Huth     spapr_register_hypercall(H_SET_SPRG0, h_set_sprg0);
2052af08a58fSThomas Huth     spapr_register_hypercall(H_SET_DABR, h_set_dabr);
2053e49ff266SThomas Huth     spapr_register_hypercall(H_SET_XDABR, h_set_xdabr);
20543240dd9aSThomas Huth     spapr_register_hypercall(H_PAGE_INIT, h_page_init);
2055423576f7SThomas Huth     spapr_register_hypercall(H_SET_MODE, h_set_mode);
2056423576f7SThomas Huth 
2057d77a98b0SSuraj Jitindar Singh     /* In Memory Table MMU h-calls */
2058d77a98b0SSuraj Jitindar Singh     spapr_register_hypercall(H_CLEAN_SLB, h_clean_slb);
2059d77a98b0SSuraj Jitindar Singh     spapr_register_hypercall(H_INVALIDATE_PID, h_invalidate_pid);
2060d77a98b0SSuraj Jitindar Singh     spapr_register_hypercall(H_REGISTER_PROC_TBL, h_register_process_table);
2061d77a98b0SSuraj Jitindar Singh 
2062c59704b2SSuraj Jitindar Singh     /* hcall-get-cpu-characteristics */
2063c59704b2SSuraj Jitindar Singh     spapr_register_hypercall(H_GET_CPU_CHARACTERISTICS,
2064c59704b2SSuraj Jitindar Singh                              h_get_cpu_characteristics);
2065c59704b2SSuraj Jitindar Singh 
20669f64bd8aSPaolo Bonzini     /* "debugger" hcalls (also used by SLOF). Note: We do -not- differenciate
20679f64bd8aSPaolo Bonzini      * here between the "CI" and the "CACHE" variants, they will use whatever
20689f64bd8aSPaolo Bonzini      * mapping attributes qemu is using. When using KVM, the kernel will
20699f64bd8aSPaolo Bonzini      * enforce the attributes more strongly
20709f64bd8aSPaolo Bonzini      */
20719f64bd8aSPaolo Bonzini     spapr_register_hypercall(H_LOGICAL_CI_LOAD, h_logical_load);
20729f64bd8aSPaolo Bonzini     spapr_register_hypercall(H_LOGICAL_CI_STORE, h_logical_store);
20739f64bd8aSPaolo Bonzini     spapr_register_hypercall(H_LOGICAL_CACHE_LOAD, h_logical_load);
20749f64bd8aSPaolo Bonzini     spapr_register_hypercall(H_LOGICAL_CACHE_STORE, h_logical_store);
20759f64bd8aSPaolo Bonzini     spapr_register_hypercall(H_LOGICAL_ICBI, h_logical_icbi);
20769f64bd8aSPaolo Bonzini     spapr_register_hypercall(H_LOGICAL_DCBF, h_logical_dcbf);
20779f64bd8aSPaolo Bonzini     spapr_register_hypercall(KVMPPC_H_LOGICAL_MEMOP, h_logical_memop);
20789f64bd8aSPaolo Bonzini 
20799f64bd8aSPaolo Bonzini     /* qemu/KVM-PPC specific hcalls */
20809f64bd8aSPaolo Bonzini     spapr_register_hypercall(KVMPPC_H_RTAS, h_rtas);
208142561bf2SAnton Blanchard 
20822a6593cbSAlexey Kardashevskiy     /* ibm,client-architecture-support support */
20832a6593cbSAlexey Kardashevskiy     spapr_register_hypercall(KVMPPC_H_CAS, h_client_architecture_support);
2084c24ba3d0SLaurent Vivier 
2085fea35ca4SAlexey Kardashevskiy     spapr_register_hypercall(KVMPPC_H_UPDATE_DT, h_update_dt);
2086fea35ca4SAlexey Kardashevskiy 
2087c24ba3d0SLaurent Vivier     /* Virtual Processor Home Node */
2088c24ba3d0SLaurent Vivier     spapr_register_hypercall(H_HOME_NODE_ASSOCIATIVITY,
2089c24ba3d0SLaurent Vivier                              h_home_node_associativity);
20909f64bd8aSPaolo Bonzini }
20919f64bd8aSPaolo Bonzini 
20929f64bd8aSPaolo Bonzini type_init(hypercall_register_types)
2093