xref: /openbmc/qemu/hw/ppc/spapr.c (revision 85164ad4ed9960cac842fa4cc067c6b6699b0994)
1 /*
2  * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator
3  *
4  * Copyright (c) 2004-2007 Fabrice Bellard
5  * Copyright (c) 2007 Jocelyn Mayer
6  * Copyright (c) 2010 David Gibson, IBM Corporation.
7  *
8  * Permission is hereby granted, free of charge, to any person obtaining a copy
9  * of this software and associated documentation files (the "Software"), to deal
10  * in the Software without restriction, including without limitation the rights
11  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
12  * copies of the Software, and to permit persons to whom the Software is
13  * furnished to do so, subject to the following conditions:
14  *
15  * The above copyright notice and this permission notice shall be included in
16  * all copies or substantial portions of the Software.
17  *
18  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24  * THE SOFTWARE.
25  */
26 
27 #include "qemu/osdep.h"
28 #include "qemu-common.h"
29 #include "qapi/error.h"
30 #include "qapi/visitor.h"
31 #include "sysemu/sysemu.h"
32 #include "sysemu/hostmem.h"
33 #include "sysemu/numa.h"
34 #include "sysemu/qtest.h"
35 #include "sysemu/reset.h"
36 #include "sysemu/runstate.h"
37 #include "qemu/log.h"
38 #include "hw/fw-path-provider.h"
39 #include "elf.h"
40 #include "net/net.h"
41 #include "sysemu/device_tree.h"
42 #include "sysemu/cpus.h"
43 #include "sysemu/hw_accel.h"
44 #include "kvm_ppc.h"
45 #include "migration/misc.h"
46 #include "migration/qemu-file-types.h"
47 #include "migration/global_state.h"
48 #include "migration/register.h"
49 #include "mmu-hash64.h"
50 #include "mmu-book3s-v3.h"
51 #include "cpu-models.h"
52 #include "hw/core/cpu.h"
53 
54 #include "hw/boards.h"
55 #include "hw/ppc/ppc.h"
56 #include "hw/loader.h"
57 
58 #include "hw/ppc/fdt.h"
59 #include "hw/ppc/spapr.h"
60 #include "hw/ppc/spapr_vio.h"
61 #include "hw/qdev-properties.h"
62 #include "hw/pci-host/spapr.h"
63 #include "hw/pci/msi.h"
64 
65 #include "hw/pci/pci.h"
66 #include "hw/scsi/scsi.h"
67 #include "hw/virtio/virtio-scsi.h"
68 #include "hw/virtio/vhost-scsi-common.h"
69 
70 #include "exec/address-spaces.h"
71 #include "exec/ram_addr.h"
72 #include "hw/usb.h"
73 #include "qemu/config-file.h"
74 #include "qemu/error-report.h"
75 #include "trace.h"
76 #include "hw/nmi.h"
77 #include "hw/intc/intc.h"
78 
79 #include "qemu/cutils.h"
80 #include "hw/ppc/spapr_cpu_core.h"
81 #include "hw/mem/memory-device.h"
82 #include "hw/ppc/spapr_tpm_proxy.h"
83 
84 #include "monitor/monitor.h"
85 
86 #include <libfdt.h>
87 
88 /* SLOF memory layout:
89  *
90  * SLOF raw image loaded at 0, copies its romfs right below the flat
91  * device-tree, then position SLOF itself 31M below that
92  *
93  * So we set FW_OVERHEAD to 40MB which should account for all of that
94  * and more
95  *
96  * We load our kernel at 4M, leaving space for SLOF initial image
97  */
98 #define FDT_MAX_SIZE            0x100000
99 #define RTAS_MAX_ADDR           0x80000000 /* RTAS must stay below that */
100 #define FW_MAX_SIZE             0x400000
101 #define FW_FILE_NAME            "slof.bin"
102 #define FW_OVERHEAD             0x2800000
103 #define KERNEL_LOAD_ADDR        FW_MAX_SIZE
104 
105 #define MIN_RMA_SLOF            128UL
106 
107 #define PHANDLE_INTC            0x00001111
108 
109 /* These two functions implement the VCPU id numbering: one to compute them
110  * all and one to identify thread 0 of a VCORE. Any change to the first one
111  * is likely to have an impact on the second one, so let's keep them close.
112  */
113 static int spapr_vcpu_id(SpaprMachineState *spapr, int cpu_index)
114 {
115     MachineState *ms = MACHINE(spapr);
116     unsigned int smp_threads = ms->smp.threads;
117 
118     assert(spapr->vsmt);
119     return
120         (cpu_index / smp_threads) * spapr->vsmt + cpu_index % smp_threads;
121 }
122 static bool spapr_is_thread0_in_vcore(SpaprMachineState *spapr,
123                                       PowerPCCPU *cpu)
124 {
125     assert(spapr->vsmt);
126     return spapr_get_vcpu_id(cpu) % spapr->vsmt == 0;
127 }
128 
129 static bool pre_2_10_vmstate_dummy_icp_needed(void *opaque)
130 {
131     /* Dummy entries correspond to unused ICPState objects in older QEMUs,
132      * and newer QEMUs don't even have them. In both cases, we don't want
133      * to send anything on the wire.
134      */
135     return false;
136 }
137 
138 static const VMStateDescription pre_2_10_vmstate_dummy_icp = {
139     .name = "icp/server",
140     .version_id = 1,
141     .minimum_version_id = 1,
142     .needed = pre_2_10_vmstate_dummy_icp_needed,
143     .fields = (VMStateField[]) {
144         VMSTATE_UNUSED(4), /* uint32_t xirr */
145         VMSTATE_UNUSED(1), /* uint8_t pending_priority */
146         VMSTATE_UNUSED(1), /* uint8_t mfrr */
147         VMSTATE_END_OF_LIST()
148     },
149 };
150 
151 static void pre_2_10_vmstate_register_dummy_icp(int i)
152 {
153     vmstate_register(NULL, i, &pre_2_10_vmstate_dummy_icp,
154                      (void *)(uintptr_t) i);
155 }
156 
157 static void pre_2_10_vmstate_unregister_dummy_icp(int i)
158 {
159     vmstate_unregister(NULL, &pre_2_10_vmstate_dummy_icp,
160                        (void *)(uintptr_t) i);
161 }
162 
163 int spapr_max_server_number(SpaprMachineState *spapr)
164 {
165     MachineState *ms = MACHINE(spapr);
166 
167     assert(spapr->vsmt);
168     return DIV_ROUND_UP(ms->smp.max_cpus * spapr->vsmt, ms->smp.threads);
169 }
170 
171 static int spapr_fixup_cpu_smt_dt(void *fdt, int offset, PowerPCCPU *cpu,
172                                   int smt_threads)
173 {
174     int i, ret = 0;
175     uint32_t servers_prop[smt_threads];
176     uint32_t gservers_prop[smt_threads * 2];
177     int index = spapr_get_vcpu_id(cpu);
178 
179     if (cpu->compat_pvr) {
180         ret = fdt_setprop_cell(fdt, offset, "cpu-version", cpu->compat_pvr);
181         if (ret < 0) {
182             return ret;
183         }
184     }
185 
186     /* Build interrupt servers and gservers properties */
187     for (i = 0; i < smt_threads; i++) {
188         servers_prop[i] = cpu_to_be32(index + i);
189         /* Hack, direct the group queues back to cpu 0 */
190         gservers_prop[i*2] = cpu_to_be32(index + i);
191         gservers_prop[i*2 + 1] = 0;
192     }
193     ret = fdt_setprop(fdt, offset, "ibm,ppc-interrupt-server#s",
194                       servers_prop, sizeof(servers_prop));
195     if (ret < 0) {
196         return ret;
197     }
198     ret = fdt_setprop(fdt, offset, "ibm,ppc-interrupt-gserver#s",
199                       gservers_prop, sizeof(gservers_prop));
200 
201     return ret;
202 }
203 
204 static int spapr_fixup_cpu_numa_dt(void *fdt, int offset, PowerPCCPU *cpu)
205 {
206     int index = spapr_get_vcpu_id(cpu);
207     uint32_t associativity[] = {cpu_to_be32(0x5),
208                                 cpu_to_be32(0x0),
209                                 cpu_to_be32(0x0),
210                                 cpu_to_be32(0x0),
211                                 cpu_to_be32(cpu->node_id),
212                                 cpu_to_be32(index)};
213 
214     /* Advertise NUMA via ibm,associativity */
215     return fdt_setprop(fdt, offset, "ibm,associativity", associativity,
216                           sizeof(associativity));
217 }
218 
219 /* Populate the "ibm,pa-features" property */
220 static void spapr_populate_pa_features(SpaprMachineState *spapr,
221                                        PowerPCCPU *cpu,
222                                        void *fdt, int offset)
223 {
224     uint8_t pa_features_206[] = { 6, 0,
225         0xf6, 0x1f, 0xc7, 0x00, 0x80, 0xc0 };
226     uint8_t pa_features_207[] = { 24, 0,
227         0xf6, 0x1f, 0xc7, 0xc0, 0x80, 0xf0,
228         0x80, 0x00, 0x00, 0x00, 0x00, 0x00,
229         0x00, 0x00, 0x00, 0x00, 0x80, 0x00,
230         0x80, 0x00, 0x80, 0x00, 0x00, 0x00 };
231     uint8_t pa_features_300[] = { 66, 0,
232         /* 0: MMU|FPU|SLB|RUN|DABR|NX, 1: fri[nzpm]|DABRX|SPRG3|SLB0|PP110 */
233         /* 2: VPM|DS205|PPR|DS202|DS206, 3: LSD|URG, SSO, 5: LE|CFAR|EB|LSQ */
234         0xf6, 0x1f, 0xc7, 0xc0, 0x80, 0xf0, /* 0 - 5 */
235         /* 6: DS207 */
236         0x80, 0x00, 0x00, 0x00, 0x00, 0x00, /* 6 - 11 */
237         /* 16: Vector */
238         0x00, 0x00, 0x00, 0x00, 0x80, 0x00, /* 12 - 17 */
239         /* 18: Vec. Scalar, 20: Vec. XOR, 22: HTM */
240         0x80, 0x00, 0x80, 0x00, 0x00, 0x00, /* 18 - 23 */
241         /* 24: Ext. Dec, 26: 64 bit ftrs, 28: PM ftrs */
242         0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 24 - 29 */
243         /* 30: MMR, 32: LE atomic, 34: EBB + ext EBB */
244         0x80, 0x00, 0x80, 0x00, 0xC0, 0x00, /* 30 - 35 */
245         /* 36: SPR SO, 38: Copy/Paste, 40: Radix MMU */
246         0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 36 - 41 */
247         /* 42: PM, 44: PC RA, 46: SC vec'd */
248         0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 42 - 47 */
249         /* 48: SIMD, 50: QP BFP, 52: String */
250         0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 48 - 53 */
251         /* 54: DecFP, 56: DecI, 58: SHA */
252         0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 54 - 59 */
253         /* 60: NM atomic, 62: RNG */
254         0x80, 0x00, 0x80, 0x00, 0x00, 0x00, /* 60 - 65 */
255     };
256     uint8_t *pa_features = NULL;
257     size_t pa_size;
258 
259     if (ppc_check_compat(cpu, CPU_POWERPC_LOGICAL_2_06, 0, cpu->compat_pvr)) {
260         pa_features = pa_features_206;
261         pa_size = sizeof(pa_features_206);
262     }
263     if (ppc_check_compat(cpu, CPU_POWERPC_LOGICAL_2_07, 0, cpu->compat_pvr)) {
264         pa_features = pa_features_207;
265         pa_size = sizeof(pa_features_207);
266     }
267     if (ppc_check_compat(cpu, CPU_POWERPC_LOGICAL_3_00, 0, cpu->compat_pvr)) {
268         pa_features = pa_features_300;
269         pa_size = sizeof(pa_features_300);
270     }
271     if (!pa_features) {
272         return;
273     }
274 
275     if (ppc_hash64_has(cpu, PPC_HASH64_CI_LARGEPAGE)) {
276         /*
277          * Note: we keep CI large pages off by default because a 64K capable
278          * guest provisioned with large pages might otherwise try to map a qemu
279          * framebuffer (or other kind of memory mapped PCI BAR) using 64K pages
280          * even if that qemu runs on a 4k host.
281          * We dd this bit back here if we are confident this is not an issue
282          */
283         pa_features[3] |= 0x20;
284     }
285     if ((spapr_get_cap(spapr, SPAPR_CAP_HTM) != 0) && pa_size > 24) {
286         pa_features[24] |= 0x80;    /* Transactional memory support */
287     }
288     if (spapr->cas_pre_isa3_guest && pa_size > 40) {
289         /* Workaround for broken kernels that attempt (guest) radix
290          * mode when they can't handle it, if they see the radix bit set
291          * in pa-features. So hide it from them. */
292         pa_features[40 + 2] &= ~0x80; /* Radix MMU */
293     }
294 
295     _FDT((fdt_setprop(fdt, offset, "ibm,pa-features", pa_features, pa_size)));
296 }
297 
298 static int spapr_fixup_cpu_dt(void *fdt, SpaprMachineState *spapr)
299 {
300     MachineState *ms = MACHINE(spapr);
301     int ret = 0, offset, cpus_offset;
302     CPUState *cs;
303     char cpu_model[32];
304     uint32_t pft_size_prop[] = {0, cpu_to_be32(spapr->htab_shift)};
305 
306     CPU_FOREACH(cs) {
307         PowerPCCPU *cpu = POWERPC_CPU(cs);
308         DeviceClass *dc = DEVICE_GET_CLASS(cs);
309         int index = spapr_get_vcpu_id(cpu);
310         int compat_smt = MIN(ms->smp.threads, ppc_compat_max_vthreads(cpu));
311 
312         if (!spapr_is_thread0_in_vcore(spapr, cpu)) {
313             continue;
314         }
315 
316         snprintf(cpu_model, 32, "%s@%x", dc->fw_name, index);
317 
318         cpus_offset = fdt_path_offset(fdt, "/cpus");
319         if (cpus_offset < 0) {
320             cpus_offset = fdt_add_subnode(fdt, 0, "cpus");
321             if (cpus_offset < 0) {
322                 return cpus_offset;
323             }
324         }
325         offset = fdt_subnode_offset(fdt, cpus_offset, cpu_model);
326         if (offset < 0) {
327             offset = fdt_add_subnode(fdt, cpus_offset, cpu_model);
328             if (offset < 0) {
329                 return offset;
330             }
331         }
332 
333         ret = fdt_setprop(fdt, offset, "ibm,pft-size",
334                           pft_size_prop, sizeof(pft_size_prop));
335         if (ret < 0) {
336             return ret;
337         }
338 
339         if (ms->numa_state->num_nodes > 1) {
340             ret = spapr_fixup_cpu_numa_dt(fdt, offset, cpu);
341             if (ret < 0) {
342                 return ret;
343             }
344         }
345 
346         ret = spapr_fixup_cpu_smt_dt(fdt, offset, cpu, compat_smt);
347         if (ret < 0) {
348             return ret;
349         }
350 
351         spapr_populate_pa_features(spapr, cpu, fdt, offset);
352     }
353     return ret;
354 }
355 
356 static hwaddr spapr_node0_size(MachineState *machine)
357 {
358     if (machine->numa_state->num_nodes) {
359         int i;
360         for (i = 0; i < machine->numa_state->num_nodes; ++i) {
361             if (machine->numa_state->nodes[i].node_mem) {
362                 return MIN(pow2floor(machine->numa_state->nodes[i].node_mem),
363                            machine->ram_size);
364             }
365         }
366     }
367     return machine->ram_size;
368 }
369 
370 static void add_str(GString *s, const gchar *s1)
371 {
372     g_string_append_len(s, s1, strlen(s1) + 1);
373 }
374 
375 static int spapr_populate_memory_node(void *fdt, int nodeid, hwaddr start,
376                                        hwaddr size)
377 {
378     uint32_t associativity[] = {
379         cpu_to_be32(0x4), /* length */
380         cpu_to_be32(0x0), cpu_to_be32(0x0),
381         cpu_to_be32(0x0), cpu_to_be32(nodeid)
382     };
383     char mem_name[32];
384     uint64_t mem_reg_property[2];
385     int off;
386 
387     mem_reg_property[0] = cpu_to_be64(start);
388     mem_reg_property[1] = cpu_to_be64(size);
389 
390     sprintf(mem_name, "memory@%" HWADDR_PRIx, start);
391     off = fdt_add_subnode(fdt, 0, mem_name);
392     _FDT(off);
393     _FDT((fdt_setprop_string(fdt, off, "device_type", "memory")));
394     _FDT((fdt_setprop(fdt, off, "reg", mem_reg_property,
395                       sizeof(mem_reg_property))));
396     _FDT((fdt_setprop(fdt, off, "ibm,associativity", associativity,
397                       sizeof(associativity))));
398     return off;
399 }
400 
401 static int spapr_populate_memory(SpaprMachineState *spapr, void *fdt)
402 {
403     MachineState *machine = MACHINE(spapr);
404     hwaddr mem_start, node_size;
405     int i, nb_nodes = machine->numa_state->num_nodes;
406     NodeInfo *nodes = machine->numa_state->nodes;
407     NodeInfo ramnode;
408 
409     /* No NUMA nodes, assume there is just one node with whole RAM */
410     if (!nb_nodes) {
411         nb_nodes = 1;
412         ramnode.node_mem = machine->ram_size;
413         nodes = &ramnode;
414     }
415 
416     for (i = 0, mem_start = 0; i < nb_nodes; ++i) {
417         if (!nodes[i].node_mem) {
418             continue;
419         }
420         if (mem_start >= machine->ram_size) {
421             node_size = 0;
422         } else {
423             node_size = nodes[i].node_mem;
424             if (node_size > machine->ram_size - mem_start) {
425                 node_size = machine->ram_size - mem_start;
426             }
427         }
428         if (!mem_start) {
429             /* spapr_machine_init() checks for rma_size <= node0_size
430              * already */
431             spapr_populate_memory_node(fdt, i, 0, spapr->rma_size);
432             mem_start += spapr->rma_size;
433             node_size -= spapr->rma_size;
434         }
435         for ( ; node_size; ) {
436             hwaddr sizetmp = pow2floor(node_size);
437 
438             /* mem_start != 0 here */
439             if (ctzl(mem_start) < ctzl(sizetmp)) {
440                 sizetmp = 1ULL << ctzl(mem_start);
441             }
442 
443             spapr_populate_memory_node(fdt, i, mem_start, sizetmp);
444             node_size -= sizetmp;
445             mem_start += sizetmp;
446         }
447     }
448 
449     return 0;
450 }
451 
452 static void spapr_populate_cpu_dt(CPUState *cs, void *fdt, int offset,
453                                   SpaprMachineState *spapr)
454 {
455     MachineState *ms = MACHINE(spapr);
456     PowerPCCPU *cpu = POWERPC_CPU(cs);
457     CPUPPCState *env = &cpu->env;
458     PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cs);
459     int index = spapr_get_vcpu_id(cpu);
460     uint32_t segs[] = {cpu_to_be32(28), cpu_to_be32(40),
461                        0xffffffff, 0xffffffff};
462     uint32_t tbfreq = kvm_enabled() ? kvmppc_get_tbfreq()
463         : SPAPR_TIMEBASE_FREQ;
464     uint32_t cpufreq = kvm_enabled() ? kvmppc_get_clockfreq() : 1000000000;
465     uint32_t page_sizes_prop[64];
466     size_t page_sizes_prop_size;
467     unsigned int smp_threads = ms->smp.threads;
468     uint32_t vcpus_per_socket = smp_threads * ms->smp.cores;
469     uint32_t pft_size_prop[] = {0, cpu_to_be32(spapr->htab_shift)};
470     int compat_smt = MIN(smp_threads, ppc_compat_max_vthreads(cpu));
471     SpaprDrc *drc;
472     int drc_index;
473     uint32_t radix_AP_encodings[PPC_PAGE_SIZES_MAX_SZ];
474     int i;
475 
476     drc = spapr_drc_by_id(TYPE_SPAPR_DRC_CPU, index);
477     if (drc) {
478         drc_index = spapr_drc_index(drc);
479         _FDT((fdt_setprop_cell(fdt, offset, "ibm,my-drc-index", drc_index)));
480     }
481 
482     _FDT((fdt_setprop_cell(fdt, offset, "reg", index)));
483     _FDT((fdt_setprop_string(fdt, offset, "device_type", "cpu")));
484 
485     _FDT((fdt_setprop_cell(fdt, offset, "cpu-version", env->spr[SPR_PVR])));
486     _FDT((fdt_setprop_cell(fdt, offset, "d-cache-block-size",
487                            env->dcache_line_size)));
488     _FDT((fdt_setprop_cell(fdt, offset, "d-cache-line-size",
489                            env->dcache_line_size)));
490     _FDT((fdt_setprop_cell(fdt, offset, "i-cache-block-size",
491                            env->icache_line_size)));
492     _FDT((fdt_setprop_cell(fdt, offset, "i-cache-line-size",
493                            env->icache_line_size)));
494 
495     if (pcc->l1_dcache_size) {
496         _FDT((fdt_setprop_cell(fdt, offset, "d-cache-size",
497                                pcc->l1_dcache_size)));
498     } else {
499         warn_report("Unknown L1 dcache size for cpu");
500     }
501     if (pcc->l1_icache_size) {
502         _FDT((fdt_setprop_cell(fdt, offset, "i-cache-size",
503                                pcc->l1_icache_size)));
504     } else {
505         warn_report("Unknown L1 icache size for cpu");
506     }
507 
508     _FDT((fdt_setprop_cell(fdt, offset, "timebase-frequency", tbfreq)));
509     _FDT((fdt_setprop_cell(fdt, offset, "clock-frequency", cpufreq)));
510     _FDT((fdt_setprop_cell(fdt, offset, "slb-size", cpu->hash64_opts->slb_size)));
511     _FDT((fdt_setprop_cell(fdt, offset, "ibm,slb-size", cpu->hash64_opts->slb_size)));
512     _FDT((fdt_setprop_string(fdt, offset, "status", "okay")));
513     _FDT((fdt_setprop(fdt, offset, "64-bit", NULL, 0)));
514 
515     if (env->spr_cb[SPR_PURR].oea_read) {
516         _FDT((fdt_setprop_cell(fdt, offset, "ibm,purr", 1)));
517     }
518     if (env->spr_cb[SPR_SPURR].oea_read) {
519         _FDT((fdt_setprop_cell(fdt, offset, "ibm,spurr", 1)));
520     }
521 
522     if (ppc_hash64_has(cpu, PPC_HASH64_1TSEG)) {
523         _FDT((fdt_setprop(fdt, offset, "ibm,processor-segment-sizes",
524                           segs, sizeof(segs))));
525     }
526 
527     /* Advertise VSX (vector extensions) if available
528      *   1               == VMX / Altivec available
529      *   2               == VSX available
530      *
531      * Only CPUs for which we create core types in spapr_cpu_core.c
532      * are possible, and all of those have VMX */
533     if (spapr_get_cap(spapr, SPAPR_CAP_VSX) != 0) {
534         _FDT((fdt_setprop_cell(fdt, offset, "ibm,vmx", 2)));
535     } else {
536         _FDT((fdt_setprop_cell(fdt, offset, "ibm,vmx", 1)));
537     }
538 
539     /* Advertise DFP (Decimal Floating Point) if available
540      *   0 / no property == no DFP
541      *   1               == DFP available */
542     if (spapr_get_cap(spapr, SPAPR_CAP_DFP) != 0) {
543         _FDT((fdt_setprop_cell(fdt, offset, "ibm,dfp", 1)));
544     }
545 
546     page_sizes_prop_size = ppc_create_page_sizes_prop(cpu, page_sizes_prop,
547                                                       sizeof(page_sizes_prop));
548     if (page_sizes_prop_size) {
549         _FDT((fdt_setprop(fdt, offset, "ibm,segment-page-sizes",
550                           page_sizes_prop, page_sizes_prop_size)));
551     }
552 
553     spapr_populate_pa_features(spapr, cpu, fdt, offset);
554 
555     _FDT((fdt_setprop_cell(fdt, offset, "ibm,chip-id",
556                            cs->cpu_index / vcpus_per_socket)));
557 
558     _FDT((fdt_setprop(fdt, offset, "ibm,pft-size",
559                       pft_size_prop, sizeof(pft_size_prop))));
560 
561     if (ms->numa_state->num_nodes > 1) {
562         _FDT(spapr_fixup_cpu_numa_dt(fdt, offset, cpu));
563     }
564 
565     _FDT(spapr_fixup_cpu_smt_dt(fdt, offset, cpu, compat_smt));
566 
567     if (pcc->radix_page_info) {
568         for (i = 0; i < pcc->radix_page_info->count; i++) {
569             radix_AP_encodings[i] =
570                 cpu_to_be32(pcc->radix_page_info->entries[i]);
571         }
572         _FDT((fdt_setprop(fdt, offset, "ibm,processor-radix-AP-encodings",
573                           radix_AP_encodings,
574                           pcc->radix_page_info->count *
575                           sizeof(radix_AP_encodings[0]))));
576     }
577 
578     /*
579      * We set this property to let the guest know that it can use the large
580      * decrementer and its width in bits.
581      */
582     if (spapr_get_cap(spapr, SPAPR_CAP_LARGE_DECREMENTER) != SPAPR_CAP_OFF)
583         _FDT((fdt_setprop_u32(fdt, offset, "ibm,dec-bits",
584                               pcc->lrg_decr_bits)));
585 }
586 
587 static void spapr_populate_cpus_dt_node(void *fdt, SpaprMachineState *spapr)
588 {
589     CPUState **rev;
590     CPUState *cs;
591     int n_cpus;
592     int cpus_offset;
593     char *nodename;
594     int i;
595 
596     cpus_offset = fdt_add_subnode(fdt, 0, "cpus");
597     _FDT(cpus_offset);
598     _FDT((fdt_setprop_cell(fdt, cpus_offset, "#address-cells", 0x1)));
599     _FDT((fdt_setprop_cell(fdt, cpus_offset, "#size-cells", 0x0)));
600 
601     /*
602      * We walk the CPUs in reverse order to ensure that CPU DT nodes
603      * created by fdt_add_subnode() end up in the right order in FDT
604      * for the guest kernel the enumerate the CPUs correctly.
605      *
606      * The CPU list cannot be traversed in reverse order, so we need
607      * to do extra work.
608      */
609     n_cpus = 0;
610     rev = NULL;
611     CPU_FOREACH(cs) {
612         rev = g_renew(CPUState *, rev, n_cpus + 1);
613         rev[n_cpus++] = cs;
614     }
615 
616     for (i = n_cpus - 1; i >= 0; i--) {
617         CPUState *cs = rev[i];
618         PowerPCCPU *cpu = POWERPC_CPU(cs);
619         int index = spapr_get_vcpu_id(cpu);
620         DeviceClass *dc = DEVICE_GET_CLASS(cs);
621         int offset;
622 
623         if (!spapr_is_thread0_in_vcore(spapr, cpu)) {
624             continue;
625         }
626 
627         nodename = g_strdup_printf("%s@%x", dc->fw_name, index);
628         offset = fdt_add_subnode(fdt, cpus_offset, nodename);
629         g_free(nodename);
630         _FDT(offset);
631         spapr_populate_cpu_dt(cs, fdt, offset, spapr);
632     }
633 
634     g_free(rev);
635 }
636 
637 static int spapr_rng_populate_dt(void *fdt)
638 {
639     int node;
640     int ret;
641 
642     node = qemu_fdt_add_subnode(fdt, "/ibm,platform-facilities");
643     if (node <= 0) {
644         return -1;
645     }
646     ret = fdt_setprop_string(fdt, node, "device_type",
647                              "ibm,platform-facilities");
648     ret |= fdt_setprop_cell(fdt, node, "#address-cells", 0x1);
649     ret |= fdt_setprop_cell(fdt, node, "#size-cells", 0x0);
650 
651     node = fdt_add_subnode(fdt, node, "ibm,random-v1");
652     if (node <= 0) {
653         return -1;
654     }
655     ret |= fdt_setprop_string(fdt, node, "compatible", "ibm,random");
656 
657     return ret ? -1 : 0;
658 }
659 
660 static uint32_t spapr_pc_dimm_node(MemoryDeviceInfoList *list, ram_addr_t addr)
661 {
662     MemoryDeviceInfoList *info;
663 
664     for (info = list; info; info = info->next) {
665         MemoryDeviceInfo *value = info->value;
666 
667         if (value && value->type == MEMORY_DEVICE_INFO_KIND_DIMM) {
668             PCDIMMDeviceInfo *pcdimm_info = value->u.dimm.data;
669 
670             if (addr >= pcdimm_info->addr &&
671                 addr < (pcdimm_info->addr + pcdimm_info->size)) {
672                 return pcdimm_info->node;
673             }
674         }
675     }
676 
677     return -1;
678 }
679 
680 struct sPAPRDrconfCellV2 {
681      uint32_t seq_lmbs;
682      uint64_t base_addr;
683      uint32_t drc_index;
684      uint32_t aa_index;
685      uint32_t flags;
686 } QEMU_PACKED;
687 
688 typedef struct DrconfCellQueue {
689     struct sPAPRDrconfCellV2 cell;
690     QSIMPLEQ_ENTRY(DrconfCellQueue) entry;
691 } DrconfCellQueue;
692 
693 static DrconfCellQueue *
694 spapr_get_drconf_cell(uint32_t seq_lmbs, uint64_t base_addr,
695                       uint32_t drc_index, uint32_t aa_index,
696                       uint32_t flags)
697 {
698     DrconfCellQueue *elem;
699 
700     elem = g_malloc0(sizeof(*elem));
701     elem->cell.seq_lmbs = cpu_to_be32(seq_lmbs);
702     elem->cell.base_addr = cpu_to_be64(base_addr);
703     elem->cell.drc_index = cpu_to_be32(drc_index);
704     elem->cell.aa_index = cpu_to_be32(aa_index);
705     elem->cell.flags = cpu_to_be32(flags);
706 
707     return elem;
708 }
709 
710 /* ibm,dynamic-memory-v2 */
711 static int spapr_populate_drmem_v2(SpaprMachineState *spapr, void *fdt,
712                                    int offset, MemoryDeviceInfoList *dimms)
713 {
714     MachineState *machine = MACHINE(spapr);
715     uint8_t *int_buf, *cur_index;
716     int ret;
717     uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE;
718     uint64_t addr, cur_addr, size;
719     uint32_t nr_boot_lmbs = (machine->device_memory->base / lmb_size);
720     uint64_t mem_end = machine->device_memory->base +
721                        memory_region_size(&machine->device_memory->mr);
722     uint32_t node, buf_len, nr_entries = 0;
723     SpaprDrc *drc;
724     DrconfCellQueue *elem, *next;
725     MemoryDeviceInfoList *info;
726     QSIMPLEQ_HEAD(, DrconfCellQueue) drconf_queue
727         = QSIMPLEQ_HEAD_INITIALIZER(drconf_queue);
728 
729     /* Entry to cover RAM and the gap area */
730     elem = spapr_get_drconf_cell(nr_boot_lmbs, 0, 0, -1,
731                                  SPAPR_LMB_FLAGS_RESERVED |
732                                  SPAPR_LMB_FLAGS_DRC_INVALID);
733     QSIMPLEQ_INSERT_TAIL(&drconf_queue, elem, entry);
734     nr_entries++;
735 
736     cur_addr = machine->device_memory->base;
737     for (info = dimms; info; info = info->next) {
738         PCDIMMDeviceInfo *di = info->value->u.dimm.data;
739 
740         addr = di->addr;
741         size = di->size;
742         node = di->node;
743 
744         /* Entry for hot-pluggable area */
745         if (cur_addr < addr) {
746             drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, cur_addr / lmb_size);
747             g_assert(drc);
748             elem = spapr_get_drconf_cell((addr - cur_addr) / lmb_size,
749                                          cur_addr, spapr_drc_index(drc), -1, 0);
750             QSIMPLEQ_INSERT_TAIL(&drconf_queue, elem, entry);
751             nr_entries++;
752         }
753 
754         /* Entry for DIMM */
755         drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, addr / lmb_size);
756         g_assert(drc);
757         elem = spapr_get_drconf_cell(size / lmb_size, addr,
758                                      spapr_drc_index(drc), node,
759                                      SPAPR_LMB_FLAGS_ASSIGNED);
760         QSIMPLEQ_INSERT_TAIL(&drconf_queue, elem, entry);
761         nr_entries++;
762         cur_addr = addr + size;
763     }
764 
765     /* Entry for remaining hotpluggable area */
766     if (cur_addr < mem_end) {
767         drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, cur_addr / lmb_size);
768         g_assert(drc);
769         elem = spapr_get_drconf_cell((mem_end - cur_addr) / lmb_size,
770                                      cur_addr, spapr_drc_index(drc), -1, 0);
771         QSIMPLEQ_INSERT_TAIL(&drconf_queue, elem, entry);
772         nr_entries++;
773     }
774 
775     buf_len = nr_entries * sizeof(struct sPAPRDrconfCellV2) + sizeof(uint32_t);
776     int_buf = cur_index = g_malloc0(buf_len);
777     *(uint32_t *)int_buf = cpu_to_be32(nr_entries);
778     cur_index += sizeof(nr_entries);
779 
780     QSIMPLEQ_FOREACH_SAFE(elem, &drconf_queue, entry, next) {
781         memcpy(cur_index, &elem->cell, sizeof(elem->cell));
782         cur_index += sizeof(elem->cell);
783         QSIMPLEQ_REMOVE(&drconf_queue, elem, DrconfCellQueue, entry);
784         g_free(elem);
785     }
786 
787     ret = fdt_setprop(fdt, offset, "ibm,dynamic-memory-v2", int_buf, buf_len);
788     g_free(int_buf);
789     if (ret < 0) {
790         return -1;
791     }
792     return 0;
793 }
794 
795 /* ibm,dynamic-memory */
796 static int spapr_populate_drmem_v1(SpaprMachineState *spapr, void *fdt,
797                                    int offset, MemoryDeviceInfoList *dimms)
798 {
799     MachineState *machine = MACHINE(spapr);
800     int i, ret;
801     uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE;
802     uint32_t device_lmb_start = machine->device_memory->base / lmb_size;
803     uint32_t nr_lmbs = (machine->device_memory->base +
804                        memory_region_size(&machine->device_memory->mr)) /
805                        lmb_size;
806     uint32_t *int_buf, *cur_index, buf_len;
807 
808     /*
809      * Allocate enough buffer size to fit in ibm,dynamic-memory
810      */
811     buf_len = (nr_lmbs * SPAPR_DR_LMB_LIST_ENTRY_SIZE + 1) * sizeof(uint32_t);
812     cur_index = int_buf = g_malloc0(buf_len);
813     int_buf[0] = cpu_to_be32(nr_lmbs);
814     cur_index++;
815     for (i = 0; i < nr_lmbs; i++) {
816         uint64_t addr = i * lmb_size;
817         uint32_t *dynamic_memory = cur_index;
818 
819         if (i >= device_lmb_start) {
820             SpaprDrc *drc;
821 
822             drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, i);
823             g_assert(drc);
824 
825             dynamic_memory[0] = cpu_to_be32(addr >> 32);
826             dynamic_memory[1] = cpu_to_be32(addr & 0xffffffff);
827             dynamic_memory[2] = cpu_to_be32(spapr_drc_index(drc));
828             dynamic_memory[3] = cpu_to_be32(0); /* reserved */
829             dynamic_memory[4] = cpu_to_be32(spapr_pc_dimm_node(dimms, addr));
830             if (memory_region_present(get_system_memory(), addr)) {
831                 dynamic_memory[5] = cpu_to_be32(SPAPR_LMB_FLAGS_ASSIGNED);
832             } else {
833                 dynamic_memory[5] = cpu_to_be32(0);
834             }
835         } else {
836             /*
837              * LMB information for RMA, boot time RAM and gap b/n RAM and
838              * device memory region -- all these are marked as reserved
839              * and as having no valid DRC.
840              */
841             dynamic_memory[0] = cpu_to_be32(addr >> 32);
842             dynamic_memory[1] = cpu_to_be32(addr & 0xffffffff);
843             dynamic_memory[2] = cpu_to_be32(0);
844             dynamic_memory[3] = cpu_to_be32(0); /* reserved */
845             dynamic_memory[4] = cpu_to_be32(-1);
846             dynamic_memory[5] = cpu_to_be32(SPAPR_LMB_FLAGS_RESERVED |
847                                             SPAPR_LMB_FLAGS_DRC_INVALID);
848         }
849 
850         cur_index += SPAPR_DR_LMB_LIST_ENTRY_SIZE;
851     }
852     ret = fdt_setprop(fdt, offset, "ibm,dynamic-memory", int_buf, buf_len);
853     g_free(int_buf);
854     if (ret < 0) {
855         return -1;
856     }
857     return 0;
858 }
859 
860 /*
861  * Adds ibm,dynamic-reconfiguration-memory node.
862  * Refer to docs/specs/ppc-spapr-hotplug.txt for the documentation
863  * of this device tree node.
864  */
865 static int spapr_populate_drconf_memory(SpaprMachineState *spapr, void *fdt)
866 {
867     MachineState *machine = MACHINE(spapr);
868     int nb_numa_nodes = machine->numa_state->num_nodes;
869     int ret, i, offset;
870     uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE;
871     uint32_t prop_lmb_size[] = {0, cpu_to_be32(lmb_size)};
872     uint32_t *int_buf, *cur_index, buf_len;
873     int nr_nodes = nb_numa_nodes ? nb_numa_nodes : 1;
874     MemoryDeviceInfoList *dimms = NULL;
875 
876     /*
877      * Don't create the node if there is no device memory
878      */
879     if (machine->ram_size == machine->maxram_size) {
880         return 0;
881     }
882 
883     offset = fdt_add_subnode(fdt, 0, "ibm,dynamic-reconfiguration-memory");
884 
885     ret = fdt_setprop(fdt, offset, "ibm,lmb-size", prop_lmb_size,
886                     sizeof(prop_lmb_size));
887     if (ret < 0) {
888         return ret;
889     }
890 
891     ret = fdt_setprop_cell(fdt, offset, "ibm,memory-flags-mask", 0xff);
892     if (ret < 0) {
893         return ret;
894     }
895 
896     ret = fdt_setprop_cell(fdt, offset, "ibm,memory-preservation-time", 0x0);
897     if (ret < 0) {
898         return ret;
899     }
900 
901     /* ibm,dynamic-memory or ibm,dynamic-memory-v2 */
902     dimms = qmp_memory_device_list();
903     if (spapr_ovec_test(spapr->ov5_cas, OV5_DRMEM_V2)) {
904         ret = spapr_populate_drmem_v2(spapr, fdt, offset, dimms);
905     } else {
906         ret = spapr_populate_drmem_v1(spapr, fdt, offset, dimms);
907     }
908     qapi_free_MemoryDeviceInfoList(dimms);
909 
910     if (ret < 0) {
911         return ret;
912     }
913 
914     /* ibm,associativity-lookup-arrays */
915     buf_len = (nr_nodes * 4 + 2) * sizeof(uint32_t);
916     cur_index = int_buf = g_malloc0(buf_len);
917     int_buf[0] = cpu_to_be32(nr_nodes);
918     int_buf[1] = cpu_to_be32(4); /* Number of entries per associativity list */
919     cur_index += 2;
920     for (i = 0; i < nr_nodes; i++) {
921         uint32_t associativity[] = {
922             cpu_to_be32(0x0),
923             cpu_to_be32(0x0),
924             cpu_to_be32(0x0),
925             cpu_to_be32(i)
926         };
927         memcpy(cur_index, associativity, sizeof(associativity));
928         cur_index += 4;
929     }
930     ret = fdt_setprop(fdt, offset, "ibm,associativity-lookup-arrays", int_buf,
931             (cur_index - int_buf) * sizeof(uint32_t));
932     g_free(int_buf);
933 
934     return ret;
935 }
936 
937 static int spapr_dt_cas_updates(SpaprMachineState *spapr, void *fdt,
938                                 SpaprOptionVector *ov5_updates)
939 {
940     SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr);
941     int ret = 0, offset;
942 
943     /* Generate ibm,dynamic-reconfiguration-memory node if required */
944     if (spapr_ovec_test(ov5_updates, OV5_DRCONF_MEMORY)) {
945         g_assert(smc->dr_lmb_enabled);
946         ret = spapr_populate_drconf_memory(spapr, fdt);
947         if (ret) {
948             goto out;
949         }
950     }
951 
952     offset = fdt_path_offset(fdt, "/chosen");
953     if (offset < 0) {
954         offset = fdt_add_subnode(fdt, 0, "chosen");
955         if (offset < 0) {
956             return offset;
957         }
958     }
959     ret = spapr_ovec_populate_dt(fdt, offset, spapr->ov5_cas,
960                                  "ibm,architecture-vec-5");
961 
962 out:
963     return ret;
964 }
965 
966 static bool spapr_hotplugged_dev_before_cas(void)
967 {
968     Object *drc_container, *obj;
969     ObjectProperty *prop;
970     ObjectPropertyIterator iter;
971 
972     drc_container = container_get(object_get_root(), "/dr-connector");
973     object_property_iter_init(&iter, drc_container);
974     while ((prop = object_property_iter_next(&iter))) {
975         if (!strstart(prop->type, "link<", NULL)) {
976             continue;
977         }
978         obj = object_property_get_link(drc_container, prop->name, NULL);
979         if (spapr_drc_needed(obj)) {
980             return true;
981         }
982     }
983     return false;
984 }
985 
986 int spapr_h_cas_compose_response(SpaprMachineState *spapr,
987                                  target_ulong addr, target_ulong size,
988                                  SpaprOptionVector *ov5_updates)
989 {
990     void *fdt, *fdt_skel;
991     SpaprDeviceTreeUpdateHeader hdr = { .version_id = 1 };
992 
993     if (spapr_hotplugged_dev_before_cas()) {
994         return 1;
995     }
996 
997     if (size < sizeof(hdr) || size > FW_MAX_SIZE) {
998         error_report("SLOF provided an unexpected CAS buffer size "
999                      TARGET_FMT_lu " (min: %zu, max: %u)",
1000                      size, sizeof(hdr), FW_MAX_SIZE);
1001         exit(EXIT_FAILURE);
1002     }
1003 
1004     size -= sizeof(hdr);
1005 
1006     /* Create skeleton */
1007     fdt_skel = g_malloc0(size);
1008     _FDT((fdt_create(fdt_skel, size)));
1009     _FDT((fdt_finish_reservemap(fdt_skel)));
1010     _FDT((fdt_begin_node(fdt_skel, "")));
1011     _FDT((fdt_end_node(fdt_skel)));
1012     _FDT((fdt_finish(fdt_skel)));
1013     fdt = g_malloc0(size);
1014     _FDT((fdt_open_into(fdt_skel, fdt, size)));
1015     g_free(fdt_skel);
1016 
1017     /* Fixup cpu nodes */
1018     _FDT((spapr_fixup_cpu_dt(fdt, spapr)));
1019 
1020     if (spapr_dt_cas_updates(spapr, fdt, ov5_updates)) {
1021         return -1;
1022     }
1023 
1024     /* Pack resulting tree */
1025     _FDT((fdt_pack(fdt)));
1026 
1027     if (fdt_totalsize(fdt) + sizeof(hdr) > size) {
1028         g_free(fdt);
1029         trace_spapr_cas_failed(size);
1030         return -1;
1031     }
1032 
1033     cpu_physical_memory_write(addr, &hdr, sizeof(hdr));
1034     cpu_physical_memory_write(addr + sizeof(hdr), fdt, fdt_totalsize(fdt));
1035     trace_spapr_cas_continue(fdt_totalsize(fdt) + sizeof(hdr));
1036     g_free(fdt);
1037 
1038     return 0;
1039 }
1040 
1041 static void spapr_dt_rtas(SpaprMachineState *spapr, void *fdt)
1042 {
1043     MachineState *ms = MACHINE(spapr);
1044     int rtas;
1045     GString *hypertas = g_string_sized_new(256);
1046     GString *qemu_hypertas = g_string_sized_new(256);
1047     uint32_t refpoints[] = { cpu_to_be32(0x4), cpu_to_be32(0x4) };
1048     uint64_t max_device_addr = MACHINE(spapr)->device_memory->base +
1049         memory_region_size(&MACHINE(spapr)->device_memory->mr);
1050     uint32_t lrdr_capacity[] = {
1051         cpu_to_be32(max_device_addr >> 32),
1052         cpu_to_be32(max_device_addr & 0xffffffff),
1053         0, cpu_to_be32(SPAPR_MEMORY_BLOCK_SIZE),
1054         cpu_to_be32(ms->smp.max_cpus / ms->smp.threads),
1055     };
1056     uint32_t maxdomain = cpu_to_be32(spapr->gpu_numa_id > 1 ? 1 : 0);
1057     uint32_t maxdomains[] = {
1058         cpu_to_be32(4),
1059         maxdomain,
1060         maxdomain,
1061         maxdomain,
1062         cpu_to_be32(spapr->gpu_numa_id),
1063     };
1064 
1065     _FDT(rtas = fdt_add_subnode(fdt, 0, "rtas"));
1066 
1067     /* hypertas */
1068     add_str(hypertas, "hcall-pft");
1069     add_str(hypertas, "hcall-term");
1070     add_str(hypertas, "hcall-dabr");
1071     add_str(hypertas, "hcall-interrupt");
1072     add_str(hypertas, "hcall-tce");
1073     add_str(hypertas, "hcall-vio");
1074     add_str(hypertas, "hcall-splpar");
1075     add_str(hypertas, "hcall-join");
1076     add_str(hypertas, "hcall-bulk");
1077     add_str(hypertas, "hcall-set-mode");
1078     add_str(hypertas, "hcall-sprg0");
1079     add_str(hypertas, "hcall-copy");
1080     add_str(hypertas, "hcall-debug");
1081     add_str(hypertas, "hcall-vphn");
1082     add_str(qemu_hypertas, "hcall-memop1");
1083 
1084     if (!kvm_enabled() || kvmppc_spapr_use_multitce()) {
1085         add_str(hypertas, "hcall-multi-tce");
1086     }
1087 
1088     if (spapr->resize_hpt != SPAPR_RESIZE_HPT_DISABLED) {
1089         add_str(hypertas, "hcall-hpt-resize");
1090     }
1091 
1092     _FDT(fdt_setprop(fdt, rtas, "ibm,hypertas-functions",
1093                      hypertas->str, hypertas->len));
1094     g_string_free(hypertas, TRUE);
1095     _FDT(fdt_setprop(fdt, rtas, "qemu,hypertas-functions",
1096                      qemu_hypertas->str, qemu_hypertas->len));
1097     g_string_free(qemu_hypertas, TRUE);
1098 
1099     _FDT(fdt_setprop(fdt, rtas, "ibm,associativity-reference-points",
1100                      refpoints, sizeof(refpoints)));
1101 
1102     _FDT(fdt_setprop(fdt, rtas, "ibm,max-associativity-domains",
1103                      maxdomains, sizeof(maxdomains)));
1104 
1105     _FDT(fdt_setprop_cell(fdt, rtas, "rtas-error-log-max",
1106                           RTAS_ERROR_LOG_MAX));
1107     _FDT(fdt_setprop_cell(fdt, rtas, "rtas-event-scan-rate",
1108                           RTAS_EVENT_SCAN_RATE));
1109 
1110     g_assert(msi_nonbroken);
1111     _FDT(fdt_setprop(fdt, rtas, "ibm,change-msix-capable", NULL, 0));
1112 
1113     /*
1114      * According to PAPR, rtas ibm,os-term does not guarantee a return
1115      * back to the guest cpu.
1116      *
1117      * While an additional ibm,extended-os-term property indicates
1118      * that rtas call return will always occur. Set this property.
1119      */
1120     _FDT(fdt_setprop(fdt, rtas, "ibm,extended-os-term", NULL, 0));
1121 
1122     _FDT(fdt_setprop(fdt, rtas, "ibm,lrdr-capacity",
1123                      lrdr_capacity, sizeof(lrdr_capacity)));
1124 
1125     spapr_dt_rtas_tokens(fdt, rtas);
1126 }
1127 
1128 /*
1129  * Prepare ibm,arch-vec-5-platform-support, which indicates the MMU
1130  * and the XIVE features that the guest may request and thus the valid
1131  * values for bytes 23..26 of option vector 5:
1132  */
1133 static void spapr_dt_ov5_platform_support(SpaprMachineState *spapr, void *fdt,
1134                                           int chosen)
1135 {
1136     PowerPCCPU *first_ppc_cpu = POWERPC_CPU(first_cpu);
1137 
1138     char val[2 * 4] = {
1139         23, spapr->irq->ov5, /* Xive mode. */
1140         24, 0x00, /* Hash/Radix, filled in below. */
1141         25, 0x00, /* Hash options: Segment Tables == no, GTSE == no. */
1142         26, 0x40, /* Radix options: GTSE == yes. */
1143     };
1144 
1145     if (!ppc_check_compat(first_ppc_cpu, CPU_POWERPC_LOGICAL_3_00, 0,
1146                           first_ppc_cpu->compat_pvr)) {
1147         /*
1148          * If we're in a pre POWER9 compat mode then the guest should
1149          * do hash and use the legacy interrupt mode
1150          */
1151         val[1] = 0x00; /* XICS */
1152         val[3] = 0x00; /* Hash */
1153     } else if (kvm_enabled()) {
1154         if (kvmppc_has_cap_mmu_radix() && kvmppc_has_cap_mmu_hash_v3()) {
1155             val[3] = 0x80; /* OV5_MMU_BOTH */
1156         } else if (kvmppc_has_cap_mmu_radix()) {
1157             val[3] = 0x40; /* OV5_MMU_RADIX_300 */
1158         } else {
1159             val[3] = 0x00; /* Hash */
1160         }
1161     } else {
1162         /* V3 MMU supports both hash and radix in tcg (with dynamic switching) */
1163         val[3] = 0xC0;
1164     }
1165     _FDT(fdt_setprop(fdt, chosen, "ibm,arch-vec-5-platform-support",
1166                      val, sizeof(val)));
1167 }
1168 
1169 static void spapr_dt_chosen(SpaprMachineState *spapr, void *fdt)
1170 {
1171     MachineState *machine = MACHINE(spapr);
1172     SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(machine);
1173     int chosen;
1174     const char *boot_device = machine->boot_order;
1175     char *stdout_path = spapr_vio_stdout_path(spapr->vio_bus);
1176     size_t cb = 0;
1177     char *bootlist = get_boot_devices_list(&cb);
1178 
1179     _FDT(chosen = fdt_add_subnode(fdt, 0, "chosen"));
1180 
1181     if (machine->kernel_cmdline && machine->kernel_cmdline[0]) {
1182         _FDT(fdt_setprop_string(fdt, chosen, "bootargs",
1183                                 machine->kernel_cmdline));
1184     }
1185     if (spapr->initrd_size) {
1186         _FDT(fdt_setprop_cell(fdt, chosen, "linux,initrd-start",
1187                               spapr->initrd_base));
1188         _FDT(fdt_setprop_cell(fdt, chosen, "linux,initrd-end",
1189                               spapr->initrd_base + spapr->initrd_size));
1190     }
1191 
1192     if (spapr->kernel_size) {
1193         uint64_t kprop[2] = { cpu_to_be64(KERNEL_LOAD_ADDR),
1194                               cpu_to_be64(spapr->kernel_size) };
1195 
1196         _FDT(fdt_setprop(fdt, chosen, "qemu,boot-kernel",
1197                          &kprop, sizeof(kprop)));
1198         if (spapr->kernel_le) {
1199             _FDT(fdt_setprop(fdt, chosen, "qemu,boot-kernel-le", NULL, 0));
1200         }
1201     }
1202     if (boot_menu) {
1203         _FDT((fdt_setprop_cell(fdt, chosen, "qemu,boot-menu", boot_menu)));
1204     }
1205     _FDT(fdt_setprop_cell(fdt, chosen, "qemu,graphic-width", graphic_width));
1206     _FDT(fdt_setprop_cell(fdt, chosen, "qemu,graphic-height", graphic_height));
1207     _FDT(fdt_setprop_cell(fdt, chosen, "qemu,graphic-depth", graphic_depth));
1208 
1209     if (cb && bootlist) {
1210         int i;
1211 
1212         for (i = 0; i < cb; i++) {
1213             if (bootlist[i] == '\n') {
1214                 bootlist[i] = ' ';
1215             }
1216         }
1217         _FDT(fdt_setprop_string(fdt, chosen, "qemu,boot-list", bootlist));
1218     }
1219 
1220     if (boot_device && strlen(boot_device)) {
1221         _FDT(fdt_setprop_string(fdt, chosen, "qemu,boot-device", boot_device));
1222     }
1223 
1224     if (!spapr->has_graphics && stdout_path) {
1225         /*
1226          * "linux,stdout-path" and "stdout" properties are deprecated by linux
1227          * kernel. New platforms should only use the "stdout-path" property. Set
1228          * the new property and continue using older property to remain
1229          * compatible with the existing firmware.
1230          */
1231         _FDT(fdt_setprop_string(fdt, chosen, "linux,stdout-path", stdout_path));
1232         _FDT(fdt_setprop_string(fdt, chosen, "stdout-path", stdout_path));
1233     }
1234 
1235     /* We can deal with BAR reallocation just fine, advertise it to the guest */
1236     if (smc->linux_pci_probe) {
1237         _FDT(fdt_setprop_cell(fdt, chosen, "linux,pci-probe-only", 0));
1238     }
1239 
1240     spapr_dt_ov5_platform_support(spapr, fdt, chosen);
1241 
1242     g_free(stdout_path);
1243     g_free(bootlist);
1244 }
1245 
1246 static void spapr_dt_hypervisor(SpaprMachineState *spapr, void *fdt)
1247 {
1248     /* The /hypervisor node isn't in PAPR - this is a hack to allow PR
1249      * KVM to work under pHyp with some guest co-operation */
1250     int hypervisor;
1251     uint8_t hypercall[16];
1252 
1253     _FDT(hypervisor = fdt_add_subnode(fdt, 0, "hypervisor"));
1254     /* indicate KVM hypercall interface */
1255     _FDT(fdt_setprop_string(fdt, hypervisor, "compatible", "linux,kvm"));
1256     if (kvmppc_has_cap_fixup_hcalls()) {
1257         /*
1258          * Older KVM versions with older guest kernels were broken
1259          * with the magic page, don't allow the guest to map it.
1260          */
1261         if (!kvmppc_get_hypercall(first_cpu->env_ptr, hypercall,
1262                                   sizeof(hypercall))) {
1263             _FDT(fdt_setprop(fdt, hypervisor, "hcall-instructions",
1264                              hypercall, sizeof(hypercall)));
1265         }
1266     }
1267 }
1268 
1269 static void *spapr_build_fdt(SpaprMachineState *spapr)
1270 {
1271     MachineState *machine = MACHINE(spapr);
1272     MachineClass *mc = MACHINE_GET_CLASS(machine);
1273     SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(machine);
1274     int ret;
1275     void *fdt;
1276     SpaprPhbState *phb;
1277     char *buf;
1278 
1279     fdt = g_malloc0(FDT_MAX_SIZE);
1280     _FDT((fdt_create_empty_tree(fdt, FDT_MAX_SIZE)));
1281 
1282     /* Root node */
1283     _FDT(fdt_setprop_string(fdt, 0, "device_type", "chrp"));
1284     _FDT(fdt_setprop_string(fdt, 0, "model", "IBM pSeries (emulated by qemu)"));
1285     _FDT(fdt_setprop_string(fdt, 0, "compatible", "qemu,pseries"));
1286 
1287     /* Guest UUID & Name*/
1288     buf = qemu_uuid_unparse_strdup(&qemu_uuid);
1289     _FDT(fdt_setprop_string(fdt, 0, "vm,uuid", buf));
1290     if (qemu_uuid_set) {
1291         _FDT(fdt_setprop_string(fdt, 0, "system-id", buf));
1292     }
1293     g_free(buf);
1294 
1295     if (qemu_get_vm_name()) {
1296         _FDT(fdt_setprop_string(fdt, 0, "ibm,partition-name",
1297                                 qemu_get_vm_name()));
1298     }
1299 
1300     /* Host Model & Serial Number */
1301     if (spapr->host_model) {
1302         _FDT(fdt_setprop_string(fdt, 0, "host-model", spapr->host_model));
1303     } else if (smc->broken_host_serial_model && kvmppc_get_host_model(&buf)) {
1304         _FDT(fdt_setprop_string(fdt, 0, "host-model", buf));
1305         g_free(buf);
1306     }
1307 
1308     if (spapr->host_serial) {
1309         _FDT(fdt_setprop_string(fdt, 0, "host-serial", spapr->host_serial));
1310     } else if (smc->broken_host_serial_model && kvmppc_get_host_serial(&buf)) {
1311         _FDT(fdt_setprop_string(fdt, 0, "host-serial", buf));
1312         g_free(buf);
1313     }
1314 
1315     _FDT(fdt_setprop_cell(fdt, 0, "#address-cells", 2));
1316     _FDT(fdt_setprop_cell(fdt, 0, "#size-cells", 2));
1317 
1318     /* /interrupt controller */
1319     spapr->irq->dt_populate(spapr, spapr_max_server_number(spapr), fdt,
1320                           PHANDLE_INTC);
1321 
1322     ret = spapr_populate_memory(spapr, fdt);
1323     if (ret < 0) {
1324         error_report("couldn't setup memory nodes in fdt");
1325         exit(1);
1326     }
1327 
1328     /* /vdevice */
1329     spapr_dt_vdevice(spapr->vio_bus, fdt);
1330 
1331     if (object_resolve_path_type("", TYPE_SPAPR_RNG, NULL)) {
1332         ret = spapr_rng_populate_dt(fdt);
1333         if (ret < 0) {
1334             error_report("could not set up rng device in the fdt");
1335             exit(1);
1336         }
1337     }
1338 
1339     QLIST_FOREACH(phb, &spapr->phbs, list) {
1340         ret = spapr_dt_phb(phb, PHANDLE_INTC, fdt, spapr->irq->nr_msis, NULL);
1341         if (ret < 0) {
1342             error_report("couldn't setup PCI devices in fdt");
1343             exit(1);
1344         }
1345     }
1346 
1347     /* cpus */
1348     spapr_populate_cpus_dt_node(fdt, spapr);
1349 
1350     if (smc->dr_lmb_enabled) {
1351         _FDT(spapr_dt_drc(fdt, 0, NULL, SPAPR_DR_CONNECTOR_TYPE_LMB));
1352     }
1353 
1354     if (mc->has_hotpluggable_cpus) {
1355         int offset = fdt_path_offset(fdt, "/cpus");
1356         ret = spapr_dt_drc(fdt, offset, NULL, SPAPR_DR_CONNECTOR_TYPE_CPU);
1357         if (ret < 0) {
1358             error_report("Couldn't set up CPU DR device tree properties");
1359             exit(1);
1360         }
1361     }
1362 
1363     /* /event-sources */
1364     spapr_dt_events(spapr, fdt);
1365 
1366     /* /rtas */
1367     spapr_dt_rtas(spapr, fdt);
1368 
1369     /* /chosen */
1370     spapr_dt_chosen(spapr, fdt);
1371 
1372     /* /hypervisor */
1373     if (kvm_enabled()) {
1374         spapr_dt_hypervisor(spapr, fdt);
1375     }
1376 
1377     /* Build memory reserve map */
1378     if (spapr->kernel_size) {
1379         _FDT((fdt_add_mem_rsv(fdt, KERNEL_LOAD_ADDR, spapr->kernel_size)));
1380     }
1381     if (spapr->initrd_size) {
1382         _FDT((fdt_add_mem_rsv(fdt, spapr->initrd_base, spapr->initrd_size)));
1383     }
1384 
1385     /* ibm,client-architecture-support updates */
1386     ret = spapr_dt_cas_updates(spapr, fdt, spapr->ov5_cas);
1387     if (ret < 0) {
1388         error_report("couldn't setup CAS properties fdt");
1389         exit(1);
1390     }
1391 
1392     if (smc->dr_phb_enabled) {
1393         ret = spapr_dt_drc(fdt, 0, NULL, SPAPR_DR_CONNECTOR_TYPE_PHB);
1394         if (ret < 0) {
1395             error_report("Couldn't set up PHB DR device tree properties");
1396             exit(1);
1397         }
1398     }
1399 
1400     return fdt;
1401 }
1402 
1403 static uint64_t translate_kernel_address(void *opaque, uint64_t addr)
1404 {
1405     return (addr & 0x0fffffff) + KERNEL_LOAD_ADDR;
1406 }
1407 
1408 static void emulate_spapr_hypercall(PPCVirtualHypervisor *vhyp,
1409                                     PowerPCCPU *cpu)
1410 {
1411     CPUPPCState *env = &cpu->env;
1412 
1413     /* The TCG path should also be holding the BQL at this point */
1414     g_assert(qemu_mutex_iothread_locked());
1415 
1416     if (msr_pr) {
1417         hcall_dprintf("Hypercall made with MSR[PR]=1\n");
1418         env->gpr[3] = H_PRIVILEGE;
1419     } else {
1420         env->gpr[3] = spapr_hypercall(cpu, env->gpr[3], &env->gpr[4]);
1421     }
1422 }
1423 
1424 struct LPCRSyncState {
1425     target_ulong value;
1426     target_ulong mask;
1427 };
1428 
1429 static void do_lpcr_sync(CPUState *cs, run_on_cpu_data arg)
1430 {
1431     struct LPCRSyncState *s = arg.host_ptr;
1432     PowerPCCPU *cpu = POWERPC_CPU(cs);
1433     CPUPPCState *env = &cpu->env;
1434     target_ulong lpcr;
1435 
1436     cpu_synchronize_state(cs);
1437     lpcr = env->spr[SPR_LPCR];
1438     lpcr &= ~s->mask;
1439     lpcr |= s->value;
1440     ppc_store_lpcr(cpu, lpcr);
1441 }
1442 
1443 void spapr_set_all_lpcrs(target_ulong value, target_ulong mask)
1444 {
1445     CPUState *cs;
1446     struct LPCRSyncState s = {
1447         .value = value,
1448         .mask = mask
1449     };
1450     CPU_FOREACH(cs) {
1451         run_on_cpu(cs, do_lpcr_sync, RUN_ON_CPU_HOST_PTR(&s));
1452     }
1453 }
1454 
1455 static void spapr_get_pate(PPCVirtualHypervisor *vhyp, ppc_v3_pate_t *entry)
1456 {
1457     SpaprMachineState *spapr = SPAPR_MACHINE(vhyp);
1458 
1459     /* Copy PATE1:GR into PATE0:HR */
1460     entry->dw0 = spapr->patb_entry & PATE0_HR;
1461     entry->dw1 = spapr->patb_entry;
1462 }
1463 
1464 #define HPTE(_table, _i)   (void *)(((uint64_t *)(_table)) + ((_i) * 2))
1465 #define HPTE_VALID(_hpte)  (tswap64(*((uint64_t *)(_hpte))) & HPTE64_V_VALID)
1466 #define HPTE_DIRTY(_hpte)  (tswap64(*((uint64_t *)(_hpte))) & HPTE64_V_HPTE_DIRTY)
1467 #define CLEAN_HPTE(_hpte)  ((*(uint64_t *)(_hpte)) &= tswap64(~HPTE64_V_HPTE_DIRTY))
1468 #define DIRTY_HPTE(_hpte)  ((*(uint64_t *)(_hpte)) |= tswap64(HPTE64_V_HPTE_DIRTY))
1469 
1470 /*
1471  * Get the fd to access the kernel htab, re-opening it if necessary
1472  */
1473 static int get_htab_fd(SpaprMachineState *spapr)
1474 {
1475     Error *local_err = NULL;
1476 
1477     if (spapr->htab_fd >= 0) {
1478         return spapr->htab_fd;
1479     }
1480 
1481     spapr->htab_fd = kvmppc_get_htab_fd(false, 0, &local_err);
1482     if (spapr->htab_fd < 0) {
1483         error_report_err(local_err);
1484     }
1485 
1486     return spapr->htab_fd;
1487 }
1488 
1489 void close_htab_fd(SpaprMachineState *spapr)
1490 {
1491     if (spapr->htab_fd >= 0) {
1492         close(spapr->htab_fd);
1493     }
1494     spapr->htab_fd = -1;
1495 }
1496 
1497 static hwaddr spapr_hpt_mask(PPCVirtualHypervisor *vhyp)
1498 {
1499     SpaprMachineState *spapr = SPAPR_MACHINE(vhyp);
1500 
1501     return HTAB_SIZE(spapr) / HASH_PTEG_SIZE_64 - 1;
1502 }
1503 
1504 static target_ulong spapr_encode_hpt_for_kvm_pr(PPCVirtualHypervisor *vhyp)
1505 {
1506     SpaprMachineState *spapr = SPAPR_MACHINE(vhyp);
1507 
1508     assert(kvm_enabled());
1509 
1510     if (!spapr->htab) {
1511         return 0;
1512     }
1513 
1514     return (target_ulong)(uintptr_t)spapr->htab | (spapr->htab_shift - 18);
1515 }
1516 
1517 static const ppc_hash_pte64_t *spapr_map_hptes(PPCVirtualHypervisor *vhyp,
1518                                                 hwaddr ptex, int n)
1519 {
1520     SpaprMachineState *spapr = SPAPR_MACHINE(vhyp);
1521     hwaddr pte_offset = ptex * HASH_PTE_SIZE_64;
1522 
1523     if (!spapr->htab) {
1524         /*
1525          * HTAB is controlled by KVM. Fetch into temporary buffer
1526          */
1527         ppc_hash_pte64_t *hptes = g_malloc(n * HASH_PTE_SIZE_64);
1528         kvmppc_read_hptes(hptes, ptex, n);
1529         return hptes;
1530     }
1531 
1532     /*
1533      * HTAB is controlled by QEMU. Just point to the internally
1534      * accessible PTEG.
1535      */
1536     return (const ppc_hash_pte64_t *)(spapr->htab + pte_offset);
1537 }
1538 
1539 static void spapr_unmap_hptes(PPCVirtualHypervisor *vhyp,
1540                               const ppc_hash_pte64_t *hptes,
1541                               hwaddr ptex, int n)
1542 {
1543     SpaprMachineState *spapr = SPAPR_MACHINE(vhyp);
1544 
1545     if (!spapr->htab) {
1546         g_free((void *)hptes);
1547     }
1548 
1549     /* Nothing to do for qemu managed HPT */
1550 }
1551 
1552 void spapr_store_hpte(PowerPCCPU *cpu, hwaddr ptex,
1553                       uint64_t pte0, uint64_t pte1)
1554 {
1555     SpaprMachineState *spapr = SPAPR_MACHINE(cpu->vhyp);
1556     hwaddr offset = ptex * HASH_PTE_SIZE_64;
1557 
1558     if (!spapr->htab) {
1559         kvmppc_write_hpte(ptex, pte0, pte1);
1560     } else {
1561         if (pte0 & HPTE64_V_VALID) {
1562             stq_p(spapr->htab + offset + HASH_PTE_SIZE_64 / 2, pte1);
1563             /*
1564              * When setting valid, we write PTE1 first. This ensures
1565              * proper synchronization with the reading code in
1566              * ppc_hash64_pteg_search()
1567              */
1568             smp_wmb();
1569             stq_p(spapr->htab + offset, pte0);
1570         } else {
1571             stq_p(spapr->htab + offset, pte0);
1572             /*
1573              * When clearing it we set PTE0 first. This ensures proper
1574              * synchronization with the reading code in
1575              * ppc_hash64_pteg_search()
1576              */
1577             smp_wmb();
1578             stq_p(spapr->htab + offset + HASH_PTE_SIZE_64 / 2, pte1);
1579         }
1580     }
1581 }
1582 
1583 static void spapr_hpte_set_c(PPCVirtualHypervisor *vhyp, hwaddr ptex,
1584                              uint64_t pte1)
1585 {
1586     hwaddr offset = ptex * HASH_PTE_SIZE_64 + 15;
1587     SpaprMachineState *spapr = SPAPR_MACHINE(vhyp);
1588 
1589     if (!spapr->htab) {
1590         /* There should always be a hash table when this is called */
1591         error_report("spapr_hpte_set_c called with no hash table !");
1592         return;
1593     }
1594 
1595     /* The HW performs a non-atomic byte update */
1596     stb_p(spapr->htab + offset, (pte1 & 0xff) | 0x80);
1597 }
1598 
1599 static void spapr_hpte_set_r(PPCVirtualHypervisor *vhyp, hwaddr ptex,
1600                              uint64_t pte1)
1601 {
1602     hwaddr offset = ptex * HASH_PTE_SIZE_64 + 14;
1603     SpaprMachineState *spapr = SPAPR_MACHINE(vhyp);
1604 
1605     if (!spapr->htab) {
1606         /* There should always be a hash table when this is called */
1607         error_report("spapr_hpte_set_r called with no hash table !");
1608         return;
1609     }
1610 
1611     /* The HW performs a non-atomic byte update */
1612     stb_p(spapr->htab + offset, ((pte1 >> 8) & 0xff) | 0x01);
1613 }
1614 
1615 int spapr_hpt_shift_for_ramsize(uint64_t ramsize)
1616 {
1617     int shift;
1618 
1619     /* We aim for a hash table of size 1/128 the size of RAM (rounded
1620      * up).  The PAPR recommendation is actually 1/64 of RAM size, but
1621      * that's much more than is needed for Linux guests */
1622     shift = ctz64(pow2ceil(ramsize)) - 7;
1623     shift = MAX(shift, 18); /* Minimum architected size */
1624     shift = MIN(shift, 46); /* Maximum architected size */
1625     return shift;
1626 }
1627 
1628 void spapr_free_hpt(SpaprMachineState *spapr)
1629 {
1630     g_free(spapr->htab);
1631     spapr->htab = NULL;
1632     spapr->htab_shift = 0;
1633     close_htab_fd(spapr);
1634 }
1635 
1636 void spapr_reallocate_hpt(SpaprMachineState *spapr, int shift,
1637                           Error **errp)
1638 {
1639     long rc;
1640 
1641     /* Clean up any HPT info from a previous boot */
1642     spapr_free_hpt(spapr);
1643 
1644     rc = kvmppc_reset_htab(shift);
1645     if (rc < 0) {
1646         /* kernel-side HPT needed, but couldn't allocate one */
1647         error_setg_errno(errp, errno,
1648                          "Failed to allocate KVM HPT of order %d (try smaller maxmem?)",
1649                          shift);
1650         /* This is almost certainly fatal, but if the caller really
1651          * wants to carry on with shift == 0, it's welcome to try */
1652     } else if (rc > 0) {
1653         /* kernel-side HPT allocated */
1654         if (rc != shift) {
1655             error_setg(errp,
1656                        "Requested order %d HPT, but kernel allocated order %ld (try smaller maxmem?)",
1657                        shift, rc);
1658         }
1659 
1660         spapr->htab_shift = shift;
1661         spapr->htab = NULL;
1662     } else {
1663         /* kernel-side HPT not needed, allocate in userspace instead */
1664         size_t size = 1ULL << shift;
1665         int i;
1666 
1667         spapr->htab = qemu_memalign(size, size);
1668         if (!spapr->htab) {
1669             error_setg_errno(errp, errno,
1670                              "Could not allocate HPT of order %d", shift);
1671             return;
1672         }
1673 
1674         memset(spapr->htab, 0, size);
1675         spapr->htab_shift = shift;
1676 
1677         for (i = 0; i < size / HASH_PTE_SIZE_64; i++) {
1678             DIRTY_HPTE(HPTE(spapr->htab, i));
1679         }
1680     }
1681     /* We're setting up a hash table, so that means we're not radix */
1682     spapr->patb_entry = 0;
1683     spapr_set_all_lpcrs(0, LPCR_HR | LPCR_UPRT);
1684 }
1685 
1686 void spapr_setup_hpt_and_vrma(SpaprMachineState *spapr)
1687 {
1688     int hpt_shift;
1689 
1690     if ((spapr->resize_hpt == SPAPR_RESIZE_HPT_DISABLED)
1691         || (spapr->cas_reboot
1692             && !spapr_ovec_test(spapr->ov5_cas, OV5_HPT_RESIZE))) {
1693         hpt_shift = spapr_hpt_shift_for_ramsize(MACHINE(spapr)->maxram_size);
1694     } else {
1695         uint64_t current_ram_size;
1696 
1697         current_ram_size = MACHINE(spapr)->ram_size + get_plugged_memory_size();
1698         hpt_shift = spapr_hpt_shift_for_ramsize(current_ram_size);
1699     }
1700     spapr_reallocate_hpt(spapr, hpt_shift, &error_fatal);
1701 
1702     if (spapr->vrma_adjust) {
1703         spapr->rma_size = kvmppc_rma_size(spapr_node0_size(MACHINE(spapr)),
1704                                           spapr->htab_shift);
1705     }
1706 }
1707 
1708 static int spapr_reset_drcs(Object *child, void *opaque)
1709 {
1710     SpaprDrc *drc =
1711         (SpaprDrc *) object_dynamic_cast(child,
1712                                                  TYPE_SPAPR_DR_CONNECTOR);
1713 
1714     if (drc) {
1715         spapr_drc_reset(drc);
1716     }
1717 
1718     return 0;
1719 }
1720 
1721 static void spapr_machine_reset(MachineState *machine)
1722 {
1723     SpaprMachineState *spapr = SPAPR_MACHINE(machine);
1724     PowerPCCPU *first_ppc_cpu;
1725     hwaddr fdt_addr;
1726     void *fdt;
1727     int rc;
1728 
1729     spapr_caps_apply(spapr);
1730 
1731     first_ppc_cpu = POWERPC_CPU(first_cpu);
1732     if (kvm_enabled() && kvmppc_has_cap_mmu_radix() &&
1733         ppc_type_check_compat(machine->cpu_type, CPU_POWERPC_LOGICAL_3_00, 0,
1734                               spapr->max_compat_pvr)) {
1735         /*
1736          * If using KVM with radix mode available, VCPUs can be started
1737          * without a HPT because KVM will start them in radix mode.
1738          * Set the GR bit in PATE so that we know there is no HPT.
1739          */
1740         spapr->patb_entry = PATE1_GR;
1741         spapr_set_all_lpcrs(LPCR_HR | LPCR_UPRT, LPCR_HR | LPCR_UPRT);
1742     } else {
1743         spapr_setup_hpt_and_vrma(spapr);
1744     }
1745 
1746     qemu_devices_reset();
1747 
1748     /*
1749      * If this reset wasn't generated by CAS, we should reset our
1750      * negotiated options and start from scratch
1751      */
1752     if (!spapr->cas_reboot) {
1753         spapr_ovec_cleanup(spapr->ov5_cas);
1754         spapr->ov5_cas = spapr_ovec_new();
1755 
1756         ppc_set_compat_all(spapr->max_compat_pvr, &error_fatal);
1757     }
1758 
1759     /*
1760      * This is fixing some of the default configuration of the XIVE
1761      * devices. To be called after the reset of the machine devices.
1762      */
1763     spapr_irq_reset(spapr, &error_fatal);
1764 
1765     /*
1766      * There is no CAS under qtest. Simulate one to please the code that
1767      * depends on spapr->ov5_cas. This is especially needed to test device
1768      * unplug, so we do that before resetting the DRCs.
1769      */
1770     if (qtest_enabled()) {
1771         spapr_ovec_cleanup(spapr->ov5_cas);
1772         spapr->ov5_cas = spapr_ovec_clone(spapr->ov5);
1773     }
1774 
1775     /* DRC reset may cause a device to be unplugged. This will cause troubles
1776      * if this device is used by another device (eg, a running vhost backend
1777      * will crash QEMU if the DIMM holding the vring goes away). To avoid such
1778      * situations, we reset DRCs after all devices have been reset.
1779      */
1780     object_child_foreach_recursive(object_get_root(), spapr_reset_drcs, NULL);
1781 
1782     spapr_clear_pending_events(spapr);
1783 
1784     /*
1785      * We place the device tree and RTAS just below either the top of the RMA,
1786      * or just below 2GB, whichever is lower, so that it can be
1787      * processed with 32-bit real mode code if necessary
1788      */
1789     fdt_addr = MIN(spapr->rma_size, RTAS_MAX_ADDR) - FDT_MAX_SIZE;
1790 
1791     fdt = spapr_build_fdt(spapr);
1792 
1793     rc = fdt_pack(fdt);
1794 
1795     /* Should only fail if we've built a corrupted tree */
1796     assert(rc == 0);
1797 
1798     if (fdt_totalsize(fdt) > FDT_MAX_SIZE) {
1799         error_report("FDT too big ! 0x%x bytes (max is 0x%x)",
1800                      fdt_totalsize(fdt), FDT_MAX_SIZE);
1801         exit(1);
1802     }
1803 
1804     /* Load the fdt */
1805     qemu_fdt_dumpdtb(fdt, fdt_totalsize(fdt));
1806     cpu_physical_memory_write(fdt_addr, fdt, fdt_totalsize(fdt));
1807     g_free(spapr->fdt_blob);
1808     spapr->fdt_size = fdt_totalsize(fdt);
1809     spapr->fdt_initial_size = spapr->fdt_size;
1810     spapr->fdt_blob = fdt;
1811 
1812     /* Set up the entry state */
1813     spapr_cpu_set_entry_state(first_ppc_cpu, SPAPR_ENTRY_POINT, fdt_addr);
1814     first_ppc_cpu->env.gpr[5] = 0;
1815 
1816     spapr->cas_reboot = false;
1817 }
1818 
1819 static void spapr_create_nvram(SpaprMachineState *spapr)
1820 {
1821     DeviceState *dev = qdev_create(&spapr->vio_bus->bus, "spapr-nvram");
1822     DriveInfo *dinfo = drive_get(IF_PFLASH, 0, 0);
1823 
1824     if (dinfo) {
1825         qdev_prop_set_drive(dev, "drive", blk_by_legacy_dinfo(dinfo),
1826                             &error_fatal);
1827     }
1828 
1829     qdev_init_nofail(dev);
1830 
1831     spapr->nvram = (struct SpaprNvram *)dev;
1832 }
1833 
1834 static void spapr_rtc_create(SpaprMachineState *spapr)
1835 {
1836     object_initialize_child(OBJECT(spapr), "rtc",
1837                             &spapr->rtc, sizeof(spapr->rtc), TYPE_SPAPR_RTC,
1838                             &error_fatal, NULL);
1839     object_property_set_bool(OBJECT(&spapr->rtc), true, "realized",
1840                               &error_fatal);
1841     object_property_add_alias(OBJECT(spapr), "rtc-time", OBJECT(&spapr->rtc),
1842                               "date", &error_fatal);
1843 }
1844 
1845 /* Returns whether we want to use VGA or not */
1846 static bool spapr_vga_init(PCIBus *pci_bus, Error **errp)
1847 {
1848     switch (vga_interface_type) {
1849     case VGA_NONE:
1850         return false;
1851     case VGA_DEVICE:
1852         return true;
1853     case VGA_STD:
1854     case VGA_VIRTIO:
1855     case VGA_CIRRUS:
1856         return pci_vga_init(pci_bus) != NULL;
1857     default:
1858         error_setg(errp,
1859                    "Unsupported VGA mode, only -vga std or -vga virtio is supported");
1860         return false;
1861     }
1862 }
1863 
1864 static int spapr_pre_load(void *opaque)
1865 {
1866     int rc;
1867 
1868     rc = spapr_caps_pre_load(opaque);
1869     if (rc) {
1870         return rc;
1871     }
1872 
1873     return 0;
1874 }
1875 
1876 static int spapr_post_load(void *opaque, int version_id)
1877 {
1878     SpaprMachineState *spapr = (SpaprMachineState *)opaque;
1879     int err = 0;
1880 
1881     err = spapr_caps_post_migration(spapr);
1882     if (err) {
1883         return err;
1884     }
1885 
1886     /*
1887      * In earlier versions, there was no separate qdev for the PAPR
1888      * RTC, so the RTC offset was stored directly in sPAPREnvironment.
1889      * So when migrating from those versions, poke the incoming offset
1890      * value into the RTC device
1891      */
1892     if (version_id < 3) {
1893         err = spapr_rtc_import_offset(&spapr->rtc, spapr->rtc_offset);
1894         if (err) {
1895             return err;
1896         }
1897     }
1898 
1899     if (kvm_enabled() && spapr->patb_entry) {
1900         PowerPCCPU *cpu = POWERPC_CPU(first_cpu);
1901         bool radix = !!(spapr->patb_entry & PATE1_GR);
1902         bool gtse = !!(cpu->env.spr[SPR_LPCR] & LPCR_GTSE);
1903 
1904         /*
1905          * Update LPCR:HR and UPRT as they may not be set properly in
1906          * the stream
1907          */
1908         spapr_set_all_lpcrs(radix ? (LPCR_HR | LPCR_UPRT) : 0,
1909                             LPCR_HR | LPCR_UPRT);
1910 
1911         err = kvmppc_configure_v3_mmu(cpu, radix, gtse, spapr->patb_entry);
1912         if (err) {
1913             error_report("Process table config unsupported by the host");
1914             return -EINVAL;
1915         }
1916     }
1917 
1918     err = spapr_irq_post_load(spapr, version_id);
1919     if (err) {
1920         return err;
1921     }
1922 
1923     return err;
1924 }
1925 
1926 static int spapr_pre_save(void *opaque)
1927 {
1928     int rc;
1929 
1930     rc = spapr_caps_pre_save(opaque);
1931     if (rc) {
1932         return rc;
1933     }
1934 
1935     return 0;
1936 }
1937 
1938 static bool version_before_3(void *opaque, int version_id)
1939 {
1940     return version_id < 3;
1941 }
1942 
1943 static bool spapr_pending_events_needed(void *opaque)
1944 {
1945     SpaprMachineState *spapr = (SpaprMachineState *)opaque;
1946     return !QTAILQ_EMPTY(&spapr->pending_events);
1947 }
1948 
1949 static const VMStateDescription vmstate_spapr_event_entry = {
1950     .name = "spapr_event_log_entry",
1951     .version_id = 1,
1952     .minimum_version_id = 1,
1953     .fields = (VMStateField[]) {
1954         VMSTATE_UINT32(summary, SpaprEventLogEntry),
1955         VMSTATE_UINT32(extended_length, SpaprEventLogEntry),
1956         VMSTATE_VBUFFER_ALLOC_UINT32(extended_log, SpaprEventLogEntry, 0,
1957                                      NULL, extended_length),
1958         VMSTATE_END_OF_LIST()
1959     },
1960 };
1961 
1962 static const VMStateDescription vmstate_spapr_pending_events = {
1963     .name = "spapr_pending_events",
1964     .version_id = 1,
1965     .minimum_version_id = 1,
1966     .needed = spapr_pending_events_needed,
1967     .fields = (VMStateField[]) {
1968         VMSTATE_QTAILQ_V(pending_events, SpaprMachineState, 1,
1969                          vmstate_spapr_event_entry, SpaprEventLogEntry, next),
1970         VMSTATE_END_OF_LIST()
1971     },
1972 };
1973 
1974 static bool spapr_ov5_cas_needed(void *opaque)
1975 {
1976     SpaprMachineState *spapr = opaque;
1977     SpaprOptionVector *ov5_mask = spapr_ovec_new();
1978     SpaprOptionVector *ov5_legacy = spapr_ovec_new();
1979     SpaprOptionVector *ov5_removed = spapr_ovec_new();
1980     bool cas_needed;
1981 
1982     /* Prior to the introduction of SpaprOptionVector, we had two option
1983      * vectors we dealt with: OV5_FORM1_AFFINITY, and OV5_DRCONF_MEMORY.
1984      * Both of these options encode machine topology into the device-tree
1985      * in such a way that the now-booted OS should still be able to interact
1986      * appropriately with QEMU regardless of what options were actually
1987      * negotiatied on the source side.
1988      *
1989      * As such, we can avoid migrating the CAS-negotiated options if these
1990      * are the only options available on the current machine/platform.
1991      * Since these are the only options available for pseries-2.7 and
1992      * earlier, this allows us to maintain old->new/new->old migration
1993      * compatibility.
1994      *
1995      * For QEMU 2.8+, there are additional CAS-negotiatable options available
1996      * via default pseries-2.8 machines and explicit command-line parameters.
1997      * Some of these options, like OV5_HP_EVT, *do* require QEMU to be aware
1998      * of the actual CAS-negotiated values to continue working properly. For
1999      * example, availability of memory unplug depends on knowing whether
2000      * OV5_HP_EVT was negotiated via CAS.
2001      *
2002      * Thus, for any cases where the set of available CAS-negotiatable
2003      * options extends beyond OV5_FORM1_AFFINITY and OV5_DRCONF_MEMORY, we
2004      * include the CAS-negotiated options in the migration stream, unless
2005      * if they affect boot time behaviour only.
2006      */
2007     spapr_ovec_set(ov5_mask, OV5_FORM1_AFFINITY);
2008     spapr_ovec_set(ov5_mask, OV5_DRCONF_MEMORY);
2009     spapr_ovec_set(ov5_mask, OV5_DRMEM_V2);
2010 
2011     /* spapr_ovec_diff returns true if bits were removed. we avoid using
2012      * the mask itself since in the future it's possible "legacy" bits may be
2013      * removed via machine options, which could generate a false positive
2014      * that breaks migration.
2015      */
2016     spapr_ovec_intersect(ov5_legacy, spapr->ov5, ov5_mask);
2017     cas_needed = spapr_ovec_diff(ov5_removed, spapr->ov5, ov5_legacy);
2018 
2019     spapr_ovec_cleanup(ov5_mask);
2020     spapr_ovec_cleanup(ov5_legacy);
2021     spapr_ovec_cleanup(ov5_removed);
2022 
2023     return cas_needed;
2024 }
2025 
2026 static const VMStateDescription vmstate_spapr_ov5_cas = {
2027     .name = "spapr_option_vector_ov5_cas",
2028     .version_id = 1,
2029     .minimum_version_id = 1,
2030     .needed = spapr_ov5_cas_needed,
2031     .fields = (VMStateField[]) {
2032         VMSTATE_STRUCT_POINTER_V(ov5_cas, SpaprMachineState, 1,
2033                                  vmstate_spapr_ovec, SpaprOptionVector),
2034         VMSTATE_END_OF_LIST()
2035     },
2036 };
2037 
2038 static bool spapr_patb_entry_needed(void *opaque)
2039 {
2040     SpaprMachineState *spapr = opaque;
2041 
2042     return !!spapr->patb_entry;
2043 }
2044 
2045 static const VMStateDescription vmstate_spapr_patb_entry = {
2046     .name = "spapr_patb_entry",
2047     .version_id = 1,
2048     .minimum_version_id = 1,
2049     .needed = spapr_patb_entry_needed,
2050     .fields = (VMStateField[]) {
2051         VMSTATE_UINT64(patb_entry, SpaprMachineState),
2052         VMSTATE_END_OF_LIST()
2053     },
2054 };
2055 
2056 static bool spapr_irq_map_needed(void *opaque)
2057 {
2058     SpaprMachineState *spapr = opaque;
2059 
2060     return spapr->irq_map && !bitmap_empty(spapr->irq_map, spapr->irq_map_nr);
2061 }
2062 
2063 static const VMStateDescription vmstate_spapr_irq_map = {
2064     .name = "spapr_irq_map",
2065     .version_id = 1,
2066     .minimum_version_id = 1,
2067     .needed = spapr_irq_map_needed,
2068     .fields = (VMStateField[]) {
2069         VMSTATE_BITMAP(irq_map, SpaprMachineState, 0, irq_map_nr),
2070         VMSTATE_END_OF_LIST()
2071     },
2072 };
2073 
2074 static bool spapr_dtb_needed(void *opaque)
2075 {
2076     SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(opaque);
2077 
2078     return smc->update_dt_enabled;
2079 }
2080 
2081 static int spapr_dtb_pre_load(void *opaque)
2082 {
2083     SpaprMachineState *spapr = (SpaprMachineState *)opaque;
2084 
2085     g_free(spapr->fdt_blob);
2086     spapr->fdt_blob = NULL;
2087     spapr->fdt_size = 0;
2088 
2089     return 0;
2090 }
2091 
2092 static const VMStateDescription vmstate_spapr_dtb = {
2093     .name = "spapr_dtb",
2094     .version_id = 1,
2095     .minimum_version_id = 1,
2096     .needed = spapr_dtb_needed,
2097     .pre_load = spapr_dtb_pre_load,
2098     .fields = (VMStateField[]) {
2099         VMSTATE_UINT32(fdt_initial_size, SpaprMachineState),
2100         VMSTATE_UINT32(fdt_size, SpaprMachineState),
2101         VMSTATE_VBUFFER_ALLOC_UINT32(fdt_blob, SpaprMachineState, 0, NULL,
2102                                      fdt_size),
2103         VMSTATE_END_OF_LIST()
2104     },
2105 };
2106 
2107 static const VMStateDescription vmstate_spapr = {
2108     .name = "spapr",
2109     .version_id = 3,
2110     .minimum_version_id = 1,
2111     .pre_load = spapr_pre_load,
2112     .post_load = spapr_post_load,
2113     .pre_save = spapr_pre_save,
2114     .fields = (VMStateField[]) {
2115         /* used to be @next_irq */
2116         VMSTATE_UNUSED_BUFFER(version_before_3, 0, 4),
2117 
2118         /* RTC offset */
2119         VMSTATE_UINT64_TEST(rtc_offset, SpaprMachineState, version_before_3),
2120 
2121         VMSTATE_PPC_TIMEBASE_V(tb, SpaprMachineState, 2),
2122         VMSTATE_END_OF_LIST()
2123     },
2124     .subsections = (const VMStateDescription*[]) {
2125         &vmstate_spapr_ov5_cas,
2126         &vmstate_spapr_patb_entry,
2127         &vmstate_spapr_pending_events,
2128         &vmstate_spapr_cap_htm,
2129         &vmstate_spapr_cap_vsx,
2130         &vmstate_spapr_cap_dfp,
2131         &vmstate_spapr_cap_cfpc,
2132         &vmstate_spapr_cap_sbbc,
2133         &vmstate_spapr_cap_ibs,
2134         &vmstate_spapr_cap_hpt_maxpagesize,
2135         &vmstate_spapr_irq_map,
2136         &vmstate_spapr_cap_nested_kvm_hv,
2137         &vmstate_spapr_dtb,
2138         &vmstate_spapr_cap_large_decr,
2139         &vmstate_spapr_cap_ccf_assist,
2140         NULL
2141     }
2142 };
2143 
2144 static int htab_save_setup(QEMUFile *f, void *opaque)
2145 {
2146     SpaprMachineState *spapr = opaque;
2147 
2148     /* "Iteration" header */
2149     if (!spapr->htab_shift) {
2150         qemu_put_be32(f, -1);
2151     } else {
2152         qemu_put_be32(f, spapr->htab_shift);
2153     }
2154 
2155     if (spapr->htab) {
2156         spapr->htab_save_index = 0;
2157         spapr->htab_first_pass = true;
2158     } else {
2159         if (spapr->htab_shift) {
2160             assert(kvm_enabled());
2161         }
2162     }
2163 
2164 
2165     return 0;
2166 }
2167 
2168 static void htab_save_chunk(QEMUFile *f, SpaprMachineState *spapr,
2169                             int chunkstart, int n_valid, int n_invalid)
2170 {
2171     qemu_put_be32(f, chunkstart);
2172     qemu_put_be16(f, n_valid);
2173     qemu_put_be16(f, n_invalid);
2174     qemu_put_buffer(f, HPTE(spapr->htab, chunkstart),
2175                     HASH_PTE_SIZE_64 * n_valid);
2176 }
2177 
2178 static void htab_save_end_marker(QEMUFile *f)
2179 {
2180     qemu_put_be32(f, 0);
2181     qemu_put_be16(f, 0);
2182     qemu_put_be16(f, 0);
2183 }
2184 
2185 static void htab_save_first_pass(QEMUFile *f, SpaprMachineState *spapr,
2186                                  int64_t max_ns)
2187 {
2188     bool has_timeout = max_ns != -1;
2189     int htabslots = HTAB_SIZE(spapr) / HASH_PTE_SIZE_64;
2190     int index = spapr->htab_save_index;
2191     int64_t starttime = qemu_clock_get_ns(QEMU_CLOCK_REALTIME);
2192 
2193     assert(spapr->htab_first_pass);
2194 
2195     do {
2196         int chunkstart;
2197 
2198         /* Consume invalid HPTEs */
2199         while ((index < htabslots)
2200                && !HPTE_VALID(HPTE(spapr->htab, index))) {
2201             CLEAN_HPTE(HPTE(spapr->htab, index));
2202             index++;
2203         }
2204 
2205         /* Consume valid HPTEs */
2206         chunkstart = index;
2207         while ((index < htabslots) && (index - chunkstart < USHRT_MAX)
2208                && HPTE_VALID(HPTE(spapr->htab, index))) {
2209             CLEAN_HPTE(HPTE(spapr->htab, index));
2210             index++;
2211         }
2212 
2213         if (index > chunkstart) {
2214             int n_valid = index - chunkstart;
2215 
2216             htab_save_chunk(f, spapr, chunkstart, n_valid, 0);
2217 
2218             if (has_timeout &&
2219                 (qemu_clock_get_ns(QEMU_CLOCK_REALTIME) - starttime) > max_ns) {
2220                 break;
2221             }
2222         }
2223     } while ((index < htabslots) && !qemu_file_rate_limit(f));
2224 
2225     if (index >= htabslots) {
2226         assert(index == htabslots);
2227         index = 0;
2228         spapr->htab_first_pass = false;
2229     }
2230     spapr->htab_save_index = index;
2231 }
2232 
2233 static int htab_save_later_pass(QEMUFile *f, SpaprMachineState *spapr,
2234                                 int64_t max_ns)
2235 {
2236     bool final = max_ns < 0;
2237     int htabslots = HTAB_SIZE(spapr) / HASH_PTE_SIZE_64;
2238     int examined = 0, sent = 0;
2239     int index = spapr->htab_save_index;
2240     int64_t starttime = qemu_clock_get_ns(QEMU_CLOCK_REALTIME);
2241 
2242     assert(!spapr->htab_first_pass);
2243 
2244     do {
2245         int chunkstart, invalidstart;
2246 
2247         /* Consume non-dirty HPTEs */
2248         while ((index < htabslots)
2249                && !HPTE_DIRTY(HPTE(spapr->htab, index))) {
2250             index++;
2251             examined++;
2252         }
2253 
2254         chunkstart = index;
2255         /* Consume valid dirty HPTEs */
2256         while ((index < htabslots) && (index - chunkstart < USHRT_MAX)
2257                && HPTE_DIRTY(HPTE(spapr->htab, index))
2258                && HPTE_VALID(HPTE(spapr->htab, index))) {
2259             CLEAN_HPTE(HPTE(spapr->htab, index));
2260             index++;
2261             examined++;
2262         }
2263 
2264         invalidstart = index;
2265         /* Consume invalid dirty HPTEs */
2266         while ((index < htabslots) && (index - invalidstart < USHRT_MAX)
2267                && HPTE_DIRTY(HPTE(spapr->htab, index))
2268                && !HPTE_VALID(HPTE(spapr->htab, index))) {
2269             CLEAN_HPTE(HPTE(spapr->htab, index));
2270             index++;
2271             examined++;
2272         }
2273 
2274         if (index > chunkstart) {
2275             int n_valid = invalidstart - chunkstart;
2276             int n_invalid = index - invalidstart;
2277 
2278             htab_save_chunk(f, spapr, chunkstart, n_valid, n_invalid);
2279             sent += index - chunkstart;
2280 
2281             if (!final && (qemu_clock_get_ns(QEMU_CLOCK_REALTIME) - starttime) > max_ns) {
2282                 break;
2283             }
2284         }
2285 
2286         if (examined >= htabslots) {
2287             break;
2288         }
2289 
2290         if (index >= htabslots) {
2291             assert(index == htabslots);
2292             index = 0;
2293         }
2294     } while ((examined < htabslots) && (!qemu_file_rate_limit(f) || final));
2295 
2296     if (index >= htabslots) {
2297         assert(index == htabslots);
2298         index = 0;
2299     }
2300 
2301     spapr->htab_save_index = index;
2302 
2303     return (examined >= htabslots) && (sent == 0) ? 1 : 0;
2304 }
2305 
2306 #define MAX_ITERATION_NS    5000000 /* 5 ms */
2307 #define MAX_KVM_BUF_SIZE    2048
2308 
2309 static int htab_save_iterate(QEMUFile *f, void *opaque)
2310 {
2311     SpaprMachineState *spapr = opaque;
2312     int fd;
2313     int rc = 0;
2314 
2315     /* Iteration header */
2316     if (!spapr->htab_shift) {
2317         qemu_put_be32(f, -1);
2318         return 1;
2319     } else {
2320         qemu_put_be32(f, 0);
2321     }
2322 
2323     if (!spapr->htab) {
2324         assert(kvm_enabled());
2325 
2326         fd = get_htab_fd(spapr);
2327         if (fd < 0) {
2328             return fd;
2329         }
2330 
2331         rc = kvmppc_save_htab(f, fd, MAX_KVM_BUF_SIZE, MAX_ITERATION_NS);
2332         if (rc < 0) {
2333             return rc;
2334         }
2335     } else  if (spapr->htab_first_pass) {
2336         htab_save_first_pass(f, spapr, MAX_ITERATION_NS);
2337     } else {
2338         rc = htab_save_later_pass(f, spapr, MAX_ITERATION_NS);
2339     }
2340 
2341     htab_save_end_marker(f);
2342 
2343     return rc;
2344 }
2345 
2346 static int htab_save_complete(QEMUFile *f, void *opaque)
2347 {
2348     SpaprMachineState *spapr = opaque;
2349     int fd;
2350 
2351     /* Iteration header */
2352     if (!spapr->htab_shift) {
2353         qemu_put_be32(f, -1);
2354         return 0;
2355     } else {
2356         qemu_put_be32(f, 0);
2357     }
2358 
2359     if (!spapr->htab) {
2360         int rc;
2361 
2362         assert(kvm_enabled());
2363 
2364         fd = get_htab_fd(spapr);
2365         if (fd < 0) {
2366             return fd;
2367         }
2368 
2369         rc = kvmppc_save_htab(f, fd, MAX_KVM_BUF_SIZE, -1);
2370         if (rc < 0) {
2371             return rc;
2372         }
2373     } else {
2374         if (spapr->htab_first_pass) {
2375             htab_save_first_pass(f, spapr, -1);
2376         }
2377         htab_save_later_pass(f, spapr, -1);
2378     }
2379 
2380     /* End marker */
2381     htab_save_end_marker(f);
2382 
2383     return 0;
2384 }
2385 
2386 static int htab_load(QEMUFile *f, void *opaque, int version_id)
2387 {
2388     SpaprMachineState *spapr = opaque;
2389     uint32_t section_hdr;
2390     int fd = -1;
2391     Error *local_err = NULL;
2392 
2393     if (version_id < 1 || version_id > 1) {
2394         error_report("htab_load() bad version");
2395         return -EINVAL;
2396     }
2397 
2398     section_hdr = qemu_get_be32(f);
2399 
2400     if (section_hdr == -1) {
2401         spapr_free_hpt(spapr);
2402         return 0;
2403     }
2404 
2405     if (section_hdr) {
2406         /* First section gives the htab size */
2407         spapr_reallocate_hpt(spapr, section_hdr, &local_err);
2408         if (local_err) {
2409             error_report_err(local_err);
2410             return -EINVAL;
2411         }
2412         return 0;
2413     }
2414 
2415     if (!spapr->htab) {
2416         assert(kvm_enabled());
2417 
2418         fd = kvmppc_get_htab_fd(true, 0, &local_err);
2419         if (fd < 0) {
2420             error_report_err(local_err);
2421             return fd;
2422         }
2423     }
2424 
2425     while (true) {
2426         uint32_t index;
2427         uint16_t n_valid, n_invalid;
2428 
2429         index = qemu_get_be32(f);
2430         n_valid = qemu_get_be16(f);
2431         n_invalid = qemu_get_be16(f);
2432 
2433         if ((index == 0) && (n_valid == 0) && (n_invalid == 0)) {
2434             /* End of Stream */
2435             break;
2436         }
2437 
2438         if ((index + n_valid + n_invalid) >
2439             (HTAB_SIZE(spapr) / HASH_PTE_SIZE_64)) {
2440             /* Bad index in stream */
2441             error_report(
2442                 "htab_load() bad index %d (%hd+%hd entries) in htab stream (htab_shift=%d)",
2443                 index, n_valid, n_invalid, spapr->htab_shift);
2444             return -EINVAL;
2445         }
2446 
2447         if (spapr->htab) {
2448             if (n_valid) {
2449                 qemu_get_buffer(f, HPTE(spapr->htab, index),
2450                                 HASH_PTE_SIZE_64 * n_valid);
2451             }
2452             if (n_invalid) {
2453                 memset(HPTE(spapr->htab, index + n_valid), 0,
2454                        HASH_PTE_SIZE_64 * n_invalid);
2455             }
2456         } else {
2457             int rc;
2458 
2459             assert(fd >= 0);
2460 
2461             rc = kvmppc_load_htab_chunk(f, fd, index, n_valid, n_invalid);
2462             if (rc < 0) {
2463                 return rc;
2464             }
2465         }
2466     }
2467 
2468     if (!spapr->htab) {
2469         assert(fd >= 0);
2470         close(fd);
2471     }
2472 
2473     return 0;
2474 }
2475 
2476 static void htab_save_cleanup(void *opaque)
2477 {
2478     SpaprMachineState *spapr = opaque;
2479 
2480     close_htab_fd(spapr);
2481 }
2482 
2483 static SaveVMHandlers savevm_htab_handlers = {
2484     .save_setup = htab_save_setup,
2485     .save_live_iterate = htab_save_iterate,
2486     .save_live_complete_precopy = htab_save_complete,
2487     .save_cleanup = htab_save_cleanup,
2488     .load_state = htab_load,
2489 };
2490 
2491 static void spapr_boot_set(void *opaque, const char *boot_device,
2492                            Error **errp)
2493 {
2494     MachineState *machine = MACHINE(opaque);
2495     machine->boot_order = g_strdup(boot_device);
2496 }
2497 
2498 static void spapr_create_lmb_dr_connectors(SpaprMachineState *spapr)
2499 {
2500     MachineState *machine = MACHINE(spapr);
2501     uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE;
2502     uint32_t nr_lmbs = (machine->maxram_size - machine->ram_size)/lmb_size;
2503     int i;
2504 
2505     for (i = 0; i < nr_lmbs; i++) {
2506         uint64_t addr;
2507 
2508         addr = i * lmb_size + machine->device_memory->base;
2509         spapr_dr_connector_new(OBJECT(spapr), TYPE_SPAPR_DRC_LMB,
2510                                addr / lmb_size);
2511     }
2512 }
2513 
2514 /*
2515  * If RAM size, maxmem size and individual node mem sizes aren't aligned
2516  * to SPAPR_MEMORY_BLOCK_SIZE(256MB), then refuse to start the guest
2517  * since we can't support such unaligned sizes with DRCONF_MEMORY.
2518  */
2519 static void spapr_validate_node_memory(MachineState *machine, Error **errp)
2520 {
2521     int i;
2522 
2523     if (machine->ram_size % SPAPR_MEMORY_BLOCK_SIZE) {
2524         error_setg(errp, "Memory size 0x" RAM_ADDR_FMT
2525                    " is not aligned to %" PRIu64 " MiB",
2526                    machine->ram_size,
2527                    SPAPR_MEMORY_BLOCK_SIZE / MiB);
2528         return;
2529     }
2530 
2531     if (machine->maxram_size % SPAPR_MEMORY_BLOCK_SIZE) {
2532         error_setg(errp, "Maximum memory size 0x" RAM_ADDR_FMT
2533                    " is not aligned to %" PRIu64 " MiB",
2534                    machine->ram_size,
2535                    SPAPR_MEMORY_BLOCK_SIZE / MiB);
2536         return;
2537     }
2538 
2539     for (i = 0; i < machine->numa_state->num_nodes; i++) {
2540         if (machine->numa_state->nodes[i].node_mem % SPAPR_MEMORY_BLOCK_SIZE) {
2541             error_setg(errp,
2542                        "Node %d memory size 0x%" PRIx64
2543                        " is not aligned to %" PRIu64 " MiB",
2544                        i, machine->numa_state->nodes[i].node_mem,
2545                        SPAPR_MEMORY_BLOCK_SIZE / MiB);
2546             return;
2547         }
2548     }
2549 }
2550 
2551 /* find cpu slot in machine->possible_cpus by core_id */
2552 static CPUArchId *spapr_find_cpu_slot(MachineState *ms, uint32_t id, int *idx)
2553 {
2554     int index = id / ms->smp.threads;
2555 
2556     if (index >= ms->possible_cpus->len) {
2557         return NULL;
2558     }
2559     if (idx) {
2560         *idx = index;
2561     }
2562     return &ms->possible_cpus->cpus[index];
2563 }
2564 
2565 static void spapr_set_vsmt_mode(SpaprMachineState *spapr, Error **errp)
2566 {
2567     MachineState *ms = MACHINE(spapr);
2568     Error *local_err = NULL;
2569     bool vsmt_user = !!spapr->vsmt;
2570     int kvm_smt = kvmppc_smt_threads();
2571     int ret;
2572     unsigned int smp_threads = ms->smp.threads;
2573 
2574     if (!kvm_enabled() && (smp_threads > 1)) {
2575         error_setg(&local_err, "TCG cannot support more than 1 thread/core "
2576                      "on a pseries machine");
2577         goto out;
2578     }
2579     if (!is_power_of_2(smp_threads)) {
2580         error_setg(&local_err, "Cannot support %d threads/core on a pseries "
2581                      "machine because it must be a power of 2", smp_threads);
2582         goto out;
2583     }
2584 
2585     /* Detemine the VSMT mode to use: */
2586     if (vsmt_user) {
2587         if (spapr->vsmt < smp_threads) {
2588             error_setg(&local_err, "Cannot support VSMT mode %d"
2589                          " because it must be >= threads/core (%d)",
2590                          spapr->vsmt, smp_threads);
2591             goto out;
2592         }
2593         /* In this case, spapr->vsmt has been set by the command line */
2594     } else {
2595         /*
2596          * Default VSMT value is tricky, because we need it to be as
2597          * consistent as possible (for migration), but this requires
2598          * changing it for at least some existing cases.  We pick 8 as
2599          * the value that we'd get with KVM on POWER8, the
2600          * overwhelmingly common case in production systems.
2601          */
2602         spapr->vsmt = MAX(8, smp_threads);
2603     }
2604 
2605     /* KVM: If necessary, set the SMT mode: */
2606     if (kvm_enabled() && (spapr->vsmt != kvm_smt)) {
2607         ret = kvmppc_set_smt_threads(spapr->vsmt);
2608         if (ret) {
2609             /* Looks like KVM isn't able to change VSMT mode */
2610             error_setg(&local_err,
2611                        "Failed to set KVM's VSMT mode to %d (errno %d)",
2612                        spapr->vsmt, ret);
2613             /* We can live with that if the default one is big enough
2614              * for the number of threads, and a submultiple of the one
2615              * we want.  In this case we'll waste some vcpu ids, but
2616              * behaviour will be correct */
2617             if ((kvm_smt >= smp_threads) && ((spapr->vsmt % kvm_smt) == 0)) {
2618                 warn_report_err(local_err);
2619                 local_err = NULL;
2620                 goto out;
2621             } else {
2622                 if (!vsmt_user) {
2623                     error_append_hint(&local_err,
2624                                       "On PPC, a VM with %d threads/core"
2625                                       " on a host with %d threads/core"
2626                                       " requires the use of VSMT mode %d.\n",
2627                                       smp_threads, kvm_smt, spapr->vsmt);
2628                 }
2629                 kvmppc_hint_smt_possible(&local_err);
2630                 goto out;
2631             }
2632         }
2633     }
2634     /* else TCG: nothing to do currently */
2635 out:
2636     error_propagate(errp, local_err);
2637 }
2638 
2639 static void spapr_init_cpus(SpaprMachineState *spapr)
2640 {
2641     MachineState *machine = MACHINE(spapr);
2642     MachineClass *mc = MACHINE_GET_CLASS(machine);
2643     SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(machine);
2644     const char *type = spapr_get_cpu_core_type(machine->cpu_type);
2645     const CPUArchIdList *possible_cpus;
2646     unsigned int smp_cpus = machine->smp.cpus;
2647     unsigned int smp_threads = machine->smp.threads;
2648     unsigned int max_cpus = machine->smp.max_cpus;
2649     int boot_cores_nr = smp_cpus / smp_threads;
2650     int i;
2651 
2652     possible_cpus = mc->possible_cpu_arch_ids(machine);
2653     if (mc->has_hotpluggable_cpus) {
2654         if (smp_cpus % smp_threads) {
2655             error_report("smp_cpus (%u) must be multiple of threads (%u)",
2656                          smp_cpus, smp_threads);
2657             exit(1);
2658         }
2659         if (max_cpus % smp_threads) {
2660             error_report("max_cpus (%u) must be multiple of threads (%u)",
2661                          max_cpus, smp_threads);
2662             exit(1);
2663         }
2664     } else {
2665         if (max_cpus != smp_cpus) {
2666             error_report("This machine version does not support CPU hotplug");
2667             exit(1);
2668         }
2669         boot_cores_nr = possible_cpus->len;
2670     }
2671 
2672     if (smc->pre_2_10_has_unused_icps) {
2673         int i;
2674 
2675         for (i = 0; i < spapr_max_server_number(spapr); i++) {
2676             /* Dummy entries get deregistered when real ICPState objects
2677              * are registered during CPU core hotplug.
2678              */
2679             pre_2_10_vmstate_register_dummy_icp(i);
2680         }
2681     }
2682 
2683     for (i = 0; i < possible_cpus->len; i++) {
2684         int core_id = i * smp_threads;
2685 
2686         if (mc->has_hotpluggable_cpus) {
2687             spapr_dr_connector_new(OBJECT(spapr), TYPE_SPAPR_DRC_CPU,
2688                                    spapr_vcpu_id(spapr, core_id));
2689         }
2690 
2691         if (i < boot_cores_nr) {
2692             Object *core  = object_new(type);
2693             int nr_threads = smp_threads;
2694 
2695             /* Handle the partially filled core for older machine types */
2696             if ((i + 1) * smp_threads >= smp_cpus) {
2697                 nr_threads = smp_cpus - i * smp_threads;
2698             }
2699 
2700             object_property_set_int(core, nr_threads, "nr-threads",
2701                                     &error_fatal);
2702             object_property_set_int(core, core_id, CPU_CORE_PROP_CORE_ID,
2703                                     &error_fatal);
2704             object_property_set_bool(core, true, "realized", &error_fatal);
2705 
2706             object_unref(core);
2707         }
2708     }
2709 }
2710 
2711 static PCIHostState *spapr_create_default_phb(void)
2712 {
2713     DeviceState *dev;
2714 
2715     dev = qdev_create(NULL, TYPE_SPAPR_PCI_HOST_BRIDGE);
2716     qdev_prop_set_uint32(dev, "index", 0);
2717     qdev_init_nofail(dev);
2718 
2719     return PCI_HOST_BRIDGE(dev);
2720 }
2721 
2722 /* pSeries LPAR / sPAPR hardware init */
2723 static void spapr_machine_init(MachineState *machine)
2724 {
2725     SpaprMachineState *spapr = SPAPR_MACHINE(machine);
2726     SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(machine);
2727     const char *kernel_filename = machine->kernel_filename;
2728     const char *initrd_filename = machine->initrd_filename;
2729     PCIHostState *phb;
2730     int i;
2731     MemoryRegion *sysmem = get_system_memory();
2732     MemoryRegion *ram = g_new(MemoryRegion, 1);
2733     hwaddr node0_size = spapr_node0_size(machine);
2734     long load_limit, fw_size;
2735     char *filename;
2736     Error *resize_hpt_err = NULL;
2737 
2738     msi_nonbroken = true;
2739 
2740     QLIST_INIT(&spapr->phbs);
2741     QTAILQ_INIT(&spapr->pending_dimm_unplugs);
2742 
2743     /* Determine capabilities to run with */
2744     spapr_caps_init(spapr);
2745 
2746     kvmppc_check_papr_resize_hpt(&resize_hpt_err);
2747     if (spapr->resize_hpt == SPAPR_RESIZE_HPT_DEFAULT) {
2748         /*
2749          * If the user explicitly requested a mode we should either
2750          * supply it, or fail completely (which we do below).  But if
2751          * it's not set explicitly, we reset our mode to something
2752          * that works
2753          */
2754         if (resize_hpt_err) {
2755             spapr->resize_hpt = SPAPR_RESIZE_HPT_DISABLED;
2756             error_free(resize_hpt_err);
2757             resize_hpt_err = NULL;
2758         } else {
2759             spapr->resize_hpt = smc->resize_hpt_default;
2760         }
2761     }
2762 
2763     assert(spapr->resize_hpt != SPAPR_RESIZE_HPT_DEFAULT);
2764 
2765     if ((spapr->resize_hpt != SPAPR_RESIZE_HPT_DISABLED) && resize_hpt_err) {
2766         /*
2767          * User requested HPT resize, but this host can't supply it.  Bail out
2768          */
2769         error_report_err(resize_hpt_err);
2770         exit(1);
2771     }
2772 
2773     spapr->rma_size = node0_size;
2774 
2775     /* With KVM, we don't actually know whether KVM supports an
2776      * unbounded RMA (PR KVM) or is limited by the hash table size
2777      * (HV KVM using VRMA), so we always assume the latter
2778      *
2779      * In that case, we also limit the initial allocations for RTAS
2780      * etc... to 256M since we have no way to know what the VRMA size
2781      * is going to be as it depends on the size of the hash table
2782      * which isn't determined yet.
2783      */
2784     if (kvm_enabled()) {
2785         spapr->vrma_adjust = 1;
2786         spapr->rma_size = MIN(spapr->rma_size, 0x10000000);
2787     }
2788 
2789     /* Actually we don't support unbounded RMA anymore since we added
2790      * proper emulation of HV mode. The max we can get is 16G which
2791      * also happens to be what we configure for PAPR mode so make sure
2792      * we don't do anything bigger than that
2793      */
2794     spapr->rma_size = MIN(spapr->rma_size, 0x400000000ull);
2795 
2796     if (spapr->rma_size > node0_size) {
2797         error_report("Numa node 0 has to span the RMA (%#08"HWADDR_PRIx")",
2798                      spapr->rma_size);
2799         exit(1);
2800     }
2801 
2802     /* Setup a load limit for the ramdisk leaving room for SLOF and FDT */
2803     load_limit = MIN(spapr->rma_size, RTAS_MAX_ADDR) - FW_OVERHEAD;
2804 
2805     /*
2806      * VSMT must be set in order to be able to compute VCPU ids, ie to
2807      * call spapr_max_server_number() or spapr_vcpu_id().
2808      */
2809     spapr_set_vsmt_mode(spapr, &error_fatal);
2810 
2811     /* Set up Interrupt Controller before we create the VCPUs */
2812     spapr_irq_init(spapr, &error_fatal);
2813 
2814     /* Set up containers for ibm,client-architecture-support negotiated options
2815      */
2816     spapr->ov5 = spapr_ovec_new();
2817     spapr->ov5_cas = spapr_ovec_new();
2818 
2819     if (smc->dr_lmb_enabled) {
2820         spapr_ovec_set(spapr->ov5, OV5_DRCONF_MEMORY);
2821         spapr_validate_node_memory(machine, &error_fatal);
2822     }
2823 
2824     spapr_ovec_set(spapr->ov5, OV5_FORM1_AFFINITY);
2825 
2826     /* advertise support for dedicated HP event source to guests */
2827     if (spapr->use_hotplug_event_source) {
2828         spapr_ovec_set(spapr->ov5, OV5_HP_EVT);
2829     }
2830 
2831     /* advertise support for HPT resizing */
2832     if (spapr->resize_hpt != SPAPR_RESIZE_HPT_DISABLED) {
2833         spapr_ovec_set(spapr->ov5, OV5_HPT_RESIZE);
2834     }
2835 
2836     /* advertise support for ibm,dyamic-memory-v2 */
2837     spapr_ovec_set(spapr->ov5, OV5_DRMEM_V2);
2838 
2839     /* advertise XIVE on POWER9 machines */
2840     if (spapr->irq->ov5 & (SPAPR_OV5_XIVE_EXPLOIT | SPAPR_OV5_XIVE_BOTH)) {
2841         spapr_ovec_set(spapr->ov5, OV5_XIVE_EXPLOIT);
2842     }
2843 
2844     /* init CPUs */
2845     spapr_init_cpus(spapr);
2846 
2847     /*
2848      * check we don't have a memory-less/cpu-less NUMA node
2849      * Firmware relies on the existing memory/cpu topology to provide the
2850      * NUMA topology to the kernel.
2851      * And the linux kernel needs to know the NUMA topology at start
2852      * to be able to hotplug CPUs later.
2853      */
2854     if (machine->numa_state->num_nodes) {
2855         for (i = 0; i < machine->numa_state->num_nodes; ++i) {
2856             /* check for memory-less node */
2857             if (machine->numa_state->nodes[i].node_mem == 0) {
2858                 CPUState *cs;
2859                 int found = 0;
2860                 /* check for cpu-less node */
2861                 CPU_FOREACH(cs) {
2862                     PowerPCCPU *cpu = POWERPC_CPU(cs);
2863                     if (cpu->node_id == i) {
2864                         found = 1;
2865                         break;
2866                     }
2867                 }
2868                 /* memory-less and cpu-less node */
2869                 if (!found) {
2870                     error_report(
2871                        "Memory-less/cpu-less nodes are not supported (node %d)",
2872                                  i);
2873                     exit(1);
2874                 }
2875             }
2876         }
2877 
2878     }
2879 
2880     /*
2881      * NVLink2-connected GPU RAM needs to be placed on a separate NUMA node.
2882      * We assign a new numa ID per GPU in spapr_pci_collect_nvgpu() which is
2883      * called from vPHB reset handler so we initialize the counter here.
2884      * If no NUMA is configured from the QEMU side, we start from 1 as GPU RAM
2885      * must be equally distant from any other node.
2886      * The final value of spapr->gpu_numa_id is going to be written to
2887      * max-associativity-domains in spapr_build_fdt().
2888      */
2889     spapr->gpu_numa_id = MAX(1, machine->numa_state->num_nodes);
2890 
2891     if ((!kvm_enabled() || kvmppc_has_cap_mmu_radix()) &&
2892         ppc_type_check_compat(machine->cpu_type, CPU_POWERPC_LOGICAL_3_00, 0,
2893                               spapr->max_compat_pvr)) {
2894         /* KVM and TCG always allow GTSE with radix... */
2895         spapr_ovec_set(spapr->ov5, OV5_MMU_RADIX_GTSE);
2896     }
2897     /* ... but not with hash (currently). */
2898 
2899     if (kvm_enabled()) {
2900         /* Enable H_LOGICAL_CI_* so SLOF can talk to in-kernel devices */
2901         kvmppc_enable_logical_ci_hcalls();
2902         kvmppc_enable_set_mode_hcall();
2903 
2904         /* H_CLEAR_MOD/_REF are mandatory in PAPR, but off by default */
2905         kvmppc_enable_clear_ref_mod_hcalls();
2906 
2907         /* Enable H_PAGE_INIT */
2908         kvmppc_enable_h_page_init();
2909     }
2910 
2911     /* allocate RAM */
2912     memory_region_allocate_system_memory(ram, NULL, "ppc_spapr.ram",
2913                                          machine->ram_size);
2914     memory_region_add_subregion(sysmem, 0, ram);
2915 
2916     /* always allocate the device memory information */
2917     machine->device_memory = g_malloc0(sizeof(*machine->device_memory));
2918 
2919     /* initialize hotplug memory address space */
2920     if (machine->ram_size < machine->maxram_size) {
2921         ram_addr_t device_mem_size = machine->maxram_size - machine->ram_size;
2922         /*
2923          * Limit the number of hotpluggable memory slots to half the number
2924          * slots that KVM supports, leaving the other half for PCI and other
2925          * devices. However ensure that number of slots doesn't drop below 32.
2926          */
2927         int max_memslots = kvm_enabled() ? kvm_get_max_memslots() / 2 :
2928                            SPAPR_MAX_RAM_SLOTS;
2929 
2930         if (max_memslots < SPAPR_MAX_RAM_SLOTS) {
2931             max_memslots = SPAPR_MAX_RAM_SLOTS;
2932         }
2933         if (machine->ram_slots > max_memslots) {
2934             error_report("Specified number of memory slots %"
2935                          PRIu64" exceeds max supported %d",
2936                          machine->ram_slots, max_memslots);
2937             exit(1);
2938         }
2939 
2940         machine->device_memory->base = ROUND_UP(machine->ram_size,
2941                                                 SPAPR_DEVICE_MEM_ALIGN);
2942         memory_region_init(&machine->device_memory->mr, OBJECT(spapr),
2943                            "device-memory", device_mem_size);
2944         memory_region_add_subregion(sysmem, machine->device_memory->base,
2945                                     &machine->device_memory->mr);
2946     }
2947 
2948     if (smc->dr_lmb_enabled) {
2949         spapr_create_lmb_dr_connectors(spapr);
2950     }
2951 
2952     /* Set up RTAS event infrastructure */
2953     spapr_events_init(spapr);
2954 
2955     /* Set up the RTC RTAS interfaces */
2956     spapr_rtc_create(spapr);
2957 
2958     /* Set up VIO bus */
2959     spapr->vio_bus = spapr_vio_bus_init();
2960 
2961     for (i = 0; i < serial_max_hds(); i++) {
2962         if (serial_hd(i)) {
2963             spapr_vty_create(spapr->vio_bus, serial_hd(i));
2964         }
2965     }
2966 
2967     /* We always have at least the nvram device on VIO */
2968     spapr_create_nvram(spapr);
2969 
2970     /*
2971      * Setup hotplug / dynamic-reconfiguration connectors. top-level
2972      * connectors (described in root DT node's "ibm,drc-types" property)
2973      * are pre-initialized here. additional child connectors (such as
2974      * connectors for a PHBs PCI slots) are added as needed during their
2975      * parent's realization.
2976      */
2977     if (smc->dr_phb_enabled) {
2978         for (i = 0; i < SPAPR_MAX_PHBS; i++) {
2979             spapr_dr_connector_new(OBJECT(machine), TYPE_SPAPR_DRC_PHB, i);
2980         }
2981     }
2982 
2983     /* Set up PCI */
2984     spapr_pci_rtas_init();
2985 
2986     phb = spapr_create_default_phb();
2987 
2988     for (i = 0; i < nb_nics; i++) {
2989         NICInfo *nd = &nd_table[i];
2990 
2991         if (!nd->model) {
2992             nd->model = g_strdup("spapr-vlan");
2993         }
2994 
2995         if (g_str_equal(nd->model, "spapr-vlan") ||
2996             g_str_equal(nd->model, "ibmveth")) {
2997             spapr_vlan_create(spapr->vio_bus, nd);
2998         } else {
2999             pci_nic_init_nofail(&nd_table[i], phb->bus, nd->model, NULL);
3000         }
3001     }
3002 
3003     for (i = 0; i <= drive_get_max_bus(IF_SCSI); i++) {
3004         spapr_vscsi_create(spapr->vio_bus);
3005     }
3006 
3007     /* Graphics */
3008     if (spapr_vga_init(phb->bus, &error_fatal)) {
3009         spapr->has_graphics = true;
3010         machine->usb |= defaults_enabled() && !machine->usb_disabled;
3011     }
3012 
3013     if (machine->usb) {
3014         if (smc->use_ohci_by_default) {
3015             pci_create_simple(phb->bus, -1, "pci-ohci");
3016         } else {
3017             pci_create_simple(phb->bus, -1, "nec-usb-xhci");
3018         }
3019 
3020         if (spapr->has_graphics) {
3021             USBBus *usb_bus = usb_bus_find(-1);
3022 
3023             usb_create_simple(usb_bus, "usb-kbd");
3024             usb_create_simple(usb_bus, "usb-mouse");
3025         }
3026     }
3027 
3028     if (spapr->rma_size < (MIN_RMA_SLOF * MiB)) {
3029         error_report(
3030             "pSeries SLOF firmware requires >= %ldM guest RMA (Real Mode Area memory)",
3031             MIN_RMA_SLOF);
3032         exit(1);
3033     }
3034 
3035     if (kernel_filename) {
3036         uint64_t lowaddr = 0;
3037 
3038         spapr->kernel_size = load_elf(kernel_filename, NULL,
3039                                       translate_kernel_address, NULL,
3040                                       NULL, &lowaddr, NULL, 1,
3041                                       PPC_ELF_MACHINE, 0, 0);
3042         if (spapr->kernel_size == ELF_LOAD_WRONG_ENDIAN) {
3043             spapr->kernel_size = load_elf(kernel_filename, NULL,
3044                                           translate_kernel_address, NULL, NULL,
3045                                           &lowaddr, NULL, 0, PPC_ELF_MACHINE,
3046                                           0, 0);
3047             spapr->kernel_le = spapr->kernel_size > 0;
3048         }
3049         if (spapr->kernel_size < 0) {
3050             error_report("error loading %s: %s", kernel_filename,
3051                          load_elf_strerror(spapr->kernel_size));
3052             exit(1);
3053         }
3054 
3055         /* load initrd */
3056         if (initrd_filename) {
3057             /* Try to locate the initrd in the gap between the kernel
3058              * and the firmware. Add a bit of space just in case
3059              */
3060             spapr->initrd_base = (KERNEL_LOAD_ADDR + spapr->kernel_size
3061                                   + 0x1ffff) & ~0xffff;
3062             spapr->initrd_size = load_image_targphys(initrd_filename,
3063                                                      spapr->initrd_base,
3064                                                      load_limit
3065                                                      - spapr->initrd_base);
3066             if (spapr->initrd_size < 0) {
3067                 error_report("could not load initial ram disk '%s'",
3068                              initrd_filename);
3069                 exit(1);
3070             }
3071         }
3072     }
3073 
3074     if (bios_name == NULL) {
3075         bios_name = FW_FILE_NAME;
3076     }
3077     filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
3078     if (!filename) {
3079         error_report("Could not find LPAR firmware '%s'", bios_name);
3080         exit(1);
3081     }
3082     fw_size = load_image_targphys(filename, 0, FW_MAX_SIZE);
3083     if (fw_size <= 0) {
3084         error_report("Could not load LPAR firmware '%s'", filename);
3085         exit(1);
3086     }
3087     g_free(filename);
3088 
3089     /* FIXME: Should register things through the MachineState's qdev
3090      * interface, this is a legacy from the sPAPREnvironment structure
3091      * which predated MachineState but had a similar function */
3092     vmstate_register(NULL, 0, &vmstate_spapr, spapr);
3093     register_savevm_live("spapr/htab", -1, 1,
3094                          &savevm_htab_handlers, spapr);
3095 
3096     qbus_set_hotplug_handler(sysbus_get_default(), OBJECT(machine),
3097                              &error_fatal);
3098 
3099     qemu_register_boot_set(spapr_boot_set, spapr);
3100 
3101     /*
3102      * Nothing needs to be done to resume a suspended guest because
3103      * suspending does not change the machine state, so no need for
3104      * a ->wakeup method.
3105      */
3106     qemu_register_wakeup_support();
3107 
3108     if (kvm_enabled()) {
3109         /* to stop and start vmclock */
3110         qemu_add_vm_change_state_handler(cpu_ppc_clock_vm_state_change,
3111                                          &spapr->tb);
3112 
3113         kvmppc_spapr_enable_inkernel_multitce();
3114     }
3115 }
3116 
3117 static int spapr_kvm_type(MachineState *machine, const char *vm_type)
3118 {
3119     if (!vm_type) {
3120         return 0;
3121     }
3122 
3123     if (!strcmp(vm_type, "HV")) {
3124         return 1;
3125     }
3126 
3127     if (!strcmp(vm_type, "PR")) {
3128         return 2;
3129     }
3130 
3131     error_report("Unknown kvm-type specified '%s'", vm_type);
3132     exit(1);
3133 }
3134 
3135 /*
3136  * Implementation of an interface to adjust firmware path
3137  * for the bootindex property handling.
3138  */
3139 static char *spapr_get_fw_dev_path(FWPathProvider *p, BusState *bus,
3140                                    DeviceState *dev)
3141 {
3142 #define CAST(type, obj, name) \
3143     ((type *)object_dynamic_cast(OBJECT(obj), (name)))
3144     SCSIDevice *d = CAST(SCSIDevice,  dev, TYPE_SCSI_DEVICE);
3145     SpaprPhbState *phb = CAST(SpaprPhbState, dev, TYPE_SPAPR_PCI_HOST_BRIDGE);
3146     VHostSCSICommon *vsc = CAST(VHostSCSICommon, dev, TYPE_VHOST_SCSI_COMMON);
3147 
3148     if (d) {
3149         void *spapr = CAST(void, bus->parent, "spapr-vscsi");
3150         VirtIOSCSI *virtio = CAST(VirtIOSCSI, bus->parent, TYPE_VIRTIO_SCSI);
3151         USBDevice *usb = CAST(USBDevice, bus->parent, TYPE_USB_DEVICE);
3152 
3153         if (spapr) {
3154             /*
3155              * Replace "channel@0/disk@0,0" with "disk@8000000000000000":
3156              * In the top 16 bits of the 64-bit LUN, we use SRP luns of the form
3157              * 0x8000 | (target << 8) | (bus << 5) | lun
3158              * (see the "Logical unit addressing format" table in SAM5)
3159              */
3160             unsigned id = 0x8000 | (d->id << 8) | (d->channel << 5) | d->lun;
3161             return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev),
3162                                    (uint64_t)id << 48);
3163         } else if (virtio) {
3164             /*
3165              * We use SRP luns of the form 01000000 | (target << 8) | lun
3166              * in the top 32 bits of the 64-bit LUN
3167              * Note: the quote above is from SLOF and it is wrong,
3168              * the actual binding is:
3169              * swap 0100 or 10 << or 20 << ( target lun-id -- srplun )
3170              */
3171             unsigned id = 0x1000000 | (d->id << 16) | d->lun;
3172             if (d->lun >= 256) {
3173                 /* Use the LUN "flat space addressing method" */
3174                 id |= 0x4000;
3175             }
3176             return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev),
3177                                    (uint64_t)id << 32);
3178         } else if (usb) {
3179             /*
3180              * We use SRP luns of the form 01000000 | (usb-port << 16) | lun
3181              * in the top 32 bits of the 64-bit LUN
3182              */
3183             unsigned usb_port = atoi(usb->port->path);
3184             unsigned id = 0x1000000 | (usb_port << 16) | d->lun;
3185             return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev),
3186                                    (uint64_t)id << 32);
3187         }
3188     }
3189 
3190     /*
3191      * SLOF probes the USB devices, and if it recognizes that the device is a
3192      * storage device, it changes its name to "storage" instead of "usb-host",
3193      * and additionally adds a child node for the SCSI LUN, so the correct
3194      * boot path in SLOF is something like .../storage@1/disk@xxx" instead.
3195      */
3196     if (strcmp("usb-host", qdev_fw_name(dev)) == 0) {
3197         USBDevice *usbdev = CAST(USBDevice, dev, TYPE_USB_DEVICE);
3198         if (usb_host_dev_is_scsi_storage(usbdev)) {
3199             return g_strdup_printf("storage@%s/disk", usbdev->port->path);
3200         }
3201     }
3202 
3203     if (phb) {
3204         /* Replace "pci" with "pci@800000020000000" */
3205         return g_strdup_printf("pci@%"PRIX64, phb->buid);
3206     }
3207 
3208     if (vsc) {
3209         /* Same logic as virtio above */
3210         unsigned id = 0x1000000 | (vsc->target << 16) | vsc->lun;
3211         return g_strdup_printf("disk@%"PRIX64, (uint64_t)id << 32);
3212     }
3213 
3214     if (g_str_equal("pci-bridge", qdev_fw_name(dev))) {
3215         /* SLOF uses "pci" instead of "pci-bridge" for PCI bridges */
3216         PCIDevice *pcidev = CAST(PCIDevice, dev, TYPE_PCI_DEVICE);
3217         return g_strdup_printf("pci@%x", PCI_SLOT(pcidev->devfn));
3218     }
3219 
3220     return NULL;
3221 }
3222 
3223 static char *spapr_get_kvm_type(Object *obj, Error **errp)
3224 {
3225     SpaprMachineState *spapr = SPAPR_MACHINE(obj);
3226 
3227     return g_strdup(spapr->kvm_type);
3228 }
3229 
3230 static void spapr_set_kvm_type(Object *obj, const char *value, Error **errp)
3231 {
3232     SpaprMachineState *spapr = SPAPR_MACHINE(obj);
3233 
3234     g_free(spapr->kvm_type);
3235     spapr->kvm_type = g_strdup(value);
3236 }
3237 
3238 static bool spapr_get_modern_hotplug_events(Object *obj, Error **errp)
3239 {
3240     SpaprMachineState *spapr = SPAPR_MACHINE(obj);
3241 
3242     return spapr->use_hotplug_event_source;
3243 }
3244 
3245 static void spapr_set_modern_hotplug_events(Object *obj, bool value,
3246                                             Error **errp)
3247 {
3248     SpaprMachineState *spapr = SPAPR_MACHINE(obj);
3249 
3250     spapr->use_hotplug_event_source = value;
3251 }
3252 
3253 static bool spapr_get_msix_emulation(Object *obj, Error **errp)
3254 {
3255     return true;
3256 }
3257 
3258 static char *spapr_get_resize_hpt(Object *obj, Error **errp)
3259 {
3260     SpaprMachineState *spapr = SPAPR_MACHINE(obj);
3261 
3262     switch (spapr->resize_hpt) {
3263     case SPAPR_RESIZE_HPT_DEFAULT:
3264         return g_strdup("default");
3265     case SPAPR_RESIZE_HPT_DISABLED:
3266         return g_strdup("disabled");
3267     case SPAPR_RESIZE_HPT_ENABLED:
3268         return g_strdup("enabled");
3269     case SPAPR_RESIZE_HPT_REQUIRED:
3270         return g_strdup("required");
3271     }
3272     g_assert_not_reached();
3273 }
3274 
3275 static void spapr_set_resize_hpt(Object *obj, const char *value, Error **errp)
3276 {
3277     SpaprMachineState *spapr = SPAPR_MACHINE(obj);
3278 
3279     if (strcmp(value, "default") == 0) {
3280         spapr->resize_hpt = SPAPR_RESIZE_HPT_DEFAULT;
3281     } else if (strcmp(value, "disabled") == 0) {
3282         spapr->resize_hpt = SPAPR_RESIZE_HPT_DISABLED;
3283     } else if (strcmp(value, "enabled") == 0) {
3284         spapr->resize_hpt = SPAPR_RESIZE_HPT_ENABLED;
3285     } else if (strcmp(value, "required") == 0) {
3286         spapr->resize_hpt = SPAPR_RESIZE_HPT_REQUIRED;
3287     } else {
3288         error_setg(errp, "Bad value for \"resize-hpt\" property");
3289     }
3290 }
3291 
3292 static void spapr_get_vsmt(Object *obj, Visitor *v, const char *name,
3293                                    void *opaque, Error **errp)
3294 {
3295     visit_type_uint32(v, name, (uint32_t *)opaque, errp);
3296 }
3297 
3298 static void spapr_set_vsmt(Object *obj, Visitor *v, const char *name,
3299                                    void *opaque, Error **errp)
3300 {
3301     visit_type_uint32(v, name, (uint32_t *)opaque, errp);
3302 }
3303 
3304 static char *spapr_get_ic_mode(Object *obj, Error **errp)
3305 {
3306     SpaprMachineState *spapr = SPAPR_MACHINE(obj);
3307 
3308     if (spapr->irq == &spapr_irq_xics_legacy) {
3309         return g_strdup("legacy");
3310     } else if (spapr->irq == &spapr_irq_xics) {
3311         return g_strdup("xics");
3312     } else if (spapr->irq == &spapr_irq_xive) {
3313         return g_strdup("xive");
3314     } else if (spapr->irq == &spapr_irq_dual) {
3315         return g_strdup("dual");
3316     }
3317     g_assert_not_reached();
3318 }
3319 
3320 static void spapr_set_ic_mode(Object *obj, const char *value, Error **errp)
3321 {
3322     SpaprMachineState *spapr = SPAPR_MACHINE(obj);
3323 
3324     if (SPAPR_MACHINE_GET_CLASS(spapr)->legacy_irq_allocation) {
3325         error_setg(errp, "This machine only uses the legacy XICS backend, don't pass ic-mode");
3326         return;
3327     }
3328 
3329     /* The legacy IRQ backend can not be set */
3330     if (strcmp(value, "xics") == 0) {
3331         spapr->irq = &spapr_irq_xics;
3332     } else if (strcmp(value, "xive") == 0) {
3333         spapr->irq = &spapr_irq_xive;
3334     } else if (strcmp(value, "dual") == 0) {
3335         spapr->irq = &spapr_irq_dual;
3336     } else {
3337         error_setg(errp, "Bad value for \"ic-mode\" property");
3338     }
3339 }
3340 
3341 static char *spapr_get_host_model(Object *obj, Error **errp)
3342 {
3343     SpaprMachineState *spapr = SPAPR_MACHINE(obj);
3344 
3345     return g_strdup(spapr->host_model);
3346 }
3347 
3348 static void spapr_set_host_model(Object *obj, const char *value, Error **errp)
3349 {
3350     SpaprMachineState *spapr = SPAPR_MACHINE(obj);
3351 
3352     g_free(spapr->host_model);
3353     spapr->host_model = g_strdup(value);
3354 }
3355 
3356 static char *spapr_get_host_serial(Object *obj, Error **errp)
3357 {
3358     SpaprMachineState *spapr = SPAPR_MACHINE(obj);
3359 
3360     return g_strdup(spapr->host_serial);
3361 }
3362 
3363 static void spapr_set_host_serial(Object *obj, const char *value, Error **errp)
3364 {
3365     SpaprMachineState *spapr = SPAPR_MACHINE(obj);
3366 
3367     g_free(spapr->host_serial);
3368     spapr->host_serial = g_strdup(value);
3369 }
3370 
3371 static void spapr_instance_init(Object *obj)
3372 {
3373     SpaprMachineState *spapr = SPAPR_MACHINE(obj);
3374     SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr);
3375 
3376     spapr->htab_fd = -1;
3377     spapr->use_hotplug_event_source = true;
3378     object_property_add_str(obj, "kvm-type",
3379                             spapr_get_kvm_type, spapr_set_kvm_type, NULL);
3380     object_property_set_description(obj, "kvm-type",
3381                                     "Specifies the KVM virtualization mode (HV, PR)",
3382                                     NULL);
3383     object_property_add_bool(obj, "modern-hotplug-events",
3384                             spapr_get_modern_hotplug_events,
3385                             spapr_set_modern_hotplug_events,
3386                             NULL);
3387     object_property_set_description(obj, "modern-hotplug-events",
3388                                     "Use dedicated hotplug event mechanism in"
3389                                     " place of standard EPOW events when possible"
3390                                     " (required for memory hot-unplug support)",
3391                                     NULL);
3392     ppc_compat_add_property(obj, "max-cpu-compat", &spapr->max_compat_pvr,
3393                             "Maximum permitted CPU compatibility mode",
3394                             &error_fatal);
3395 
3396     object_property_add_str(obj, "resize-hpt",
3397                             spapr_get_resize_hpt, spapr_set_resize_hpt, NULL);
3398     object_property_set_description(obj, "resize-hpt",
3399                                     "Resizing of the Hash Page Table (enabled, disabled, required)",
3400                                     NULL);
3401     object_property_add(obj, "vsmt", "uint32", spapr_get_vsmt,
3402                         spapr_set_vsmt, NULL, &spapr->vsmt, &error_abort);
3403     object_property_set_description(obj, "vsmt",
3404                                     "Virtual SMT: KVM behaves as if this were"
3405                                     " the host's SMT mode", &error_abort);
3406     object_property_add_bool(obj, "vfio-no-msix-emulation",
3407                              spapr_get_msix_emulation, NULL, NULL);
3408 
3409     /* The machine class defines the default interrupt controller mode */
3410     spapr->irq = smc->irq;
3411     object_property_add_str(obj, "ic-mode", spapr_get_ic_mode,
3412                             spapr_set_ic_mode, NULL);
3413     object_property_set_description(obj, "ic-mode",
3414                  "Specifies the interrupt controller mode (xics, xive, dual)",
3415                  NULL);
3416 
3417     object_property_add_str(obj, "host-model",
3418         spapr_get_host_model, spapr_set_host_model,
3419         &error_abort);
3420     object_property_set_description(obj, "host-model",
3421         "Host model to advertise in guest device tree", &error_abort);
3422     object_property_add_str(obj, "host-serial",
3423         spapr_get_host_serial, spapr_set_host_serial,
3424         &error_abort);
3425     object_property_set_description(obj, "host-serial",
3426         "Host serial number to advertise in guest device tree", &error_abort);
3427 }
3428 
3429 static void spapr_machine_finalizefn(Object *obj)
3430 {
3431     SpaprMachineState *spapr = SPAPR_MACHINE(obj);
3432 
3433     g_free(spapr->kvm_type);
3434 }
3435 
3436 void spapr_do_system_reset_on_cpu(CPUState *cs, run_on_cpu_data arg)
3437 {
3438     cpu_synchronize_state(cs);
3439     ppc_cpu_do_system_reset(cs);
3440 }
3441 
3442 static void spapr_nmi(NMIState *n, int cpu_index, Error **errp)
3443 {
3444     CPUState *cs;
3445 
3446     CPU_FOREACH(cs) {
3447         async_run_on_cpu(cs, spapr_do_system_reset_on_cpu, RUN_ON_CPU_NULL);
3448     }
3449 }
3450 
3451 int spapr_lmb_dt_populate(SpaprDrc *drc, SpaprMachineState *spapr,
3452                           void *fdt, int *fdt_start_offset, Error **errp)
3453 {
3454     uint64_t addr;
3455     uint32_t node;
3456 
3457     addr = spapr_drc_index(drc) * SPAPR_MEMORY_BLOCK_SIZE;
3458     node = object_property_get_uint(OBJECT(drc->dev), PC_DIMM_NODE_PROP,
3459                                     &error_abort);
3460     *fdt_start_offset = spapr_populate_memory_node(fdt, node, addr,
3461                                                    SPAPR_MEMORY_BLOCK_SIZE);
3462     return 0;
3463 }
3464 
3465 static void spapr_add_lmbs(DeviceState *dev, uint64_t addr_start, uint64_t size,
3466                            bool dedicated_hp_event_source, Error **errp)
3467 {
3468     SpaprDrc *drc;
3469     uint32_t nr_lmbs = size/SPAPR_MEMORY_BLOCK_SIZE;
3470     int i;
3471     uint64_t addr = addr_start;
3472     bool hotplugged = spapr_drc_hotplugged(dev);
3473     Error *local_err = NULL;
3474 
3475     for (i = 0; i < nr_lmbs; i++) {
3476         drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3477                               addr / SPAPR_MEMORY_BLOCK_SIZE);
3478         g_assert(drc);
3479 
3480         spapr_drc_attach(drc, dev, &local_err);
3481         if (local_err) {
3482             while (addr > addr_start) {
3483                 addr -= SPAPR_MEMORY_BLOCK_SIZE;
3484                 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3485                                       addr / SPAPR_MEMORY_BLOCK_SIZE);
3486                 spapr_drc_detach(drc);
3487             }
3488             error_propagate(errp, local_err);
3489             return;
3490         }
3491         if (!hotplugged) {
3492             spapr_drc_reset(drc);
3493         }
3494         addr += SPAPR_MEMORY_BLOCK_SIZE;
3495     }
3496     /* send hotplug notification to the
3497      * guest only in case of hotplugged memory
3498      */
3499     if (hotplugged) {
3500         if (dedicated_hp_event_source) {
3501             drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3502                                   addr_start / SPAPR_MEMORY_BLOCK_SIZE);
3503             spapr_hotplug_req_add_by_count_indexed(SPAPR_DR_CONNECTOR_TYPE_LMB,
3504                                                    nr_lmbs,
3505                                                    spapr_drc_index(drc));
3506         } else {
3507             spapr_hotplug_req_add_by_count(SPAPR_DR_CONNECTOR_TYPE_LMB,
3508                                            nr_lmbs);
3509         }
3510     }
3511 }
3512 
3513 static void spapr_memory_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
3514                               Error **errp)
3515 {
3516     Error *local_err = NULL;
3517     SpaprMachineState *ms = SPAPR_MACHINE(hotplug_dev);
3518     PCDIMMDevice *dimm = PC_DIMM(dev);
3519     uint64_t size, addr;
3520 
3521     size = memory_device_get_region_size(MEMORY_DEVICE(dev), &error_abort);
3522 
3523     pc_dimm_plug(dimm, MACHINE(ms), &local_err);
3524     if (local_err) {
3525         goto out;
3526     }
3527 
3528     addr = object_property_get_uint(OBJECT(dimm),
3529                                     PC_DIMM_ADDR_PROP, &local_err);
3530     if (local_err) {
3531         goto out_unplug;
3532     }
3533 
3534     spapr_add_lmbs(dev, addr, size, spapr_ovec_test(ms->ov5_cas, OV5_HP_EVT),
3535                    &local_err);
3536     if (local_err) {
3537         goto out_unplug;
3538     }
3539 
3540     return;
3541 
3542 out_unplug:
3543     pc_dimm_unplug(dimm, MACHINE(ms));
3544 out:
3545     error_propagate(errp, local_err);
3546 }
3547 
3548 static void spapr_memory_pre_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
3549                                   Error **errp)
3550 {
3551     const SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(hotplug_dev);
3552     SpaprMachineState *spapr = SPAPR_MACHINE(hotplug_dev);
3553     PCDIMMDevice *dimm = PC_DIMM(dev);
3554     Error *local_err = NULL;
3555     uint64_t size;
3556     Object *memdev;
3557     hwaddr pagesize;
3558 
3559     if (!smc->dr_lmb_enabled) {
3560         error_setg(errp, "Memory hotplug not supported for this machine");
3561         return;
3562     }
3563 
3564     size = memory_device_get_region_size(MEMORY_DEVICE(dimm), &local_err);
3565     if (local_err) {
3566         error_propagate(errp, local_err);
3567         return;
3568     }
3569 
3570     if (size % SPAPR_MEMORY_BLOCK_SIZE) {
3571         error_setg(errp, "Hotplugged memory size must be a multiple of "
3572                       "%" PRIu64 " MB", SPAPR_MEMORY_BLOCK_SIZE / MiB);
3573         return;
3574     }
3575 
3576     memdev = object_property_get_link(OBJECT(dimm), PC_DIMM_MEMDEV_PROP,
3577                                       &error_abort);
3578     pagesize = host_memory_backend_pagesize(MEMORY_BACKEND(memdev));
3579     spapr_check_pagesize(spapr, pagesize, &local_err);
3580     if (local_err) {
3581         error_propagate(errp, local_err);
3582         return;
3583     }
3584 
3585     pc_dimm_pre_plug(dimm, MACHINE(hotplug_dev), NULL, errp);
3586 }
3587 
3588 struct SpaprDimmState {
3589     PCDIMMDevice *dimm;
3590     uint32_t nr_lmbs;
3591     QTAILQ_ENTRY(SpaprDimmState) next;
3592 };
3593 
3594 static SpaprDimmState *spapr_pending_dimm_unplugs_find(SpaprMachineState *s,
3595                                                        PCDIMMDevice *dimm)
3596 {
3597     SpaprDimmState *dimm_state = NULL;
3598 
3599     QTAILQ_FOREACH(dimm_state, &s->pending_dimm_unplugs, next) {
3600         if (dimm_state->dimm == dimm) {
3601             break;
3602         }
3603     }
3604     return dimm_state;
3605 }
3606 
3607 static SpaprDimmState *spapr_pending_dimm_unplugs_add(SpaprMachineState *spapr,
3608                                                       uint32_t nr_lmbs,
3609                                                       PCDIMMDevice *dimm)
3610 {
3611     SpaprDimmState *ds = NULL;
3612 
3613     /*
3614      * If this request is for a DIMM whose removal had failed earlier
3615      * (due to guest's refusal to remove the LMBs), we would have this
3616      * dimm already in the pending_dimm_unplugs list. In that
3617      * case don't add again.
3618      */
3619     ds = spapr_pending_dimm_unplugs_find(spapr, dimm);
3620     if (!ds) {
3621         ds = g_malloc0(sizeof(SpaprDimmState));
3622         ds->nr_lmbs = nr_lmbs;
3623         ds->dimm = dimm;
3624         QTAILQ_INSERT_HEAD(&spapr->pending_dimm_unplugs, ds, next);
3625     }
3626     return ds;
3627 }
3628 
3629 static void spapr_pending_dimm_unplugs_remove(SpaprMachineState *spapr,
3630                                               SpaprDimmState *dimm_state)
3631 {
3632     QTAILQ_REMOVE(&spapr->pending_dimm_unplugs, dimm_state, next);
3633     g_free(dimm_state);
3634 }
3635 
3636 static SpaprDimmState *spapr_recover_pending_dimm_state(SpaprMachineState *ms,
3637                                                         PCDIMMDevice *dimm)
3638 {
3639     SpaprDrc *drc;
3640     uint64_t size = memory_device_get_region_size(MEMORY_DEVICE(dimm),
3641                                                   &error_abort);
3642     uint32_t nr_lmbs = size / SPAPR_MEMORY_BLOCK_SIZE;
3643     uint32_t avail_lmbs = 0;
3644     uint64_t addr_start, addr;
3645     int i;
3646 
3647     addr_start = object_property_get_int(OBJECT(dimm), PC_DIMM_ADDR_PROP,
3648                                          &error_abort);
3649 
3650     addr = addr_start;
3651     for (i = 0; i < nr_lmbs; i++) {
3652         drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3653                               addr / SPAPR_MEMORY_BLOCK_SIZE);
3654         g_assert(drc);
3655         if (drc->dev) {
3656             avail_lmbs++;
3657         }
3658         addr += SPAPR_MEMORY_BLOCK_SIZE;
3659     }
3660 
3661     return spapr_pending_dimm_unplugs_add(ms, avail_lmbs, dimm);
3662 }
3663 
3664 /* Callback to be called during DRC release. */
3665 void spapr_lmb_release(DeviceState *dev)
3666 {
3667     HotplugHandler *hotplug_ctrl = qdev_get_hotplug_handler(dev);
3668     SpaprMachineState *spapr = SPAPR_MACHINE(hotplug_ctrl);
3669     SpaprDimmState *ds = spapr_pending_dimm_unplugs_find(spapr, PC_DIMM(dev));
3670 
3671     /* This information will get lost if a migration occurs
3672      * during the unplug process. In this case recover it. */
3673     if (ds == NULL) {
3674         ds = spapr_recover_pending_dimm_state(spapr, PC_DIMM(dev));
3675         g_assert(ds);
3676         /* The DRC being examined by the caller at least must be counted */
3677         g_assert(ds->nr_lmbs);
3678     }
3679 
3680     if (--ds->nr_lmbs) {
3681         return;
3682     }
3683 
3684     /*
3685      * Now that all the LMBs have been removed by the guest, call the
3686      * unplug handler chain. This can never fail.
3687      */
3688     hotplug_handler_unplug(hotplug_ctrl, dev, &error_abort);
3689     object_unparent(OBJECT(dev));
3690 }
3691 
3692 static void spapr_memory_unplug(HotplugHandler *hotplug_dev, DeviceState *dev)
3693 {
3694     SpaprMachineState *spapr = SPAPR_MACHINE(hotplug_dev);
3695     SpaprDimmState *ds = spapr_pending_dimm_unplugs_find(spapr, PC_DIMM(dev));
3696 
3697     pc_dimm_unplug(PC_DIMM(dev), MACHINE(hotplug_dev));
3698     object_property_set_bool(OBJECT(dev), false, "realized", NULL);
3699     spapr_pending_dimm_unplugs_remove(spapr, ds);
3700 }
3701 
3702 static void spapr_memory_unplug_request(HotplugHandler *hotplug_dev,
3703                                         DeviceState *dev, Error **errp)
3704 {
3705     SpaprMachineState *spapr = SPAPR_MACHINE(hotplug_dev);
3706     Error *local_err = NULL;
3707     PCDIMMDevice *dimm = PC_DIMM(dev);
3708     uint32_t nr_lmbs;
3709     uint64_t size, addr_start, addr;
3710     int i;
3711     SpaprDrc *drc;
3712 
3713     size = memory_device_get_region_size(MEMORY_DEVICE(dimm), &error_abort);
3714     nr_lmbs = size / SPAPR_MEMORY_BLOCK_SIZE;
3715 
3716     addr_start = object_property_get_uint(OBJECT(dimm), PC_DIMM_ADDR_PROP,
3717                                          &local_err);
3718     if (local_err) {
3719         goto out;
3720     }
3721 
3722     /*
3723      * An existing pending dimm state for this DIMM means that there is an
3724      * unplug operation in progress, waiting for the spapr_lmb_release
3725      * callback to complete the job (BQL can't cover that far). In this case,
3726      * bail out to avoid detaching DRCs that were already released.
3727      */
3728     if (spapr_pending_dimm_unplugs_find(spapr, dimm)) {
3729         error_setg(&local_err,
3730                    "Memory unplug already in progress for device %s",
3731                    dev->id);
3732         goto out;
3733     }
3734 
3735     spapr_pending_dimm_unplugs_add(spapr, nr_lmbs, dimm);
3736 
3737     addr = addr_start;
3738     for (i = 0; i < nr_lmbs; i++) {
3739         drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3740                               addr / SPAPR_MEMORY_BLOCK_SIZE);
3741         g_assert(drc);
3742 
3743         spapr_drc_detach(drc);
3744         addr += SPAPR_MEMORY_BLOCK_SIZE;
3745     }
3746 
3747     drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3748                           addr_start / SPAPR_MEMORY_BLOCK_SIZE);
3749     spapr_hotplug_req_remove_by_count_indexed(SPAPR_DR_CONNECTOR_TYPE_LMB,
3750                                               nr_lmbs, spapr_drc_index(drc));
3751 out:
3752     error_propagate(errp, local_err);
3753 }
3754 
3755 /* Callback to be called during DRC release. */
3756 void spapr_core_release(DeviceState *dev)
3757 {
3758     HotplugHandler *hotplug_ctrl = qdev_get_hotplug_handler(dev);
3759 
3760     /* Call the unplug handler chain. This can never fail. */
3761     hotplug_handler_unplug(hotplug_ctrl, dev, &error_abort);
3762     object_unparent(OBJECT(dev));
3763 }
3764 
3765 static void spapr_core_unplug(HotplugHandler *hotplug_dev, DeviceState *dev)
3766 {
3767     MachineState *ms = MACHINE(hotplug_dev);
3768     SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(ms);
3769     CPUCore *cc = CPU_CORE(dev);
3770     CPUArchId *core_slot = spapr_find_cpu_slot(ms, cc->core_id, NULL);
3771 
3772     if (smc->pre_2_10_has_unused_icps) {
3773         SpaprCpuCore *sc = SPAPR_CPU_CORE(OBJECT(dev));
3774         int i;
3775 
3776         for (i = 0; i < cc->nr_threads; i++) {
3777             CPUState *cs = CPU(sc->threads[i]);
3778 
3779             pre_2_10_vmstate_register_dummy_icp(cs->cpu_index);
3780         }
3781     }
3782 
3783     assert(core_slot);
3784     core_slot->cpu = NULL;
3785     object_property_set_bool(OBJECT(dev), false, "realized", NULL);
3786 }
3787 
3788 static
3789 void spapr_core_unplug_request(HotplugHandler *hotplug_dev, DeviceState *dev,
3790                                Error **errp)
3791 {
3792     SpaprMachineState *spapr = SPAPR_MACHINE(OBJECT(hotplug_dev));
3793     int index;
3794     SpaprDrc *drc;
3795     CPUCore *cc = CPU_CORE(dev);
3796 
3797     if (!spapr_find_cpu_slot(MACHINE(hotplug_dev), cc->core_id, &index)) {
3798         error_setg(errp, "Unable to find CPU core with core-id: %d",
3799                    cc->core_id);
3800         return;
3801     }
3802     if (index == 0) {
3803         error_setg(errp, "Boot CPU core may not be unplugged");
3804         return;
3805     }
3806 
3807     drc = spapr_drc_by_id(TYPE_SPAPR_DRC_CPU,
3808                           spapr_vcpu_id(spapr, cc->core_id));
3809     g_assert(drc);
3810 
3811     spapr_drc_detach(drc);
3812 
3813     spapr_hotplug_req_remove_by_index(drc);
3814 }
3815 
3816 int spapr_core_dt_populate(SpaprDrc *drc, SpaprMachineState *spapr,
3817                            void *fdt, int *fdt_start_offset, Error **errp)
3818 {
3819     SpaprCpuCore *core = SPAPR_CPU_CORE(drc->dev);
3820     CPUState *cs = CPU(core->threads[0]);
3821     PowerPCCPU *cpu = POWERPC_CPU(cs);
3822     DeviceClass *dc = DEVICE_GET_CLASS(cs);
3823     int id = spapr_get_vcpu_id(cpu);
3824     char *nodename;
3825     int offset;
3826 
3827     nodename = g_strdup_printf("%s@%x", dc->fw_name, id);
3828     offset = fdt_add_subnode(fdt, 0, nodename);
3829     g_free(nodename);
3830 
3831     spapr_populate_cpu_dt(cs, fdt, offset, spapr);
3832 
3833     *fdt_start_offset = offset;
3834     return 0;
3835 }
3836 
3837 static void spapr_core_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
3838                             Error **errp)
3839 {
3840     SpaprMachineState *spapr = SPAPR_MACHINE(OBJECT(hotplug_dev));
3841     MachineClass *mc = MACHINE_GET_CLASS(spapr);
3842     SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
3843     SpaprCpuCore *core = SPAPR_CPU_CORE(OBJECT(dev));
3844     CPUCore *cc = CPU_CORE(dev);
3845     CPUState *cs;
3846     SpaprDrc *drc;
3847     Error *local_err = NULL;
3848     CPUArchId *core_slot;
3849     int index;
3850     bool hotplugged = spapr_drc_hotplugged(dev);
3851     int i;
3852 
3853     core_slot = spapr_find_cpu_slot(MACHINE(hotplug_dev), cc->core_id, &index);
3854     if (!core_slot) {
3855         error_setg(errp, "Unable to find CPU core with core-id: %d",
3856                    cc->core_id);
3857         return;
3858     }
3859     drc = spapr_drc_by_id(TYPE_SPAPR_DRC_CPU,
3860                           spapr_vcpu_id(spapr, cc->core_id));
3861 
3862     g_assert(drc || !mc->has_hotpluggable_cpus);
3863 
3864     if (drc) {
3865         spapr_drc_attach(drc, dev, &local_err);
3866         if (local_err) {
3867             error_propagate(errp, local_err);
3868             return;
3869         }
3870 
3871         if (hotplugged) {
3872             /*
3873              * Send hotplug notification interrupt to the guest only
3874              * in case of hotplugged CPUs.
3875              */
3876             spapr_hotplug_req_add_by_index(drc);
3877         } else {
3878             spapr_drc_reset(drc);
3879         }
3880     }
3881 
3882     core_slot->cpu = OBJECT(dev);
3883 
3884     if (smc->pre_2_10_has_unused_icps) {
3885         for (i = 0; i < cc->nr_threads; i++) {
3886             cs = CPU(core->threads[i]);
3887             pre_2_10_vmstate_unregister_dummy_icp(cs->cpu_index);
3888         }
3889     }
3890 
3891     /*
3892      * Set compatibility mode to match the boot CPU, which was either set
3893      * by the machine reset code or by CAS.
3894      */
3895     if (hotplugged) {
3896         for (i = 0; i < cc->nr_threads; i++) {
3897             ppc_set_compat(core->threads[i], POWERPC_CPU(first_cpu)->compat_pvr,
3898                            &local_err);
3899             if (local_err) {
3900                 error_propagate(errp, local_err);
3901                 return;
3902             }
3903         }
3904     }
3905 }
3906 
3907 static void spapr_core_pre_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
3908                                 Error **errp)
3909 {
3910     MachineState *machine = MACHINE(OBJECT(hotplug_dev));
3911     MachineClass *mc = MACHINE_GET_CLASS(hotplug_dev);
3912     Error *local_err = NULL;
3913     CPUCore *cc = CPU_CORE(dev);
3914     const char *base_core_type = spapr_get_cpu_core_type(machine->cpu_type);
3915     const char *type = object_get_typename(OBJECT(dev));
3916     CPUArchId *core_slot;
3917     int index;
3918     unsigned int smp_threads = machine->smp.threads;
3919 
3920     if (dev->hotplugged && !mc->has_hotpluggable_cpus) {
3921         error_setg(&local_err, "CPU hotplug not supported for this machine");
3922         goto out;
3923     }
3924 
3925     if (strcmp(base_core_type, type)) {
3926         error_setg(&local_err, "CPU core type should be %s", base_core_type);
3927         goto out;
3928     }
3929 
3930     if (cc->core_id % smp_threads) {
3931         error_setg(&local_err, "invalid core id %d", cc->core_id);
3932         goto out;
3933     }
3934 
3935     /*
3936      * In general we should have homogeneous threads-per-core, but old
3937      * (pre hotplug support) machine types allow the last core to have
3938      * reduced threads as a compatibility hack for when we allowed
3939      * total vcpus not a multiple of threads-per-core.
3940      */
3941     if (mc->has_hotpluggable_cpus && (cc->nr_threads != smp_threads)) {
3942         error_setg(&local_err, "invalid nr-threads %d, must be %d",
3943                    cc->nr_threads, smp_threads);
3944         goto out;
3945     }
3946 
3947     core_slot = spapr_find_cpu_slot(MACHINE(hotplug_dev), cc->core_id, &index);
3948     if (!core_slot) {
3949         error_setg(&local_err, "core id %d out of range", cc->core_id);
3950         goto out;
3951     }
3952 
3953     if (core_slot->cpu) {
3954         error_setg(&local_err, "core %d already populated", cc->core_id);
3955         goto out;
3956     }
3957 
3958     numa_cpu_pre_plug(core_slot, dev, &local_err);
3959 
3960 out:
3961     error_propagate(errp, local_err);
3962 }
3963 
3964 int spapr_phb_dt_populate(SpaprDrc *drc, SpaprMachineState *spapr,
3965                           void *fdt, int *fdt_start_offset, Error **errp)
3966 {
3967     SpaprPhbState *sphb = SPAPR_PCI_HOST_BRIDGE(drc->dev);
3968     int intc_phandle;
3969 
3970     intc_phandle = spapr_irq_get_phandle(spapr, spapr->fdt_blob, errp);
3971     if (intc_phandle <= 0) {
3972         return -1;
3973     }
3974 
3975     if (spapr_dt_phb(sphb, intc_phandle, fdt, spapr->irq->nr_msis,
3976                      fdt_start_offset)) {
3977         error_setg(errp, "unable to create FDT node for PHB %d", sphb->index);
3978         return -1;
3979     }
3980 
3981     /* generally SLOF creates these, for hotplug it's up to QEMU */
3982     _FDT(fdt_setprop_string(fdt, *fdt_start_offset, "name", "pci"));
3983 
3984     return 0;
3985 }
3986 
3987 static void spapr_phb_pre_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
3988                                Error **errp)
3989 {
3990     SpaprMachineState *spapr = SPAPR_MACHINE(OBJECT(hotplug_dev));
3991     SpaprPhbState *sphb = SPAPR_PCI_HOST_BRIDGE(dev);
3992     SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr);
3993     const unsigned windows_supported = spapr_phb_windows_supported(sphb);
3994 
3995     if (dev->hotplugged && !smc->dr_phb_enabled) {
3996         error_setg(errp, "PHB hotplug not supported for this machine");
3997         return;
3998     }
3999 
4000     if (sphb->index == (uint32_t)-1) {
4001         error_setg(errp, "\"index\" for PAPR PHB is mandatory");
4002         return;
4003     }
4004 
4005     /*
4006      * This will check that sphb->index doesn't exceed the maximum number of
4007      * PHBs for the current machine type.
4008      */
4009     smc->phb_placement(spapr, sphb->index,
4010                        &sphb->buid, &sphb->io_win_addr,
4011                        &sphb->mem_win_addr, &sphb->mem64_win_addr,
4012                        windows_supported, sphb->dma_liobn,
4013                        &sphb->nv2_gpa_win_addr, &sphb->nv2_atsd_win_addr,
4014                        errp);
4015 }
4016 
4017 static void spapr_phb_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
4018                            Error **errp)
4019 {
4020     SpaprMachineState *spapr = SPAPR_MACHINE(OBJECT(hotplug_dev));
4021     SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr);
4022     SpaprPhbState *sphb = SPAPR_PCI_HOST_BRIDGE(dev);
4023     SpaprDrc *drc;
4024     bool hotplugged = spapr_drc_hotplugged(dev);
4025     Error *local_err = NULL;
4026 
4027     if (!smc->dr_phb_enabled) {
4028         return;
4029     }
4030 
4031     drc = spapr_drc_by_id(TYPE_SPAPR_DRC_PHB, sphb->index);
4032     /* hotplug hooks should check it's enabled before getting this far */
4033     assert(drc);
4034 
4035     spapr_drc_attach(drc, DEVICE(dev), &local_err);
4036     if (local_err) {
4037         error_propagate(errp, local_err);
4038         return;
4039     }
4040 
4041     if (hotplugged) {
4042         spapr_hotplug_req_add_by_index(drc);
4043     } else {
4044         spapr_drc_reset(drc);
4045     }
4046 }
4047 
4048 void spapr_phb_release(DeviceState *dev)
4049 {
4050     HotplugHandler *hotplug_ctrl = qdev_get_hotplug_handler(dev);
4051 
4052     hotplug_handler_unplug(hotplug_ctrl, dev, &error_abort);
4053     object_unparent(OBJECT(dev));
4054 }
4055 
4056 static void spapr_phb_unplug(HotplugHandler *hotplug_dev, DeviceState *dev)
4057 {
4058     object_property_set_bool(OBJECT(dev), false, "realized", NULL);
4059 }
4060 
4061 static void spapr_phb_unplug_request(HotplugHandler *hotplug_dev,
4062                                      DeviceState *dev, Error **errp)
4063 {
4064     SpaprPhbState *sphb = SPAPR_PCI_HOST_BRIDGE(dev);
4065     SpaprDrc *drc;
4066 
4067     drc = spapr_drc_by_id(TYPE_SPAPR_DRC_PHB, sphb->index);
4068     assert(drc);
4069 
4070     if (!spapr_drc_unplug_requested(drc)) {
4071         spapr_drc_detach(drc);
4072         spapr_hotplug_req_remove_by_index(drc);
4073     }
4074 }
4075 
4076 static void spapr_tpm_proxy_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
4077                                  Error **errp)
4078 {
4079     SpaprMachineState *spapr = SPAPR_MACHINE(OBJECT(hotplug_dev));
4080     SpaprTpmProxy *tpm_proxy = SPAPR_TPM_PROXY(dev);
4081 
4082     if (spapr->tpm_proxy != NULL) {
4083         error_setg(errp, "Only one TPM proxy can be specified for this machine");
4084         return;
4085     }
4086 
4087     spapr->tpm_proxy = tpm_proxy;
4088 }
4089 
4090 static void spapr_tpm_proxy_unplug(HotplugHandler *hotplug_dev, DeviceState *dev)
4091 {
4092     SpaprMachineState *spapr = SPAPR_MACHINE(OBJECT(hotplug_dev));
4093 
4094     object_property_set_bool(OBJECT(dev), false, "realized", NULL);
4095     object_unparent(OBJECT(dev));
4096     spapr->tpm_proxy = NULL;
4097 }
4098 
4099 static void spapr_machine_device_plug(HotplugHandler *hotplug_dev,
4100                                       DeviceState *dev, Error **errp)
4101 {
4102     if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
4103         spapr_memory_plug(hotplug_dev, dev, errp);
4104     } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
4105         spapr_core_plug(hotplug_dev, dev, errp);
4106     } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_PCI_HOST_BRIDGE)) {
4107         spapr_phb_plug(hotplug_dev, dev, errp);
4108     } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_TPM_PROXY)) {
4109         spapr_tpm_proxy_plug(hotplug_dev, dev, errp);
4110     }
4111 }
4112 
4113 static void spapr_machine_device_unplug(HotplugHandler *hotplug_dev,
4114                                         DeviceState *dev, Error **errp)
4115 {
4116     if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
4117         spapr_memory_unplug(hotplug_dev, dev);
4118     } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
4119         spapr_core_unplug(hotplug_dev, dev);
4120     } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_PCI_HOST_BRIDGE)) {
4121         spapr_phb_unplug(hotplug_dev, dev);
4122     } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_TPM_PROXY)) {
4123         spapr_tpm_proxy_unplug(hotplug_dev, dev);
4124     }
4125 }
4126 
4127 static void spapr_machine_device_unplug_request(HotplugHandler *hotplug_dev,
4128                                                 DeviceState *dev, Error **errp)
4129 {
4130     SpaprMachineState *sms = SPAPR_MACHINE(OBJECT(hotplug_dev));
4131     MachineClass *mc = MACHINE_GET_CLASS(sms);
4132     SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4133 
4134     if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
4135         if (spapr_ovec_test(sms->ov5_cas, OV5_HP_EVT)) {
4136             spapr_memory_unplug_request(hotplug_dev, dev, errp);
4137         } else {
4138             /* NOTE: this means there is a window after guest reset, prior to
4139              * CAS negotiation, where unplug requests will fail due to the
4140              * capability not being detected yet. This is a bit different than
4141              * the case with PCI unplug, where the events will be queued and
4142              * eventually handled by the guest after boot
4143              */
4144             error_setg(errp, "Memory hot unplug not supported for this guest");
4145         }
4146     } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
4147         if (!mc->has_hotpluggable_cpus) {
4148             error_setg(errp, "CPU hot unplug not supported on this machine");
4149             return;
4150         }
4151         spapr_core_unplug_request(hotplug_dev, dev, errp);
4152     } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_PCI_HOST_BRIDGE)) {
4153         if (!smc->dr_phb_enabled) {
4154             error_setg(errp, "PHB hot unplug not supported on this machine");
4155             return;
4156         }
4157         spapr_phb_unplug_request(hotplug_dev, dev, errp);
4158     } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_TPM_PROXY)) {
4159         spapr_tpm_proxy_unplug(hotplug_dev, dev);
4160     }
4161 }
4162 
4163 static void spapr_machine_device_pre_plug(HotplugHandler *hotplug_dev,
4164                                           DeviceState *dev, Error **errp)
4165 {
4166     if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
4167         spapr_memory_pre_plug(hotplug_dev, dev, errp);
4168     } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
4169         spapr_core_pre_plug(hotplug_dev, dev, errp);
4170     } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_PCI_HOST_BRIDGE)) {
4171         spapr_phb_pre_plug(hotplug_dev, dev, errp);
4172     }
4173 }
4174 
4175 static HotplugHandler *spapr_get_hotplug_handler(MachineState *machine,
4176                                                  DeviceState *dev)
4177 {
4178     if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM) ||
4179         object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE) ||
4180         object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_PCI_HOST_BRIDGE) ||
4181         object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_TPM_PROXY)) {
4182         return HOTPLUG_HANDLER(machine);
4183     }
4184     if (object_dynamic_cast(OBJECT(dev), TYPE_PCI_DEVICE)) {
4185         PCIDevice *pcidev = PCI_DEVICE(dev);
4186         PCIBus *root = pci_device_root_bus(pcidev);
4187         SpaprPhbState *phb =
4188             (SpaprPhbState *)object_dynamic_cast(OBJECT(BUS(root)->parent),
4189                                                  TYPE_SPAPR_PCI_HOST_BRIDGE);
4190 
4191         if (phb) {
4192             return HOTPLUG_HANDLER(phb);
4193         }
4194     }
4195     return NULL;
4196 }
4197 
4198 static CpuInstanceProperties
4199 spapr_cpu_index_to_props(MachineState *machine, unsigned cpu_index)
4200 {
4201     CPUArchId *core_slot;
4202     MachineClass *mc = MACHINE_GET_CLASS(machine);
4203 
4204     /* make sure possible_cpu are intialized */
4205     mc->possible_cpu_arch_ids(machine);
4206     /* get CPU core slot containing thread that matches cpu_index */
4207     core_slot = spapr_find_cpu_slot(machine, cpu_index, NULL);
4208     assert(core_slot);
4209     return core_slot->props;
4210 }
4211 
4212 static int64_t spapr_get_default_cpu_node_id(const MachineState *ms, int idx)
4213 {
4214     return idx / ms->smp.cores % ms->numa_state->num_nodes;
4215 }
4216 
4217 static const CPUArchIdList *spapr_possible_cpu_arch_ids(MachineState *machine)
4218 {
4219     int i;
4220     unsigned int smp_threads = machine->smp.threads;
4221     unsigned int smp_cpus = machine->smp.cpus;
4222     const char *core_type;
4223     int spapr_max_cores = machine->smp.max_cpus / smp_threads;
4224     MachineClass *mc = MACHINE_GET_CLASS(machine);
4225 
4226     if (!mc->has_hotpluggable_cpus) {
4227         spapr_max_cores = QEMU_ALIGN_UP(smp_cpus, smp_threads) / smp_threads;
4228     }
4229     if (machine->possible_cpus) {
4230         assert(machine->possible_cpus->len == spapr_max_cores);
4231         return machine->possible_cpus;
4232     }
4233 
4234     core_type = spapr_get_cpu_core_type(machine->cpu_type);
4235     if (!core_type) {
4236         error_report("Unable to find sPAPR CPU Core definition");
4237         exit(1);
4238     }
4239 
4240     machine->possible_cpus = g_malloc0(sizeof(CPUArchIdList) +
4241                              sizeof(CPUArchId) * spapr_max_cores);
4242     machine->possible_cpus->len = spapr_max_cores;
4243     for (i = 0; i < machine->possible_cpus->len; i++) {
4244         int core_id = i * smp_threads;
4245 
4246         machine->possible_cpus->cpus[i].type = core_type;
4247         machine->possible_cpus->cpus[i].vcpus_count = smp_threads;
4248         machine->possible_cpus->cpus[i].arch_id = core_id;
4249         machine->possible_cpus->cpus[i].props.has_core_id = true;
4250         machine->possible_cpus->cpus[i].props.core_id = core_id;
4251     }
4252     return machine->possible_cpus;
4253 }
4254 
4255 static void spapr_phb_placement(SpaprMachineState *spapr, uint32_t index,
4256                                 uint64_t *buid, hwaddr *pio,
4257                                 hwaddr *mmio32, hwaddr *mmio64,
4258                                 unsigned n_dma, uint32_t *liobns,
4259                                 hwaddr *nv2gpa, hwaddr *nv2atsd, Error **errp)
4260 {
4261     /*
4262      * New-style PHB window placement.
4263      *
4264      * Goals: Gives large (1TiB), naturally aligned 64-bit MMIO window
4265      * for each PHB, in addition to 2GiB 32-bit MMIO and 64kiB PIO
4266      * windows.
4267      *
4268      * Some guest kernels can't work with MMIO windows above 1<<46
4269      * (64TiB), so we place up to 31 PHBs in the area 32TiB..64TiB
4270      *
4271      * 32TiB..(33TiB+1984kiB) contains the 64kiB PIO windows for each
4272      * PHB stacked together.  (32TiB+2GiB)..(32TiB+64GiB) contains the
4273      * 2GiB 32-bit MMIO windows for each PHB.  Then 33..64TiB has the
4274      * 1TiB 64-bit MMIO windows for each PHB.
4275      */
4276     const uint64_t base_buid = 0x800000020000000ULL;
4277     int i;
4278 
4279     /* Sanity check natural alignments */
4280     QEMU_BUILD_BUG_ON((SPAPR_PCI_BASE % SPAPR_PCI_MEM64_WIN_SIZE) != 0);
4281     QEMU_BUILD_BUG_ON((SPAPR_PCI_LIMIT % SPAPR_PCI_MEM64_WIN_SIZE) != 0);
4282     QEMU_BUILD_BUG_ON((SPAPR_PCI_MEM64_WIN_SIZE % SPAPR_PCI_MEM32_WIN_SIZE) != 0);
4283     QEMU_BUILD_BUG_ON((SPAPR_PCI_MEM32_WIN_SIZE % SPAPR_PCI_IO_WIN_SIZE) != 0);
4284     /* Sanity check bounds */
4285     QEMU_BUILD_BUG_ON((SPAPR_MAX_PHBS * SPAPR_PCI_IO_WIN_SIZE) >
4286                       SPAPR_PCI_MEM32_WIN_SIZE);
4287     QEMU_BUILD_BUG_ON((SPAPR_MAX_PHBS * SPAPR_PCI_MEM32_WIN_SIZE) >
4288                       SPAPR_PCI_MEM64_WIN_SIZE);
4289 
4290     if (index >= SPAPR_MAX_PHBS) {
4291         error_setg(errp, "\"index\" for PAPR PHB is too large (max %llu)",
4292                    SPAPR_MAX_PHBS - 1);
4293         return;
4294     }
4295 
4296     *buid = base_buid + index;
4297     for (i = 0; i < n_dma; ++i) {
4298         liobns[i] = SPAPR_PCI_LIOBN(index, i);
4299     }
4300 
4301     *pio = SPAPR_PCI_BASE + index * SPAPR_PCI_IO_WIN_SIZE;
4302     *mmio32 = SPAPR_PCI_BASE + (index + 1) * SPAPR_PCI_MEM32_WIN_SIZE;
4303     *mmio64 = SPAPR_PCI_BASE + (index + 1) * SPAPR_PCI_MEM64_WIN_SIZE;
4304 
4305     *nv2gpa = SPAPR_PCI_NV2RAM64_WIN_BASE + index * SPAPR_PCI_NV2RAM64_WIN_SIZE;
4306     *nv2atsd = SPAPR_PCI_NV2ATSD_WIN_BASE + index * SPAPR_PCI_NV2ATSD_WIN_SIZE;
4307 }
4308 
4309 static ICSState *spapr_ics_get(XICSFabric *dev, int irq)
4310 {
4311     SpaprMachineState *spapr = SPAPR_MACHINE(dev);
4312 
4313     return ics_valid_irq(spapr->ics, irq) ? spapr->ics : NULL;
4314 }
4315 
4316 static void spapr_ics_resend(XICSFabric *dev)
4317 {
4318     SpaprMachineState *spapr = SPAPR_MACHINE(dev);
4319 
4320     ics_resend(spapr->ics);
4321 }
4322 
4323 static ICPState *spapr_icp_get(XICSFabric *xi, int vcpu_id)
4324 {
4325     PowerPCCPU *cpu = spapr_find_cpu(vcpu_id);
4326 
4327     return cpu ? spapr_cpu_state(cpu)->icp : NULL;
4328 }
4329 
4330 static void spapr_pic_print_info(InterruptStatsProvider *obj,
4331                                  Monitor *mon)
4332 {
4333     SpaprMachineState *spapr = SPAPR_MACHINE(obj);
4334 
4335     spapr->irq->print_info(spapr, mon);
4336     monitor_printf(mon, "irqchip: %s\n",
4337                    kvm_irqchip_in_kernel() ? "in-kernel" : "emulated");
4338 }
4339 
4340 int spapr_get_vcpu_id(PowerPCCPU *cpu)
4341 {
4342     return cpu->vcpu_id;
4343 }
4344 
4345 void spapr_set_vcpu_id(PowerPCCPU *cpu, int cpu_index, Error **errp)
4346 {
4347     SpaprMachineState *spapr = SPAPR_MACHINE(qdev_get_machine());
4348     MachineState *ms = MACHINE(spapr);
4349     int vcpu_id;
4350 
4351     vcpu_id = spapr_vcpu_id(spapr, cpu_index);
4352 
4353     if (kvm_enabled() && !kvm_vcpu_id_is_valid(vcpu_id)) {
4354         error_setg(errp, "Can't create CPU with id %d in KVM", vcpu_id);
4355         error_append_hint(errp, "Adjust the number of cpus to %d "
4356                           "or try to raise the number of threads per core\n",
4357                           vcpu_id * ms->smp.threads / spapr->vsmt);
4358         return;
4359     }
4360 
4361     cpu->vcpu_id = vcpu_id;
4362 }
4363 
4364 PowerPCCPU *spapr_find_cpu(int vcpu_id)
4365 {
4366     CPUState *cs;
4367 
4368     CPU_FOREACH(cs) {
4369         PowerPCCPU *cpu = POWERPC_CPU(cs);
4370 
4371         if (spapr_get_vcpu_id(cpu) == vcpu_id) {
4372             return cpu;
4373         }
4374     }
4375 
4376     return NULL;
4377 }
4378 
4379 static void spapr_cpu_exec_enter(PPCVirtualHypervisor *vhyp, PowerPCCPU *cpu)
4380 {
4381     SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
4382 
4383     /* These are only called by TCG, KVM maintains dispatch state */
4384 
4385     spapr_cpu->prod = false;
4386     if (spapr_cpu->vpa_addr) {
4387         CPUState *cs = CPU(cpu);
4388         uint32_t dispatch;
4389 
4390         dispatch = ldl_be_phys(cs->as,
4391                                spapr_cpu->vpa_addr + VPA_DISPATCH_COUNTER);
4392         dispatch++;
4393         if ((dispatch & 1) != 0) {
4394             qemu_log_mask(LOG_GUEST_ERROR,
4395                           "VPA: incorrect dispatch counter value for "
4396                           "dispatched partition %u, correcting.\n", dispatch);
4397             dispatch++;
4398         }
4399         stl_be_phys(cs->as,
4400                     spapr_cpu->vpa_addr + VPA_DISPATCH_COUNTER, dispatch);
4401     }
4402 }
4403 
4404 static void spapr_cpu_exec_exit(PPCVirtualHypervisor *vhyp, PowerPCCPU *cpu)
4405 {
4406     SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
4407 
4408     if (spapr_cpu->vpa_addr) {
4409         CPUState *cs = CPU(cpu);
4410         uint32_t dispatch;
4411 
4412         dispatch = ldl_be_phys(cs->as,
4413                                spapr_cpu->vpa_addr + VPA_DISPATCH_COUNTER);
4414         dispatch++;
4415         if ((dispatch & 1) != 1) {
4416             qemu_log_mask(LOG_GUEST_ERROR,
4417                           "VPA: incorrect dispatch counter value for "
4418                           "preempted partition %u, correcting.\n", dispatch);
4419             dispatch++;
4420         }
4421         stl_be_phys(cs->as,
4422                     spapr_cpu->vpa_addr + VPA_DISPATCH_COUNTER, dispatch);
4423     }
4424 }
4425 
4426 static void spapr_machine_class_init(ObjectClass *oc, void *data)
4427 {
4428     MachineClass *mc = MACHINE_CLASS(oc);
4429     SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(oc);
4430     FWPathProviderClass *fwc = FW_PATH_PROVIDER_CLASS(oc);
4431     NMIClass *nc = NMI_CLASS(oc);
4432     HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
4433     PPCVirtualHypervisorClass *vhc = PPC_VIRTUAL_HYPERVISOR_CLASS(oc);
4434     XICSFabricClass *xic = XICS_FABRIC_CLASS(oc);
4435     InterruptStatsProviderClass *ispc = INTERRUPT_STATS_PROVIDER_CLASS(oc);
4436 
4437     mc->desc = "pSeries Logical Partition (PAPR compliant)";
4438     mc->ignore_boot_device_suffixes = true;
4439 
4440     /*
4441      * We set up the default / latest behaviour here.  The class_init
4442      * functions for the specific versioned machine types can override
4443      * these details for backwards compatibility
4444      */
4445     mc->init = spapr_machine_init;
4446     mc->reset = spapr_machine_reset;
4447     mc->block_default_type = IF_SCSI;
4448     mc->max_cpus = 1024;
4449     mc->no_parallel = 1;
4450     mc->default_boot_order = "";
4451     mc->default_ram_size = 512 * MiB;
4452     mc->default_display = "std";
4453     mc->kvm_type = spapr_kvm_type;
4454     machine_class_allow_dynamic_sysbus_dev(mc, TYPE_SPAPR_PCI_HOST_BRIDGE);
4455     mc->pci_allow_0_address = true;
4456     assert(!mc->get_hotplug_handler);
4457     mc->get_hotplug_handler = spapr_get_hotplug_handler;
4458     hc->pre_plug = spapr_machine_device_pre_plug;
4459     hc->plug = spapr_machine_device_plug;
4460     mc->cpu_index_to_instance_props = spapr_cpu_index_to_props;
4461     mc->get_default_cpu_node_id = spapr_get_default_cpu_node_id;
4462     mc->possible_cpu_arch_ids = spapr_possible_cpu_arch_ids;
4463     hc->unplug_request = spapr_machine_device_unplug_request;
4464     hc->unplug = spapr_machine_device_unplug;
4465 
4466     smc->dr_lmb_enabled = true;
4467     smc->update_dt_enabled = true;
4468     mc->default_cpu_type = POWERPC_CPU_TYPE_NAME("power9_v2.0");
4469     mc->has_hotpluggable_cpus = true;
4470     smc->resize_hpt_default = SPAPR_RESIZE_HPT_ENABLED;
4471     fwc->get_dev_path = spapr_get_fw_dev_path;
4472     nc->nmi_monitor_handler = spapr_nmi;
4473     smc->phb_placement = spapr_phb_placement;
4474     vhc->hypercall = emulate_spapr_hypercall;
4475     vhc->hpt_mask = spapr_hpt_mask;
4476     vhc->map_hptes = spapr_map_hptes;
4477     vhc->unmap_hptes = spapr_unmap_hptes;
4478     vhc->hpte_set_c = spapr_hpte_set_c;
4479     vhc->hpte_set_r = spapr_hpte_set_r;
4480     vhc->get_pate = spapr_get_pate;
4481     vhc->encode_hpt_for_kvm_pr = spapr_encode_hpt_for_kvm_pr;
4482     vhc->cpu_exec_enter = spapr_cpu_exec_enter;
4483     vhc->cpu_exec_exit = spapr_cpu_exec_exit;
4484     xic->ics_get = spapr_ics_get;
4485     xic->ics_resend = spapr_ics_resend;
4486     xic->icp_get = spapr_icp_get;
4487     ispc->print_info = spapr_pic_print_info;
4488     /* Force NUMA node memory size to be a multiple of
4489      * SPAPR_MEMORY_BLOCK_SIZE (256M) since that's the granularity
4490      * in which LMBs are represented and hot-added
4491      */
4492     mc->numa_mem_align_shift = 28;
4493     mc->numa_mem_supported = true;
4494 
4495     smc->default_caps.caps[SPAPR_CAP_HTM] = SPAPR_CAP_OFF;
4496     smc->default_caps.caps[SPAPR_CAP_VSX] = SPAPR_CAP_ON;
4497     smc->default_caps.caps[SPAPR_CAP_DFP] = SPAPR_CAP_ON;
4498     smc->default_caps.caps[SPAPR_CAP_CFPC] = SPAPR_CAP_WORKAROUND;
4499     smc->default_caps.caps[SPAPR_CAP_SBBC] = SPAPR_CAP_WORKAROUND;
4500     smc->default_caps.caps[SPAPR_CAP_IBS] = SPAPR_CAP_WORKAROUND;
4501     smc->default_caps.caps[SPAPR_CAP_HPT_MAXPAGESIZE] = 16; /* 64kiB */
4502     smc->default_caps.caps[SPAPR_CAP_NESTED_KVM_HV] = SPAPR_CAP_OFF;
4503     smc->default_caps.caps[SPAPR_CAP_LARGE_DECREMENTER] = SPAPR_CAP_ON;
4504     smc->default_caps.caps[SPAPR_CAP_CCF_ASSIST] = SPAPR_CAP_OFF;
4505     spapr_caps_add_properties(smc, &error_abort);
4506     smc->irq = &spapr_irq_dual;
4507     smc->dr_phb_enabled = true;
4508     smc->linux_pci_probe = true;
4509 }
4510 
4511 static const TypeInfo spapr_machine_info = {
4512     .name          = TYPE_SPAPR_MACHINE,
4513     .parent        = TYPE_MACHINE,
4514     .abstract      = true,
4515     .instance_size = sizeof(SpaprMachineState),
4516     .instance_init = spapr_instance_init,
4517     .instance_finalize = spapr_machine_finalizefn,
4518     .class_size    = sizeof(SpaprMachineClass),
4519     .class_init    = spapr_machine_class_init,
4520     .interfaces = (InterfaceInfo[]) {
4521         { TYPE_FW_PATH_PROVIDER },
4522         { TYPE_NMI },
4523         { TYPE_HOTPLUG_HANDLER },
4524         { TYPE_PPC_VIRTUAL_HYPERVISOR },
4525         { TYPE_XICS_FABRIC },
4526         { TYPE_INTERRUPT_STATS_PROVIDER },
4527         { }
4528     },
4529 };
4530 
4531 #define DEFINE_SPAPR_MACHINE(suffix, verstr, latest)                 \
4532     static void spapr_machine_##suffix##_class_init(ObjectClass *oc, \
4533                                                     void *data)      \
4534     {                                                                \
4535         MachineClass *mc = MACHINE_CLASS(oc);                        \
4536         spapr_machine_##suffix##_class_options(mc);                  \
4537         if (latest) {                                                \
4538             mc->alias = "pseries";                                   \
4539             mc->is_default = 1;                                      \
4540         }                                                            \
4541     }                                                                \
4542     static const TypeInfo spapr_machine_##suffix##_info = {          \
4543         .name = MACHINE_TYPE_NAME("pseries-" verstr),                \
4544         .parent = TYPE_SPAPR_MACHINE,                                \
4545         .class_init = spapr_machine_##suffix##_class_init,           \
4546     };                                                               \
4547     static void spapr_machine_register_##suffix(void)                \
4548     {                                                                \
4549         type_register(&spapr_machine_##suffix##_info);               \
4550     }                                                                \
4551     type_init(spapr_machine_register_##suffix)
4552 
4553 /*
4554  * pseries-4.2
4555  */
4556 static void spapr_machine_4_2_class_options(MachineClass *mc)
4557 {
4558     /* Defaults for the latest behaviour inherited from the base class */
4559 }
4560 
4561 DEFINE_SPAPR_MACHINE(4_2, "4.2", true);
4562 
4563 /*
4564  * pseries-4.1
4565  */
4566 static void spapr_machine_4_1_class_options(MachineClass *mc)
4567 {
4568     SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4569     static GlobalProperty compat[] = {
4570         /* Only allow 4kiB and 64kiB IOMMU pagesizes */
4571         { TYPE_SPAPR_PCI_HOST_BRIDGE, "pgsz", "0x11000" },
4572     };
4573 
4574     spapr_machine_4_2_class_options(mc);
4575     smc->linux_pci_probe = false;
4576     compat_props_add(mc->compat_props, hw_compat_4_1, hw_compat_4_1_len);
4577     compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
4578 }
4579 
4580 DEFINE_SPAPR_MACHINE(4_1, "4.1", false);
4581 
4582 /*
4583  * pseries-4.0
4584  */
4585 static void phb_placement_4_0(SpaprMachineState *spapr, uint32_t index,
4586                               uint64_t *buid, hwaddr *pio,
4587                               hwaddr *mmio32, hwaddr *mmio64,
4588                               unsigned n_dma, uint32_t *liobns,
4589                               hwaddr *nv2gpa, hwaddr *nv2atsd, Error **errp)
4590 {
4591     spapr_phb_placement(spapr, index, buid, pio, mmio32, mmio64, n_dma, liobns,
4592                         nv2gpa, nv2atsd, errp);
4593     *nv2gpa = 0;
4594     *nv2atsd = 0;
4595 }
4596 
4597 static void spapr_machine_4_0_class_options(MachineClass *mc)
4598 {
4599     SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4600 
4601     spapr_machine_4_1_class_options(mc);
4602     compat_props_add(mc->compat_props, hw_compat_4_0, hw_compat_4_0_len);
4603     smc->phb_placement = phb_placement_4_0;
4604     smc->irq = &spapr_irq_xics;
4605     smc->pre_4_1_migration = true;
4606 }
4607 
4608 DEFINE_SPAPR_MACHINE(4_0, "4.0", false);
4609 
4610 /*
4611  * pseries-3.1
4612  */
4613 static void spapr_machine_3_1_class_options(MachineClass *mc)
4614 {
4615     SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4616 
4617     spapr_machine_4_0_class_options(mc);
4618     compat_props_add(mc->compat_props, hw_compat_3_1, hw_compat_3_1_len);
4619 
4620     mc->default_cpu_type = POWERPC_CPU_TYPE_NAME("power8_v2.0");
4621     smc->update_dt_enabled = false;
4622     smc->dr_phb_enabled = false;
4623     smc->broken_host_serial_model = true;
4624     smc->default_caps.caps[SPAPR_CAP_CFPC] = SPAPR_CAP_BROKEN;
4625     smc->default_caps.caps[SPAPR_CAP_SBBC] = SPAPR_CAP_BROKEN;
4626     smc->default_caps.caps[SPAPR_CAP_IBS] = SPAPR_CAP_BROKEN;
4627     smc->default_caps.caps[SPAPR_CAP_LARGE_DECREMENTER] = SPAPR_CAP_OFF;
4628 }
4629 
4630 DEFINE_SPAPR_MACHINE(3_1, "3.1", false);
4631 
4632 /*
4633  * pseries-3.0
4634  */
4635 
4636 static void spapr_machine_3_0_class_options(MachineClass *mc)
4637 {
4638     SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4639 
4640     spapr_machine_3_1_class_options(mc);
4641     compat_props_add(mc->compat_props, hw_compat_3_0, hw_compat_3_0_len);
4642 
4643     smc->legacy_irq_allocation = true;
4644     smc->irq = &spapr_irq_xics_legacy;
4645 }
4646 
4647 DEFINE_SPAPR_MACHINE(3_0, "3.0", false);
4648 
4649 /*
4650  * pseries-2.12
4651  */
4652 static void spapr_machine_2_12_class_options(MachineClass *mc)
4653 {
4654     SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4655     static GlobalProperty compat[] = {
4656         { TYPE_POWERPC_CPU, "pre-3.0-migration", "on" },
4657         { TYPE_SPAPR_CPU_CORE, "pre-3.0-migration", "on" },
4658     };
4659 
4660     spapr_machine_3_0_class_options(mc);
4661     compat_props_add(mc->compat_props, hw_compat_2_12, hw_compat_2_12_len);
4662     compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
4663 
4664     /* We depend on kvm_enabled() to choose a default value for the
4665      * hpt-max-page-size capability. Of course we can't do it here
4666      * because this is too early and the HW accelerator isn't initialzed
4667      * yet. Postpone this to machine init (see default_caps_with_cpu()).
4668      */
4669     smc->default_caps.caps[SPAPR_CAP_HPT_MAXPAGESIZE] = 0;
4670 }
4671 
4672 DEFINE_SPAPR_MACHINE(2_12, "2.12", false);
4673 
4674 static void spapr_machine_2_12_sxxm_class_options(MachineClass *mc)
4675 {
4676     SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4677 
4678     spapr_machine_2_12_class_options(mc);
4679     smc->default_caps.caps[SPAPR_CAP_CFPC] = SPAPR_CAP_WORKAROUND;
4680     smc->default_caps.caps[SPAPR_CAP_SBBC] = SPAPR_CAP_WORKAROUND;
4681     smc->default_caps.caps[SPAPR_CAP_IBS] = SPAPR_CAP_FIXED_CCD;
4682 }
4683 
4684 DEFINE_SPAPR_MACHINE(2_12_sxxm, "2.12-sxxm", false);
4685 
4686 /*
4687  * pseries-2.11
4688  */
4689 
4690 static void spapr_machine_2_11_class_options(MachineClass *mc)
4691 {
4692     SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4693 
4694     spapr_machine_2_12_class_options(mc);
4695     smc->default_caps.caps[SPAPR_CAP_HTM] = SPAPR_CAP_ON;
4696     compat_props_add(mc->compat_props, hw_compat_2_11, hw_compat_2_11_len);
4697 }
4698 
4699 DEFINE_SPAPR_MACHINE(2_11, "2.11", false);
4700 
4701 /*
4702  * pseries-2.10
4703  */
4704 
4705 static void spapr_machine_2_10_class_options(MachineClass *mc)
4706 {
4707     spapr_machine_2_11_class_options(mc);
4708     compat_props_add(mc->compat_props, hw_compat_2_10, hw_compat_2_10_len);
4709 }
4710 
4711 DEFINE_SPAPR_MACHINE(2_10, "2.10", false);
4712 
4713 /*
4714  * pseries-2.9
4715  */
4716 
4717 static void spapr_machine_2_9_class_options(MachineClass *mc)
4718 {
4719     SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4720     static GlobalProperty compat[] = {
4721         { TYPE_POWERPC_CPU, "pre-2.10-migration", "on" },
4722     };
4723 
4724     spapr_machine_2_10_class_options(mc);
4725     compat_props_add(mc->compat_props, hw_compat_2_9, hw_compat_2_9_len);
4726     compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
4727     mc->numa_auto_assign_ram = numa_legacy_auto_assign_ram;
4728     smc->pre_2_10_has_unused_icps = true;
4729     smc->resize_hpt_default = SPAPR_RESIZE_HPT_DISABLED;
4730 }
4731 
4732 DEFINE_SPAPR_MACHINE(2_9, "2.9", false);
4733 
4734 /*
4735  * pseries-2.8
4736  */
4737 
4738 static void spapr_machine_2_8_class_options(MachineClass *mc)
4739 {
4740     static GlobalProperty compat[] = {
4741         { TYPE_SPAPR_PCI_HOST_BRIDGE, "pcie-extended-configuration-space", "off" },
4742     };
4743 
4744     spapr_machine_2_9_class_options(mc);
4745     compat_props_add(mc->compat_props, hw_compat_2_8, hw_compat_2_8_len);
4746     compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
4747     mc->numa_mem_align_shift = 23;
4748 }
4749 
4750 DEFINE_SPAPR_MACHINE(2_8, "2.8", false);
4751 
4752 /*
4753  * pseries-2.7
4754  */
4755 
4756 static void phb_placement_2_7(SpaprMachineState *spapr, uint32_t index,
4757                               uint64_t *buid, hwaddr *pio,
4758                               hwaddr *mmio32, hwaddr *mmio64,
4759                               unsigned n_dma, uint32_t *liobns,
4760                               hwaddr *nv2gpa, hwaddr *nv2atsd, Error **errp)
4761 {
4762     /* Legacy PHB placement for pseries-2.7 and earlier machine types */
4763     const uint64_t base_buid = 0x800000020000000ULL;
4764     const hwaddr phb_spacing = 0x1000000000ULL; /* 64 GiB */
4765     const hwaddr mmio_offset = 0xa0000000; /* 2 GiB + 512 MiB */
4766     const hwaddr pio_offset = 0x80000000; /* 2 GiB */
4767     const uint32_t max_index = 255;
4768     const hwaddr phb0_alignment = 0x10000000000ULL; /* 1 TiB */
4769 
4770     uint64_t ram_top = MACHINE(spapr)->ram_size;
4771     hwaddr phb0_base, phb_base;
4772     int i;
4773 
4774     /* Do we have device memory? */
4775     if (MACHINE(spapr)->maxram_size > ram_top) {
4776         /* Can't just use maxram_size, because there may be an
4777          * alignment gap between normal and device memory regions
4778          */
4779         ram_top = MACHINE(spapr)->device_memory->base +
4780             memory_region_size(&MACHINE(spapr)->device_memory->mr);
4781     }
4782 
4783     phb0_base = QEMU_ALIGN_UP(ram_top, phb0_alignment);
4784 
4785     if (index > max_index) {
4786         error_setg(errp, "\"index\" for PAPR PHB is too large (max %u)",
4787                    max_index);
4788         return;
4789     }
4790 
4791     *buid = base_buid + index;
4792     for (i = 0; i < n_dma; ++i) {
4793         liobns[i] = SPAPR_PCI_LIOBN(index, i);
4794     }
4795 
4796     phb_base = phb0_base + index * phb_spacing;
4797     *pio = phb_base + pio_offset;
4798     *mmio32 = phb_base + mmio_offset;
4799     /*
4800      * We don't set the 64-bit MMIO window, relying on the PHB's
4801      * fallback behaviour of automatically splitting a large "32-bit"
4802      * window into contiguous 32-bit and 64-bit windows
4803      */
4804 
4805     *nv2gpa = 0;
4806     *nv2atsd = 0;
4807 }
4808 
4809 static void spapr_machine_2_7_class_options(MachineClass *mc)
4810 {
4811     SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4812     static GlobalProperty compat[] = {
4813         { TYPE_SPAPR_PCI_HOST_BRIDGE, "mem_win_size", "0xf80000000", },
4814         { TYPE_SPAPR_PCI_HOST_BRIDGE, "mem64_win_size", "0", },
4815         { TYPE_POWERPC_CPU, "pre-2.8-migration", "on", },
4816         { TYPE_SPAPR_PCI_HOST_BRIDGE, "pre-2.8-migration", "on", },
4817     };
4818 
4819     spapr_machine_2_8_class_options(mc);
4820     mc->default_cpu_type = POWERPC_CPU_TYPE_NAME("power7_v2.3");
4821     mc->default_machine_opts = "modern-hotplug-events=off";
4822     compat_props_add(mc->compat_props, hw_compat_2_7, hw_compat_2_7_len);
4823     compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
4824     smc->phb_placement = phb_placement_2_7;
4825 }
4826 
4827 DEFINE_SPAPR_MACHINE(2_7, "2.7", false);
4828 
4829 /*
4830  * pseries-2.6
4831  */
4832 
4833 static void spapr_machine_2_6_class_options(MachineClass *mc)
4834 {
4835     static GlobalProperty compat[] = {
4836         { TYPE_SPAPR_PCI_HOST_BRIDGE, "ddw", "off" },
4837     };
4838 
4839     spapr_machine_2_7_class_options(mc);
4840     mc->has_hotpluggable_cpus = false;
4841     compat_props_add(mc->compat_props, hw_compat_2_6, hw_compat_2_6_len);
4842     compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
4843 }
4844 
4845 DEFINE_SPAPR_MACHINE(2_6, "2.6", false);
4846 
4847 /*
4848  * pseries-2.5
4849  */
4850 
4851 static void spapr_machine_2_5_class_options(MachineClass *mc)
4852 {
4853     SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4854     static GlobalProperty compat[] = {
4855         { "spapr-vlan", "use-rx-buffer-pools", "off" },
4856     };
4857 
4858     spapr_machine_2_6_class_options(mc);
4859     smc->use_ohci_by_default = true;
4860     compat_props_add(mc->compat_props, hw_compat_2_5, hw_compat_2_5_len);
4861     compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
4862 }
4863 
4864 DEFINE_SPAPR_MACHINE(2_5, "2.5", false);
4865 
4866 /*
4867  * pseries-2.4
4868  */
4869 
4870 static void spapr_machine_2_4_class_options(MachineClass *mc)
4871 {
4872     SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4873 
4874     spapr_machine_2_5_class_options(mc);
4875     smc->dr_lmb_enabled = false;
4876     compat_props_add(mc->compat_props, hw_compat_2_4, hw_compat_2_4_len);
4877 }
4878 
4879 DEFINE_SPAPR_MACHINE(2_4, "2.4", false);
4880 
4881 /*
4882  * pseries-2.3
4883  */
4884 
4885 static void spapr_machine_2_3_class_options(MachineClass *mc)
4886 {
4887     static GlobalProperty compat[] = {
4888         { "spapr-pci-host-bridge", "dynamic-reconfiguration", "off" },
4889     };
4890     spapr_machine_2_4_class_options(mc);
4891     compat_props_add(mc->compat_props, hw_compat_2_3, hw_compat_2_3_len);
4892     compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
4893 }
4894 DEFINE_SPAPR_MACHINE(2_3, "2.3", false);
4895 
4896 /*
4897  * pseries-2.2
4898  */
4899 
4900 static void spapr_machine_2_2_class_options(MachineClass *mc)
4901 {
4902     static GlobalProperty compat[] = {
4903         { TYPE_SPAPR_PCI_HOST_BRIDGE, "mem_win_size", "0x20000000" },
4904     };
4905 
4906     spapr_machine_2_3_class_options(mc);
4907     compat_props_add(mc->compat_props, hw_compat_2_2, hw_compat_2_2_len);
4908     compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
4909     mc->default_machine_opts = "modern-hotplug-events=off,suppress-vmdesc=on";
4910 }
4911 DEFINE_SPAPR_MACHINE(2_2, "2.2", false);
4912 
4913 /*
4914  * pseries-2.1
4915  */
4916 
4917 static void spapr_machine_2_1_class_options(MachineClass *mc)
4918 {
4919     spapr_machine_2_2_class_options(mc);
4920     compat_props_add(mc->compat_props, hw_compat_2_1, hw_compat_2_1_len);
4921 }
4922 DEFINE_SPAPR_MACHINE(2_1, "2.1", false);
4923 
4924 static void spapr_machine_register_types(void)
4925 {
4926     type_register_static(&spapr_machine_info);
4927 }
4928 
4929 type_init(spapr_machine_register_types)
4930