xref: /openbmc/qemu/hw/ppc/mac_newworld.c (revision 461a2753)
1 /*
2  * QEMU PowerPC CHRP (currently NewWorld PowerMac) hardware System Emulator
3  *
4  * Copyright (c) 2004-2007 Fabrice Bellard
5  * Copyright (c) 2007 Jocelyn Mayer
6  *
7  * Permission is hereby granted, free of charge, to any person obtaining a copy
8  * of this software and associated documentation files (the "Software"), to deal
9  * in the Software without restriction, including without limitation the rights
10  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11  * copies of the Software, and to permit persons to whom the Software is
12  * furnished to do so, subject to the following conditions:
13  *
14  * The above copyright notice and this permission notice shall be included in
15  * all copies or substantial portions of the Software.
16  *
17  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23  * THE SOFTWARE.
24  *
25  * PCI bus layout on a real G5 (U3 based):
26  *
27  * 0000:f0:0b.0 Host bridge [0600]: Apple Computer Inc. U3 AGP [106b:004b]
28  * 0000:f0:10.0 VGA compatible controller [0300]: ATI Technologies Inc RV350 AP [Radeon 9600] [1002:4150]
29  * 0001:00:00.0 Host bridge [0600]: Apple Computer Inc. CPC945 HT Bridge [106b:004a]
30  * 0001:00:01.0 PCI bridge [0604]: Advanced Micro Devices [AMD] AMD-8131 PCI-X Bridge [1022:7450] (rev 12)
31  * 0001:00:02.0 PCI bridge [0604]: Advanced Micro Devices [AMD] AMD-8131 PCI-X Bridge [1022:7450] (rev 12)
32  * 0001:00:03.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0045]
33  * 0001:00:04.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0046]
34  * 0001:00:05.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0047]
35  * 0001:00:06.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0048]
36  * 0001:00:07.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0049]
37  * 0001:01:07.0 Class [ff00]: Apple Computer Inc. K2 KeyLargo Mac/IO [106b:0041] (rev 20)
38  * 0001:01:08.0 USB Controller [0c03]: Apple Computer Inc. K2 KeyLargo USB [106b:0040]
39  * 0001:01:09.0 USB Controller [0c03]: Apple Computer Inc. K2 KeyLargo USB [106b:0040]
40  * 0001:02:0b.0 USB Controller [0c03]: NEC Corporation USB [1033:0035] (rev 43)
41  * 0001:02:0b.1 USB Controller [0c03]: NEC Corporation USB [1033:0035] (rev 43)
42  * 0001:02:0b.2 USB Controller [0c03]: NEC Corporation USB 2.0 [1033:00e0] (rev 04)
43  * 0001:03:0d.0 Class [ff00]: Apple Computer Inc. K2 ATA/100 [106b:0043]
44  * 0001:03:0e.0 FireWire (IEEE 1394) [0c00]: Apple Computer Inc. K2 FireWire [106b:0042]
45  * 0001:04:0f.0 Ethernet controller [0200]: Apple Computer Inc. K2 GMAC (Sun GEM) [106b:004c]
46  * 0001:05:0c.0 IDE interface [0101]: Broadcom K2 SATA [1166:0240]
47  *
48  */
49 #include "hw/hw.h"
50 #include "hw/ppc/ppc.h"
51 #include "hw/ppc/mac.h"
52 #include "hw/input/adb.h"
53 #include "hw/ppc/mac_dbdma.h"
54 #include "hw/timer/m48t59.h"
55 #include "hw/pci/pci.h"
56 #include "net/net.h"
57 #include "sysemu/sysemu.h"
58 #include "hw/boards.h"
59 #include "hw/nvram/fw_cfg.h"
60 #include "hw/char/escc.h"
61 #include "hw/ppc/openpic.h"
62 #include "hw/ide.h"
63 #include "hw/loader.h"
64 #include "elf.h"
65 #include "sysemu/kvm.h"
66 #include "kvm_ppc.h"
67 #include "hw/usb.h"
68 #include "sysemu/blockdev.h"
69 #include "exec/address-spaces.h"
70 #include "hw/sysbus.h"
71 
72 #define MAX_IDE_BUS 2
73 #define CFG_ADDR 0xf0000510
74 #define TBFREQ (100UL * 1000UL * 1000UL)
75 #define CLOCKFREQ (266UL * 1000UL * 1000UL)
76 #define BUSFREQ (100UL * 1000UL * 1000UL)
77 
78 /* debug UniNorth */
79 //#define DEBUG_UNIN
80 
81 #ifdef DEBUG_UNIN
82 #define UNIN_DPRINTF(fmt, ...)                                  \
83     do { printf("UNIN: " fmt , ## __VA_ARGS__); } while (0)
84 #else
85 #define UNIN_DPRINTF(fmt, ...)
86 #endif
87 
88 /* UniN device */
89 static void unin_write(void *opaque, hwaddr addr, uint64_t value,
90                        unsigned size)
91 {
92     UNIN_DPRINTF("write addr " TARGET_FMT_plx " val %"PRIx64"\n", addr, value);
93     if (addr == 0x0) {
94         *(int*)opaque = value;
95     }
96 }
97 
98 static uint64_t unin_read(void *opaque, hwaddr addr, unsigned size)
99 {
100     uint32_t value;
101 
102     value = 0;
103     switch (addr) {
104     case 0:
105         value = *(int*)opaque;
106     }
107 
108     UNIN_DPRINTF("readl addr " TARGET_FMT_plx " val %x\n", addr, value);
109 
110     return value;
111 }
112 
113 static const MemoryRegionOps unin_ops = {
114     .read = unin_read,
115     .write = unin_write,
116     .endianness = DEVICE_NATIVE_ENDIAN,
117 };
118 
119 static int fw_cfg_boot_set(void *opaque, const char *boot_device)
120 {
121     fw_cfg_add_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
122     return 0;
123 }
124 
125 static uint64_t translate_kernel_address(void *opaque, uint64_t addr)
126 {
127     return (addr & 0x0fffffff) + KERNEL_LOAD_ADDR;
128 }
129 
130 static hwaddr round_page(hwaddr addr)
131 {
132     return (addr + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK;
133 }
134 
135 static void ppc_core99_reset(void *opaque)
136 {
137     PowerPCCPU *cpu = opaque;
138 
139     cpu_reset(CPU(cpu));
140     /* 970 CPUs want to get their initial IP as part of their boot protocol */
141     cpu->env.nip = PROM_ADDR + 0x100;
142 }
143 
144 /* PowerPC Mac99 hardware initialisation */
145 static void ppc_core99_init(MachineState *machine)
146 {
147     ram_addr_t ram_size = machine->ram_size;
148     const char *cpu_model = machine->cpu_model;
149     const char *kernel_filename = machine->kernel_filename;
150     const char *kernel_cmdline = machine->kernel_cmdline;
151     const char *initrd_filename = machine->initrd_filename;
152     const char *boot_device = machine->boot_order;
153     PowerPCCPU *cpu = NULL;
154     CPUPPCState *env = NULL;
155     char *filename;
156     qemu_irq *pic, **openpic_irqs;
157     MemoryRegion *isa = g_new(MemoryRegion, 1);
158     MemoryRegion *unin_memory = g_new(MemoryRegion, 1);
159     MemoryRegion *unin2_memory = g_new(MemoryRegion, 1);
160     int linux_boot, i, j, k;
161     MemoryRegion *ram = g_new(MemoryRegion, 1), *bios = g_new(MemoryRegion, 1);
162     hwaddr kernel_base, initrd_base, cmdline_base = 0;
163     long kernel_size, initrd_size;
164     PCIBus *pci_bus;
165     PCIDevice *macio;
166     MACIOIDEState *macio_ide;
167     BusState *adb_bus;
168     MacIONVRAMState *nvr;
169     int bios_size;
170     MemoryRegion *pic_mem, *escc_mem;
171     MemoryRegion *escc_bar = g_new(MemoryRegion, 1);
172     int ppc_boot_device;
173     DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
174     void *fw_cfg;
175     int machine_arch;
176     SysBusDevice *s;
177     DeviceState *dev;
178     int *token = g_new(int, 1);
179 
180     linux_boot = (kernel_filename != NULL);
181 
182     /* init CPUs */
183     if (cpu_model == NULL)
184 #ifdef TARGET_PPC64
185         cpu_model = "970fx";
186 #else
187         cpu_model = "G4";
188 #endif
189     for (i = 0; i < smp_cpus; i++) {
190         cpu = cpu_ppc_init(cpu_model);
191         if (cpu == NULL) {
192             fprintf(stderr, "Unable to find PowerPC CPU definition\n");
193             exit(1);
194         }
195         env = &cpu->env;
196 
197         /* Set time-base frequency to 100 Mhz */
198         cpu_ppc_tb_init(env, TBFREQ);
199         qemu_register_reset(ppc_core99_reset, cpu);
200     }
201 
202     /* allocate RAM */
203     memory_region_allocate_system_memory(ram, NULL, "ppc_core99.ram", ram_size);
204     memory_region_add_subregion(get_system_memory(), 0, ram);
205 
206     /* allocate and load BIOS */
207     memory_region_init_ram(bios, NULL, "ppc_core99.bios", BIOS_SIZE,
208                            &error_abort);
209     vmstate_register_ram_global(bios);
210 
211     if (bios_name == NULL)
212         bios_name = PROM_FILENAME;
213     filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
214     memory_region_set_readonly(bios, true);
215     memory_region_add_subregion(get_system_memory(), PROM_ADDR, bios);
216 
217     /* Load OpenBIOS (ELF) */
218     if (filename) {
219         bios_size = load_elf(filename, NULL, NULL, NULL,
220                              NULL, NULL, 1, ELF_MACHINE, 0);
221 
222         g_free(filename);
223     } else {
224         bios_size = -1;
225     }
226     if (bios_size < 0 || bios_size > BIOS_SIZE) {
227         hw_error("qemu: could not load PowerPC bios '%s'\n", bios_name);
228         exit(1);
229     }
230 
231     if (linux_boot) {
232         uint64_t lowaddr = 0;
233         int bswap_needed;
234 
235 #ifdef BSWAP_NEEDED
236         bswap_needed = 1;
237 #else
238         bswap_needed = 0;
239 #endif
240         kernel_base = KERNEL_LOAD_ADDR;
241 
242         kernel_size = load_elf(kernel_filename, translate_kernel_address, NULL,
243                                NULL, &lowaddr, NULL, 1, ELF_MACHINE, 0);
244         if (kernel_size < 0)
245             kernel_size = load_aout(kernel_filename, kernel_base,
246                                     ram_size - kernel_base, bswap_needed,
247                                     TARGET_PAGE_SIZE);
248         if (kernel_size < 0)
249             kernel_size = load_image_targphys(kernel_filename,
250                                               kernel_base,
251                                               ram_size - kernel_base);
252         if (kernel_size < 0) {
253             hw_error("qemu: could not load kernel '%s'\n", kernel_filename);
254             exit(1);
255         }
256         /* load initrd */
257         if (initrd_filename) {
258             initrd_base = round_page(kernel_base + kernel_size + KERNEL_GAP);
259             initrd_size = load_image_targphys(initrd_filename, initrd_base,
260                                               ram_size - initrd_base);
261             if (initrd_size < 0) {
262                 hw_error("qemu: could not load initial ram disk '%s'\n",
263                          initrd_filename);
264                 exit(1);
265             }
266             cmdline_base = round_page(initrd_base + initrd_size);
267         } else {
268             initrd_base = 0;
269             initrd_size = 0;
270             cmdline_base = round_page(kernel_base + kernel_size + KERNEL_GAP);
271         }
272         ppc_boot_device = 'm';
273     } else {
274         kernel_base = 0;
275         kernel_size = 0;
276         initrd_base = 0;
277         initrd_size = 0;
278         ppc_boot_device = '\0';
279         /* We consider that NewWorld PowerMac never have any floppy drive
280          * For now, OHW cannot boot from the network.
281          */
282         for (i = 0; boot_device[i] != '\0'; i++) {
283             if (boot_device[i] >= 'c' && boot_device[i] <= 'f') {
284                 ppc_boot_device = boot_device[i];
285                 break;
286             }
287         }
288         if (ppc_boot_device == '\0') {
289             fprintf(stderr, "No valid boot device for Mac99 machine\n");
290             exit(1);
291         }
292     }
293 
294     /* Register 8 MB of ISA IO space */
295     memory_region_init_alias(isa, NULL, "isa_mmio",
296                              get_system_io(), 0, 0x00800000);
297     memory_region_add_subregion(get_system_memory(), 0xf2000000, isa);
298 
299     /* UniN init: XXX should be a real device */
300     memory_region_init_io(unin_memory, NULL, &unin_ops, token, "unin", 0x1000);
301     memory_region_add_subregion(get_system_memory(), 0xf8000000, unin_memory);
302 
303     memory_region_init_io(unin2_memory, NULL, &unin_ops, token, "unin", 0x1000);
304     memory_region_add_subregion(get_system_memory(), 0xf3000000, unin2_memory);
305 
306     openpic_irqs = g_malloc0(smp_cpus * sizeof(qemu_irq *));
307     openpic_irqs[0] =
308         g_malloc0(smp_cpus * sizeof(qemu_irq) * OPENPIC_OUTPUT_NB);
309     for (i = 0; i < smp_cpus; i++) {
310         /* Mac99 IRQ connection between OpenPIC outputs pins
311          * and PowerPC input pins
312          */
313         switch (PPC_INPUT(env)) {
314         case PPC_FLAGS_INPUT_6xx:
315             openpic_irqs[i] = openpic_irqs[0] + (i * OPENPIC_OUTPUT_NB);
316             openpic_irqs[i][OPENPIC_OUTPUT_INT] =
317                 ((qemu_irq *)env->irq_inputs)[PPC6xx_INPUT_INT];
318             openpic_irqs[i][OPENPIC_OUTPUT_CINT] =
319                 ((qemu_irq *)env->irq_inputs)[PPC6xx_INPUT_INT];
320             openpic_irqs[i][OPENPIC_OUTPUT_MCK] =
321                 ((qemu_irq *)env->irq_inputs)[PPC6xx_INPUT_MCP];
322             /* Not connected ? */
323             openpic_irqs[i][OPENPIC_OUTPUT_DEBUG] = NULL;
324             /* Check this */
325             openpic_irqs[i][OPENPIC_OUTPUT_RESET] =
326                 ((qemu_irq *)env->irq_inputs)[PPC6xx_INPUT_HRESET];
327             break;
328 #if defined(TARGET_PPC64)
329         case PPC_FLAGS_INPUT_970:
330             openpic_irqs[i] = openpic_irqs[0] + (i * OPENPIC_OUTPUT_NB);
331             openpic_irqs[i][OPENPIC_OUTPUT_INT] =
332                 ((qemu_irq *)env->irq_inputs)[PPC970_INPUT_INT];
333             openpic_irqs[i][OPENPIC_OUTPUT_CINT] =
334                 ((qemu_irq *)env->irq_inputs)[PPC970_INPUT_INT];
335             openpic_irqs[i][OPENPIC_OUTPUT_MCK] =
336                 ((qemu_irq *)env->irq_inputs)[PPC970_INPUT_MCP];
337             /* Not connected ? */
338             openpic_irqs[i][OPENPIC_OUTPUT_DEBUG] = NULL;
339             /* Check this */
340             openpic_irqs[i][OPENPIC_OUTPUT_RESET] =
341                 ((qemu_irq *)env->irq_inputs)[PPC970_INPUT_HRESET];
342             break;
343 #endif /* defined(TARGET_PPC64) */
344         default:
345             hw_error("Bus model not supported on mac99 machine\n");
346             exit(1);
347         }
348     }
349 
350     pic = g_new0(qemu_irq, 64);
351 
352     dev = qdev_create(NULL, TYPE_OPENPIC);
353     qdev_prop_set_uint32(dev, "model", OPENPIC_MODEL_RAVEN);
354     qdev_init_nofail(dev);
355     s = SYS_BUS_DEVICE(dev);
356     pic_mem = s->mmio[0].memory;
357     k = 0;
358     for (i = 0; i < smp_cpus; i++) {
359         for (j = 0; j < OPENPIC_OUTPUT_NB; j++) {
360             sysbus_connect_irq(s, k++, openpic_irqs[i][j]);
361         }
362     }
363 
364     for (i = 0; i < 64; i++) {
365         pic[i] = qdev_get_gpio_in(dev, i);
366     }
367 
368     if (PPC_INPUT(env) == PPC_FLAGS_INPUT_970) {
369         /* 970 gets a U3 bus */
370         pci_bus = pci_pmac_u3_init(pic, get_system_memory(), get_system_io());
371         machine_arch = ARCH_MAC99_U3;
372     } else {
373         pci_bus = pci_pmac_init(pic, get_system_memory(), get_system_io());
374         machine_arch = ARCH_MAC99;
375     }
376     /* init basic PC hardware */
377     escc_mem = escc_init(0, pic[0x25], pic[0x24],
378                          serial_hds[0], serial_hds[1], ESCC_CLOCK, 4);
379     memory_region_init_alias(escc_bar, NULL, "escc-bar",
380                              escc_mem, 0, memory_region_size(escc_mem));
381 
382     macio = pci_create(pci_bus, -1, TYPE_NEWWORLD_MACIO);
383     dev = DEVICE(macio);
384     qdev_connect_gpio_out(dev, 0, pic[0x19]); /* CUDA */
385     qdev_connect_gpio_out(dev, 1, pic[0x0d]); /* IDE */
386     qdev_connect_gpio_out(dev, 2, pic[0x02]); /* IDE DMA */
387     qdev_connect_gpio_out(dev, 3, pic[0x0e]); /* IDE */
388     qdev_connect_gpio_out(dev, 4, pic[0x03]); /* IDE DMA */
389     macio_init(macio, pic_mem, escc_bar);
390 
391     /* We only emulate 2 out of 3 IDE controllers for now */
392     ide_drive_get(hd, MAX_IDE_BUS);
393 
394     macio_ide = MACIO_IDE(object_resolve_path_component(OBJECT(macio),
395                                                         "ide[0]"));
396     macio_ide_init_drives(macio_ide, hd);
397 
398     macio_ide = MACIO_IDE(object_resolve_path_component(OBJECT(macio),
399                                                         "ide[1]"));
400     macio_ide_init_drives(macio_ide, &hd[MAX_IDE_DEVS]);
401 
402     dev = DEVICE(object_resolve_path_component(OBJECT(macio), "cuda"));
403     adb_bus = qdev_get_child_bus(dev, "adb.0");
404     dev = qdev_create(adb_bus, TYPE_ADB_KEYBOARD);
405     qdev_init_nofail(dev);
406     dev = qdev_create(adb_bus, TYPE_ADB_MOUSE);
407     qdev_init_nofail(dev);
408 
409     if (usb_enabled(machine_arch == ARCH_MAC99_U3)) {
410         pci_create_simple(pci_bus, -1, "pci-ohci");
411         /* U3 needs to use USB for input because Linux doesn't support via-cuda
412         on PPC64 */
413         if (machine_arch == ARCH_MAC99_U3) {
414             usbdevice_create("keyboard");
415             usbdevice_create("mouse");
416         }
417     }
418 
419     pci_vga_init(pci_bus);
420 
421     if (graphic_depth != 15 && graphic_depth != 32 && graphic_depth != 8) {
422         graphic_depth = 15;
423     }
424 
425     for (i = 0; i < nb_nics; i++) {
426         pci_nic_init_nofail(&nd_table[i], pci_bus, "ne2k_pci", NULL);
427     }
428 
429     /* The NewWorld NVRAM is not located in the MacIO device */
430     dev = qdev_create(NULL, TYPE_MACIO_NVRAM);
431     qdev_prop_set_uint32(dev, "size", 0x2000);
432     qdev_prop_set_uint32(dev, "it_shift", 1);
433     qdev_init_nofail(dev);
434     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xFFF04000);
435     nvr = MACIO_NVRAM(dev);
436     pmac_format_nvram_partition(nvr, 0x2000);
437     /* No PCI init: the BIOS will do it */
438 
439     fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2);
440     fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)max_cpus);
441     fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
442     fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
443     fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, machine_arch);
444     fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, kernel_base);
445     fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
446     if (kernel_cmdline) {
447         fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, cmdline_base);
448         pstrcpy_targphys("cmdline", cmdline_base, TARGET_PAGE_SIZE, kernel_cmdline);
449     } else {
450         fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
451     }
452     fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_base);
453     fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
454     fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, ppc_boot_device);
455 
456     fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_WIDTH, graphic_width);
457     fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_HEIGHT, graphic_height);
458     fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_DEPTH, graphic_depth);
459 
460     fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_IS_KVM, kvm_enabled());
461     if (kvm_enabled()) {
462 #ifdef CONFIG_KVM
463         uint8_t *hypercall;
464 
465         fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_TBFREQ, kvmppc_get_tbfreq());
466         hypercall = g_malloc(16);
467         kvmppc_get_hypercall(env, hypercall, 16);
468         fw_cfg_add_bytes(fw_cfg, FW_CFG_PPC_KVM_HC, hypercall, 16);
469         fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_KVM_PID, getpid());
470 #endif
471     } else {
472         fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_TBFREQ, TBFREQ);
473     }
474     /* Mac OS X requires a "known good" clock-frequency value; pass it one. */
475     fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_CLOCKFREQ, CLOCKFREQ);
476     fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_BUSFREQ, BUSFREQ);
477 
478     qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
479 }
480 
481 static QEMUMachine core99_machine = {
482     .name = "mac99",
483     .desc = "Mac99 based PowerMAC",
484     .init = ppc_core99_init,
485     .max_cpus = MAX_CPUS,
486     .default_boot_order = "cd",
487 };
488 
489 static void core99_machine_init(void)
490 {
491     qemu_register_machine(&core99_machine);
492 }
493 
494 machine_init(core99_machine_init);
495