1315a1350SMichael S. Tsirkin /* 2315a1350SMichael S. Tsirkin * QEMU PCI bus manager 3315a1350SMichael S. Tsirkin * 4315a1350SMichael S. Tsirkin * Copyright (c) 2004 Fabrice Bellard 5315a1350SMichael S. Tsirkin * 6315a1350SMichael S. Tsirkin * Permission is hereby granted, free of charge, to any person obtaining a copy 7315a1350SMichael S. Tsirkin * of this software and associated documentation files (the "Software"), to deal 8315a1350SMichael S. Tsirkin * in the Software without restriction, including without limitation the rights 9315a1350SMichael S. Tsirkin * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 10315a1350SMichael S. Tsirkin * copies of the Software, and to permit persons to whom the Software is 11315a1350SMichael S. Tsirkin * furnished to do so, subject to the following conditions: 12315a1350SMichael S. Tsirkin * 13315a1350SMichael S. Tsirkin * The above copyright notice and this permission notice shall be included in 14315a1350SMichael S. Tsirkin * all copies or substantial portions of the Software. 15315a1350SMichael S. Tsirkin * 16315a1350SMichael S. Tsirkin * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17315a1350SMichael S. Tsirkin * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18315a1350SMichael S. Tsirkin * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19315a1350SMichael S. Tsirkin * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20315a1350SMichael S. Tsirkin * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 21315a1350SMichael S. Tsirkin * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 22315a1350SMichael S. Tsirkin * THE SOFTWARE. 23315a1350SMichael S. Tsirkin */ 24c759b24fSMichael S. Tsirkin #include "hw/hw.h" 25c759b24fSMichael S. Tsirkin #include "hw/pci/pci.h" 26c759b24fSMichael S. Tsirkin #include "hw/pci/pci_bridge.h" 2706aac7bdSMichael S. Tsirkin #include "hw/pci/pci_bus.h" 28568f0690SDavid Gibson #include "hw/pci/pci_host.h" 2983c9089eSPaolo Bonzini #include "monitor/monitor.h" 301422e32dSPaolo Bonzini #include "net/net.h" 319c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 32c759b24fSMichael S. Tsirkin #include "hw/loader.h" 331de7afc9SPaolo Bonzini #include "qemu/range.h" 34315a1350SMichael S. Tsirkin #include "qmp-commands.h" 35c759b24fSMichael S. Tsirkin #include "hw/pci/msi.h" 36c759b24fSMichael S. Tsirkin #include "hw/pci/msix.h" 37022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 38315a1350SMichael S. Tsirkin 39315a1350SMichael S. Tsirkin //#define DEBUG_PCI 40315a1350SMichael S. Tsirkin #ifdef DEBUG_PCI 41315a1350SMichael S. Tsirkin # define PCI_DPRINTF(format, ...) printf(format, ## __VA_ARGS__) 42315a1350SMichael S. Tsirkin #else 43315a1350SMichael S. Tsirkin # define PCI_DPRINTF(format, ...) do { } while (0) 44315a1350SMichael S. Tsirkin #endif 45315a1350SMichael S. Tsirkin 46315a1350SMichael S. Tsirkin static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent); 47315a1350SMichael S. Tsirkin static char *pcibus_get_dev_path(DeviceState *dev); 48315a1350SMichael S. Tsirkin static char *pcibus_get_fw_dev_path(DeviceState *dev); 49315a1350SMichael S. Tsirkin static int pcibus_reset(BusState *qbus); 50315a1350SMichael S. Tsirkin 51315a1350SMichael S. Tsirkin static Property pci_props[] = { 52315a1350SMichael S. Tsirkin DEFINE_PROP_PCI_DEVFN("addr", PCIDevice, devfn, -1), 53315a1350SMichael S. Tsirkin DEFINE_PROP_STRING("romfile", PCIDevice, romfile), 54315a1350SMichael S. Tsirkin DEFINE_PROP_UINT32("rombar", PCIDevice, rom_bar, 1), 55315a1350SMichael S. Tsirkin DEFINE_PROP_BIT("multifunction", PCIDevice, cap_present, 56315a1350SMichael S. Tsirkin QEMU_PCI_CAP_MULTIFUNCTION_BITNR, false), 57315a1350SMichael S. Tsirkin DEFINE_PROP_BIT("command_serr_enable", PCIDevice, cap_present, 58315a1350SMichael S. Tsirkin QEMU_PCI_CAP_SERR_BITNR, true), 59315a1350SMichael S. Tsirkin DEFINE_PROP_END_OF_LIST() 60315a1350SMichael S. Tsirkin }; 61315a1350SMichael S. Tsirkin 62315a1350SMichael S. Tsirkin static void pci_bus_class_init(ObjectClass *klass, void *data) 63315a1350SMichael S. Tsirkin { 64315a1350SMichael S. Tsirkin BusClass *k = BUS_CLASS(klass); 65315a1350SMichael S. Tsirkin 66315a1350SMichael S. Tsirkin k->print_dev = pcibus_dev_print; 67315a1350SMichael S. Tsirkin k->get_dev_path = pcibus_get_dev_path; 68315a1350SMichael S. Tsirkin k->get_fw_dev_path = pcibus_get_fw_dev_path; 69315a1350SMichael S. Tsirkin k->reset = pcibus_reset; 70315a1350SMichael S. Tsirkin } 71315a1350SMichael S. Tsirkin 72315a1350SMichael S. Tsirkin static const TypeInfo pci_bus_info = { 73315a1350SMichael S. Tsirkin .name = TYPE_PCI_BUS, 74315a1350SMichael S. Tsirkin .parent = TYPE_BUS, 75315a1350SMichael S. Tsirkin .instance_size = sizeof(PCIBus), 76315a1350SMichael S. Tsirkin .class_init = pci_bus_class_init, 77315a1350SMichael S. Tsirkin }; 78315a1350SMichael S. Tsirkin 793a861c46SAlex Williamson static const TypeInfo pcie_bus_info = { 803a861c46SAlex Williamson .name = TYPE_PCIE_BUS, 813a861c46SAlex Williamson .parent = TYPE_PCI_BUS, 823a861c46SAlex Williamson }; 833a861c46SAlex Williamson 84315a1350SMichael S. Tsirkin static PCIBus *pci_find_bus_nr(PCIBus *bus, int bus_num); 85315a1350SMichael S. Tsirkin static void pci_update_mappings(PCIDevice *d); 86315a1350SMichael S. Tsirkin static void pci_set_irq(void *opaque, int irq_num, int level); 87315a1350SMichael S. Tsirkin static int pci_add_option_rom(PCIDevice *pdev, bool is_default_rom); 88315a1350SMichael S. Tsirkin static void pci_del_option_rom(PCIDevice *pdev); 89315a1350SMichael S. Tsirkin 90315a1350SMichael S. Tsirkin static uint16_t pci_default_sub_vendor_id = PCI_SUBVENDOR_ID_REDHAT_QUMRANET; 91315a1350SMichael S. Tsirkin static uint16_t pci_default_sub_device_id = PCI_SUBDEVICE_ID_QEMU; 92315a1350SMichael S. Tsirkin 937588e2b0SDavid Gibson static QLIST_HEAD(, PCIHostState) pci_host_bridges; 94315a1350SMichael S. Tsirkin 95315a1350SMichael S. Tsirkin static const VMStateDescription vmstate_pcibus = { 96315a1350SMichael S. Tsirkin .name = "PCIBUS", 97315a1350SMichael S. Tsirkin .version_id = 1, 98315a1350SMichael S. Tsirkin .minimum_version_id = 1, 99315a1350SMichael S. Tsirkin .minimum_version_id_old = 1, 100315a1350SMichael S. Tsirkin .fields = (VMStateField []) { 101315a1350SMichael S. Tsirkin VMSTATE_INT32_EQUAL(nirq, PCIBus), 102315a1350SMichael S. Tsirkin VMSTATE_VARRAY_INT32(irq_count, PCIBus, nirq, 0, vmstate_info_int32, int32_t), 103315a1350SMichael S. Tsirkin VMSTATE_END_OF_LIST() 104315a1350SMichael S. Tsirkin } 105315a1350SMichael S. Tsirkin }; 106315a1350SMichael S. Tsirkin static int pci_bar(PCIDevice *d, int reg) 107315a1350SMichael S. Tsirkin { 108315a1350SMichael S. Tsirkin uint8_t type; 109315a1350SMichael S. Tsirkin 110315a1350SMichael S. Tsirkin if (reg != PCI_ROM_SLOT) 111315a1350SMichael S. Tsirkin return PCI_BASE_ADDRESS_0 + reg * 4; 112315a1350SMichael S. Tsirkin 113315a1350SMichael S. Tsirkin type = d->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION; 114315a1350SMichael S. Tsirkin return type == PCI_HEADER_TYPE_BRIDGE ? PCI_ROM_ADDRESS1 : PCI_ROM_ADDRESS; 115315a1350SMichael S. Tsirkin } 116315a1350SMichael S. Tsirkin 117315a1350SMichael S. Tsirkin static inline int pci_irq_state(PCIDevice *d, int irq_num) 118315a1350SMichael S. Tsirkin { 119315a1350SMichael S. Tsirkin return (d->irq_state >> irq_num) & 0x1; 120315a1350SMichael S. Tsirkin } 121315a1350SMichael S. Tsirkin 122315a1350SMichael S. Tsirkin static inline void pci_set_irq_state(PCIDevice *d, int irq_num, int level) 123315a1350SMichael S. Tsirkin { 124315a1350SMichael S. Tsirkin d->irq_state &= ~(0x1 << irq_num); 125315a1350SMichael S. Tsirkin d->irq_state |= level << irq_num; 126315a1350SMichael S. Tsirkin } 127315a1350SMichael S. Tsirkin 128315a1350SMichael S. Tsirkin static void pci_change_irq_level(PCIDevice *pci_dev, int irq_num, int change) 129315a1350SMichael S. Tsirkin { 130315a1350SMichael S. Tsirkin PCIBus *bus; 131315a1350SMichael S. Tsirkin for (;;) { 132315a1350SMichael S. Tsirkin bus = pci_dev->bus; 133315a1350SMichael S. Tsirkin irq_num = bus->map_irq(pci_dev, irq_num); 134315a1350SMichael S. Tsirkin if (bus->set_irq) 135315a1350SMichael S. Tsirkin break; 136315a1350SMichael S. Tsirkin pci_dev = bus->parent_dev; 137315a1350SMichael S. Tsirkin } 138315a1350SMichael S. Tsirkin bus->irq_count[irq_num] += change; 139315a1350SMichael S. Tsirkin bus->set_irq(bus->irq_opaque, irq_num, bus->irq_count[irq_num] != 0); 140315a1350SMichael S. Tsirkin } 141315a1350SMichael S. Tsirkin 142315a1350SMichael S. Tsirkin int pci_bus_get_irq_level(PCIBus *bus, int irq_num) 143315a1350SMichael S. Tsirkin { 144315a1350SMichael S. Tsirkin assert(irq_num >= 0); 145315a1350SMichael S. Tsirkin assert(irq_num < bus->nirq); 146315a1350SMichael S. Tsirkin return !!bus->irq_count[irq_num]; 147315a1350SMichael S. Tsirkin } 148315a1350SMichael S. Tsirkin 149315a1350SMichael S. Tsirkin /* Update interrupt status bit in config space on interrupt 150315a1350SMichael S. Tsirkin * state change. */ 151315a1350SMichael S. Tsirkin static void pci_update_irq_status(PCIDevice *dev) 152315a1350SMichael S. Tsirkin { 153315a1350SMichael S. Tsirkin if (dev->irq_state) { 154315a1350SMichael S. Tsirkin dev->config[PCI_STATUS] |= PCI_STATUS_INTERRUPT; 155315a1350SMichael S. Tsirkin } else { 156315a1350SMichael S. Tsirkin dev->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT; 157315a1350SMichael S. Tsirkin } 158315a1350SMichael S. Tsirkin } 159315a1350SMichael S. Tsirkin 160315a1350SMichael S. Tsirkin void pci_device_deassert_intx(PCIDevice *dev) 161315a1350SMichael S. Tsirkin { 162315a1350SMichael S. Tsirkin int i; 163315a1350SMichael S. Tsirkin for (i = 0; i < PCI_NUM_PINS; ++i) { 164315a1350SMichael S. Tsirkin qemu_set_irq(dev->irq[i], 0); 165315a1350SMichael S. Tsirkin } 166315a1350SMichael S. Tsirkin } 167315a1350SMichael S. Tsirkin 168315a1350SMichael S. Tsirkin /* 169315a1350SMichael S. Tsirkin * This function is called on #RST and FLR. 170315a1350SMichael S. Tsirkin * FLR if PCI_EXP_DEVCTL_BCR_FLR is set 171315a1350SMichael S. Tsirkin */ 172315a1350SMichael S. Tsirkin void pci_device_reset(PCIDevice *dev) 173315a1350SMichael S. Tsirkin { 174315a1350SMichael S. Tsirkin int r; 175315a1350SMichael S. Tsirkin 176315a1350SMichael S. Tsirkin qdev_reset_all(&dev->qdev); 177315a1350SMichael S. Tsirkin 178315a1350SMichael S. Tsirkin dev->irq_state = 0; 179315a1350SMichael S. Tsirkin pci_update_irq_status(dev); 180315a1350SMichael S. Tsirkin pci_device_deassert_intx(dev); 181315a1350SMichael S. Tsirkin /* Clear all writable bits */ 182315a1350SMichael S. Tsirkin pci_word_test_and_clear_mask(dev->config + PCI_COMMAND, 183315a1350SMichael S. Tsirkin pci_get_word(dev->wmask + PCI_COMMAND) | 184315a1350SMichael S. Tsirkin pci_get_word(dev->w1cmask + PCI_COMMAND)); 185315a1350SMichael S. Tsirkin pci_word_test_and_clear_mask(dev->config + PCI_STATUS, 186315a1350SMichael S. Tsirkin pci_get_word(dev->wmask + PCI_STATUS) | 187315a1350SMichael S. Tsirkin pci_get_word(dev->w1cmask + PCI_STATUS)); 188315a1350SMichael S. Tsirkin dev->config[PCI_CACHE_LINE_SIZE] = 0x0; 189315a1350SMichael S. Tsirkin dev->config[PCI_INTERRUPT_LINE] = 0x0; 190315a1350SMichael S. Tsirkin for (r = 0; r < PCI_NUM_REGIONS; ++r) { 191315a1350SMichael S. Tsirkin PCIIORegion *region = &dev->io_regions[r]; 192315a1350SMichael S. Tsirkin if (!region->size) { 193315a1350SMichael S. Tsirkin continue; 194315a1350SMichael S. Tsirkin } 195315a1350SMichael S. Tsirkin 196315a1350SMichael S. Tsirkin if (!(region->type & PCI_BASE_ADDRESS_SPACE_IO) && 197315a1350SMichael S. Tsirkin region->type & PCI_BASE_ADDRESS_MEM_TYPE_64) { 198315a1350SMichael S. Tsirkin pci_set_quad(dev->config + pci_bar(dev, r), region->type); 199315a1350SMichael S. Tsirkin } else { 200315a1350SMichael S. Tsirkin pci_set_long(dev->config + pci_bar(dev, r), region->type); 201315a1350SMichael S. Tsirkin } 202315a1350SMichael S. Tsirkin } 203315a1350SMichael S. Tsirkin pci_update_mappings(dev); 204315a1350SMichael S. Tsirkin 205315a1350SMichael S. Tsirkin msi_reset(dev); 206315a1350SMichael S. Tsirkin msix_reset(dev); 207315a1350SMichael S. Tsirkin } 208315a1350SMichael S. Tsirkin 209315a1350SMichael S. Tsirkin /* 210315a1350SMichael S. Tsirkin * Trigger pci bus reset under a given bus. 211315a1350SMichael S. Tsirkin * To be called on RST# assert. 212315a1350SMichael S. Tsirkin */ 213315a1350SMichael S. Tsirkin void pci_bus_reset(PCIBus *bus) 214315a1350SMichael S. Tsirkin { 215315a1350SMichael S. Tsirkin int i; 216315a1350SMichael S. Tsirkin 217315a1350SMichael S. Tsirkin for (i = 0; i < bus->nirq; i++) { 218315a1350SMichael S. Tsirkin bus->irq_count[i] = 0; 219315a1350SMichael S. Tsirkin } 220315a1350SMichael S. Tsirkin for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) { 221315a1350SMichael S. Tsirkin if (bus->devices[i]) { 222315a1350SMichael S. Tsirkin pci_device_reset(bus->devices[i]); 223315a1350SMichael S. Tsirkin } 224315a1350SMichael S. Tsirkin } 225315a1350SMichael S. Tsirkin } 226315a1350SMichael S. Tsirkin 227315a1350SMichael S. Tsirkin static int pcibus_reset(BusState *qbus) 228315a1350SMichael S. Tsirkin { 229315a1350SMichael S. Tsirkin pci_bus_reset(DO_UPCAST(PCIBus, qbus, qbus)); 230315a1350SMichael S. Tsirkin 231315a1350SMichael S. Tsirkin /* topology traverse is done by pci_bus_reset(). 232315a1350SMichael S. Tsirkin Tell qbus/qdev walker not to traverse the tree */ 233315a1350SMichael S. Tsirkin return 1; 234315a1350SMichael S. Tsirkin } 235315a1350SMichael S. Tsirkin 2367588e2b0SDavid Gibson static void pci_host_bus_register(PCIBus *bus, DeviceState *parent) 237315a1350SMichael S. Tsirkin { 2387588e2b0SDavid Gibson PCIHostState *host_bridge = PCI_HOST_BRIDGE(parent); 2397588e2b0SDavid Gibson 2407588e2b0SDavid Gibson QLIST_INSERT_HEAD(&pci_host_bridges, host_bridge, next); 241315a1350SMichael S. Tsirkin } 242315a1350SMichael S. Tsirkin 2431ef7a2a2SDavid Gibson PCIBus *pci_find_primary_bus(void) 244315a1350SMichael S. Tsirkin { 2459bc47305SDavid Gibson PCIBus *primary_bus = NULL; 2467588e2b0SDavid Gibson PCIHostState *host; 247315a1350SMichael S. Tsirkin 2487588e2b0SDavid Gibson QLIST_FOREACH(host, &pci_host_bridges, next) { 2499bc47305SDavid Gibson if (primary_bus) { 2509bc47305SDavid Gibson /* We have multiple root buses, refuse to select a primary */ 251315a1350SMichael S. Tsirkin return NULL; 252315a1350SMichael S. Tsirkin } 2539bc47305SDavid Gibson primary_bus = host->bus; 254315a1350SMichael S. Tsirkin } 255315a1350SMichael S. Tsirkin 2569bc47305SDavid Gibson return primary_bus; 257315a1350SMichael S. Tsirkin } 258315a1350SMichael S. Tsirkin 259c473d18dSDavid Gibson PCIBus *pci_device_root_bus(const PCIDevice *d) 260315a1350SMichael S. Tsirkin { 261c473d18dSDavid Gibson PCIBus *bus = d->bus; 262315a1350SMichael S. Tsirkin 263315a1350SMichael S. Tsirkin while ((d = bus->parent_dev) != NULL) { 264315a1350SMichael S. Tsirkin bus = d->bus; 265315a1350SMichael S. Tsirkin } 266315a1350SMichael S. Tsirkin 267c473d18dSDavid Gibson return bus; 268315a1350SMichael S. Tsirkin } 269315a1350SMichael S. Tsirkin 270568f0690SDavid Gibson const char *pci_root_bus_path(PCIDevice *dev) 271c473d18dSDavid Gibson { 272568f0690SDavid Gibson PCIBus *rootbus = pci_device_root_bus(dev); 273568f0690SDavid Gibson PCIHostState *host_bridge = PCI_HOST_BRIDGE(rootbus->qbus.parent); 274568f0690SDavid Gibson PCIHostBridgeClass *hc = PCI_HOST_BRIDGE_GET_CLASS(host_bridge); 275c473d18dSDavid Gibson 276568f0690SDavid Gibson assert(!rootbus->parent_dev); 277568f0690SDavid Gibson assert(host_bridge->bus == rootbus); 278568f0690SDavid Gibson 279568f0690SDavid Gibson if (hc->root_bus_path) { 280568f0690SDavid Gibson return (*hc->root_bus_path)(host_bridge, rootbus); 281315a1350SMichael S. Tsirkin } 282315a1350SMichael S. Tsirkin 283568f0690SDavid Gibson return rootbus->qbus.name; 284315a1350SMichael S. Tsirkin } 285315a1350SMichael S. Tsirkin 2864fec6404SPaolo Bonzini static void pci_bus_init(PCIBus *bus, DeviceState *parent, 287315a1350SMichael S. Tsirkin const char *name, 288315a1350SMichael S. Tsirkin MemoryRegion *address_space_mem, 289315a1350SMichael S. Tsirkin MemoryRegion *address_space_io, 290315a1350SMichael S. Tsirkin uint8_t devfn_min) 291315a1350SMichael S. Tsirkin { 292315a1350SMichael S. Tsirkin assert(PCI_FUNC(devfn_min) == 0); 293315a1350SMichael S. Tsirkin bus->devfn_min = devfn_min; 294315a1350SMichael S. Tsirkin bus->address_space_mem = address_space_mem; 295315a1350SMichael S. Tsirkin bus->address_space_io = address_space_io; 296315a1350SMichael S. Tsirkin 297315a1350SMichael S. Tsirkin /* host bridge */ 298315a1350SMichael S. Tsirkin QLIST_INIT(&bus->child); 2992b8cc89aSDavid Gibson 3007588e2b0SDavid Gibson pci_host_bus_register(bus, parent); 301315a1350SMichael S. Tsirkin 302315a1350SMichael S. Tsirkin vmstate_register(NULL, -1, &vmstate_pcibus, bus); 303315a1350SMichael S. Tsirkin } 304315a1350SMichael S. Tsirkin 3058c0bf9e2SAlex Williamson bool pci_bus_is_express(PCIBus *bus) 3068c0bf9e2SAlex Williamson { 3078c0bf9e2SAlex Williamson return object_dynamic_cast(OBJECT(bus), TYPE_PCIE_BUS); 3088c0bf9e2SAlex Williamson } 3098c0bf9e2SAlex Williamson 3100889464aSAlex Williamson bool pci_bus_is_root(PCIBus *bus) 3110889464aSAlex Williamson { 3120889464aSAlex Williamson return !bus->parent_dev; 3130889464aSAlex Williamson } 3140889464aSAlex Williamson 315dd301ca6SAndreas Färber void pci_bus_new_inplace(PCIBus *bus, size_t bus_size, DeviceState *parent, 3164fec6404SPaolo Bonzini const char *name, 3174fec6404SPaolo Bonzini MemoryRegion *address_space_mem, 3184fec6404SPaolo Bonzini MemoryRegion *address_space_io, 31960a0e443SAlex Williamson uint8_t devfn_min, const char *typename) 3204fec6404SPaolo Bonzini { 321*fb17dfe0SAndreas Färber qbus_create_inplace(bus, bus_size, typename, parent, name); 3224fec6404SPaolo Bonzini pci_bus_init(bus, parent, name, address_space_mem, 3234fec6404SPaolo Bonzini address_space_io, devfn_min); 3244fec6404SPaolo Bonzini } 3254fec6404SPaolo Bonzini 326315a1350SMichael S. Tsirkin PCIBus *pci_bus_new(DeviceState *parent, const char *name, 327315a1350SMichael S. Tsirkin MemoryRegion *address_space_mem, 328315a1350SMichael S. Tsirkin MemoryRegion *address_space_io, 32960a0e443SAlex Williamson uint8_t devfn_min, const char *typename) 330315a1350SMichael S. Tsirkin { 331315a1350SMichael S. Tsirkin PCIBus *bus; 332315a1350SMichael S. Tsirkin 33360a0e443SAlex Williamson bus = PCI_BUS(qbus_create(typename, parent, name)); 3344fec6404SPaolo Bonzini pci_bus_init(bus, parent, name, address_space_mem, 335315a1350SMichael S. Tsirkin address_space_io, devfn_min); 336315a1350SMichael S. Tsirkin return bus; 337315a1350SMichael S. Tsirkin } 338315a1350SMichael S. Tsirkin 339315a1350SMichael S. Tsirkin void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq, 340315a1350SMichael S. Tsirkin void *irq_opaque, int nirq) 341315a1350SMichael S. Tsirkin { 342315a1350SMichael S. Tsirkin bus->set_irq = set_irq; 343315a1350SMichael S. Tsirkin bus->map_irq = map_irq; 344315a1350SMichael S. Tsirkin bus->irq_opaque = irq_opaque; 345315a1350SMichael S. Tsirkin bus->nirq = nirq; 346315a1350SMichael S. Tsirkin bus->irq_count = g_malloc0(nirq * sizeof(bus->irq_count[0])); 347315a1350SMichael S. Tsirkin } 348315a1350SMichael S. Tsirkin 349315a1350SMichael S. Tsirkin void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug, DeviceState *qdev) 350315a1350SMichael S. Tsirkin { 351315a1350SMichael S. Tsirkin bus->qbus.allow_hotplug = 1; 352315a1350SMichael S. Tsirkin bus->hotplug = hotplug; 353315a1350SMichael S. Tsirkin bus->hotplug_qdev = qdev; 354315a1350SMichael S. Tsirkin } 355315a1350SMichael S. Tsirkin 356315a1350SMichael S. Tsirkin PCIBus *pci_register_bus(DeviceState *parent, const char *name, 357315a1350SMichael S. Tsirkin pci_set_irq_fn set_irq, pci_map_irq_fn map_irq, 358315a1350SMichael S. Tsirkin void *irq_opaque, 359315a1350SMichael S. Tsirkin MemoryRegion *address_space_mem, 360315a1350SMichael S. Tsirkin MemoryRegion *address_space_io, 36160a0e443SAlex Williamson uint8_t devfn_min, int nirq, const char *typename) 362315a1350SMichael S. Tsirkin { 363315a1350SMichael S. Tsirkin PCIBus *bus; 364315a1350SMichael S. Tsirkin 365315a1350SMichael S. Tsirkin bus = pci_bus_new(parent, name, address_space_mem, 36660a0e443SAlex Williamson address_space_io, devfn_min, typename); 367315a1350SMichael S. Tsirkin pci_bus_irqs(bus, set_irq, map_irq, irq_opaque, nirq); 368315a1350SMichael S. Tsirkin return bus; 369315a1350SMichael S. Tsirkin } 370315a1350SMichael S. Tsirkin 371315a1350SMichael S. Tsirkin int pci_bus_num(PCIBus *s) 372315a1350SMichael S. Tsirkin { 3730889464aSAlex Williamson if (pci_bus_is_root(s)) 374315a1350SMichael S. Tsirkin return 0; /* pci host bridge */ 375315a1350SMichael S. Tsirkin return s->parent_dev->config[PCI_SECONDARY_BUS]; 376315a1350SMichael S. Tsirkin } 377315a1350SMichael S. Tsirkin 378315a1350SMichael S. Tsirkin static int get_pci_config_device(QEMUFile *f, void *pv, size_t size) 379315a1350SMichael S. Tsirkin { 380315a1350SMichael S. Tsirkin PCIDevice *s = container_of(pv, PCIDevice, config); 381e78e9ae4SDon Koch PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(s); 382315a1350SMichael S. Tsirkin uint8_t *config; 383315a1350SMichael S. Tsirkin int i; 384315a1350SMichael S. Tsirkin 385315a1350SMichael S. Tsirkin assert(size == pci_config_size(s)); 386315a1350SMichael S. Tsirkin config = g_malloc(size); 387315a1350SMichael S. Tsirkin 388315a1350SMichael S. Tsirkin qemu_get_buffer(f, config, size); 389315a1350SMichael S. Tsirkin for (i = 0; i < size; ++i) { 390315a1350SMichael S. Tsirkin if ((config[i] ^ s->config[i]) & 391315a1350SMichael S. Tsirkin s->cmask[i] & ~s->wmask[i] & ~s->w1cmask[i]) { 392315a1350SMichael S. Tsirkin g_free(config); 393315a1350SMichael S. Tsirkin return -EINVAL; 394315a1350SMichael S. Tsirkin } 395315a1350SMichael S. Tsirkin } 396315a1350SMichael S. Tsirkin memcpy(s->config, config, size); 397315a1350SMichael S. Tsirkin 398315a1350SMichael S. Tsirkin pci_update_mappings(s); 399e78e9ae4SDon Koch if (pc->is_bridge) { 400f055e96bSAndreas Färber PCIBridge *b = PCI_BRIDGE(s); 401e78e9ae4SDon Koch pci_bridge_update_mappings(b); 402e78e9ae4SDon Koch } 403315a1350SMichael S. Tsirkin 404315a1350SMichael S. Tsirkin memory_region_set_enabled(&s->bus_master_enable_region, 405315a1350SMichael S. Tsirkin pci_get_word(s->config + PCI_COMMAND) 406315a1350SMichael S. Tsirkin & PCI_COMMAND_MASTER); 407315a1350SMichael S. Tsirkin 408315a1350SMichael S. Tsirkin g_free(config); 409315a1350SMichael S. Tsirkin return 0; 410315a1350SMichael S. Tsirkin } 411315a1350SMichael S. Tsirkin 412315a1350SMichael S. Tsirkin /* just put buffer */ 413315a1350SMichael S. Tsirkin static void put_pci_config_device(QEMUFile *f, void *pv, size_t size) 414315a1350SMichael S. Tsirkin { 415315a1350SMichael S. Tsirkin const uint8_t **v = pv; 416315a1350SMichael S. Tsirkin assert(size == pci_config_size(container_of(pv, PCIDevice, config))); 417315a1350SMichael S. Tsirkin qemu_put_buffer(f, *v, size); 418315a1350SMichael S. Tsirkin } 419315a1350SMichael S. Tsirkin 420315a1350SMichael S. Tsirkin static VMStateInfo vmstate_info_pci_config = { 421315a1350SMichael S. Tsirkin .name = "pci config", 422315a1350SMichael S. Tsirkin .get = get_pci_config_device, 423315a1350SMichael S. Tsirkin .put = put_pci_config_device, 424315a1350SMichael S. Tsirkin }; 425315a1350SMichael S. Tsirkin 426315a1350SMichael S. Tsirkin static int get_pci_irq_state(QEMUFile *f, void *pv, size_t size) 427315a1350SMichael S. Tsirkin { 428315a1350SMichael S. Tsirkin PCIDevice *s = container_of(pv, PCIDevice, irq_state); 429315a1350SMichael S. Tsirkin uint32_t irq_state[PCI_NUM_PINS]; 430315a1350SMichael S. Tsirkin int i; 431315a1350SMichael S. Tsirkin for (i = 0; i < PCI_NUM_PINS; ++i) { 432315a1350SMichael S. Tsirkin irq_state[i] = qemu_get_be32(f); 433315a1350SMichael S. Tsirkin if (irq_state[i] != 0x1 && irq_state[i] != 0) { 434315a1350SMichael S. Tsirkin fprintf(stderr, "irq state %d: must be 0 or 1.\n", 435315a1350SMichael S. Tsirkin irq_state[i]); 436315a1350SMichael S. Tsirkin return -EINVAL; 437315a1350SMichael S. Tsirkin } 438315a1350SMichael S. Tsirkin } 439315a1350SMichael S. Tsirkin 440315a1350SMichael S. Tsirkin for (i = 0; i < PCI_NUM_PINS; ++i) { 441315a1350SMichael S. Tsirkin pci_set_irq_state(s, i, irq_state[i]); 442315a1350SMichael S. Tsirkin } 443315a1350SMichael S. Tsirkin 444315a1350SMichael S. Tsirkin return 0; 445315a1350SMichael S. Tsirkin } 446315a1350SMichael S. Tsirkin 447315a1350SMichael S. Tsirkin static void put_pci_irq_state(QEMUFile *f, void *pv, size_t size) 448315a1350SMichael S. Tsirkin { 449315a1350SMichael S. Tsirkin int i; 450315a1350SMichael S. Tsirkin PCIDevice *s = container_of(pv, PCIDevice, irq_state); 451315a1350SMichael S. Tsirkin 452315a1350SMichael S. Tsirkin for (i = 0; i < PCI_NUM_PINS; ++i) { 453315a1350SMichael S. Tsirkin qemu_put_be32(f, pci_irq_state(s, i)); 454315a1350SMichael S. Tsirkin } 455315a1350SMichael S. Tsirkin } 456315a1350SMichael S. Tsirkin 457315a1350SMichael S. Tsirkin static VMStateInfo vmstate_info_pci_irq_state = { 458315a1350SMichael S. Tsirkin .name = "pci irq state", 459315a1350SMichael S. Tsirkin .get = get_pci_irq_state, 460315a1350SMichael S. Tsirkin .put = put_pci_irq_state, 461315a1350SMichael S. Tsirkin }; 462315a1350SMichael S. Tsirkin 463315a1350SMichael S. Tsirkin const VMStateDescription vmstate_pci_device = { 464315a1350SMichael S. Tsirkin .name = "PCIDevice", 465315a1350SMichael S. Tsirkin .version_id = 2, 466315a1350SMichael S. Tsirkin .minimum_version_id = 1, 467315a1350SMichael S. Tsirkin .minimum_version_id_old = 1, 468315a1350SMichael S. Tsirkin .fields = (VMStateField []) { 469315a1350SMichael S. Tsirkin VMSTATE_INT32_LE(version_id, PCIDevice), 470315a1350SMichael S. Tsirkin VMSTATE_BUFFER_UNSAFE_INFO(config, PCIDevice, 0, 471315a1350SMichael S. Tsirkin vmstate_info_pci_config, 472315a1350SMichael S. Tsirkin PCI_CONFIG_SPACE_SIZE), 473315a1350SMichael S. Tsirkin VMSTATE_BUFFER_UNSAFE_INFO(irq_state, PCIDevice, 2, 474315a1350SMichael S. Tsirkin vmstate_info_pci_irq_state, 475315a1350SMichael S. Tsirkin PCI_NUM_PINS * sizeof(int32_t)), 476315a1350SMichael S. Tsirkin VMSTATE_END_OF_LIST() 477315a1350SMichael S. Tsirkin } 478315a1350SMichael S. Tsirkin }; 479315a1350SMichael S. Tsirkin 480315a1350SMichael S. Tsirkin const VMStateDescription vmstate_pcie_device = { 481315a1350SMichael S. Tsirkin .name = "PCIEDevice", 482315a1350SMichael S. Tsirkin .version_id = 2, 483315a1350SMichael S. Tsirkin .minimum_version_id = 1, 484315a1350SMichael S. Tsirkin .minimum_version_id_old = 1, 485315a1350SMichael S. Tsirkin .fields = (VMStateField []) { 486315a1350SMichael S. Tsirkin VMSTATE_INT32_LE(version_id, PCIDevice), 487315a1350SMichael S. Tsirkin VMSTATE_BUFFER_UNSAFE_INFO(config, PCIDevice, 0, 488315a1350SMichael S. Tsirkin vmstate_info_pci_config, 489315a1350SMichael S. Tsirkin PCIE_CONFIG_SPACE_SIZE), 490315a1350SMichael S. Tsirkin VMSTATE_BUFFER_UNSAFE_INFO(irq_state, PCIDevice, 2, 491315a1350SMichael S. Tsirkin vmstate_info_pci_irq_state, 492315a1350SMichael S. Tsirkin PCI_NUM_PINS * sizeof(int32_t)), 493315a1350SMichael S. Tsirkin VMSTATE_END_OF_LIST() 494315a1350SMichael S. Tsirkin } 495315a1350SMichael S. Tsirkin }; 496315a1350SMichael S. Tsirkin 497315a1350SMichael S. Tsirkin static inline const VMStateDescription *pci_get_vmstate(PCIDevice *s) 498315a1350SMichael S. Tsirkin { 499315a1350SMichael S. Tsirkin return pci_is_express(s) ? &vmstate_pcie_device : &vmstate_pci_device; 500315a1350SMichael S. Tsirkin } 501315a1350SMichael S. Tsirkin 502315a1350SMichael S. Tsirkin void pci_device_save(PCIDevice *s, QEMUFile *f) 503315a1350SMichael S. Tsirkin { 504315a1350SMichael S. Tsirkin /* Clear interrupt status bit: it is implicit 505315a1350SMichael S. Tsirkin * in irq_state which we are saving. 506315a1350SMichael S. Tsirkin * This makes us compatible with old devices 507315a1350SMichael S. Tsirkin * which never set or clear this bit. */ 508315a1350SMichael S. Tsirkin s->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT; 509315a1350SMichael S. Tsirkin vmstate_save_state(f, pci_get_vmstate(s), s); 510315a1350SMichael S. Tsirkin /* Restore the interrupt status bit. */ 511315a1350SMichael S. Tsirkin pci_update_irq_status(s); 512315a1350SMichael S. Tsirkin } 513315a1350SMichael S. Tsirkin 514315a1350SMichael S. Tsirkin int pci_device_load(PCIDevice *s, QEMUFile *f) 515315a1350SMichael S. Tsirkin { 516315a1350SMichael S. Tsirkin int ret; 517315a1350SMichael S. Tsirkin ret = vmstate_load_state(f, pci_get_vmstate(s), s, s->version_id); 518315a1350SMichael S. Tsirkin /* Restore the interrupt status bit. */ 519315a1350SMichael S. Tsirkin pci_update_irq_status(s); 520315a1350SMichael S. Tsirkin return ret; 521315a1350SMichael S. Tsirkin } 522315a1350SMichael S. Tsirkin 523315a1350SMichael S. Tsirkin static void pci_set_default_subsystem_id(PCIDevice *pci_dev) 524315a1350SMichael S. Tsirkin { 525315a1350SMichael S. Tsirkin pci_set_word(pci_dev->config + PCI_SUBSYSTEM_VENDOR_ID, 526315a1350SMichael S. Tsirkin pci_default_sub_vendor_id); 527315a1350SMichael S. Tsirkin pci_set_word(pci_dev->config + PCI_SUBSYSTEM_ID, 528315a1350SMichael S. Tsirkin pci_default_sub_device_id); 529315a1350SMichael S. Tsirkin } 530315a1350SMichael S. Tsirkin 531315a1350SMichael S. Tsirkin /* 532315a1350SMichael S. Tsirkin * Parse [[<domain>:]<bus>:]<slot>, return -1 on error if funcp == NULL 533315a1350SMichael S. Tsirkin * [[<domain>:]<bus>:]<slot>.<func>, return -1 on error 534315a1350SMichael S. Tsirkin */ 5356ac363b5SDavid Gibson int pci_parse_devaddr(const char *addr, int *domp, int *busp, 536315a1350SMichael S. Tsirkin unsigned int *slotp, unsigned int *funcp) 537315a1350SMichael S. Tsirkin { 538315a1350SMichael S. Tsirkin const char *p; 539315a1350SMichael S. Tsirkin char *e; 540315a1350SMichael S. Tsirkin unsigned long val; 541315a1350SMichael S. Tsirkin unsigned long dom = 0, bus = 0; 542315a1350SMichael S. Tsirkin unsigned int slot = 0; 543315a1350SMichael S. Tsirkin unsigned int func = 0; 544315a1350SMichael S. Tsirkin 545315a1350SMichael S. Tsirkin p = addr; 546315a1350SMichael S. Tsirkin val = strtoul(p, &e, 16); 547315a1350SMichael S. Tsirkin if (e == p) 548315a1350SMichael S. Tsirkin return -1; 549315a1350SMichael S. Tsirkin if (*e == ':') { 550315a1350SMichael S. Tsirkin bus = val; 551315a1350SMichael S. Tsirkin p = e + 1; 552315a1350SMichael S. Tsirkin val = strtoul(p, &e, 16); 553315a1350SMichael S. Tsirkin if (e == p) 554315a1350SMichael S. Tsirkin return -1; 555315a1350SMichael S. Tsirkin if (*e == ':') { 556315a1350SMichael S. Tsirkin dom = bus; 557315a1350SMichael S. Tsirkin bus = val; 558315a1350SMichael S. Tsirkin p = e + 1; 559315a1350SMichael S. Tsirkin val = strtoul(p, &e, 16); 560315a1350SMichael S. Tsirkin if (e == p) 561315a1350SMichael S. Tsirkin return -1; 562315a1350SMichael S. Tsirkin } 563315a1350SMichael S. Tsirkin } 564315a1350SMichael S. Tsirkin 565315a1350SMichael S. Tsirkin slot = val; 566315a1350SMichael S. Tsirkin 567315a1350SMichael S. Tsirkin if (funcp != NULL) { 568315a1350SMichael S. Tsirkin if (*e != '.') 569315a1350SMichael S. Tsirkin return -1; 570315a1350SMichael S. Tsirkin 571315a1350SMichael S. Tsirkin p = e + 1; 572315a1350SMichael S. Tsirkin val = strtoul(p, &e, 16); 573315a1350SMichael S. Tsirkin if (e == p) 574315a1350SMichael S. Tsirkin return -1; 575315a1350SMichael S. Tsirkin 576315a1350SMichael S. Tsirkin func = val; 577315a1350SMichael S. Tsirkin } 578315a1350SMichael S. Tsirkin 579315a1350SMichael S. Tsirkin /* if funcp == NULL func is 0 */ 580315a1350SMichael S. Tsirkin if (dom > 0xffff || bus > 0xff || slot > 0x1f || func > 7) 581315a1350SMichael S. Tsirkin return -1; 582315a1350SMichael S. Tsirkin 583315a1350SMichael S. Tsirkin if (*e) 584315a1350SMichael S. Tsirkin return -1; 585315a1350SMichael S. Tsirkin 586315a1350SMichael S. Tsirkin *domp = dom; 587315a1350SMichael S. Tsirkin *busp = bus; 588315a1350SMichael S. Tsirkin *slotp = slot; 589315a1350SMichael S. Tsirkin if (funcp != NULL) 590315a1350SMichael S. Tsirkin *funcp = func; 591315a1350SMichael S. Tsirkin return 0; 592315a1350SMichael S. Tsirkin } 593315a1350SMichael S. Tsirkin 59485c6e4faSDavid Gibson PCIBus *pci_get_bus_devfn(int *devfnp, PCIBus *root, const char *devaddr) 595315a1350SMichael S. Tsirkin { 596315a1350SMichael S. Tsirkin int dom, bus; 597315a1350SMichael S. Tsirkin unsigned slot; 598315a1350SMichael S. Tsirkin 59985c6e4faSDavid Gibson assert(!root->parent_dev); 60085c6e4faSDavid Gibson 6011ef7a2a2SDavid Gibson if (!root) { 6021ef7a2a2SDavid Gibson fprintf(stderr, "No primary PCI bus\n"); 6031ef7a2a2SDavid Gibson return NULL; 6041ef7a2a2SDavid Gibson } 6051ef7a2a2SDavid Gibson 606315a1350SMichael S. Tsirkin if (!devaddr) { 607315a1350SMichael S. Tsirkin *devfnp = -1; 6081ef7a2a2SDavid Gibson return pci_find_bus_nr(root, 0); 609315a1350SMichael S. Tsirkin } 610315a1350SMichael S. Tsirkin 611315a1350SMichael S. Tsirkin if (pci_parse_devaddr(devaddr, &dom, &bus, &slot, NULL) < 0) { 612315a1350SMichael S. Tsirkin return NULL; 613315a1350SMichael S. Tsirkin } 614315a1350SMichael S. Tsirkin 6151ef7a2a2SDavid Gibson if (dom != 0) { 6161ef7a2a2SDavid Gibson fprintf(stderr, "No support for non-zero PCI domains\n"); 6171ef7a2a2SDavid Gibson return NULL; 6181ef7a2a2SDavid Gibson } 6191ef7a2a2SDavid Gibson 620315a1350SMichael S. Tsirkin *devfnp = PCI_DEVFN(slot, 0); 6211ef7a2a2SDavid Gibson return pci_find_bus_nr(root, bus); 622315a1350SMichael S. Tsirkin } 623315a1350SMichael S. Tsirkin 624315a1350SMichael S. Tsirkin static void pci_init_cmask(PCIDevice *dev) 625315a1350SMichael S. Tsirkin { 626315a1350SMichael S. Tsirkin pci_set_word(dev->cmask + PCI_VENDOR_ID, 0xffff); 627315a1350SMichael S. Tsirkin pci_set_word(dev->cmask + PCI_DEVICE_ID, 0xffff); 628315a1350SMichael S. Tsirkin dev->cmask[PCI_STATUS] = PCI_STATUS_CAP_LIST; 629315a1350SMichael S. Tsirkin dev->cmask[PCI_REVISION_ID] = 0xff; 630315a1350SMichael S. Tsirkin dev->cmask[PCI_CLASS_PROG] = 0xff; 631315a1350SMichael S. Tsirkin pci_set_word(dev->cmask + PCI_CLASS_DEVICE, 0xffff); 632315a1350SMichael S. Tsirkin dev->cmask[PCI_HEADER_TYPE] = 0xff; 633315a1350SMichael S. Tsirkin dev->cmask[PCI_CAPABILITY_LIST] = 0xff; 634315a1350SMichael S. Tsirkin } 635315a1350SMichael S. Tsirkin 636315a1350SMichael S. Tsirkin static void pci_init_wmask(PCIDevice *dev) 637315a1350SMichael S. Tsirkin { 638315a1350SMichael S. Tsirkin int config_size = pci_config_size(dev); 639315a1350SMichael S. Tsirkin 640315a1350SMichael S. Tsirkin dev->wmask[PCI_CACHE_LINE_SIZE] = 0xff; 641315a1350SMichael S. Tsirkin dev->wmask[PCI_INTERRUPT_LINE] = 0xff; 642315a1350SMichael S. Tsirkin pci_set_word(dev->wmask + PCI_COMMAND, 643315a1350SMichael S. Tsirkin PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER | 644315a1350SMichael S. Tsirkin PCI_COMMAND_INTX_DISABLE); 645315a1350SMichael S. Tsirkin if (dev->cap_present & QEMU_PCI_CAP_SERR) { 646315a1350SMichael S. Tsirkin pci_word_test_and_set_mask(dev->wmask + PCI_COMMAND, PCI_COMMAND_SERR); 647315a1350SMichael S. Tsirkin } 648315a1350SMichael S. Tsirkin 649315a1350SMichael S. Tsirkin memset(dev->wmask + PCI_CONFIG_HEADER_SIZE, 0xff, 650315a1350SMichael S. Tsirkin config_size - PCI_CONFIG_HEADER_SIZE); 651315a1350SMichael S. Tsirkin } 652315a1350SMichael S. Tsirkin 653315a1350SMichael S. Tsirkin static void pci_init_w1cmask(PCIDevice *dev) 654315a1350SMichael S. Tsirkin { 655315a1350SMichael S. Tsirkin /* 656315a1350SMichael S. Tsirkin * Note: It's okay to set w1cmask even for readonly bits as 657315a1350SMichael S. Tsirkin * long as their value is hardwired to 0. 658315a1350SMichael S. Tsirkin */ 659315a1350SMichael S. Tsirkin pci_set_word(dev->w1cmask + PCI_STATUS, 660315a1350SMichael S. Tsirkin PCI_STATUS_PARITY | PCI_STATUS_SIG_TARGET_ABORT | 661315a1350SMichael S. Tsirkin PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_REC_MASTER_ABORT | 662315a1350SMichael S. Tsirkin PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_DETECTED_PARITY); 663315a1350SMichael S. Tsirkin } 664315a1350SMichael S. Tsirkin 665315a1350SMichael S. Tsirkin static void pci_init_mask_bridge(PCIDevice *d) 666315a1350SMichael S. Tsirkin { 667315a1350SMichael S. Tsirkin /* PCI_PRIMARY_BUS, PCI_SECONDARY_BUS, PCI_SUBORDINATE_BUS and 668315a1350SMichael S. Tsirkin PCI_SEC_LETENCY_TIMER */ 669315a1350SMichael S. Tsirkin memset(d->wmask + PCI_PRIMARY_BUS, 0xff, 4); 670315a1350SMichael S. Tsirkin 671315a1350SMichael S. Tsirkin /* base and limit */ 672315a1350SMichael S. Tsirkin d->wmask[PCI_IO_BASE] = PCI_IO_RANGE_MASK & 0xff; 673315a1350SMichael S. Tsirkin d->wmask[PCI_IO_LIMIT] = PCI_IO_RANGE_MASK & 0xff; 674315a1350SMichael S. Tsirkin pci_set_word(d->wmask + PCI_MEMORY_BASE, 675315a1350SMichael S. Tsirkin PCI_MEMORY_RANGE_MASK & 0xffff); 676315a1350SMichael S. Tsirkin pci_set_word(d->wmask + PCI_MEMORY_LIMIT, 677315a1350SMichael S. Tsirkin PCI_MEMORY_RANGE_MASK & 0xffff); 678315a1350SMichael S. Tsirkin pci_set_word(d->wmask + PCI_PREF_MEMORY_BASE, 679315a1350SMichael S. Tsirkin PCI_PREF_RANGE_MASK & 0xffff); 680315a1350SMichael S. Tsirkin pci_set_word(d->wmask + PCI_PREF_MEMORY_LIMIT, 681315a1350SMichael S. Tsirkin PCI_PREF_RANGE_MASK & 0xffff); 682315a1350SMichael S. Tsirkin 683315a1350SMichael S. Tsirkin /* PCI_PREF_BASE_UPPER32 and PCI_PREF_LIMIT_UPPER32 */ 684315a1350SMichael S. Tsirkin memset(d->wmask + PCI_PREF_BASE_UPPER32, 0xff, 8); 685315a1350SMichael S. Tsirkin 686315a1350SMichael S. Tsirkin /* Supported memory and i/o types */ 687315a1350SMichael S. Tsirkin d->config[PCI_IO_BASE] |= PCI_IO_RANGE_TYPE_16; 688315a1350SMichael S. Tsirkin d->config[PCI_IO_LIMIT] |= PCI_IO_RANGE_TYPE_16; 689315a1350SMichael S. Tsirkin pci_word_test_and_set_mask(d->config + PCI_PREF_MEMORY_BASE, 690315a1350SMichael S. Tsirkin PCI_PREF_RANGE_TYPE_64); 691315a1350SMichael S. Tsirkin pci_word_test_and_set_mask(d->config + PCI_PREF_MEMORY_LIMIT, 692315a1350SMichael S. Tsirkin PCI_PREF_RANGE_TYPE_64); 693315a1350SMichael S. Tsirkin 694ba7d8515SAlex Williamson /* 695ba7d8515SAlex Williamson * TODO: Bridges default to 10-bit VGA decoding but we currently only 696ba7d8515SAlex Williamson * implement 16-bit decoding (no alias support). 697ba7d8515SAlex Williamson */ 698315a1350SMichael S. Tsirkin pci_set_word(d->wmask + PCI_BRIDGE_CONTROL, 699315a1350SMichael S. Tsirkin PCI_BRIDGE_CTL_PARITY | 700315a1350SMichael S. Tsirkin PCI_BRIDGE_CTL_SERR | 701315a1350SMichael S. Tsirkin PCI_BRIDGE_CTL_ISA | 702315a1350SMichael S. Tsirkin PCI_BRIDGE_CTL_VGA | 703315a1350SMichael S. Tsirkin PCI_BRIDGE_CTL_VGA_16BIT | 704315a1350SMichael S. Tsirkin PCI_BRIDGE_CTL_MASTER_ABORT | 705315a1350SMichael S. Tsirkin PCI_BRIDGE_CTL_BUS_RESET | 706315a1350SMichael S. Tsirkin PCI_BRIDGE_CTL_FAST_BACK | 707315a1350SMichael S. Tsirkin PCI_BRIDGE_CTL_DISCARD | 708315a1350SMichael S. Tsirkin PCI_BRIDGE_CTL_SEC_DISCARD | 709315a1350SMichael S. Tsirkin PCI_BRIDGE_CTL_DISCARD_SERR); 710315a1350SMichael S. Tsirkin /* Below does not do anything as we never set this bit, put here for 711315a1350SMichael S. Tsirkin * completeness. */ 712315a1350SMichael S. Tsirkin pci_set_word(d->w1cmask + PCI_BRIDGE_CONTROL, 713315a1350SMichael S. Tsirkin PCI_BRIDGE_CTL_DISCARD_STATUS); 714315a1350SMichael S. Tsirkin d->cmask[PCI_IO_BASE] |= PCI_IO_RANGE_TYPE_MASK; 715315a1350SMichael S. Tsirkin d->cmask[PCI_IO_LIMIT] |= PCI_IO_RANGE_TYPE_MASK; 716315a1350SMichael S. Tsirkin pci_word_test_and_set_mask(d->cmask + PCI_PREF_MEMORY_BASE, 717315a1350SMichael S. Tsirkin PCI_PREF_RANGE_TYPE_MASK); 718315a1350SMichael S. Tsirkin pci_word_test_and_set_mask(d->cmask + PCI_PREF_MEMORY_LIMIT, 719315a1350SMichael S. Tsirkin PCI_PREF_RANGE_TYPE_MASK); 720315a1350SMichael S. Tsirkin } 721315a1350SMichael S. Tsirkin 722315a1350SMichael S. Tsirkin static int pci_init_multifunction(PCIBus *bus, PCIDevice *dev) 723315a1350SMichael S. Tsirkin { 724315a1350SMichael S. Tsirkin uint8_t slot = PCI_SLOT(dev->devfn); 725315a1350SMichael S. Tsirkin uint8_t func; 726315a1350SMichael S. Tsirkin 727315a1350SMichael S. Tsirkin if (dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION) { 728315a1350SMichael S. Tsirkin dev->config[PCI_HEADER_TYPE] |= PCI_HEADER_TYPE_MULTI_FUNCTION; 729315a1350SMichael S. Tsirkin } 730315a1350SMichael S. Tsirkin 731315a1350SMichael S. Tsirkin /* 732315a1350SMichael S. Tsirkin * multifunction bit is interpreted in two ways as follows. 733315a1350SMichael S. Tsirkin * - all functions must set the bit to 1. 734315a1350SMichael S. Tsirkin * Example: Intel X53 735315a1350SMichael S. Tsirkin * - function 0 must set the bit, but the rest function (> 0) 736315a1350SMichael S. Tsirkin * is allowed to leave the bit to 0. 737315a1350SMichael S. Tsirkin * Example: PIIX3(also in qemu), PIIX4(also in qemu), ICH10, 738315a1350SMichael S. Tsirkin * 739315a1350SMichael S. Tsirkin * So OS (at least Linux) checks the bit of only function 0, 740315a1350SMichael S. Tsirkin * and doesn't see the bit of function > 0. 741315a1350SMichael S. Tsirkin * 742315a1350SMichael S. Tsirkin * The below check allows both interpretation. 743315a1350SMichael S. Tsirkin */ 744315a1350SMichael S. Tsirkin if (PCI_FUNC(dev->devfn)) { 745315a1350SMichael S. Tsirkin PCIDevice *f0 = bus->devices[PCI_DEVFN(slot, 0)]; 746315a1350SMichael S. Tsirkin if (f0 && !(f0->cap_present & QEMU_PCI_CAP_MULTIFUNCTION)) { 747315a1350SMichael S. Tsirkin /* function 0 should set multifunction bit */ 748315a1350SMichael S. Tsirkin error_report("PCI: single function device can't be populated " 749315a1350SMichael S. Tsirkin "in function %x.%x", slot, PCI_FUNC(dev->devfn)); 750315a1350SMichael S. Tsirkin return -1; 751315a1350SMichael S. Tsirkin } 752315a1350SMichael S. Tsirkin return 0; 753315a1350SMichael S. Tsirkin } 754315a1350SMichael S. Tsirkin 755315a1350SMichael S. Tsirkin if (dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION) { 756315a1350SMichael S. Tsirkin return 0; 757315a1350SMichael S. Tsirkin } 758315a1350SMichael S. Tsirkin /* function 0 indicates single function, so function > 0 must be NULL */ 759315a1350SMichael S. Tsirkin for (func = 1; func < PCI_FUNC_MAX; ++func) { 760315a1350SMichael S. Tsirkin if (bus->devices[PCI_DEVFN(slot, func)]) { 761315a1350SMichael S. Tsirkin error_report("PCI: %x.0 indicates single function, " 762315a1350SMichael S. Tsirkin "but %x.%x is already populated.", 763315a1350SMichael S. Tsirkin slot, slot, func); 764315a1350SMichael S. Tsirkin return -1; 765315a1350SMichael S. Tsirkin } 766315a1350SMichael S. Tsirkin } 767315a1350SMichael S. Tsirkin return 0; 768315a1350SMichael S. Tsirkin } 769315a1350SMichael S. Tsirkin 770315a1350SMichael S. Tsirkin static void pci_config_alloc(PCIDevice *pci_dev) 771315a1350SMichael S. Tsirkin { 772315a1350SMichael S. Tsirkin int config_size = pci_config_size(pci_dev); 773315a1350SMichael S. Tsirkin 774315a1350SMichael S. Tsirkin pci_dev->config = g_malloc0(config_size); 775315a1350SMichael S. Tsirkin pci_dev->cmask = g_malloc0(config_size); 776315a1350SMichael S. Tsirkin pci_dev->wmask = g_malloc0(config_size); 777315a1350SMichael S. Tsirkin pci_dev->w1cmask = g_malloc0(config_size); 778315a1350SMichael S. Tsirkin pci_dev->used = g_malloc0(config_size); 779315a1350SMichael S. Tsirkin } 780315a1350SMichael S. Tsirkin 781315a1350SMichael S. Tsirkin static void pci_config_free(PCIDevice *pci_dev) 782315a1350SMichael S. Tsirkin { 783315a1350SMichael S. Tsirkin g_free(pci_dev->config); 784315a1350SMichael S. Tsirkin g_free(pci_dev->cmask); 785315a1350SMichael S. Tsirkin g_free(pci_dev->wmask); 786315a1350SMichael S. Tsirkin g_free(pci_dev->w1cmask); 787315a1350SMichael S. Tsirkin g_free(pci_dev->used); 788315a1350SMichael S. Tsirkin } 789315a1350SMichael S. Tsirkin 790315a1350SMichael S. Tsirkin /* -1 for devfn means auto assign */ 791315a1350SMichael S. Tsirkin static PCIDevice *do_pci_register_device(PCIDevice *pci_dev, PCIBus *bus, 792315a1350SMichael S. Tsirkin const char *name, int devfn) 793315a1350SMichael S. Tsirkin { 794315a1350SMichael S. Tsirkin PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev); 795315a1350SMichael S. Tsirkin PCIConfigReadFunc *config_read = pc->config_read; 796315a1350SMichael S. Tsirkin PCIConfigWriteFunc *config_write = pc->config_write; 797e00387d5SAvi Kivity AddressSpace *dma_as; 798315a1350SMichael S. Tsirkin 799315a1350SMichael S. Tsirkin if (devfn < 0) { 800315a1350SMichael S. Tsirkin for(devfn = bus->devfn_min ; devfn < ARRAY_SIZE(bus->devices); 801315a1350SMichael S. Tsirkin devfn += PCI_FUNC_MAX) { 802315a1350SMichael S. Tsirkin if (!bus->devices[devfn]) 803315a1350SMichael S. Tsirkin goto found; 804315a1350SMichael S. Tsirkin } 805315a1350SMichael S. Tsirkin error_report("PCI: no slot/function available for %s, all in use", name); 806315a1350SMichael S. Tsirkin return NULL; 807315a1350SMichael S. Tsirkin found: ; 808315a1350SMichael S. Tsirkin } else if (bus->devices[devfn]) { 809315a1350SMichael S. Tsirkin error_report("PCI: slot %d function %d not available for %s, in use by %s", 810315a1350SMichael S. Tsirkin PCI_SLOT(devfn), PCI_FUNC(devfn), name, bus->devices[devfn]->name); 811315a1350SMichael S. Tsirkin return NULL; 812315a1350SMichael S. Tsirkin } 813e00387d5SAvi Kivity 814315a1350SMichael S. Tsirkin pci_dev->bus = bus; 815e00387d5SAvi Kivity if (bus->iommu_fn) { 816e00387d5SAvi Kivity dma_as = bus->iommu_fn(bus, bus->iommu_opaque, devfn); 817315a1350SMichael S. Tsirkin } else { 818315a1350SMichael S. Tsirkin /* FIXME: inherit memory region from bus creator */ 819e00387d5SAvi Kivity dma_as = &address_space_memory; 820e00387d5SAvi Kivity } 821e00387d5SAvi Kivity 82240c5dce9SPaolo Bonzini memory_region_init_alias(&pci_dev->bus_master_enable_region, 82340c5dce9SPaolo Bonzini OBJECT(pci_dev), "bus master", 824e00387d5SAvi Kivity dma_as->root, 0, memory_region_size(dma_as->root)); 825315a1350SMichael S. Tsirkin memory_region_set_enabled(&pci_dev->bus_master_enable_region, false); 8267dca8043SAlexey Kardashevskiy address_space_init(&pci_dev->bus_master_as, &pci_dev->bus_master_enable_region, 8277dca8043SAlexey Kardashevskiy name); 82824addbc7SPaolo Bonzini 829315a1350SMichael S. Tsirkin pci_dev->devfn = devfn; 830315a1350SMichael S. Tsirkin pstrcpy(pci_dev->name, sizeof(pci_dev->name), name); 831315a1350SMichael S. Tsirkin pci_dev->irq_state = 0; 832315a1350SMichael S. Tsirkin pci_config_alloc(pci_dev); 833315a1350SMichael S. Tsirkin 834315a1350SMichael S. Tsirkin pci_config_set_vendor_id(pci_dev->config, pc->vendor_id); 835315a1350SMichael S. Tsirkin pci_config_set_device_id(pci_dev->config, pc->device_id); 836315a1350SMichael S. Tsirkin pci_config_set_revision(pci_dev->config, pc->revision); 837315a1350SMichael S. Tsirkin pci_config_set_class(pci_dev->config, pc->class_id); 838315a1350SMichael S. Tsirkin 839315a1350SMichael S. Tsirkin if (!pc->is_bridge) { 840315a1350SMichael S. Tsirkin if (pc->subsystem_vendor_id || pc->subsystem_id) { 841315a1350SMichael S. Tsirkin pci_set_word(pci_dev->config + PCI_SUBSYSTEM_VENDOR_ID, 842315a1350SMichael S. Tsirkin pc->subsystem_vendor_id); 843315a1350SMichael S. Tsirkin pci_set_word(pci_dev->config + PCI_SUBSYSTEM_ID, 844315a1350SMichael S. Tsirkin pc->subsystem_id); 845315a1350SMichael S. Tsirkin } else { 846315a1350SMichael S. Tsirkin pci_set_default_subsystem_id(pci_dev); 847315a1350SMichael S. Tsirkin } 848315a1350SMichael S. Tsirkin } else { 849315a1350SMichael S. Tsirkin /* subsystem_vendor_id/subsystem_id are only for header type 0 */ 850315a1350SMichael S. Tsirkin assert(!pc->subsystem_vendor_id); 851315a1350SMichael S. Tsirkin assert(!pc->subsystem_id); 852315a1350SMichael S. Tsirkin } 853315a1350SMichael S. Tsirkin pci_init_cmask(pci_dev); 854315a1350SMichael S. Tsirkin pci_init_wmask(pci_dev); 855315a1350SMichael S. Tsirkin pci_init_w1cmask(pci_dev); 856315a1350SMichael S. Tsirkin if (pc->is_bridge) { 857315a1350SMichael S. Tsirkin pci_init_mask_bridge(pci_dev); 858315a1350SMichael S. Tsirkin } 859315a1350SMichael S. Tsirkin if (pci_init_multifunction(bus, pci_dev)) { 860315a1350SMichael S. Tsirkin pci_config_free(pci_dev); 861315a1350SMichael S. Tsirkin return NULL; 862315a1350SMichael S. Tsirkin } 863315a1350SMichael S. Tsirkin 864315a1350SMichael S. Tsirkin if (!config_read) 865315a1350SMichael S. Tsirkin config_read = pci_default_read_config; 866315a1350SMichael S. Tsirkin if (!config_write) 867315a1350SMichael S. Tsirkin config_write = pci_default_write_config; 868315a1350SMichael S. Tsirkin pci_dev->config_read = config_read; 869315a1350SMichael S. Tsirkin pci_dev->config_write = config_write; 870315a1350SMichael S. Tsirkin bus->devices[devfn] = pci_dev; 871315a1350SMichael S. Tsirkin pci_dev->irq = qemu_allocate_irqs(pci_set_irq, pci_dev, PCI_NUM_PINS); 872315a1350SMichael S. Tsirkin pci_dev->version_id = 2; /* Current pci device vmstate version */ 873315a1350SMichael S. Tsirkin return pci_dev; 874315a1350SMichael S. Tsirkin } 875315a1350SMichael S. Tsirkin 876315a1350SMichael S. Tsirkin static void do_pci_unregister_device(PCIDevice *pci_dev) 877315a1350SMichael S. Tsirkin { 878315a1350SMichael S. Tsirkin qemu_free_irqs(pci_dev->irq); 879315a1350SMichael S. Tsirkin pci_dev->bus->devices[pci_dev->devfn] = NULL; 880315a1350SMichael S. Tsirkin pci_config_free(pci_dev); 881315a1350SMichael S. Tsirkin 882315a1350SMichael S. Tsirkin address_space_destroy(&pci_dev->bus_master_as); 883315a1350SMichael S. Tsirkin memory_region_destroy(&pci_dev->bus_master_enable_region); 884315a1350SMichael S. Tsirkin } 885315a1350SMichael S. Tsirkin 886315a1350SMichael S. Tsirkin static void pci_unregister_io_regions(PCIDevice *pci_dev) 887315a1350SMichael S. Tsirkin { 888315a1350SMichael S. Tsirkin PCIIORegion *r; 889315a1350SMichael S. Tsirkin int i; 890315a1350SMichael S. Tsirkin 891315a1350SMichael S. Tsirkin for(i = 0; i < PCI_NUM_REGIONS; i++) { 892315a1350SMichael S. Tsirkin r = &pci_dev->io_regions[i]; 893315a1350SMichael S. Tsirkin if (!r->size || r->addr == PCI_BAR_UNMAPPED) 894315a1350SMichael S. Tsirkin continue; 895315a1350SMichael S. Tsirkin memory_region_del_subregion(r->address_space, r->memory); 896315a1350SMichael S. Tsirkin } 897e01fd687SAlex Williamson 898e01fd687SAlex Williamson pci_unregister_vga(pci_dev); 899315a1350SMichael S. Tsirkin } 900315a1350SMichael S. Tsirkin 901315a1350SMichael S. Tsirkin static int pci_unregister_device(DeviceState *dev) 902315a1350SMichael S. Tsirkin { 903315a1350SMichael S. Tsirkin PCIDevice *pci_dev = PCI_DEVICE(dev); 904315a1350SMichael S. Tsirkin PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev); 905315a1350SMichael S. Tsirkin 906315a1350SMichael S. Tsirkin pci_unregister_io_regions(pci_dev); 907315a1350SMichael S. Tsirkin pci_del_option_rom(pci_dev); 908315a1350SMichael S. Tsirkin 909315a1350SMichael S. Tsirkin if (pc->exit) { 910315a1350SMichael S. Tsirkin pc->exit(pci_dev); 911315a1350SMichael S. Tsirkin } 912315a1350SMichael S. Tsirkin 913315a1350SMichael S. Tsirkin do_pci_unregister_device(pci_dev); 914315a1350SMichael S. Tsirkin return 0; 915315a1350SMichael S. Tsirkin } 916315a1350SMichael S. Tsirkin 917315a1350SMichael S. Tsirkin void pci_register_bar(PCIDevice *pci_dev, int region_num, 918315a1350SMichael S. Tsirkin uint8_t type, MemoryRegion *memory) 919315a1350SMichael S. Tsirkin { 920315a1350SMichael S. Tsirkin PCIIORegion *r; 921315a1350SMichael S. Tsirkin uint32_t addr; 922315a1350SMichael S. Tsirkin uint64_t wmask; 923315a1350SMichael S. Tsirkin pcibus_t size = memory_region_size(memory); 924315a1350SMichael S. Tsirkin 925315a1350SMichael S. Tsirkin assert(region_num >= 0); 926315a1350SMichael S. Tsirkin assert(region_num < PCI_NUM_REGIONS); 927315a1350SMichael S. Tsirkin if (size & (size-1)) { 928315a1350SMichael S. Tsirkin fprintf(stderr, "ERROR: PCI region size must be pow2 " 929315a1350SMichael S. Tsirkin "type=0x%x, size=0x%"FMT_PCIBUS"\n", type, size); 930315a1350SMichael S. Tsirkin exit(1); 931315a1350SMichael S. Tsirkin } 932315a1350SMichael S. Tsirkin 933315a1350SMichael S. Tsirkin r = &pci_dev->io_regions[region_num]; 934315a1350SMichael S. Tsirkin r->addr = PCI_BAR_UNMAPPED; 935315a1350SMichael S. Tsirkin r->size = size; 936315a1350SMichael S. Tsirkin r->type = type; 937315a1350SMichael S. Tsirkin r->memory = NULL; 938315a1350SMichael S. Tsirkin 939315a1350SMichael S. Tsirkin wmask = ~(size - 1); 940315a1350SMichael S. Tsirkin addr = pci_bar(pci_dev, region_num); 941315a1350SMichael S. Tsirkin if (region_num == PCI_ROM_SLOT) { 942315a1350SMichael S. Tsirkin /* ROM enable bit is writable */ 943315a1350SMichael S. Tsirkin wmask |= PCI_ROM_ADDRESS_ENABLE; 944315a1350SMichael S. Tsirkin } 945315a1350SMichael S. Tsirkin pci_set_long(pci_dev->config + addr, type); 946315a1350SMichael S. Tsirkin if (!(r->type & PCI_BASE_ADDRESS_SPACE_IO) && 947315a1350SMichael S. Tsirkin r->type & PCI_BASE_ADDRESS_MEM_TYPE_64) { 948315a1350SMichael S. Tsirkin pci_set_quad(pci_dev->wmask + addr, wmask); 949315a1350SMichael S. Tsirkin pci_set_quad(pci_dev->cmask + addr, ~0ULL); 950315a1350SMichael S. Tsirkin } else { 951315a1350SMichael S. Tsirkin pci_set_long(pci_dev->wmask + addr, wmask & 0xffffffff); 952315a1350SMichael S. Tsirkin pci_set_long(pci_dev->cmask + addr, 0xffffffff); 953315a1350SMichael S. Tsirkin } 954315a1350SMichael S. Tsirkin pci_dev->io_regions[region_num].memory = memory; 955315a1350SMichael S. Tsirkin pci_dev->io_regions[region_num].address_space 956315a1350SMichael S. Tsirkin = type & PCI_BASE_ADDRESS_SPACE_IO 957315a1350SMichael S. Tsirkin ? pci_dev->bus->address_space_io 958315a1350SMichael S. Tsirkin : pci_dev->bus->address_space_mem; 959315a1350SMichael S. Tsirkin } 960315a1350SMichael S. Tsirkin 961e01fd687SAlex Williamson static void pci_update_vga(PCIDevice *pci_dev) 962e01fd687SAlex Williamson { 963e01fd687SAlex Williamson uint16_t cmd; 964e01fd687SAlex Williamson 965e01fd687SAlex Williamson if (!pci_dev->has_vga) { 966e01fd687SAlex Williamson return; 967e01fd687SAlex Williamson } 968e01fd687SAlex Williamson 969e01fd687SAlex Williamson cmd = pci_get_word(pci_dev->config + PCI_COMMAND); 970e01fd687SAlex Williamson 971e01fd687SAlex Williamson memory_region_set_enabled(pci_dev->vga_regions[QEMU_PCI_VGA_MEM], 972e01fd687SAlex Williamson cmd & PCI_COMMAND_MEMORY); 973e01fd687SAlex Williamson memory_region_set_enabled(pci_dev->vga_regions[QEMU_PCI_VGA_IO_LO], 974e01fd687SAlex Williamson cmd & PCI_COMMAND_IO); 975e01fd687SAlex Williamson memory_region_set_enabled(pci_dev->vga_regions[QEMU_PCI_VGA_IO_HI], 976e01fd687SAlex Williamson cmd & PCI_COMMAND_IO); 977e01fd687SAlex Williamson } 978e01fd687SAlex Williamson 979e01fd687SAlex Williamson void pci_register_vga(PCIDevice *pci_dev, MemoryRegion *mem, 980e01fd687SAlex Williamson MemoryRegion *io_lo, MemoryRegion *io_hi) 981e01fd687SAlex Williamson { 982e01fd687SAlex Williamson assert(!pci_dev->has_vga); 983e01fd687SAlex Williamson 984e01fd687SAlex Williamson assert(memory_region_size(mem) == QEMU_PCI_VGA_MEM_SIZE); 985e01fd687SAlex Williamson pci_dev->vga_regions[QEMU_PCI_VGA_MEM] = mem; 986e01fd687SAlex Williamson memory_region_add_subregion_overlap(pci_dev->bus->address_space_mem, 987e01fd687SAlex Williamson QEMU_PCI_VGA_MEM_BASE, mem, 1); 988e01fd687SAlex Williamson 989e01fd687SAlex Williamson assert(memory_region_size(io_lo) == QEMU_PCI_VGA_IO_LO_SIZE); 990e01fd687SAlex Williamson pci_dev->vga_regions[QEMU_PCI_VGA_IO_LO] = io_lo; 991e01fd687SAlex Williamson memory_region_add_subregion_overlap(pci_dev->bus->address_space_io, 992e01fd687SAlex Williamson QEMU_PCI_VGA_IO_LO_BASE, io_lo, 1); 993e01fd687SAlex Williamson 994e01fd687SAlex Williamson assert(memory_region_size(io_hi) == QEMU_PCI_VGA_IO_HI_SIZE); 995e01fd687SAlex Williamson pci_dev->vga_regions[QEMU_PCI_VGA_IO_HI] = io_hi; 996e01fd687SAlex Williamson memory_region_add_subregion_overlap(pci_dev->bus->address_space_io, 997e01fd687SAlex Williamson QEMU_PCI_VGA_IO_HI_BASE, io_hi, 1); 998e01fd687SAlex Williamson pci_dev->has_vga = true; 999e01fd687SAlex Williamson 1000e01fd687SAlex Williamson pci_update_vga(pci_dev); 1001e01fd687SAlex Williamson } 1002e01fd687SAlex Williamson 1003e01fd687SAlex Williamson void pci_unregister_vga(PCIDevice *pci_dev) 1004e01fd687SAlex Williamson { 1005e01fd687SAlex Williamson if (!pci_dev->has_vga) { 1006e01fd687SAlex Williamson return; 1007e01fd687SAlex Williamson } 1008e01fd687SAlex Williamson 1009e01fd687SAlex Williamson memory_region_del_subregion(pci_dev->bus->address_space_mem, 1010e01fd687SAlex Williamson pci_dev->vga_regions[QEMU_PCI_VGA_MEM]); 1011e01fd687SAlex Williamson memory_region_del_subregion(pci_dev->bus->address_space_io, 1012e01fd687SAlex Williamson pci_dev->vga_regions[QEMU_PCI_VGA_IO_LO]); 1013e01fd687SAlex Williamson memory_region_del_subregion(pci_dev->bus->address_space_io, 1014e01fd687SAlex Williamson pci_dev->vga_regions[QEMU_PCI_VGA_IO_HI]); 1015e01fd687SAlex Williamson pci_dev->has_vga = false; 1016e01fd687SAlex Williamson } 1017e01fd687SAlex Williamson 1018315a1350SMichael S. Tsirkin pcibus_t pci_get_bar_addr(PCIDevice *pci_dev, int region_num) 1019315a1350SMichael S. Tsirkin { 1020315a1350SMichael S. Tsirkin return pci_dev->io_regions[region_num].addr; 1021315a1350SMichael S. Tsirkin } 1022315a1350SMichael S. Tsirkin 1023315a1350SMichael S. Tsirkin static pcibus_t pci_bar_address(PCIDevice *d, 1024315a1350SMichael S. Tsirkin int reg, uint8_t type, pcibus_t size) 1025315a1350SMichael S. Tsirkin { 1026315a1350SMichael S. Tsirkin pcibus_t new_addr, last_addr; 1027315a1350SMichael S. Tsirkin int bar = pci_bar(d, reg); 1028315a1350SMichael S. Tsirkin uint16_t cmd = pci_get_word(d->config + PCI_COMMAND); 1029315a1350SMichael S. Tsirkin 1030315a1350SMichael S. Tsirkin if (type & PCI_BASE_ADDRESS_SPACE_IO) { 1031315a1350SMichael S. Tsirkin if (!(cmd & PCI_COMMAND_IO)) { 1032315a1350SMichael S. Tsirkin return PCI_BAR_UNMAPPED; 1033315a1350SMichael S. Tsirkin } 1034315a1350SMichael S. Tsirkin new_addr = pci_get_long(d->config + bar) & ~(size - 1); 1035315a1350SMichael S. Tsirkin last_addr = new_addr + size - 1; 1036315a1350SMichael S. Tsirkin /* NOTE: we have only 64K ioports on PC */ 1037315a1350SMichael S. Tsirkin if (last_addr <= new_addr || new_addr == 0 || last_addr > UINT16_MAX) { 1038315a1350SMichael S. Tsirkin return PCI_BAR_UNMAPPED; 1039315a1350SMichael S. Tsirkin } 1040315a1350SMichael S. Tsirkin return new_addr; 1041315a1350SMichael S. Tsirkin } 1042315a1350SMichael S. Tsirkin 1043315a1350SMichael S. Tsirkin if (!(cmd & PCI_COMMAND_MEMORY)) { 1044315a1350SMichael S. Tsirkin return PCI_BAR_UNMAPPED; 1045315a1350SMichael S. Tsirkin } 1046315a1350SMichael S. Tsirkin if (type & PCI_BASE_ADDRESS_MEM_TYPE_64) { 1047315a1350SMichael S. Tsirkin new_addr = pci_get_quad(d->config + bar); 1048315a1350SMichael S. Tsirkin } else { 1049315a1350SMichael S. Tsirkin new_addr = pci_get_long(d->config + bar); 1050315a1350SMichael S. Tsirkin } 1051315a1350SMichael S. Tsirkin /* the ROM slot has a specific enable bit */ 1052315a1350SMichael S. Tsirkin if (reg == PCI_ROM_SLOT && !(new_addr & PCI_ROM_ADDRESS_ENABLE)) { 1053315a1350SMichael S. Tsirkin return PCI_BAR_UNMAPPED; 1054315a1350SMichael S. Tsirkin } 1055315a1350SMichael S. Tsirkin new_addr &= ~(size - 1); 1056315a1350SMichael S. Tsirkin last_addr = new_addr + size - 1; 1057315a1350SMichael S. Tsirkin /* NOTE: we do not support wrapping */ 1058315a1350SMichael S. Tsirkin /* XXX: as we cannot support really dynamic 1059315a1350SMichael S. Tsirkin mappings, we handle specific values as invalid 1060315a1350SMichael S. Tsirkin mappings. */ 1061315a1350SMichael S. Tsirkin if (last_addr <= new_addr || new_addr == 0 || 1062315a1350SMichael S. Tsirkin last_addr == PCI_BAR_UNMAPPED) { 1063315a1350SMichael S. Tsirkin return PCI_BAR_UNMAPPED; 1064315a1350SMichael S. Tsirkin } 1065315a1350SMichael S. Tsirkin 1066315a1350SMichael S. Tsirkin /* Now pcibus_t is 64bit. 1067315a1350SMichael S. Tsirkin * Check if 32 bit BAR wraps around explicitly. 1068315a1350SMichael S. Tsirkin * Without this, PC ide doesn't work well. 1069315a1350SMichael S. Tsirkin * TODO: remove this work around. 1070315a1350SMichael S. Tsirkin */ 1071315a1350SMichael S. Tsirkin if (!(type & PCI_BASE_ADDRESS_MEM_TYPE_64) && last_addr >= UINT32_MAX) { 1072315a1350SMichael S. Tsirkin return PCI_BAR_UNMAPPED; 1073315a1350SMichael S. Tsirkin } 1074315a1350SMichael S. Tsirkin 1075315a1350SMichael S. Tsirkin /* 1076315a1350SMichael S. Tsirkin * OS is allowed to set BAR beyond its addressable 1077315a1350SMichael S. Tsirkin * bits. For example, 32 bit OS can set 64bit bar 1078315a1350SMichael S. Tsirkin * to >4G. Check it. TODO: we might need to support 1079315a1350SMichael S. Tsirkin * it in the future for e.g. PAE. 1080315a1350SMichael S. Tsirkin */ 1081315a1350SMichael S. Tsirkin if (last_addr >= HWADDR_MAX) { 1082315a1350SMichael S. Tsirkin return PCI_BAR_UNMAPPED; 1083315a1350SMichael S. Tsirkin } 1084315a1350SMichael S. Tsirkin 1085315a1350SMichael S. Tsirkin return new_addr; 1086315a1350SMichael S. Tsirkin } 1087315a1350SMichael S. Tsirkin 1088315a1350SMichael S. Tsirkin static void pci_update_mappings(PCIDevice *d) 1089315a1350SMichael S. Tsirkin { 1090315a1350SMichael S. Tsirkin PCIIORegion *r; 1091315a1350SMichael S. Tsirkin int i; 1092315a1350SMichael S. Tsirkin pcibus_t new_addr; 1093315a1350SMichael S. Tsirkin 1094315a1350SMichael S. Tsirkin for(i = 0; i < PCI_NUM_REGIONS; i++) { 1095315a1350SMichael S. Tsirkin r = &d->io_regions[i]; 1096315a1350SMichael S. Tsirkin 1097315a1350SMichael S. Tsirkin /* this region isn't registered */ 1098315a1350SMichael S. Tsirkin if (!r->size) 1099315a1350SMichael S. Tsirkin continue; 1100315a1350SMichael S. Tsirkin 1101315a1350SMichael S. Tsirkin new_addr = pci_bar_address(d, i, r->type, r->size); 1102315a1350SMichael S. Tsirkin 1103315a1350SMichael S. Tsirkin /* This bar isn't changed */ 1104315a1350SMichael S. Tsirkin if (new_addr == r->addr) 1105315a1350SMichael S. Tsirkin continue; 1106315a1350SMichael S. Tsirkin 1107315a1350SMichael S. Tsirkin /* now do the real mapping */ 1108315a1350SMichael S. Tsirkin if (r->addr != PCI_BAR_UNMAPPED) { 1109315a1350SMichael S. Tsirkin memory_region_del_subregion(r->address_space, r->memory); 1110315a1350SMichael S. Tsirkin } 1111315a1350SMichael S. Tsirkin r->addr = new_addr; 1112315a1350SMichael S. Tsirkin if (r->addr != PCI_BAR_UNMAPPED) { 1113315a1350SMichael S. Tsirkin memory_region_add_subregion_overlap(r->address_space, 1114315a1350SMichael S. Tsirkin r->addr, r->memory, 1); 1115315a1350SMichael S. Tsirkin } 1116315a1350SMichael S. Tsirkin } 1117e01fd687SAlex Williamson 1118e01fd687SAlex Williamson pci_update_vga(d); 1119315a1350SMichael S. Tsirkin } 1120315a1350SMichael S. Tsirkin 1121315a1350SMichael S. Tsirkin static inline int pci_irq_disabled(PCIDevice *d) 1122315a1350SMichael S. Tsirkin { 1123315a1350SMichael S. Tsirkin return pci_get_word(d->config + PCI_COMMAND) & PCI_COMMAND_INTX_DISABLE; 1124315a1350SMichael S. Tsirkin } 1125315a1350SMichael S. Tsirkin 1126315a1350SMichael S. Tsirkin /* Called after interrupt disabled field update in config space, 1127315a1350SMichael S. Tsirkin * assert/deassert interrupts if necessary. 1128315a1350SMichael S. Tsirkin * Gets original interrupt disable bit value (before update). */ 1129315a1350SMichael S. Tsirkin static void pci_update_irq_disabled(PCIDevice *d, int was_irq_disabled) 1130315a1350SMichael S. Tsirkin { 1131315a1350SMichael S. Tsirkin int i, disabled = pci_irq_disabled(d); 1132315a1350SMichael S. Tsirkin if (disabled == was_irq_disabled) 1133315a1350SMichael S. Tsirkin return; 1134315a1350SMichael S. Tsirkin for (i = 0; i < PCI_NUM_PINS; ++i) { 1135315a1350SMichael S. Tsirkin int state = pci_irq_state(d, i); 1136315a1350SMichael S. Tsirkin pci_change_irq_level(d, i, disabled ? -state : state); 1137315a1350SMichael S. Tsirkin } 1138315a1350SMichael S. Tsirkin } 1139315a1350SMichael S. Tsirkin 1140315a1350SMichael S. Tsirkin uint32_t pci_default_read_config(PCIDevice *d, 1141315a1350SMichael S. Tsirkin uint32_t address, int len) 1142315a1350SMichael S. Tsirkin { 1143315a1350SMichael S. Tsirkin uint32_t val = 0; 1144315a1350SMichael S. Tsirkin 1145315a1350SMichael S. Tsirkin memcpy(&val, d->config + address, len); 1146315a1350SMichael S. Tsirkin return le32_to_cpu(val); 1147315a1350SMichael S. Tsirkin } 1148315a1350SMichael S. Tsirkin 1149315a1350SMichael S. Tsirkin void pci_default_write_config(PCIDevice *d, uint32_t addr, uint32_t val, int l) 1150315a1350SMichael S. Tsirkin { 1151315a1350SMichael S. Tsirkin int i, was_irq_disabled = pci_irq_disabled(d); 1152315a1350SMichael S. Tsirkin 1153315a1350SMichael S. Tsirkin for (i = 0; i < l; val >>= 8, ++i) { 1154315a1350SMichael S. Tsirkin uint8_t wmask = d->wmask[addr + i]; 1155315a1350SMichael S. Tsirkin uint8_t w1cmask = d->w1cmask[addr + i]; 1156315a1350SMichael S. Tsirkin assert(!(wmask & w1cmask)); 1157315a1350SMichael S. Tsirkin d->config[addr + i] = (d->config[addr + i] & ~wmask) | (val & wmask); 1158315a1350SMichael S. Tsirkin d->config[addr + i] &= ~(val & w1cmask); /* W1C: Write 1 to Clear */ 1159315a1350SMichael S. Tsirkin } 1160315a1350SMichael S. Tsirkin if (ranges_overlap(addr, l, PCI_BASE_ADDRESS_0, 24) || 1161315a1350SMichael S. Tsirkin ranges_overlap(addr, l, PCI_ROM_ADDRESS, 4) || 1162315a1350SMichael S. Tsirkin ranges_overlap(addr, l, PCI_ROM_ADDRESS1, 4) || 1163315a1350SMichael S. Tsirkin range_covers_byte(addr, l, PCI_COMMAND)) 1164315a1350SMichael S. Tsirkin pci_update_mappings(d); 1165315a1350SMichael S. Tsirkin 1166315a1350SMichael S. Tsirkin if (range_covers_byte(addr, l, PCI_COMMAND)) { 1167315a1350SMichael S. Tsirkin pci_update_irq_disabled(d, was_irq_disabled); 1168315a1350SMichael S. Tsirkin memory_region_set_enabled(&d->bus_master_enable_region, 1169315a1350SMichael S. Tsirkin pci_get_word(d->config + PCI_COMMAND) 1170315a1350SMichael S. Tsirkin & PCI_COMMAND_MASTER); 1171315a1350SMichael S. Tsirkin } 1172315a1350SMichael S. Tsirkin 1173315a1350SMichael S. Tsirkin msi_write_config(d, addr, val, l); 1174315a1350SMichael S. Tsirkin msix_write_config(d, addr, val, l); 1175315a1350SMichael S. Tsirkin } 1176315a1350SMichael S. Tsirkin 1177315a1350SMichael S. Tsirkin /***********************************************************/ 1178315a1350SMichael S. Tsirkin /* generic PCI irq support */ 1179315a1350SMichael S. Tsirkin 1180315a1350SMichael S. Tsirkin /* 0 <= irq_num <= 3. level must be 0 or 1 */ 1181315a1350SMichael S. Tsirkin static void pci_set_irq(void *opaque, int irq_num, int level) 1182315a1350SMichael S. Tsirkin { 1183315a1350SMichael S. Tsirkin PCIDevice *pci_dev = opaque; 1184315a1350SMichael S. Tsirkin int change; 1185315a1350SMichael S. Tsirkin 1186315a1350SMichael S. Tsirkin change = level - pci_irq_state(pci_dev, irq_num); 1187315a1350SMichael S. Tsirkin if (!change) 1188315a1350SMichael S. Tsirkin return; 1189315a1350SMichael S. Tsirkin 1190315a1350SMichael S. Tsirkin pci_set_irq_state(pci_dev, irq_num, level); 1191315a1350SMichael S. Tsirkin pci_update_irq_status(pci_dev); 1192315a1350SMichael S. Tsirkin if (pci_irq_disabled(pci_dev)) 1193315a1350SMichael S. Tsirkin return; 1194315a1350SMichael S. Tsirkin pci_change_irq_level(pci_dev, irq_num, change); 1195315a1350SMichael S. Tsirkin } 1196315a1350SMichael S. Tsirkin 1197315a1350SMichael S. Tsirkin /* Special hooks used by device assignment */ 1198315a1350SMichael S. Tsirkin void pci_bus_set_route_irq_fn(PCIBus *bus, pci_route_irq_fn route_intx_to_irq) 1199315a1350SMichael S. Tsirkin { 12000889464aSAlex Williamson assert(pci_bus_is_root(bus)); 1201315a1350SMichael S. Tsirkin bus->route_intx_to_irq = route_intx_to_irq; 1202315a1350SMichael S. Tsirkin } 1203315a1350SMichael S. Tsirkin 1204315a1350SMichael S. Tsirkin PCIINTxRoute pci_device_route_intx_to_irq(PCIDevice *dev, int pin) 1205315a1350SMichael S. Tsirkin { 1206315a1350SMichael S. Tsirkin PCIBus *bus; 1207315a1350SMichael S. Tsirkin 1208315a1350SMichael S. Tsirkin do { 1209315a1350SMichael S. Tsirkin bus = dev->bus; 1210315a1350SMichael S. Tsirkin pin = bus->map_irq(dev, pin); 1211315a1350SMichael S. Tsirkin dev = bus->parent_dev; 1212315a1350SMichael S. Tsirkin } while (dev); 1213315a1350SMichael S. Tsirkin 1214315a1350SMichael S. Tsirkin if (!bus->route_intx_to_irq) { 1215312fd5f2SMarkus Armbruster error_report("PCI: Bug - unimplemented PCI INTx routing (%s)", 1216315a1350SMichael S. Tsirkin object_get_typename(OBJECT(bus->qbus.parent))); 1217315a1350SMichael S. Tsirkin return (PCIINTxRoute) { PCI_INTX_DISABLED, -1 }; 1218315a1350SMichael S. Tsirkin } 1219315a1350SMichael S. Tsirkin 1220315a1350SMichael S. Tsirkin return bus->route_intx_to_irq(bus->irq_opaque, pin); 1221315a1350SMichael S. Tsirkin } 1222315a1350SMichael S. Tsirkin 1223315a1350SMichael S. Tsirkin bool pci_intx_route_changed(PCIINTxRoute *old, PCIINTxRoute *new) 1224315a1350SMichael S. Tsirkin { 1225315a1350SMichael S. Tsirkin return old->mode != new->mode || old->irq != new->irq; 1226315a1350SMichael S. Tsirkin } 1227315a1350SMichael S. Tsirkin 1228315a1350SMichael S. Tsirkin void pci_bus_fire_intx_routing_notifier(PCIBus *bus) 1229315a1350SMichael S. Tsirkin { 1230315a1350SMichael S. Tsirkin PCIDevice *dev; 1231315a1350SMichael S. Tsirkin PCIBus *sec; 1232315a1350SMichael S. Tsirkin int i; 1233315a1350SMichael S. Tsirkin 1234315a1350SMichael S. Tsirkin for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) { 1235315a1350SMichael S. Tsirkin dev = bus->devices[i]; 1236315a1350SMichael S. Tsirkin if (dev && dev->intx_routing_notifier) { 1237315a1350SMichael S. Tsirkin dev->intx_routing_notifier(dev); 1238315a1350SMichael S. Tsirkin } 1239e5368f0dSAlex Williamson } 1240e5368f0dSAlex Williamson 1241315a1350SMichael S. Tsirkin QLIST_FOREACH(sec, &bus->child, sibling) { 1242315a1350SMichael S. Tsirkin pci_bus_fire_intx_routing_notifier(sec); 1243315a1350SMichael S. Tsirkin } 1244315a1350SMichael S. Tsirkin } 1245315a1350SMichael S. Tsirkin 1246315a1350SMichael S. Tsirkin void pci_device_set_intx_routing_notifier(PCIDevice *dev, 1247315a1350SMichael S. Tsirkin PCIINTxRoutingNotifier notifier) 1248315a1350SMichael S. Tsirkin { 1249315a1350SMichael S. Tsirkin dev->intx_routing_notifier = notifier; 1250315a1350SMichael S. Tsirkin } 1251315a1350SMichael S. Tsirkin 1252315a1350SMichael S. Tsirkin /* 1253315a1350SMichael S. Tsirkin * PCI-to-PCI bridge specification 1254315a1350SMichael S. Tsirkin * 9.1: Interrupt routing. Table 9-1 1255315a1350SMichael S. Tsirkin * 1256315a1350SMichael S. Tsirkin * the PCI Express Base Specification, Revision 2.1 1257315a1350SMichael S. Tsirkin * 2.2.8.1: INTx interrutp signaling - Rules 1258315a1350SMichael S. Tsirkin * the Implementation Note 1259315a1350SMichael S. Tsirkin * Table 2-20 1260315a1350SMichael S. Tsirkin */ 1261315a1350SMichael S. Tsirkin /* 1262315a1350SMichael S. Tsirkin * 0 <= pin <= 3 0 = INTA, 1 = INTB, 2 = INTC, 3 = INTD 1263315a1350SMichael S. Tsirkin * 0-origin unlike PCI interrupt pin register. 1264315a1350SMichael S. Tsirkin */ 1265315a1350SMichael S. Tsirkin int pci_swizzle_map_irq_fn(PCIDevice *pci_dev, int pin) 1266315a1350SMichael S. Tsirkin { 1267315a1350SMichael S. Tsirkin return (pin + PCI_SLOT(pci_dev->devfn)) % PCI_NUM_PINS; 1268315a1350SMichael S. Tsirkin } 1269315a1350SMichael S. Tsirkin 1270315a1350SMichael S. Tsirkin /***********************************************************/ 1271315a1350SMichael S. Tsirkin /* monitor info on PCI */ 1272315a1350SMichael S. Tsirkin 1273315a1350SMichael S. Tsirkin typedef struct { 1274315a1350SMichael S. Tsirkin uint16_t class; 1275315a1350SMichael S. Tsirkin const char *desc; 1276315a1350SMichael S. Tsirkin const char *fw_name; 1277315a1350SMichael S. Tsirkin uint16_t fw_ign_bits; 1278315a1350SMichael S. Tsirkin } pci_class_desc; 1279315a1350SMichael S. Tsirkin 1280315a1350SMichael S. Tsirkin static const pci_class_desc pci_class_descriptions[] = 1281315a1350SMichael S. Tsirkin { 1282315a1350SMichael S. Tsirkin { 0x0001, "VGA controller", "display"}, 1283315a1350SMichael S. Tsirkin { 0x0100, "SCSI controller", "scsi"}, 1284315a1350SMichael S. Tsirkin { 0x0101, "IDE controller", "ide"}, 1285315a1350SMichael S. Tsirkin { 0x0102, "Floppy controller", "fdc"}, 1286315a1350SMichael S. Tsirkin { 0x0103, "IPI controller", "ipi"}, 1287315a1350SMichael S. Tsirkin { 0x0104, "RAID controller", "raid"}, 1288315a1350SMichael S. Tsirkin { 0x0106, "SATA controller"}, 1289315a1350SMichael S. Tsirkin { 0x0107, "SAS controller"}, 1290315a1350SMichael S. Tsirkin { 0x0180, "Storage controller"}, 1291315a1350SMichael S. Tsirkin { 0x0200, "Ethernet controller", "ethernet"}, 1292315a1350SMichael S. Tsirkin { 0x0201, "Token Ring controller", "token-ring"}, 1293315a1350SMichael S. Tsirkin { 0x0202, "FDDI controller", "fddi"}, 1294315a1350SMichael S. Tsirkin { 0x0203, "ATM controller", "atm"}, 1295315a1350SMichael S. Tsirkin { 0x0280, "Network controller"}, 1296315a1350SMichael S. Tsirkin { 0x0300, "VGA controller", "display", 0x00ff}, 1297315a1350SMichael S. Tsirkin { 0x0301, "XGA controller"}, 1298315a1350SMichael S. Tsirkin { 0x0302, "3D controller"}, 1299315a1350SMichael S. Tsirkin { 0x0380, "Display controller"}, 1300315a1350SMichael S. Tsirkin { 0x0400, "Video controller", "video"}, 1301315a1350SMichael S. Tsirkin { 0x0401, "Audio controller", "sound"}, 1302315a1350SMichael S. Tsirkin { 0x0402, "Phone"}, 1303315a1350SMichael S. Tsirkin { 0x0403, "Audio controller", "sound"}, 1304315a1350SMichael S. Tsirkin { 0x0480, "Multimedia controller"}, 1305315a1350SMichael S. Tsirkin { 0x0500, "RAM controller", "memory"}, 1306315a1350SMichael S. Tsirkin { 0x0501, "Flash controller", "flash"}, 1307315a1350SMichael S. Tsirkin { 0x0580, "Memory controller"}, 1308315a1350SMichael S. Tsirkin { 0x0600, "Host bridge", "host"}, 1309315a1350SMichael S. Tsirkin { 0x0601, "ISA bridge", "isa"}, 1310315a1350SMichael S. Tsirkin { 0x0602, "EISA bridge", "eisa"}, 1311315a1350SMichael S. Tsirkin { 0x0603, "MC bridge", "mca"}, 1312315a1350SMichael S. Tsirkin { 0x0604, "PCI bridge", "pci"}, 1313315a1350SMichael S. Tsirkin { 0x0605, "PCMCIA bridge", "pcmcia"}, 1314315a1350SMichael S. Tsirkin { 0x0606, "NUBUS bridge", "nubus"}, 1315315a1350SMichael S. Tsirkin { 0x0607, "CARDBUS bridge", "cardbus"}, 1316315a1350SMichael S. Tsirkin { 0x0608, "RACEWAY bridge"}, 1317315a1350SMichael S. Tsirkin { 0x0680, "Bridge"}, 1318315a1350SMichael S. Tsirkin { 0x0700, "Serial port", "serial"}, 1319315a1350SMichael S. Tsirkin { 0x0701, "Parallel port", "parallel"}, 1320315a1350SMichael S. Tsirkin { 0x0800, "Interrupt controller", "interrupt-controller"}, 1321315a1350SMichael S. Tsirkin { 0x0801, "DMA controller", "dma-controller"}, 1322315a1350SMichael S. Tsirkin { 0x0802, "Timer", "timer"}, 1323315a1350SMichael S. Tsirkin { 0x0803, "RTC", "rtc"}, 1324315a1350SMichael S. Tsirkin { 0x0900, "Keyboard", "keyboard"}, 1325315a1350SMichael S. Tsirkin { 0x0901, "Pen", "pen"}, 1326315a1350SMichael S. Tsirkin { 0x0902, "Mouse", "mouse"}, 1327315a1350SMichael S. Tsirkin { 0x0A00, "Dock station", "dock", 0x00ff}, 1328315a1350SMichael S. Tsirkin { 0x0B00, "i386 cpu", "cpu", 0x00ff}, 1329315a1350SMichael S. Tsirkin { 0x0c00, "Fireware contorller", "fireware"}, 1330315a1350SMichael S. Tsirkin { 0x0c01, "Access bus controller", "access-bus"}, 1331315a1350SMichael S. Tsirkin { 0x0c02, "SSA controller", "ssa"}, 1332315a1350SMichael S. Tsirkin { 0x0c03, "USB controller", "usb"}, 1333315a1350SMichael S. Tsirkin { 0x0c04, "Fibre channel controller", "fibre-channel"}, 1334315a1350SMichael S. Tsirkin { 0x0c05, "SMBus"}, 1335315a1350SMichael S. Tsirkin { 0, NULL} 1336315a1350SMichael S. Tsirkin }; 1337315a1350SMichael S. Tsirkin 1338315a1350SMichael S. Tsirkin static void pci_for_each_device_under_bus(PCIBus *bus, 1339315a1350SMichael S. Tsirkin void (*fn)(PCIBus *b, PCIDevice *d, 1340315a1350SMichael S. Tsirkin void *opaque), 1341315a1350SMichael S. Tsirkin void *opaque) 1342315a1350SMichael S. Tsirkin { 1343315a1350SMichael S. Tsirkin PCIDevice *d; 1344315a1350SMichael S. Tsirkin int devfn; 1345315a1350SMichael S. Tsirkin 1346315a1350SMichael S. Tsirkin for(devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) { 1347315a1350SMichael S. Tsirkin d = bus->devices[devfn]; 1348315a1350SMichael S. Tsirkin if (d) { 1349315a1350SMichael S. Tsirkin fn(bus, d, opaque); 1350315a1350SMichael S. Tsirkin } 1351315a1350SMichael S. Tsirkin } 1352315a1350SMichael S. Tsirkin } 1353315a1350SMichael S. Tsirkin 1354315a1350SMichael S. Tsirkin void pci_for_each_device(PCIBus *bus, int bus_num, 1355315a1350SMichael S. Tsirkin void (*fn)(PCIBus *b, PCIDevice *d, void *opaque), 1356315a1350SMichael S. Tsirkin void *opaque) 1357315a1350SMichael S. Tsirkin { 1358315a1350SMichael S. Tsirkin bus = pci_find_bus_nr(bus, bus_num); 1359315a1350SMichael S. Tsirkin 1360315a1350SMichael S. Tsirkin if (bus) { 1361315a1350SMichael S. Tsirkin pci_for_each_device_under_bus(bus, fn, opaque); 1362315a1350SMichael S. Tsirkin } 1363315a1350SMichael S. Tsirkin } 1364315a1350SMichael S. Tsirkin 1365315a1350SMichael S. Tsirkin static const pci_class_desc *get_class_desc(int class) 1366315a1350SMichael S. Tsirkin { 1367315a1350SMichael S. Tsirkin const pci_class_desc *desc; 1368315a1350SMichael S. Tsirkin 1369315a1350SMichael S. Tsirkin desc = pci_class_descriptions; 1370315a1350SMichael S. Tsirkin while (desc->desc && class != desc->class) { 1371315a1350SMichael S. Tsirkin desc++; 1372315a1350SMichael S. Tsirkin } 1373315a1350SMichael S. Tsirkin 1374315a1350SMichael S. Tsirkin return desc; 1375315a1350SMichael S. Tsirkin } 1376315a1350SMichael S. Tsirkin 1377315a1350SMichael S. Tsirkin static PciDeviceInfoList *qmp_query_pci_devices(PCIBus *bus, int bus_num); 1378315a1350SMichael S. Tsirkin 1379315a1350SMichael S. Tsirkin static PciMemoryRegionList *qmp_query_pci_regions(const PCIDevice *dev) 1380315a1350SMichael S. Tsirkin { 1381315a1350SMichael S. Tsirkin PciMemoryRegionList *head = NULL, *cur_item = NULL; 1382315a1350SMichael S. Tsirkin int i; 1383315a1350SMichael S. Tsirkin 1384315a1350SMichael S. Tsirkin for (i = 0; i < PCI_NUM_REGIONS; i++) { 1385315a1350SMichael S. Tsirkin const PCIIORegion *r = &dev->io_regions[i]; 1386315a1350SMichael S. Tsirkin PciMemoryRegionList *region; 1387315a1350SMichael S. Tsirkin 1388315a1350SMichael S. Tsirkin if (!r->size) { 1389315a1350SMichael S. Tsirkin continue; 1390315a1350SMichael S. Tsirkin } 1391315a1350SMichael S. Tsirkin 1392315a1350SMichael S. Tsirkin region = g_malloc0(sizeof(*region)); 1393315a1350SMichael S. Tsirkin region->value = g_malloc0(sizeof(*region->value)); 1394315a1350SMichael S. Tsirkin 1395315a1350SMichael S. Tsirkin if (r->type & PCI_BASE_ADDRESS_SPACE_IO) { 1396315a1350SMichael S. Tsirkin region->value->type = g_strdup("io"); 1397315a1350SMichael S. Tsirkin } else { 1398315a1350SMichael S. Tsirkin region->value->type = g_strdup("memory"); 1399315a1350SMichael S. Tsirkin region->value->has_prefetch = true; 1400315a1350SMichael S. Tsirkin region->value->prefetch = !!(r->type & PCI_BASE_ADDRESS_MEM_PREFETCH); 1401315a1350SMichael S. Tsirkin region->value->has_mem_type_64 = true; 1402315a1350SMichael S. Tsirkin region->value->mem_type_64 = !!(r->type & PCI_BASE_ADDRESS_MEM_TYPE_64); 1403315a1350SMichael S. Tsirkin } 1404315a1350SMichael S. Tsirkin 1405315a1350SMichael S. Tsirkin region->value->bar = i; 1406315a1350SMichael S. Tsirkin region->value->address = r->addr; 1407315a1350SMichael S. Tsirkin region->value->size = r->size; 1408315a1350SMichael S. Tsirkin 1409315a1350SMichael S. Tsirkin /* XXX: waiting for the qapi to support GSList */ 1410315a1350SMichael S. Tsirkin if (!cur_item) { 1411315a1350SMichael S. Tsirkin head = cur_item = region; 1412315a1350SMichael S. Tsirkin } else { 1413315a1350SMichael S. Tsirkin cur_item->next = region; 1414315a1350SMichael S. Tsirkin cur_item = region; 1415315a1350SMichael S. Tsirkin } 1416315a1350SMichael S. Tsirkin } 1417315a1350SMichael S. Tsirkin 1418315a1350SMichael S. Tsirkin return head; 1419315a1350SMichael S. Tsirkin } 1420315a1350SMichael S. Tsirkin 1421315a1350SMichael S. Tsirkin static PciBridgeInfo *qmp_query_pci_bridge(PCIDevice *dev, PCIBus *bus, 1422315a1350SMichael S. Tsirkin int bus_num) 1423315a1350SMichael S. Tsirkin { 1424315a1350SMichael S. Tsirkin PciBridgeInfo *info; 1425315a1350SMichael S. Tsirkin 1426315a1350SMichael S. Tsirkin info = g_malloc0(sizeof(*info)); 1427315a1350SMichael S. Tsirkin 1428315a1350SMichael S. Tsirkin info->bus.number = dev->config[PCI_PRIMARY_BUS]; 1429315a1350SMichael S. Tsirkin info->bus.secondary = dev->config[PCI_SECONDARY_BUS]; 1430315a1350SMichael S. Tsirkin info->bus.subordinate = dev->config[PCI_SUBORDINATE_BUS]; 1431315a1350SMichael S. Tsirkin 1432315a1350SMichael S. Tsirkin info->bus.io_range = g_malloc0(sizeof(*info->bus.io_range)); 1433315a1350SMichael S. Tsirkin info->bus.io_range->base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_IO); 1434315a1350SMichael S. Tsirkin info->bus.io_range->limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_IO); 1435315a1350SMichael S. Tsirkin 1436315a1350SMichael S. Tsirkin info->bus.memory_range = g_malloc0(sizeof(*info->bus.memory_range)); 1437315a1350SMichael S. Tsirkin info->bus.memory_range->base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_MEMORY); 1438315a1350SMichael S. Tsirkin info->bus.memory_range->limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_MEMORY); 1439315a1350SMichael S. Tsirkin 1440315a1350SMichael S. Tsirkin info->bus.prefetchable_range = g_malloc0(sizeof(*info->bus.prefetchable_range)); 1441315a1350SMichael S. Tsirkin info->bus.prefetchable_range->base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_MEM_PREFETCH); 1442315a1350SMichael S. Tsirkin info->bus.prefetchable_range->limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_MEM_PREFETCH); 1443315a1350SMichael S. Tsirkin 1444315a1350SMichael S. Tsirkin if (dev->config[PCI_SECONDARY_BUS] != 0) { 1445315a1350SMichael S. Tsirkin PCIBus *child_bus = pci_find_bus_nr(bus, dev->config[PCI_SECONDARY_BUS]); 1446315a1350SMichael S. Tsirkin if (child_bus) { 1447315a1350SMichael S. Tsirkin info->has_devices = true; 1448315a1350SMichael S. Tsirkin info->devices = qmp_query_pci_devices(child_bus, dev->config[PCI_SECONDARY_BUS]); 1449315a1350SMichael S. Tsirkin } 1450315a1350SMichael S. Tsirkin } 1451315a1350SMichael S. Tsirkin 1452315a1350SMichael S. Tsirkin return info; 1453315a1350SMichael S. Tsirkin } 1454315a1350SMichael S. Tsirkin 1455315a1350SMichael S. Tsirkin static PciDeviceInfo *qmp_query_pci_device(PCIDevice *dev, PCIBus *bus, 1456315a1350SMichael S. Tsirkin int bus_num) 1457315a1350SMichael S. Tsirkin { 1458315a1350SMichael S. Tsirkin const pci_class_desc *desc; 1459315a1350SMichael S. Tsirkin PciDeviceInfo *info; 1460315a1350SMichael S. Tsirkin uint8_t type; 1461315a1350SMichael S. Tsirkin int class; 1462315a1350SMichael S. Tsirkin 1463315a1350SMichael S. Tsirkin info = g_malloc0(sizeof(*info)); 1464315a1350SMichael S. Tsirkin info->bus = bus_num; 1465315a1350SMichael S. Tsirkin info->slot = PCI_SLOT(dev->devfn); 1466315a1350SMichael S. Tsirkin info->function = PCI_FUNC(dev->devfn); 1467315a1350SMichael S. Tsirkin 1468315a1350SMichael S. Tsirkin class = pci_get_word(dev->config + PCI_CLASS_DEVICE); 1469315a1350SMichael S. Tsirkin info->class_info.class = class; 1470315a1350SMichael S. Tsirkin desc = get_class_desc(class); 1471315a1350SMichael S. Tsirkin if (desc->desc) { 1472315a1350SMichael S. Tsirkin info->class_info.has_desc = true; 1473315a1350SMichael S. Tsirkin info->class_info.desc = g_strdup(desc->desc); 1474315a1350SMichael S. Tsirkin } 1475315a1350SMichael S. Tsirkin 1476315a1350SMichael S. Tsirkin info->id.vendor = pci_get_word(dev->config + PCI_VENDOR_ID); 1477315a1350SMichael S. Tsirkin info->id.device = pci_get_word(dev->config + PCI_DEVICE_ID); 1478315a1350SMichael S. Tsirkin info->regions = qmp_query_pci_regions(dev); 1479315a1350SMichael S. Tsirkin info->qdev_id = g_strdup(dev->qdev.id ? dev->qdev.id : ""); 1480315a1350SMichael S. Tsirkin 1481315a1350SMichael S. Tsirkin if (dev->config[PCI_INTERRUPT_PIN] != 0) { 1482315a1350SMichael S. Tsirkin info->has_irq = true; 1483315a1350SMichael S. Tsirkin info->irq = dev->config[PCI_INTERRUPT_LINE]; 1484315a1350SMichael S. Tsirkin } 1485315a1350SMichael S. Tsirkin 1486315a1350SMichael S. Tsirkin type = dev->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION; 1487315a1350SMichael S. Tsirkin if (type == PCI_HEADER_TYPE_BRIDGE) { 1488315a1350SMichael S. Tsirkin info->has_pci_bridge = true; 1489315a1350SMichael S. Tsirkin info->pci_bridge = qmp_query_pci_bridge(dev, bus, bus_num); 1490315a1350SMichael S. Tsirkin } 1491315a1350SMichael S. Tsirkin 1492315a1350SMichael S. Tsirkin return info; 1493315a1350SMichael S. Tsirkin } 1494315a1350SMichael S. Tsirkin 1495315a1350SMichael S. Tsirkin static PciDeviceInfoList *qmp_query_pci_devices(PCIBus *bus, int bus_num) 1496315a1350SMichael S. Tsirkin { 1497315a1350SMichael S. Tsirkin PciDeviceInfoList *info, *head = NULL, *cur_item = NULL; 1498315a1350SMichael S. Tsirkin PCIDevice *dev; 1499315a1350SMichael S. Tsirkin int devfn; 1500315a1350SMichael S. Tsirkin 1501315a1350SMichael S. Tsirkin for (devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) { 1502315a1350SMichael S. Tsirkin dev = bus->devices[devfn]; 1503315a1350SMichael S. Tsirkin if (dev) { 1504315a1350SMichael S. Tsirkin info = g_malloc0(sizeof(*info)); 1505315a1350SMichael S. Tsirkin info->value = qmp_query_pci_device(dev, bus, bus_num); 1506315a1350SMichael S. Tsirkin 1507315a1350SMichael S. Tsirkin /* XXX: waiting for the qapi to support GSList */ 1508315a1350SMichael S. Tsirkin if (!cur_item) { 1509315a1350SMichael S. Tsirkin head = cur_item = info; 1510315a1350SMichael S. Tsirkin } else { 1511315a1350SMichael S. Tsirkin cur_item->next = info; 1512315a1350SMichael S. Tsirkin cur_item = info; 1513315a1350SMichael S. Tsirkin } 1514315a1350SMichael S. Tsirkin } 1515315a1350SMichael S. Tsirkin } 1516315a1350SMichael S. Tsirkin 1517315a1350SMichael S. Tsirkin return head; 1518315a1350SMichael S. Tsirkin } 1519315a1350SMichael S. Tsirkin 1520315a1350SMichael S. Tsirkin static PciInfo *qmp_query_pci_bus(PCIBus *bus, int bus_num) 1521315a1350SMichael S. Tsirkin { 1522315a1350SMichael S. Tsirkin PciInfo *info = NULL; 1523315a1350SMichael S. Tsirkin 1524315a1350SMichael S. Tsirkin bus = pci_find_bus_nr(bus, bus_num); 1525315a1350SMichael S. Tsirkin if (bus) { 1526315a1350SMichael S. Tsirkin info = g_malloc0(sizeof(*info)); 1527315a1350SMichael S. Tsirkin info->bus = bus_num; 1528315a1350SMichael S. Tsirkin info->devices = qmp_query_pci_devices(bus, bus_num); 1529315a1350SMichael S. Tsirkin } 1530315a1350SMichael S. Tsirkin 1531315a1350SMichael S. Tsirkin return info; 1532315a1350SMichael S. Tsirkin } 1533315a1350SMichael S. Tsirkin 1534315a1350SMichael S. Tsirkin PciInfoList *qmp_query_pci(Error **errp) 1535315a1350SMichael S. Tsirkin { 1536315a1350SMichael S. Tsirkin PciInfoList *info, *head = NULL, *cur_item = NULL; 15377588e2b0SDavid Gibson PCIHostState *host_bridge; 1538315a1350SMichael S. Tsirkin 15397588e2b0SDavid Gibson QLIST_FOREACH(host_bridge, &pci_host_bridges, next) { 1540315a1350SMichael S. Tsirkin info = g_malloc0(sizeof(*info)); 15417588e2b0SDavid Gibson info->value = qmp_query_pci_bus(host_bridge->bus, 0); 1542315a1350SMichael S. Tsirkin 1543315a1350SMichael S. Tsirkin /* XXX: waiting for the qapi to support GSList */ 1544315a1350SMichael S. Tsirkin if (!cur_item) { 1545315a1350SMichael S. Tsirkin head = cur_item = info; 1546315a1350SMichael S. Tsirkin } else { 1547315a1350SMichael S. Tsirkin cur_item->next = info; 1548315a1350SMichael S. Tsirkin cur_item = info; 1549315a1350SMichael S. Tsirkin } 1550315a1350SMichael S. Tsirkin } 1551315a1350SMichael S. Tsirkin 1552315a1350SMichael S. Tsirkin return head; 1553315a1350SMichael S. Tsirkin } 1554315a1350SMichael S. Tsirkin 1555315a1350SMichael S. Tsirkin static const char * const pci_nic_models[] = { 1556315a1350SMichael S. Tsirkin "ne2k_pci", 1557315a1350SMichael S. Tsirkin "i82551", 1558315a1350SMichael S. Tsirkin "i82557b", 1559315a1350SMichael S. Tsirkin "i82559er", 1560315a1350SMichael S. Tsirkin "rtl8139", 1561315a1350SMichael S. Tsirkin "e1000", 1562315a1350SMichael S. Tsirkin "pcnet", 1563315a1350SMichael S. Tsirkin "virtio", 1564315a1350SMichael S. Tsirkin NULL 1565315a1350SMichael S. Tsirkin }; 1566315a1350SMichael S. Tsirkin 1567315a1350SMichael S. Tsirkin static const char * const pci_nic_names[] = { 1568315a1350SMichael S. Tsirkin "ne2k_pci", 1569315a1350SMichael S. Tsirkin "i82551", 1570315a1350SMichael S. Tsirkin "i82557b", 1571315a1350SMichael S. Tsirkin "i82559er", 1572315a1350SMichael S. Tsirkin "rtl8139", 1573315a1350SMichael S. Tsirkin "e1000", 1574315a1350SMichael S. Tsirkin "pcnet", 1575315a1350SMichael S. Tsirkin "virtio-net-pci", 1576315a1350SMichael S. Tsirkin NULL 1577315a1350SMichael S. Tsirkin }; 1578315a1350SMichael S. Tsirkin 1579315a1350SMichael S. Tsirkin /* Initialize a PCI NIC. */ 1580315a1350SMichael S. Tsirkin /* FIXME callers should check for failure, but don't */ 158129b358f9SDavid Gibson PCIDevice *pci_nic_init(NICInfo *nd, PCIBus *rootbus, 158229b358f9SDavid Gibson const char *default_model, 1583315a1350SMichael S. Tsirkin const char *default_devaddr) 1584315a1350SMichael S. Tsirkin { 1585315a1350SMichael S. Tsirkin const char *devaddr = nd->devaddr ? nd->devaddr : default_devaddr; 1586315a1350SMichael S. Tsirkin PCIBus *bus; 1587315a1350SMichael S. Tsirkin int devfn; 1588315a1350SMichael S. Tsirkin PCIDevice *pci_dev; 1589315a1350SMichael S. Tsirkin DeviceState *dev; 1590315a1350SMichael S. Tsirkin int i; 1591315a1350SMichael S. Tsirkin 1592315a1350SMichael S. Tsirkin i = qemu_find_nic_model(nd, pci_nic_models, default_model); 1593315a1350SMichael S. Tsirkin if (i < 0) 1594315a1350SMichael S. Tsirkin return NULL; 1595315a1350SMichael S. Tsirkin 159629b358f9SDavid Gibson bus = pci_get_bus_devfn(&devfn, rootbus, devaddr); 1597315a1350SMichael S. Tsirkin if (!bus) { 1598315a1350SMichael S. Tsirkin error_report("Invalid PCI device address %s for device %s", 1599315a1350SMichael S. Tsirkin devaddr, pci_nic_names[i]); 1600315a1350SMichael S. Tsirkin return NULL; 1601315a1350SMichael S. Tsirkin } 1602315a1350SMichael S. Tsirkin 1603315a1350SMichael S. Tsirkin pci_dev = pci_create(bus, devfn, pci_nic_names[i]); 1604315a1350SMichael S. Tsirkin dev = &pci_dev->qdev; 1605315a1350SMichael S. Tsirkin qdev_set_nic_properties(dev, nd); 1606315a1350SMichael S. Tsirkin if (qdev_init(dev) < 0) 1607315a1350SMichael S. Tsirkin return NULL; 1608315a1350SMichael S. Tsirkin return pci_dev; 1609315a1350SMichael S. Tsirkin } 1610315a1350SMichael S. Tsirkin 161129b358f9SDavid Gibson PCIDevice *pci_nic_init_nofail(NICInfo *nd, PCIBus *rootbus, 161229b358f9SDavid Gibson const char *default_model, 1613315a1350SMichael S. Tsirkin const char *default_devaddr) 1614315a1350SMichael S. Tsirkin { 1615315a1350SMichael S. Tsirkin PCIDevice *res; 1616315a1350SMichael S. Tsirkin 1617315a1350SMichael S. Tsirkin if (qemu_show_nic_models(nd->model, pci_nic_models)) 1618315a1350SMichael S. Tsirkin exit(0); 1619315a1350SMichael S. Tsirkin 162029b358f9SDavid Gibson res = pci_nic_init(nd, rootbus, default_model, default_devaddr); 1621315a1350SMichael S. Tsirkin if (!res) 1622315a1350SMichael S. Tsirkin exit(1); 1623315a1350SMichael S. Tsirkin return res; 1624315a1350SMichael S. Tsirkin } 1625315a1350SMichael S. Tsirkin 1626315a1350SMichael S. Tsirkin PCIDevice *pci_vga_init(PCIBus *bus) 1627315a1350SMichael S. Tsirkin { 1628315a1350SMichael S. Tsirkin switch (vga_interface_type) { 1629315a1350SMichael S. Tsirkin case VGA_CIRRUS: 1630315a1350SMichael S. Tsirkin return pci_create_simple(bus, -1, "cirrus-vga"); 1631315a1350SMichael S. Tsirkin case VGA_QXL: 1632315a1350SMichael S. Tsirkin return pci_create_simple(bus, -1, "qxl-vga"); 1633315a1350SMichael S. Tsirkin case VGA_STD: 1634315a1350SMichael S. Tsirkin return pci_create_simple(bus, -1, "VGA"); 1635315a1350SMichael S. Tsirkin case VGA_VMWARE: 1636315a1350SMichael S. Tsirkin return pci_create_simple(bus, -1, "vmware-svga"); 1637315a1350SMichael S. Tsirkin case VGA_NONE: 1638315a1350SMichael S. Tsirkin default: /* Other non-PCI types. Checking for unsupported types is already 1639315a1350SMichael S. Tsirkin done in vl.c. */ 1640315a1350SMichael S. Tsirkin return NULL; 1641315a1350SMichael S. Tsirkin } 1642315a1350SMichael S. Tsirkin } 1643315a1350SMichael S. Tsirkin 1644315a1350SMichael S. Tsirkin /* Whether a given bus number is in range of the secondary 1645315a1350SMichael S. Tsirkin * bus of the given bridge device. */ 1646315a1350SMichael S. Tsirkin static bool pci_secondary_bus_in_range(PCIDevice *dev, int bus_num) 1647315a1350SMichael S. Tsirkin { 1648315a1350SMichael S. Tsirkin return !(pci_get_word(dev->config + PCI_BRIDGE_CONTROL) & 1649315a1350SMichael S. Tsirkin PCI_BRIDGE_CTL_BUS_RESET) /* Don't walk the bus if it's reset. */ && 1650315a1350SMichael S. Tsirkin dev->config[PCI_SECONDARY_BUS] < bus_num && 1651315a1350SMichael S. Tsirkin bus_num <= dev->config[PCI_SUBORDINATE_BUS]; 1652315a1350SMichael S. Tsirkin } 1653315a1350SMichael S. Tsirkin 1654315a1350SMichael S. Tsirkin static PCIBus *pci_find_bus_nr(PCIBus *bus, int bus_num) 1655315a1350SMichael S. Tsirkin { 1656315a1350SMichael S. Tsirkin PCIBus *sec; 1657315a1350SMichael S. Tsirkin 1658315a1350SMichael S. Tsirkin if (!bus) { 1659315a1350SMichael S. Tsirkin return NULL; 1660315a1350SMichael S. Tsirkin } 1661315a1350SMichael S. Tsirkin 1662315a1350SMichael S. Tsirkin if (pci_bus_num(bus) == bus_num) { 1663315a1350SMichael S. Tsirkin return bus; 1664315a1350SMichael S. Tsirkin } 1665315a1350SMichael S. Tsirkin 1666315a1350SMichael S. Tsirkin /* Consider all bus numbers in range for the host pci bridge. */ 16670889464aSAlex Williamson if (!pci_bus_is_root(bus) && 1668315a1350SMichael S. Tsirkin !pci_secondary_bus_in_range(bus->parent_dev, bus_num)) { 1669315a1350SMichael S. Tsirkin return NULL; 1670315a1350SMichael S. Tsirkin } 1671315a1350SMichael S. Tsirkin 1672315a1350SMichael S. Tsirkin /* try child bus */ 1673315a1350SMichael S. Tsirkin for (; bus; bus = sec) { 1674315a1350SMichael S. Tsirkin QLIST_FOREACH(sec, &bus->child, sibling) { 16750889464aSAlex Williamson assert(!pci_bus_is_root(sec)); 1676315a1350SMichael S. Tsirkin if (sec->parent_dev->config[PCI_SECONDARY_BUS] == bus_num) { 1677315a1350SMichael S. Tsirkin return sec; 1678315a1350SMichael S. Tsirkin } 1679315a1350SMichael S. Tsirkin if (pci_secondary_bus_in_range(sec->parent_dev, bus_num)) { 1680315a1350SMichael S. Tsirkin break; 1681315a1350SMichael S. Tsirkin } 1682315a1350SMichael S. Tsirkin } 1683315a1350SMichael S. Tsirkin } 1684315a1350SMichael S. Tsirkin 1685315a1350SMichael S. Tsirkin return NULL; 1686315a1350SMichael S. Tsirkin } 1687315a1350SMichael S. Tsirkin 1688315a1350SMichael S. Tsirkin PCIDevice *pci_find_device(PCIBus *bus, int bus_num, uint8_t devfn) 1689315a1350SMichael S. Tsirkin { 1690315a1350SMichael S. Tsirkin bus = pci_find_bus_nr(bus, bus_num); 1691315a1350SMichael S. Tsirkin 1692315a1350SMichael S. Tsirkin if (!bus) 1693315a1350SMichael S. Tsirkin return NULL; 1694315a1350SMichael S. Tsirkin 1695315a1350SMichael S. Tsirkin return bus->devices[devfn]; 1696315a1350SMichael S. Tsirkin } 1697315a1350SMichael S. Tsirkin 1698315a1350SMichael S. Tsirkin static int pci_qdev_init(DeviceState *qdev) 1699315a1350SMichael S. Tsirkin { 1700315a1350SMichael S. Tsirkin PCIDevice *pci_dev = (PCIDevice *)qdev; 1701315a1350SMichael S. Tsirkin PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev); 1702315a1350SMichael S. Tsirkin PCIBus *bus; 1703315a1350SMichael S. Tsirkin int rc; 1704315a1350SMichael S. Tsirkin bool is_default_rom; 1705315a1350SMichael S. Tsirkin 1706315a1350SMichael S. Tsirkin /* initialize cap_present for pci_is_express() and pci_config_size() */ 1707315a1350SMichael S. Tsirkin if (pc->is_express) { 1708315a1350SMichael S. Tsirkin pci_dev->cap_present |= QEMU_PCI_CAP_EXPRESS; 1709315a1350SMichael S. Tsirkin } 1710315a1350SMichael S. Tsirkin 1711fef7fbc9SAndreas Färber bus = PCI_BUS(qdev_get_parent_bus(qdev)); 1712315a1350SMichael S. Tsirkin pci_dev = do_pci_register_device(pci_dev, bus, 1713315a1350SMichael S. Tsirkin object_get_typename(OBJECT(qdev)), 1714315a1350SMichael S. Tsirkin pci_dev->devfn); 1715315a1350SMichael S. Tsirkin if (pci_dev == NULL) 1716315a1350SMichael S. Tsirkin return -1; 1717315a1350SMichael S. Tsirkin if (qdev->hotplugged && pc->no_hotplug) { 1718315a1350SMichael S. Tsirkin qerror_report(QERR_DEVICE_NO_HOTPLUG, object_get_typename(OBJECT(pci_dev))); 1719315a1350SMichael S. Tsirkin do_pci_unregister_device(pci_dev); 1720315a1350SMichael S. Tsirkin return -1; 1721315a1350SMichael S. Tsirkin } 1722315a1350SMichael S. Tsirkin if (pc->init) { 1723315a1350SMichael S. Tsirkin rc = pc->init(pci_dev); 1724315a1350SMichael S. Tsirkin if (rc != 0) { 1725315a1350SMichael S. Tsirkin do_pci_unregister_device(pci_dev); 1726315a1350SMichael S. Tsirkin return rc; 1727315a1350SMichael S. Tsirkin } 1728315a1350SMichael S. Tsirkin } 1729315a1350SMichael S. Tsirkin 1730315a1350SMichael S. Tsirkin /* rom loading */ 1731315a1350SMichael S. Tsirkin is_default_rom = false; 1732315a1350SMichael S. Tsirkin if (pci_dev->romfile == NULL && pc->romfile != NULL) { 1733315a1350SMichael S. Tsirkin pci_dev->romfile = g_strdup(pc->romfile); 1734315a1350SMichael S. Tsirkin is_default_rom = true; 1735315a1350SMichael S. Tsirkin } 1736315a1350SMichael S. Tsirkin pci_add_option_rom(pci_dev, is_default_rom); 1737315a1350SMichael S. Tsirkin 1738315a1350SMichael S. Tsirkin if (bus->hotplug) { 1739315a1350SMichael S. Tsirkin /* Let buses differentiate between hotplug and when device is 1740315a1350SMichael S. Tsirkin * enabled during qemu machine creation. */ 1741315a1350SMichael S. Tsirkin rc = bus->hotplug(bus->hotplug_qdev, pci_dev, 1742315a1350SMichael S. Tsirkin qdev->hotplugged ? PCI_HOTPLUG_ENABLED: 1743315a1350SMichael S. Tsirkin PCI_COLDPLUG_ENABLED); 1744315a1350SMichael S. Tsirkin if (rc != 0) { 1745315a1350SMichael S. Tsirkin int r = pci_unregister_device(&pci_dev->qdev); 1746315a1350SMichael S. Tsirkin assert(!r); 1747315a1350SMichael S. Tsirkin return rc; 1748315a1350SMichael S. Tsirkin } 1749315a1350SMichael S. Tsirkin } 1750315a1350SMichael S. Tsirkin return 0; 1751315a1350SMichael S. Tsirkin } 1752315a1350SMichael S. Tsirkin 1753315a1350SMichael S. Tsirkin static int pci_unplug_device(DeviceState *qdev) 1754315a1350SMichael S. Tsirkin { 1755315a1350SMichael S. Tsirkin PCIDevice *dev = PCI_DEVICE(qdev); 1756315a1350SMichael S. Tsirkin PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(dev); 1757315a1350SMichael S. Tsirkin 1758315a1350SMichael S. Tsirkin if (pc->no_hotplug) { 1759315a1350SMichael S. Tsirkin qerror_report(QERR_DEVICE_NO_HOTPLUG, object_get_typename(OBJECT(dev))); 1760315a1350SMichael S. Tsirkin return -1; 1761315a1350SMichael S. Tsirkin } 1762315a1350SMichael S. Tsirkin return dev->bus->hotplug(dev->bus->hotplug_qdev, dev, 1763315a1350SMichael S. Tsirkin PCI_HOTPLUG_DISABLED); 1764315a1350SMichael S. Tsirkin } 1765315a1350SMichael S. Tsirkin 1766315a1350SMichael S. Tsirkin PCIDevice *pci_create_multifunction(PCIBus *bus, int devfn, bool multifunction, 1767315a1350SMichael S. Tsirkin const char *name) 1768315a1350SMichael S. Tsirkin { 1769315a1350SMichael S. Tsirkin DeviceState *dev; 1770315a1350SMichael S. Tsirkin 1771315a1350SMichael S. Tsirkin dev = qdev_create(&bus->qbus, name); 1772315a1350SMichael S. Tsirkin qdev_prop_set_int32(dev, "addr", devfn); 1773315a1350SMichael S. Tsirkin qdev_prop_set_bit(dev, "multifunction", multifunction); 1774315a1350SMichael S. Tsirkin return PCI_DEVICE(dev); 1775315a1350SMichael S. Tsirkin } 1776315a1350SMichael S. Tsirkin 1777315a1350SMichael S. Tsirkin PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn, 1778315a1350SMichael S. Tsirkin bool multifunction, 1779315a1350SMichael S. Tsirkin const char *name) 1780315a1350SMichael S. Tsirkin { 1781315a1350SMichael S. Tsirkin PCIDevice *dev = pci_create_multifunction(bus, devfn, multifunction, name); 1782315a1350SMichael S. Tsirkin qdev_init_nofail(&dev->qdev); 1783315a1350SMichael S. Tsirkin return dev; 1784315a1350SMichael S. Tsirkin } 1785315a1350SMichael S. Tsirkin 1786315a1350SMichael S. Tsirkin PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name) 1787315a1350SMichael S. Tsirkin { 1788315a1350SMichael S. Tsirkin return pci_create_multifunction(bus, devfn, false, name); 1789315a1350SMichael S. Tsirkin } 1790315a1350SMichael S. Tsirkin 1791315a1350SMichael S. Tsirkin PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name) 1792315a1350SMichael S. Tsirkin { 1793315a1350SMichael S. Tsirkin return pci_create_simple_multifunction(bus, devfn, false, name); 1794315a1350SMichael S. Tsirkin } 1795315a1350SMichael S. Tsirkin 1796315a1350SMichael S. Tsirkin static uint8_t pci_find_space(PCIDevice *pdev, uint8_t size) 1797315a1350SMichael S. Tsirkin { 1798315a1350SMichael S. Tsirkin int offset = PCI_CONFIG_HEADER_SIZE; 1799315a1350SMichael S. Tsirkin int i; 1800315a1350SMichael S. Tsirkin for (i = PCI_CONFIG_HEADER_SIZE; i < PCI_CONFIG_SPACE_SIZE; ++i) { 1801315a1350SMichael S. Tsirkin if (pdev->used[i]) 1802315a1350SMichael S. Tsirkin offset = i + 1; 1803315a1350SMichael S. Tsirkin else if (i - offset + 1 == size) 1804315a1350SMichael S. Tsirkin return offset; 1805315a1350SMichael S. Tsirkin } 1806315a1350SMichael S. Tsirkin return 0; 1807315a1350SMichael S. Tsirkin } 1808315a1350SMichael S. Tsirkin 1809315a1350SMichael S. Tsirkin static uint8_t pci_find_capability_list(PCIDevice *pdev, uint8_t cap_id, 1810315a1350SMichael S. Tsirkin uint8_t *prev_p) 1811315a1350SMichael S. Tsirkin { 1812315a1350SMichael S. Tsirkin uint8_t next, prev; 1813315a1350SMichael S. Tsirkin 1814315a1350SMichael S. Tsirkin if (!(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST)) 1815315a1350SMichael S. Tsirkin return 0; 1816315a1350SMichael S. Tsirkin 1817315a1350SMichael S. Tsirkin for (prev = PCI_CAPABILITY_LIST; (next = pdev->config[prev]); 1818315a1350SMichael S. Tsirkin prev = next + PCI_CAP_LIST_NEXT) 1819315a1350SMichael S. Tsirkin if (pdev->config[next + PCI_CAP_LIST_ID] == cap_id) 1820315a1350SMichael S. Tsirkin break; 1821315a1350SMichael S. Tsirkin 1822315a1350SMichael S. Tsirkin if (prev_p) 1823315a1350SMichael S. Tsirkin *prev_p = prev; 1824315a1350SMichael S. Tsirkin return next; 1825315a1350SMichael S. Tsirkin } 1826315a1350SMichael S. Tsirkin 1827315a1350SMichael S. Tsirkin static uint8_t pci_find_capability_at_offset(PCIDevice *pdev, uint8_t offset) 1828315a1350SMichael S. Tsirkin { 1829315a1350SMichael S. Tsirkin uint8_t next, prev, found = 0; 1830315a1350SMichael S. Tsirkin 1831315a1350SMichael S. Tsirkin if (!(pdev->used[offset])) { 1832315a1350SMichael S. Tsirkin return 0; 1833315a1350SMichael S. Tsirkin } 1834315a1350SMichael S. Tsirkin 1835315a1350SMichael S. Tsirkin assert(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST); 1836315a1350SMichael S. Tsirkin 1837315a1350SMichael S. Tsirkin for (prev = PCI_CAPABILITY_LIST; (next = pdev->config[prev]); 1838315a1350SMichael S. Tsirkin prev = next + PCI_CAP_LIST_NEXT) { 1839315a1350SMichael S. Tsirkin if (next <= offset && next > found) { 1840315a1350SMichael S. Tsirkin found = next; 1841315a1350SMichael S. Tsirkin } 1842315a1350SMichael S. Tsirkin } 1843315a1350SMichael S. Tsirkin return found; 1844315a1350SMichael S. Tsirkin } 1845315a1350SMichael S. Tsirkin 1846315a1350SMichael S. Tsirkin /* Patch the PCI vendor and device ids in a PCI rom image if necessary. 1847315a1350SMichael S. Tsirkin This is needed for an option rom which is used for more than one device. */ 1848315a1350SMichael S. Tsirkin static void pci_patch_ids(PCIDevice *pdev, uint8_t *ptr, int size) 1849315a1350SMichael S. Tsirkin { 1850315a1350SMichael S. Tsirkin uint16_t vendor_id; 1851315a1350SMichael S. Tsirkin uint16_t device_id; 1852315a1350SMichael S. Tsirkin uint16_t rom_vendor_id; 1853315a1350SMichael S. Tsirkin uint16_t rom_device_id; 1854315a1350SMichael S. Tsirkin uint16_t rom_magic; 1855315a1350SMichael S. Tsirkin uint16_t pcir_offset; 1856315a1350SMichael S. Tsirkin uint8_t checksum; 1857315a1350SMichael S. Tsirkin 1858315a1350SMichael S. Tsirkin /* Words in rom data are little endian (like in PCI configuration), 1859315a1350SMichael S. Tsirkin so they can be read / written with pci_get_word / pci_set_word. */ 1860315a1350SMichael S. Tsirkin 1861315a1350SMichael S. Tsirkin /* Only a valid rom will be patched. */ 1862315a1350SMichael S. Tsirkin rom_magic = pci_get_word(ptr); 1863315a1350SMichael S. Tsirkin if (rom_magic != 0xaa55) { 1864315a1350SMichael S. Tsirkin PCI_DPRINTF("Bad ROM magic %04x\n", rom_magic); 1865315a1350SMichael S. Tsirkin return; 1866315a1350SMichael S. Tsirkin } 1867315a1350SMichael S. Tsirkin pcir_offset = pci_get_word(ptr + 0x18); 1868315a1350SMichael S. Tsirkin if (pcir_offset + 8 >= size || memcmp(ptr + pcir_offset, "PCIR", 4)) { 1869315a1350SMichael S. Tsirkin PCI_DPRINTF("Bad PCIR offset 0x%x or signature\n", pcir_offset); 1870315a1350SMichael S. Tsirkin return; 1871315a1350SMichael S. Tsirkin } 1872315a1350SMichael S. Tsirkin 1873315a1350SMichael S. Tsirkin vendor_id = pci_get_word(pdev->config + PCI_VENDOR_ID); 1874315a1350SMichael S. Tsirkin device_id = pci_get_word(pdev->config + PCI_DEVICE_ID); 1875315a1350SMichael S. Tsirkin rom_vendor_id = pci_get_word(ptr + pcir_offset + 4); 1876315a1350SMichael S. Tsirkin rom_device_id = pci_get_word(ptr + pcir_offset + 6); 1877315a1350SMichael S. Tsirkin 1878315a1350SMichael S. Tsirkin PCI_DPRINTF("%s: ROM id %04x%04x / PCI id %04x%04x\n", pdev->romfile, 1879315a1350SMichael S. Tsirkin vendor_id, device_id, rom_vendor_id, rom_device_id); 1880315a1350SMichael S. Tsirkin 1881315a1350SMichael S. Tsirkin checksum = ptr[6]; 1882315a1350SMichael S. Tsirkin 1883315a1350SMichael S. Tsirkin if (vendor_id != rom_vendor_id) { 1884315a1350SMichael S. Tsirkin /* Patch vendor id and checksum (at offset 6 for etherboot roms). */ 1885315a1350SMichael S. Tsirkin checksum += (uint8_t)rom_vendor_id + (uint8_t)(rom_vendor_id >> 8); 1886315a1350SMichael S. Tsirkin checksum -= (uint8_t)vendor_id + (uint8_t)(vendor_id >> 8); 1887315a1350SMichael S. Tsirkin PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr[6], checksum); 1888315a1350SMichael S. Tsirkin ptr[6] = checksum; 1889315a1350SMichael S. Tsirkin pci_set_word(ptr + pcir_offset + 4, vendor_id); 1890315a1350SMichael S. Tsirkin } 1891315a1350SMichael S. Tsirkin 1892315a1350SMichael S. Tsirkin if (device_id != rom_device_id) { 1893315a1350SMichael S. Tsirkin /* Patch device id and checksum (at offset 6 for etherboot roms). */ 1894315a1350SMichael S. Tsirkin checksum += (uint8_t)rom_device_id + (uint8_t)(rom_device_id >> 8); 1895315a1350SMichael S. Tsirkin checksum -= (uint8_t)device_id + (uint8_t)(device_id >> 8); 1896315a1350SMichael S. Tsirkin PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr[6], checksum); 1897315a1350SMichael S. Tsirkin ptr[6] = checksum; 1898315a1350SMichael S. Tsirkin pci_set_word(ptr + pcir_offset + 6, device_id); 1899315a1350SMichael S. Tsirkin } 1900315a1350SMichael S. Tsirkin } 1901315a1350SMichael S. Tsirkin 1902315a1350SMichael S. Tsirkin /* Add an option rom for the device */ 1903315a1350SMichael S. Tsirkin static int pci_add_option_rom(PCIDevice *pdev, bool is_default_rom) 1904315a1350SMichael S. Tsirkin { 1905315a1350SMichael S. Tsirkin int size; 1906315a1350SMichael S. Tsirkin char *path; 1907315a1350SMichael S. Tsirkin void *ptr; 1908315a1350SMichael S. Tsirkin char name[32]; 1909315a1350SMichael S. Tsirkin const VMStateDescription *vmsd; 1910315a1350SMichael S. Tsirkin 1911315a1350SMichael S. Tsirkin if (!pdev->romfile) 1912315a1350SMichael S. Tsirkin return 0; 1913315a1350SMichael S. Tsirkin if (strlen(pdev->romfile) == 0) 1914315a1350SMichael S. Tsirkin return 0; 1915315a1350SMichael S. Tsirkin 1916315a1350SMichael S. Tsirkin if (!pdev->rom_bar) { 1917315a1350SMichael S. Tsirkin /* 1918315a1350SMichael S. Tsirkin * Load rom via fw_cfg instead of creating a rom bar, 1919315a1350SMichael S. Tsirkin * for 0.11 compatibility. 1920315a1350SMichael S. Tsirkin */ 1921315a1350SMichael S. Tsirkin int class = pci_get_word(pdev->config + PCI_CLASS_DEVICE); 1922315a1350SMichael S. Tsirkin if (class == 0x0300) { 1923315a1350SMichael S. Tsirkin rom_add_vga(pdev->romfile); 1924315a1350SMichael S. Tsirkin } else { 1925315a1350SMichael S. Tsirkin rom_add_option(pdev->romfile, -1); 1926315a1350SMichael S. Tsirkin } 1927315a1350SMichael S. Tsirkin return 0; 1928315a1350SMichael S. Tsirkin } 1929315a1350SMichael S. Tsirkin 1930315a1350SMichael S. Tsirkin path = qemu_find_file(QEMU_FILE_TYPE_BIOS, pdev->romfile); 1931315a1350SMichael S. Tsirkin if (path == NULL) { 1932315a1350SMichael S. Tsirkin path = g_strdup(pdev->romfile); 1933315a1350SMichael S. Tsirkin } 1934315a1350SMichael S. Tsirkin 1935315a1350SMichael S. Tsirkin size = get_image_size(path); 1936315a1350SMichael S. Tsirkin if (size < 0) { 1937315a1350SMichael S. Tsirkin error_report("%s: failed to find romfile \"%s\"", 19388c7f3dd0SStefan Hajnoczi __func__, pdev->romfile); 19398c7f3dd0SStefan Hajnoczi g_free(path); 19408c7f3dd0SStefan Hajnoczi return -1; 19418c7f3dd0SStefan Hajnoczi } else if (size == 0) { 19428c7f3dd0SStefan Hajnoczi error_report("%s: ignoring empty romfile \"%s\"", 19438c7f3dd0SStefan Hajnoczi __func__, pdev->romfile); 1944315a1350SMichael S. Tsirkin g_free(path); 1945315a1350SMichael S. Tsirkin return -1; 1946315a1350SMichael S. Tsirkin } 1947315a1350SMichael S. Tsirkin if (size & (size - 1)) { 1948315a1350SMichael S. Tsirkin size = 1 << qemu_fls(size); 1949315a1350SMichael S. Tsirkin } 1950315a1350SMichael S. Tsirkin 1951315a1350SMichael S. Tsirkin vmsd = qdev_get_vmsd(DEVICE(pdev)); 1952315a1350SMichael S. Tsirkin 1953315a1350SMichael S. Tsirkin if (vmsd) { 1954315a1350SMichael S. Tsirkin snprintf(name, sizeof(name), "%s.rom", vmsd->name); 1955315a1350SMichael S. Tsirkin } else { 1956315a1350SMichael S. Tsirkin snprintf(name, sizeof(name), "%s.rom", object_get_typename(OBJECT(pdev))); 1957315a1350SMichael S. Tsirkin } 1958315a1350SMichael S. Tsirkin pdev->has_rom = true; 195940c5dce9SPaolo Bonzini memory_region_init_ram(&pdev->rom, OBJECT(pdev), name, size); 1960315a1350SMichael S. Tsirkin vmstate_register_ram(&pdev->rom, &pdev->qdev); 1961315a1350SMichael S. Tsirkin ptr = memory_region_get_ram_ptr(&pdev->rom); 1962315a1350SMichael S. Tsirkin load_image(path, ptr); 1963315a1350SMichael S. Tsirkin g_free(path); 1964315a1350SMichael S. Tsirkin 1965315a1350SMichael S. Tsirkin if (is_default_rom) { 1966315a1350SMichael S. Tsirkin /* Only the default rom images will be patched (if needed). */ 1967315a1350SMichael S. Tsirkin pci_patch_ids(pdev, ptr, size); 1968315a1350SMichael S. Tsirkin } 1969315a1350SMichael S. Tsirkin 1970315a1350SMichael S. Tsirkin pci_register_bar(pdev, PCI_ROM_SLOT, 0, &pdev->rom); 1971315a1350SMichael S. Tsirkin 1972315a1350SMichael S. Tsirkin return 0; 1973315a1350SMichael S. Tsirkin } 1974315a1350SMichael S. Tsirkin 1975315a1350SMichael S. Tsirkin static void pci_del_option_rom(PCIDevice *pdev) 1976315a1350SMichael S. Tsirkin { 1977315a1350SMichael S. Tsirkin if (!pdev->has_rom) 1978315a1350SMichael S. Tsirkin return; 1979315a1350SMichael S. Tsirkin 1980315a1350SMichael S. Tsirkin vmstate_unregister_ram(&pdev->rom, &pdev->qdev); 1981315a1350SMichael S. Tsirkin memory_region_destroy(&pdev->rom); 1982315a1350SMichael S. Tsirkin pdev->has_rom = false; 1983315a1350SMichael S. Tsirkin } 1984315a1350SMichael S. Tsirkin 1985315a1350SMichael S. Tsirkin /* 1986315a1350SMichael S. Tsirkin * if !offset 1987315a1350SMichael S. Tsirkin * Reserve space and add capability to the linked list in pci config space 1988315a1350SMichael S. Tsirkin * 1989315a1350SMichael S. Tsirkin * if offset = 0, 1990315a1350SMichael S. Tsirkin * Find and reserve space and add capability to the linked list 1991315a1350SMichael S. Tsirkin * in pci config space */ 1992315a1350SMichael S. Tsirkin int pci_add_capability(PCIDevice *pdev, uint8_t cap_id, 1993315a1350SMichael S. Tsirkin uint8_t offset, uint8_t size) 1994315a1350SMichael S. Tsirkin { 1995315a1350SMichael S. Tsirkin uint8_t *config; 1996315a1350SMichael S. Tsirkin int i, overlapping_cap; 1997315a1350SMichael S. Tsirkin 1998315a1350SMichael S. Tsirkin if (!offset) { 1999315a1350SMichael S. Tsirkin offset = pci_find_space(pdev, size); 2000315a1350SMichael S. Tsirkin if (!offset) { 2001315a1350SMichael S. Tsirkin return -ENOSPC; 2002315a1350SMichael S. Tsirkin } 2003315a1350SMichael S. Tsirkin } else { 2004315a1350SMichael S. Tsirkin /* Verify that capabilities don't overlap. Note: device assignment 2005315a1350SMichael S. Tsirkin * depends on this check to verify that the device is not broken. 2006315a1350SMichael S. Tsirkin * Should never trigger for emulated devices, but it's helpful 2007315a1350SMichael S. Tsirkin * for debugging these. */ 2008315a1350SMichael S. Tsirkin for (i = offset; i < offset + size; i++) { 2009315a1350SMichael S. Tsirkin overlapping_cap = pci_find_capability_at_offset(pdev, i); 2010315a1350SMichael S. Tsirkin if (overlapping_cap) { 2011568f0690SDavid Gibson fprintf(stderr, "ERROR: %s:%02x:%02x.%x " 2012315a1350SMichael S. Tsirkin "Attempt to add PCI capability %x at offset " 2013315a1350SMichael S. Tsirkin "%x overlaps existing capability %x at offset %x\n", 2014568f0690SDavid Gibson pci_root_bus_path(pdev), pci_bus_num(pdev->bus), 2015315a1350SMichael S. Tsirkin PCI_SLOT(pdev->devfn), PCI_FUNC(pdev->devfn), 2016315a1350SMichael S. Tsirkin cap_id, offset, overlapping_cap, i); 2017315a1350SMichael S. Tsirkin return -EINVAL; 2018315a1350SMichael S. Tsirkin } 2019315a1350SMichael S. Tsirkin } 2020315a1350SMichael S. Tsirkin } 2021315a1350SMichael S. Tsirkin 2022315a1350SMichael S. Tsirkin config = pdev->config + offset; 2023315a1350SMichael S. Tsirkin config[PCI_CAP_LIST_ID] = cap_id; 2024315a1350SMichael S. Tsirkin config[PCI_CAP_LIST_NEXT] = pdev->config[PCI_CAPABILITY_LIST]; 2025315a1350SMichael S. Tsirkin pdev->config[PCI_CAPABILITY_LIST] = offset; 2026315a1350SMichael S. Tsirkin pdev->config[PCI_STATUS] |= PCI_STATUS_CAP_LIST; 2027315a1350SMichael S. Tsirkin memset(pdev->used + offset, 0xFF, QEMU_ALIGN_UP(size, 4)); 2028315a1350SMichael S. Tsirkin /* Make capability read-only by default */ 2029315a1350SMichael S. Tsirkin memset(pdev->wmask + offset, 0, size); 2030315a1350SMichael S. Tsirkin /* Check capability by default */ 2031315a1350SMichael S. Tsirkin memset(pdev->cmask + offset, 0xFF, size); 2032315a1350SMichael S. Tsirkin return offset; 2033315a1350SMichael S. Tsirkin } 2034315a1350SMichael S. Tsirkin 2035315a1350SMichael S. Tsirkin /* Unlink capability from the pci config space. */ 2036315a1350SMichael S. Tsirkin void pci_del_capability(PCIDevice *pdev, uint8_t cap_id, uint8_t size) 2037315a1350SMichael S. Tsirkin { 2038315a1350SMichael S. Tsirkin uint8_t prev, offset = pci_find_capability_list(pdev, cap_id, &prev); 2039315a1350SMichael S. Tsirkin if (!offset) 2040315a1350SMichael S. Tsirkin return; 2041315a1350SMichael S. Tsirkin pdev->config[prev] = pdev->config[offset + PCI_CAP_LIST_NEXT]; 2042315a1350SMichael S. Tsirkin /* Make capability writable again */ 2043315a1350SMichael S. Tsirkin memset(pdev->wmask + offset, 0xff, size); 2044315a1350SMichael S. Tsirkin memset(pdev->w1cmask + offset, 0, size); 2045315a1350SMichael S. Tsirkin /* Clear cmask as device-specific registers can't be checked */ 2046315a1350SMichael S. Tsirkin memset(pdev->cmask + offset, 0, size); 2047315a1350SMichael S. Tsirkin memset(pdev->used + offset, 0, QEMU_ALIGN_UP(size, 4)); 2048315a1350SMichael S. Tsirkin 2049315a1350SMichael S. Tsirkin if (!pdev->config[PCI_CAPABILITY_LIST]) 2050315a1350SMichael S. Tsirkin pdev->config[PCI_STATUS] &= ~PCI_STATUS_CAP_LIST; 2051315a1350SMichael S. Tsirkin } 2052315a1350SMichael S. Tsirkin 2053315a1350SMichael S. Tsirkin uint8_t pci_find_capability(PCIDevice *pdev, uint8_t cap_id) 2054315a1350SMichael S. Tsirkin { 2055315a1350SMichael S. Tsirkin return pci_find_capability_list(pdev, cap_id, NULL); 2056315a1350SMichael S. Tsirkin } 2057315a1350SMichael S. Tsirkin 2058315a1350SMichael S. Tsirkin static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent) 2059315a1350SMichael S. Tsirkin { 2060315a1350SMichael S. Tsirkin PCIDevice *d = (PCIDevice *)dev; 2061315a1350SMichael S. Tsirkin const pci_class_desc *desc; 2062315a1350SMichael S. Tsirkin char ctxt[64]; 2063315a1350SMichael S. Tsirkin PCIIORegion *r; 2064315a1350SMichael S. Tsirkin int i, class; 2065315a1350SMichael S. Tsirkin 2066315a1350SMichael S. Tsirkin class = pci_get_word(d->config + PCI_CLASS_DEVICE); 2067315a1350SMichael S. Tsirkin desc = pci_class_descriptions; 2068315a1350SMichael S. Tsirkin while (desc->desc && class != desc->class) 2069315a1350SMichael S. Tsirkin desc++; 2070315a1350SMichael S. Tsirkin if (desc->desc) { 2071315a1350SMichael S. Tsirkin snprintf(ctxt, sizeof(ctxt), "%s", desc->desc); 2072315a1350SMichael S. Tsirkin } else { 2073315a1350SMichael S. Tsirkin snprintf(ctxt, sizeof(ctxt), "Class %04x", class); 2074315a1350SMichael S. Tsirkin } 2075315a1350SMichael S. Tsirkin 2076315a1350SMichael S. Tsirkin monitor_printf(mon, "%*sclass %s, addr %02x:%02x.%x, " 2077315a1350SMichael S. Tsirkin "pci id %04x:%04x (sub %04x:%04x)\n", 2078315a1350SMichael S. Tsirkin indent, "", ctxt, pci_bus_num(d->bus), 2079315a1350SMichael S. Tsirkin PCI_SLOT(d->devfn), PCI_FUNC(d->devfn), 2080315a1350SMichael S. Tsirkin pci_get_word(d->config + PCI_VENDOR_ID), 2081315a1350SMichael S. Tsirkin pci_get_word(d->config + PCI_DEVICE_ID), 2082315a1350SMichael S. Tsirkin pci_get_word(d->config + PCI_SUBSYSTEM_VENDOR_ID), 2083315a1350SMichael S. Tsirkin pci_get_word(d->config + PCI_SUBSYSTEM_ID)); 2084315a1350SMichael S. Tsirkin for (i = 0; i < PCI_NUM_REGIONS; i++) { 2085315a1350SMichael S. Tsirkin r = &d->io_regions[i]; 2086315a1350SMichael S. Tsirkin if (!r->size) 2087315a1350SMichael S. Tsirkin continue; 2088315a1350SMichael S. Tsirkin monitor_printf(mon, "%*sbar %d: %s at 0x%"FMT_PCIBUS 2089315a1350SMichael S. Tsirkin " [0x%"FMT_PCIBUS"]\n", 2090315a1350SMichael S. Tsirkin indent, "", 2091315a1350SMichael S. Tsirkin i, r->type & PCI_BASE_ADDRESS_SPACE_IO ? "i/o" : "mem", 2092315a1350SMichael S. Tsirkin r->addr, r->addr + r->size - 1); 2093315a1350SMichael S. Tsirkin } 2094315a1350SMichael S. Tsirkin } 2095315a1350SMichael S. Tsirkin 2096315a1350SMichael S. Tsirkin static char *pci_dev_fw_name(DeviceState *dev, char *buf, int len) 2097315a1350SMichael S. Tsirkin { 2098315a1350SMichael S. Tsirkin PCIDevice *d = (PCIDevice *)dev; 2099315a1350SMichael S. Tsirkin const char *name = NULL; 2100315a1350SMichael S. Tsirkin const pci_class_desc *desc = pci_class_descriptions; 2101315a1350SMichael S. Tsirkin int class = pci_get_word(d->config + PCI_CLASS_DEVICE); 2102315a1350SMichael S. Tsirkin 2103315a1350SMichael S. Tsirkin while (desc->desc && 2104315a1350SMichael S. Tsirkin (class & ~desc->fw_ign_bits) != 2105315a1350SMichael S. Tsirkin (desc->class & ~desc->fw_ign_bits)) { 2106315a1350SMichael S. Tsirkin desc++; 2107315a1350SMichael S. Tsirkin } 2108315a1350SMichael S. Tsirkin 2109315a1350SMichael S. Tsirkin if (desc->desc) { 2110315a1350SMichael S. Tsirkin name = desc->fw_name; 2111315a1350SMichael S. Tsirkin } 2112315a1350SMichael S. Tsirkin 2113315a1350SMichael S. Tsirkin if (name) { 2114315a1350SMichael S. Tsirkin pstrcpy(buf, len, name); 2115315a1350SMichael S. Tsirkin } else { 2116315a1350SMichael S. Tsirkin snprintf(buf, len, "pci%04x,%04x", 2117315a1350SMichael S. Tsirkin pci_get_word(d->config + PCI_VENDOR_ID), 2118315a1350SMichael S. Tsirkin pci_get_word(d->config + PCI_DEVICE_ID)); 2119315a1350SMichael S. Tsirkin } 2120315a1350SMichael S. Tsirkin 2121315a1350SMichael S. Tsirkin return buf; 2122315a1350SMichael S. Tsirkin } 2123315a1350SMichael S. Tsirkin 2124315a1350SMichael S. Tsirkin static char *pcibus_get_fw_dev_path(DeviceState *dev) 2125315a1350SMichael S. Tsirkin { 2126315a1350SMichael S. Tsirkin PCIDevice *d = (PCIDevice *)dev; 2127315a1350SMichael S. Tsirkin char path[50], name[33]; 2128315a1350SMichael S. Tsirkin int off; 2129315a1350SMichael S. Tsirkin 2130315a1350SMichael S. Tsirkin off = snprintf(path, sizeof(path), "%s@%x", 2131315a1350SMichael S. Tsirkin pci_dev_fw_name(dev, name, sizeof name), 2132315a1350SMichael S. Tsirkin PCI_SLOT(d->devfn)); 2133315a1350SMichael S. Tsirkin if (PCI_FUNC(d->devfn)) 2134315a1350SMichael S. Tsirkin snprintf(path + off, sizeof(path) + off, ",%x", PCI_FUNC(d->devfn)); 2135315a1350SMichael S. Tsirkin return g_strdup(path); 2136315a1350SMichael S. Tsirkin } 2137315a1350SMichael S. Tsirkin 2138315a1350SMichael S. Tsirkin static char *pcibus_get_dev_path(DeviceState *dev) 2139315a1350SMichael S. Tsirkin { 2140315a1350SMichael S. Tsirkin PCIDevice *d = container_of(dev, PCIDevice, qdev); 2141315a1350SMichael S. Tsirkin PCIDevice *t; 2142315a1350SMichael S. Tsirkin int slot_depth; 2143315a1350SMichael S. Tsirkin /* Path format: Domain:00:Slot.Function:Slot.Function....:Slot.Function. 2144315a1350SMichael S. Tsirkin * 00 is added here to make this format compatible with 2145315a1350SMichael S. Tsirkin * domain:Bus:Slot.Func for systems without nested PCI bridges. 2146315a1350SMichael S. Tsirkin * Slot.Function list specifies the slot and function numbers for all 2147315a1350SMichael S. Tsirkin * devices on the path from root to the specific device. */ 2148568f0690SDavid Gibson const char *root_bus_path; 2149568f0690SDavid Gibson int root_bus_len; 2150315a1350SMichael S. Tsirkin char slot[] = ":SS.F"; 2151315a1350SMichael S. Tsirkin int slot_len = sizeof slot - 1 /* For '\0' */; 2152315a1350SMichael S. Tsirkin int path_len; 2153315a1350SMichael S. Tsirkin char *path, *p; 2154315a1350SMichael S. Tsirkin int s; 2155315a1350SMichael S. Tsirkin 2156568f0690SDavid Gibson root_bus_path = pci_root_bus_path(d); 2157568f0690SDavid Gibson root_bus_len = strlen(root_bus_path); 2158568f0690SDavid Gibson 2159315a1350SMichael S. Tsirkin /* Calculate # of slots on path between device and root. */; 2160315a1350SMichael S. Tsirkin slot_depth = 0; 2161315a1350SMichael S. Tsirkin for (t = d; t; t = t->bus->parent_dev) { 2162315a1350SMichael S. Tsirkin ++slot_depth; 2163315a1350SMichael S. Tsirkin } 2164315a1350SMichael S. Tsirkin 2165568f0690SDavid Gibson path_len = root_bus_len + slot_len * slot_depth; 2166315a1350SMichael S. Tsirkin 2167315a1350SMichael S. Tsirkin /* Allocate memory, fill in the terminating null byte. */ 2168315a1350SMichael S. Tsirkin path = g_malloc(path_len + 1 /* For '\0' */); 2169315a1350SMichael S. Tsirkin path[path_len] = '\0'; 2170315a1350SMichael S. Tsirkin 2171568f0690SDavid Gibson memcpy(path, root_bus_path, root_bus_len); 2172315a1350SMichael S. Tsirkin 2173315a1350SMichael S. Tsirkin /* Fill in slot numbers. We walk up from device to root, so need to print 2174315a1350SMichael S. Tsirkin * them in the reverse order, last to first. */ 2175315a1350SMichael S. Tsirkin p = path + path_len; 2176315a1350SMichael S. Tsirkin for (t = d; t; t = t->bus->parent_dev) { 2177315a1350SMichael S. Tsirkin p -= slot_len; 2178315a1350SMichael S. Tsirkin s = snprintf(slot, sizeof slot, ":%02x.%x", 2179315a1350SMichael S. Tsirkin PCI_SLOT(t->devfn), PCI_FUNC(t->devfn)); 2180315a1350SMichael S. Tsirkin assert(s == slot_len); 2181315a1350SMichael S. Tsirkin memcpy(p, slot, slot_len); 2182315a1350SMichael S. Tsirkin } 2183315a1350SMichael S. Tsirkin 2184315a1350SMichael S. Tsirkin return path; 2185315a1350SMichael S. Tsirkin } 2186315a1350SMichael S. Tsirkin 2187315a1350SMichael S. Tsirkin static int pci_qdev_find_recursive(PCIBus *bus, 2188315a1350SMichael S. Tsirkin const char *id, PCIDevice **pdev) 2189315a1350SMichael S. Tsirkin { 2190315a1350SMichael S. Tsirkin DeviceState *qdev = qdev_find_recursive(&bus->qbus, id); 2191315a1350SMichael S. Tsirkin if (!qdev) { 2192315a1350SMichael S. Tsirkin return -ENODEV; 2193315a1350SMichael S. Tsirkin } 2194315a1350SMichael S. Tsirkin 2195315a1350SMichael S. Tsirkin /* roughly check if given qdev is pci device */ 2196315a1350SMichael S. Tsirkin if (object_dynamic_cast(OBJECT(qdev), TYPE_PCI_DEVICE)) { 2197315a1350SMichael S. Tsirkin *pdev = PCI_DEVICE(qdev); 2198315a1350SMichael S. Tsirkin return 0; 2199315a1350SMichael S. Tsirkin } 2200315a1350SMichael S. Tsirkin return -EINVAL; 2201315a1350SMichael S. Tsirkin } 2202315a1350SMichael S. Tsirkin 2203315a1350SMichael S. Tsirkin int pci_qdev_find_device(const char *id, PCIDevice **pdev) 2204315a1350SMichael S. Tsirkin { 22057588e2b0SDavid Gibson PCIHostState *host_bridge; 2206315a1350SMichael S. Tsirkin int rc = -ENODEV; 2207315a1350SMichael S. Tsirkin 22087588e2b0SDavid Gibson QLIST_FOREACH(host_bridge, &pci_host_bridges, next) { 22097588e2b0SDavid Gibson int tmp = pci_qdev_find_recursive(host_bridge->bus, id, pdev); 2210315a1350SMichael S. Tsirkin if (!tmp) { 2211315a1350SMichael S. Tsirkin rc = 0; 2212315a1350SMichael S. Tsirkin break; 2213315a1350SMichael S. Tsirkin } 2214315a1350SMichael S. Tsirkin if (tmp != -ENODEV) { 2215315a1350SMichael S. Tsirkin rc = tmp; 2216315a1350SMichael S. Tsirkin } 2217315a1350SMichael S. Tsirkin } 2218315a1350SMichael S. Tsirkin 2219315a1350SMichael S. Tsirkin return rc; 2220315a1350SMichael S. Tsirkin } 2221315a1350SMichael S. Tsirkin 2222315a1350SMichael S. Tsirkin MemoryRegion *pci_address_space(PCIDevice *dev) 2223315a1350SMichael S. Tsirkin { 2224315a1350SMichael S. Tsirkin return dev->bus->address_space_mem; 2225315a1350SMichael S. Tsirkin } 2226315a1350SMichael S. Tsirkin 2227315a1350SMichael S. Tsirkin MemoryRegion *pci_address_space_io(PCIDevice *dev) 2228315a1350SMichael S. Tsirkin { 2229315a1350SMichael S. Tsirkin return dev->bus->address_space_io; 2230315a1350SMichael S. Tsirkin } 2231315a1350SMichael S. Tsirkin 2232315a1350SMichael S. Tsirkin static void pci_device_class_init(ObjectClass *klass, void *data) 2233315a1350SMichael S. Tsirkin { 2234315a1350SMichael S. Tsirkin DeviceClass *k = DEVICE_CLASS(klass); 2235315a1350SMichael S. Tsirkin k->init = pci_qdev_init; 2236315a1350SMichael S. Tsirkin k->unplug = pci_unplug_device; 2237315a1350SMichael S. Tsirkin k->exit = pci_unregister_device; 2238315a1350SMichael S. Tsirkin k->bus_type = TYPE_PCI_BUS; 2239315a1350SMichael S. Tsirkin k->props = pci_props; 2240315a1350SMichael S. Tsirkin } 2241315a1350SMichael S. Tsirkin 2242e00387d5SAvi Kivity void pci_setup_iommu(PCIBus *bus, PCIIOMMUFunc fn, void *opaque) 2243315a1350SMichael S. Tsirkin { 2244e00387d5SAvi Kivity bus->iommu_fn = fn; 2245e00387d5SAvi Kivity bus->iommu_opaque = opaque; 2246315a1350SMichael S. Tsirkin } 2247315a1350SMichael S. Tsirkin 22488c43a6f0SAndreas Färber static const TypeInfo pci_device_type_info = { 2249315a1350SMichael S. Tsirkin .name = TYPE_PCI_DEVICE, 2250315a1350SMichael S. Tsirkin .parent = TYPE_DEVICE, 2251315a1350SMichael S. Tsirkin .instance_size = sizeof(PCIDevice), 2252315a1350SMichael S. Tsirkin .abstract = true, 2253315a1350SMichael S. Tsirkin .class_size = sizeof(PCIDeviceClass), 2254315a1350SMichael S. Tsirkin .class_init = pci_device_class_init, 2255315a1350SMichael S. Tsirkin }; 2256315a1350SMichael S. Tsirkin 2257315a1350SMichael S. Tsirkin static void pci_register_types(void) 2258315a1350SMichael S. Tsirkin { 2259315a1350SMichael S. Tsirkin type_register_static(&pci_bus_info); 22603a861c46SAlex Williamson type_register_static(&pcie_bus_info); 2261315a1350SMichael S. Tsirkin type_register_static(&pci_device_type_info); 2262315a1350SMichael S. Tsirkin } 2263315a1350SMichael S. Tsirkin 2264315a1350SMichael S. Tsirkin type_init(pci_register_types) 2265