xref: /openbmc/qemu/hw/pci/pci.c (revision ce6a28ee)
1315a1350SMichael S. Tsirkin /*
2315a1350SMichael S. Tsirkin  * QEMU PCI bus manager
3315a1350SMichael S. Tsirkin  *
4315a1350SMichael S. Tsirkin  * Copyright (c) 2004 Fabrice Bellard
5315a1350SMichael S. Tsirkin  *
6315a1350SMichael S. Tsirkin  * Permission is hereby granted, free of charge, to any person obtaining a copy
7315a1350SMichael S. Tsirkin  * of this software and associated documentation files (the "Software"), to deal
8315a1350SMichael S. Tsirkin  * in the Software without restriction, including without limitation the rights
9315a1350SMichael S. Tsirkin  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10315a1350SMichael S. Tsirkin  * copies of the Software, and to permit persons to whom the Software is
11315a1350SMichael S. Tsirkin  * furnished to do so, subject to the following conditions:
12315a1350SMichael S. Tsirkin  *
13315a1350SMichael S. Tsirkin  * The above copyright notice and this permission notice shall be included in
14315a1350SMichael S. Tsirkin  * all copies or substantial portions of the Software.
15315a1350SMichael S. Tsirkin  *
16315a1350SMichael S. Tsirkin  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17315a1350SMichael S. Tsirkin  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18315a1350SMichael S. Tsirkin  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19315a1350SMichael S. Tsirkin  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20315a1350SMichael S. Tsirkin  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21315a1350SMichael S. Tsirkin  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22315a1350SMichael S. Tsirkin  * THE SOFTWARE.
23315a1350SMichael S. Tsirkin  */
24c759b24fSMichael S. Tsirkin #include "hw/hw.h"
25c759b24fSMichael S. Tsirkin #include "hw/pci/pci.h"
26c759b24fSMichael S. Tsirkin #include "hw/pci/pci_bridge.h"
2706aac7bdSMichael S. Tsirkin #include "hw/pci/pci_bus.h"
28568f0690SDavid Gibson #include "hw/pci/pci_host.h"
2983c9089eSPaolo Bonzini #include "monitor/monitor.h"
301422e32dSPaolo Bonzini #include "net/net.h"
319c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
32c759b24fSMichael S. Tsirkin #include "hw/loader.h"
331de7afc9SPaolo Bonzini #include "qemu/range.h"
34315a1350SMichael S. Tsirkin #include "qmp-commands.h"
357828d750SDon Koch #include "trace.h"
36c759b24fSMichael S. Tsirkin #include "hw/pci/msi.h"
37c759b24fSMichael S. Tsirkin #include "hw/pci/msix.h"
38022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
395e954943SIgor Mammedov #include "hw/hotplug.h"
40315a1350SMichael S. Tsirkin 
41315a1350SMichael S. Tsirkin //#define DEBUG_PCI
42315a1350SMichael S. Tsirkin #ifdef DEBUG_PCI
43315a1350SMichael S. Tsirkin # define PCI_DPRINTF(format, ...)       printf(format, ## __VA_ARGS__)
44315a1350SMichael S. Tsirkin #else
45315a1350SMichael S. Tsirkin # define PCI_DPRINTF(format, ...)       do { } while (0)
46315a1350SMichael S. Tsirkin #endif
47315a1350SMichael S. Tsirkin 
48315a1350SMichael S. Tsirkin static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent);
49315a1350SMichael S. Tsirkin static char *pcibus_get_dev_path(DeviceState *dev);
50315a1350SMichael S. Tsirkin static char *pcibus_get_fw_dev_path(DeviceState *dev);
51dcc20931SPaolo Bonzini static void pcibus_reset(BusState *qbus);
52315a1350SMichael S. Tsirkin 
53315a1350SMichael S. Tsirkin static Property pci_props[] = {
54315a1350SMichael S. Tsirkin     DEFINE_PROP_PCI_DEVFN("addr", PCIDevice, devfn, -1),
55315a1350SMichael S. Tsirkin     DEFINE_PROP_STRING("romfile", PCIDevice, romfile),
56315a1350SMichael S. Tsirkin     DEFINE_PROP_UINT32("rombar",  PCIDevice, rom_bar, 1),
57315a1350SMichael S. Tsirkin     DEFINE_PROP_BIT("multifunction", PCIDevice, cap_present,
58315a1350SMichael S. Tsirkin                     QEMU_PCI_CAP_MULTIFUNCTION_BITNR, false),
59315a1350SMichael S. Tsirkin     DEFINE_PROP_BIT("command_serr_enable", PCIDevice, cap_present,
60315a1350SMichael S. Tsirkin                     QEMU_PCI_CAP_SERR_BITNR, true),
61315a1350SMichael S. Tsirkin     DEFINE_PROP_END_OF_LIST()
62315a1350SMichael S. Tsirkin };
63315a1350SMichael S. Tsirkin 
64d2f69df7SBandan Das static const VMStateDescription vmstate_pcibus = {
65d2f69df7SBandan Das     .name = "PCIBUS",
66d2f69df7SBandan Das     .version_id = 1,
67d2f69df7SBandan Das     .minimum_version_id = 1,
68d2f69df7SBandan Das     .fields = (VMStateField[]) {
69d2f69df7SBandan Das         VMSTATE_INT32_EQUAL(nirq, PCIBus),
70d2f69df7SBandan Das         VMSTATE_VARRAY_INT32(irq_count, PCIBus,
71d2f69df7SBandan Das                              nirq, 0, vmstate_info_int32,
72d2f69df7SBandan Das                              int32_t),
73d2f69df7SBandan Das         VMSTATE_END_OF_LIST()
74d2f69df7SBandan Das     }
75d2f69df7SBandan Das };
76d2f69df7SBandan Das 
77d2f69df7SBandan Das static void pci_bus_realize(BusState *qbus, Error **errp)
78d2f69df7SBandan Das {
79d2f69df7SBandan Das     PCIBus *bus = PCI_BUS(qbus);
80d2f69df7SBandan Das 
81d2f69df7SBandan Das     vmstate_register(NULL, -1, &vmstate_pcibus, bus);
82d2f69df7SBandan Das }
83d2f69df7SBandan Das 
84d2f69df7SBandan Das static void pci_bus_unrealize(BusState *qbus, Error **errp)
85d2f69df7SBandan Das {
86d2f69df7SBandan Das     PCIBus *bus = PCI_BUS(qbus);
87d2f69df7SBandan Das 
88d2f69df7SBandan Das     vmstate_unregister(NULL, &vmstate_pcibus, bus);
89d2f69df7SBandan Das }
90d2f69df7SBandan Das 
91*ce6a28eeSMarcel Apfelbaum static bool pcibus_is_root(PCIBus *bus)
92*ce6a28eeSMarcel Apfelbaum {
93*ce6a28eeSMarcel Apfelbaum     return !bus->parent_dev;
94*ce6a28eeSMarcel Apfelbaum }
95*ce6a28eeSMarcel Apfelbaum 
96315a1350SMichael S. Tsirkin static void pci_bus_class_init(ObjectClass *klass, void *data)
97315a1350SMichael S. Tsirkin {
98315a1350SMichael S. Tsirkin     BusClass *k = BUS_CLASS(klass);
99*ce6a28eeSMarcel Apfelbaum     PCIBusClass *pbc = PCI_BUS_CLASS(klass);
100315a1350SMichael S. Tsirkin 
101315a1350SMichael S. Tsirkin     k->print_dev = pcibus_dev_print;
102315a1350SMichael S. Tsirkin     k->get_dev_path = pcibus_get_dev_path;
103315a1350SMichael S. Tsirkin     k->get_fw_dev_path = pcibus_get_fw_dev_path;
104d2f69df7SBandan Das     k->realize = pci_bus_realize;
105d2f69df7SBandan Das     k->unrealize = pci_bus_unrealize;
106315a1350SMichael S. Tsirkin     k->reset = pcibus_reset;
107*ce6a28eeSMarcel Apfelbaum 
108*ce6a28eeSMarcel Apfelbaum     pbc->is_root = pcibus_is_root;
109315a1350SMichael S. Tsirkin }
110315a1350SMichael S. Tsirkin 
111315a1350SMichael S. Tsirkin static const TypeInfo pci_bus_info = {
112315a1350SMichael S. Tsirkin     .name = TYPE_PCI_BUS,
113315a1350SMichael S. Tsirkin     .parent = TYPE_BUS,
114315a1350SMichael S. Tsirkin     .instance_size = sizeof(PCIBus),
115*ce6a28eeSMarcel Apfelbaum     .class_size = sizeof(PCIBusClass),
116315a1350SMichael S. Tsirkin     .class_init = pci_bus_class_init,
117315a1350SMichael S. Tsirkin };
118315a1350SMichael S. Tsirkin 
1193a861c46SAlex Williamson static const TypeInfo pcie_bus_info = {
1203a861c46SAlex Williamson     .name = TYPE_PCIE_BUS,
1213a861c46SAlex Williamson     .parent = TYPE_PCI_BUS,
1223a861c46SAlex Williamson };
1233a861c46SAlex Williamson 
124315a1350SMichael S. Tsirkin static PCIBus *pci_find_bus_nr(PCIBus *bus, int bus_num);
125315a1350SMichael S. Tsirkin static void pci_update_mappings(PCIDevice *d);
126d98f08f5SMarcel Apfelbaum static void pci_irq_handler(void *opaque, int irq_num, int level);
127133e9b22SMarkus Armbruster static void pci_add_option_rom(PCIDevice *pdev, bool is_default_rom, Error **);
128315a1350SMichael S. Tsirkin static void pci_del_option_rom(PCIDevice *pdev);
129315a1350SMichael S. Tsirkin 
130315a1350SMichael S. Tsirkin static uint16_t pci_default_sub_vendor_id = PCI_SUBVENDOR_ID_REDHAT_QUMRANET;
131315a1350SMichael S. Tsirkin static uint16_t pci_default_sub_device_id = PCI_SUBDEVICE_ID_QEMU;
132315a1350SMichael S. Tsirkin 
1337588e2b0SDavid Gibson static QLIST_HEAD(, PCIHostState) pci_host_bridges;
134315a1350SMichael S. Tsirkin 
135315a1350SMichael S. Tsirkin static int pci_bar(PCIDevice *d, int reg)
136315a1350SMichael S. Tsirkin {
137315a1350SMichael S. Tsirkin     uint8_t type;
138315a1350SMichael S. Tsirkin 
139315a1350SMichael S. Tsirkin     if (reg != PCI_ROM_SLOT)
140315a1350SMichael S. Tsirkin         return PCI_BASE_ADDRESS_0 + reg * 4;
141315a1350SMichael S. Tsirkin 
142315a1350SMichael S. Tsirkin     type = d->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION;
143315a1350SMichael S. Tsirkin     return type == PCI_HEADER_TYPE_BRIDGE ? PCI_ROM_ADDRESS1 : PCI_ROM_ADDRESS;
144315a1350SMichael S. Tsirkin }
145315a1350SMichael S. Tsirkin 
146315a1350SMichael S. Tsirkin static inline int pci_irq_state(PCIDevice *d, int irq_num)
147315a1350SMichael S. Tsirkin {
148315a1350SMichael S. Tsirkin 	return (d->irq_state >> irq_num) & 0x1;
149315a1350SMichael S. Tsirkin }
150315a1350SMichael S. Tsirkin 
151315a1350SMichael S. Tsirkin static inline void pci_set_irq_state(PCIDevice *d, int irq_num, int level)
152315a1350SMichael S. Tsirkin {
153315a1350SMichael S. Tsirkin 	d->irq_state &= ~(0x1 << irq_num);
154315a1350SMichael S. Tsirkin 	d->irq_state |= level << irq_num;
155315a1350SMichael S. Tsirkin }
156315a1350SMichael S. Tsirkin 
157315a1350SMichael S. Tsirkin static void pci_change_irq_level(PCIDevice *pci_dev, int irq_num, int change)
158315a1350SMichael S. Tsirkin {
159315a1350SMichael S. Tsirkin     PCIBus *bus;
160315a1350SMichael S. Tsirkin     for (;;) {
161315a1350SMichael S. Tsirkin         bus = pci_dev->bus;
162315a1350SMichael S. Tsirkin         irq_num = bus->map_irq(pci_dev, irq_num);
163315a1350SMichael S. Tsirkin         if (bus->set_irq)
164315a1350SMichael S. Tsirkin             break;
165315a1350SMichael S. Tsirkin         pci_dev = bus->parent_dev;
166315a1350SMichael S. Tsirkin     }
167315a1350SMichael S. Tsirkin     bus->irq_count[irq_num] += change;
168315a1350SMichael S. Tsirkin     bus->set_irq(bus->irq_opaque, irq_num, bus->irq_count[irq_num] != 0);
169315a1350SMichael S. Tsirkin }
170315a1350SMichael S. Tsirkin 
171315a1350SMichael S. Tsirkin int pci_bus_get_irq_level(PCIBus *bus, int irq_num)
172315a1350SMichael S. Tsirkin {
173315a1350SMichael S. Tsirkin     assert(irq_num >= 0);
174315a1350SMichael S. Tsirkin     assert(irq_num < bus->nirq);
175315a1350SMichael S. Tsirkin     return !!bus->irq_count[irq_num];
176315a1350SMichael S. Tsirkin }
177315a1350SMichael S. Tsirkin 
178315a1350SMichael S. Tsirkin /* Update interrupt status bit in config space on interrupt
179315a1350SMichael S. Tsirkin  * state change. */
180315a1350SMichael S. Tsirkin static void pci_update_irq_status(PCIDevice *dev)
181315a1350SMichael S. Tsirkin {
182315a1350SMichael S. Tsirkin     if (dev->irq_state) {
183315a1350SMichael S. Tsirkin         dev->config[PCI_STATUS] |= PCI_STATUS_INTERRUPT;
184315a1350SMichael S. Tsirkin     } else {
185315a1350SMichael S. Tsirkin         dev->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT;
186315a1350SMichael S. Tsirkin     }
187315a1350SMichael S. Tsirkin }
188315a1350SMichael S. Tsirkin 
189315a1350SMichael S. Tsirkin void pci_device_deassert_intx(PCIDevice *dev)
190315a1350SMichael S. Tsirkin {
191315a1350SMichael S. Tsirkin     int i;
192315a1350SMichael S. Tsirkin     for (i = 0; i < PCI_NUM_PINS; ++i) {
193d98f08f5SMarcel Apfelbaum         pci_irq_handler(dev, i, 0);
194315a1350SMichael S. Tsirkin     }
195315a1350SMichael S. Tsirkin }
196315a1350SMichael S. Tsirkin 
197dcc20931SPaolo Bonzini static void pci_do_device_reset(PCIDevice *dev)
198315a1350SMichael S. Tsirkin {
199315a1350SMichael S. Tsirkin     int r;
200315a1350SMichael S. Tsirkin 
201315a1350SMichael S. Tsirkin     pci_device_deassert_intx(dev);
20258b59014SCole Robinson     assert(dev->irq_state == 0);
20358b59014SCole Robinson 
204315a1350SMichael S. Tsirkin     /* Clear all writable bits */
205315a1350SMichael S. Tsirkin     pci_word_test_and_clear_mask(dev->config + PCI_COMMAND,
206315a1350SMichael S. Tsirkin                                  pci_get_word(dev->wmask + PCI_COMMAND) |
207315a1350SMichael S. Tsirkin                                  pci_get_word(dev->w1cmask + PCI_COMMAND));
208315a1350SMichael S. Tsirkin     pci_word_test_and_clear_mask(dev->config + PCI_STATUS,
209315a1350SMichael S. Tsirkin                                  pci_get_word(dev->wmask + PCI_STATUS) |
210315a1350SMichael S. Tsirkin                                  pci_get_word(dev->w1cmask + PCI_STATUS));
211315a1350SMichael S. Tsirkin     dev->config[PCI_CACHE_LINE_SIZE] = 0x0;
212315a1350SMichael S. Tsirkin     dev->config[PCI_INTERRUPT_LINE] = 0x0;
213315a1350SMichael S. Tsirkin     for (r = 0; r < PCI_NUM_REGIONS; ++r) {
214315a1350SMichael S. Tsirkin         PCIIORegion *region = &dev->io_regions[r];
215315a1350SMichael S. Tsirkin         if (!region->size) {
216315a1350SMichael S. Tsirkin             continue;
217315a1350SMichael S. Tsirkin         }
218315a1350SMichael S. Tsirkin 
219315a1350SMichael S. Tsirkin         if (!(region->type & PCI_BASE_ADDRESS_SPACE_IO) &&
220315a1350SMichael S. Tsirkin             region->type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
221315a1350SMichael S. Tsirkin             pci_set_quad(dev->config + pci_bar(dev, r), region->type);
222315a1350SMichael S. Tsirkin         } else {
223315a1350SMichael S. Tsirkin             pci_set_long(dev->config + pci_bar(dev, r), region->type);
224315a1350SMichael S. Tsirkin         }
225315a1350SMichael S. Tsirkin     }
226315a1350SMichael S. Tsirkin     pci_update_mappings(dev);
227315a1350SMichael S. Tsirkin 
228315a1350SMichael S. Tsirkin     msi_reset(dev);
229315a1350SMichael S. Tsirkin     msix_reset(dev);
230315a1350SMichael S. Tsirkin }
231315a1350SMichael S. Tsirkin 
232315a1350SMichael S. Tsirkin /*
233dcc20931SPaolo Bonzini  * This function is called on #RST and FLR.
234dcc20931SPaolo Bonzini  * FLR if PCI_EXP_DEVCTL_BCR_FLR is set
235315a1350SMichael S. Tsirkin  */
236dcc20931SPaolo Bonzini void pci_device_reset(PCIDevice *dev)
237dcc20931SPaolo Bonzini {
238dcc20931SPaolo Bonzini     qdev_reset_all(&dev->qdev);
239dcc20931SPaolo Bonzini     pci_do_device_reset(dev);
240dcc20931SPaolo Bonzini }
241dcc20931SPaolo Bonzini 
242dcc20931SPaolo Bonzini /*
243dcc20931SPaolo Bonzini  * Trigger pci bus reset under a given bus.
244dcc20931SPaolo Bonzini  * Called via qbus_reset_all on RST# assert, after the devices
245dcc20931SPaolo Bonzini  * have been reset qdev_reset_all-ed already.
246dcc20931SPaolo Bonzini  */
247dcc20931SPaolo Bonzini static void pcibus_reset(BusState *qbus)
248315a1350SMichael S. Tsirkin {
24981e3e75bSPaolo Bonzini     PCIBus *bus = DO_UPCAST(PCIBus, qbus, qbus);
250315a1350SMichael S. Tsirkin     int i;
251315a1350SMichael S. Tsirkin 
252315a1350SMichael S. Tsirkin     for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
253315a1350SMichael S. Tsirkin         if (bus->devices[i]) {
254dcc20931SPaolo Bonzini             pci_do_device_reset(bus->devices[i]);
255315a1350SMichael S. Tsirkin         }
256315a1350SMichael S. Tsirkin     }
257315a1350SMichael S. Tsirkin 
2589bdbbfc3SPaolo Bonzini     for (i = 0; i < bus->nirq; i++) {
2599bdbbfc3SPaolo Bonzini         assert(bus->irq_count[i] == 0);
2609bdbbfc3SPaolo Bonzini     }
261315a1350SMichael S. Tsirkin }
262315a1350SMichael S. Tsirkin 
2637588e2b0SDavid Gibson static void pci_host_bus_register(PCIBus *bus, DeviceState *parent)
264315a1350SMichael S. Tsirkin {
2657588e2b0SDavid Gibson     PCIHostState *host_bridge = PCI_HOST_BRIDGE(parent);
2667588e2b0SDavid Gibson 
2677588e2b0SDavid Gibson     QLIST_INSERT_HEAD(&pci_host_bridges, host_bridge, next);
268315a1350SMichael S. Tsirkin }
269315a1350SMichael S. Tsirkin 
2701ef7a2a2SDavid Gibson PCIBus *pci_find_primary_bus(void)
271315a1350SMichael S. Tsirkin {
2729bc47305SDavid Gibson     PCIBus *primary_bus = NULL;
2737588e2b0SDavid Gibson     PCIHostState *host;
274315a1350SMichael S. Tsirkin 
2757588e2b0SDavid Gibson     QLIST_FOREACH(host, &pci_host_bridges, next) {
2769bc47305SDavid Gibson         if (primary_bus) {
2779bc47305SDavid Gibson             /* We have multiple root buses, refuse to select a primary */
278315a1350SMichael S. Tsirkin             return NULL;
279315a1350SMichael S. Tsirkin         }
2809bc47305SDavid Gibson         primary_bus = host->bus;
281315a1350SMichael S. Tsirkin     }
282315a1350SMichael S. Tsirkin 
2839bc47305SDavid Gibson     return primary_bus;
284315a1350SMichael S. Tsirkin }
285315a1350SMichael S. Tsirkin 
286c473d18dSDavid Gibson PCIBus *pci_device_root_bus(const PCIDevice *d)
287315a1350SMichael S. Tsirkin {
288c473d18dSDavid Gibson     PCIBus *bus = d->bus;
289315a1350SMichael S. Tsirkin 
290*ce6a28eeSMarcel Apfelbaum     while (!pci_bus_is_root(bus)) {
291*ce6a28eeSMarcel Apfelbaum         d = bus->parent_dev;
292*ce6a28eeSMarcel Apfelbaum         assert(d != NULL);
293*ce6a28eeSMarcel Apfelbaum 
294315a1350SMichael S. Tsirkin         bus = d->bus;
295315a1350SMichael S. Tsirkin     }
296315a1350SMichael S. Tsirkin 
297c473d18dSDavid Gibson     return bus;
298315a1350SMichael S. Tsirkin }
299315a1350SMichael S. Tsirkin 
300568f0690SDavid Gibson const char *pci_root_bus_path(PCIDevice *dev)
301c473d18dSDavid Gibson {
302568f0690SDavid Gibson     PCIBus *rootbus = pci_device_root_bus(dev);
303568f0690SDavid Gibson     PCIHostState *host_bridge = PCI_HOST_BRIDGE(rootbus->qbus.parent);
304568f0690SDavid Gibson     PCIHostBridgeClass *hc = PCI_HOST_BRIDGE_GET_CLASS(host_bridge);
305c473d18dSDavid Gibson 
306568f0690SDavid Gibson     assert(host_bridge->bus == rootbus);
307568f0690SDavid Gibson 
308568f0690SDavid Gibson     if (hc->root_bus_path) {
309568f0690SDavid Gibson         return (*hc->root_bus_path)(host_bridge, rootbus);
310315a1350SMichael S. Tsirkin     }
311315a1350SMichael S. Tsirkin 
312568f0690SDavid Gibson     return rootbus->qbus.name;
313315a1350SMichael S. Tsirkin }
314315a1350SMichael S. Tsirkin 
3154fec6404SPaolo Bonzini static void pci_bus_init(PCIBus *bus, DeviceState *parent,
316315a1350SMichael S. Tsirkin                          const char *name,
317315a1350SMichael S. Tsirkin                          MemoryRegion *address_space_mem,
318315a1350SMichael S. Tsirkin                          MemoryRegion *address_space_io,
319315a1350SMichael S. Tsirkin                          uint8_t devfn_min)
320315a1350SMichael S. Tsirkin {
321315a1350SMichael S. Tsirkin     assert(PCI_FUNC(devfn_min) == 0);
322315a1350SMichael S. Tsirkin     bus->devfn_min = devfn_min;
323315a1350SMichael S. Tsirkin     bus->address_space_mem = address_space_mem;
324315a1350SMichael S. Tsirkin     bus->address_space_io = address_space_io;
325315a1350SMichael S. Tsirkin 
326315a1350SMichael S. Tsirkin     /* host bridge */
327315a1350SMichael S. Tsirkin     QLIST_INIT(&bus->child);
3282b8cc89aSDavid Gibson 
3297588e2b0SDavid Gibson     pci_host_bus_register(bus, parent);
330315a1350SMichael S. Tsirkin }
331315a1350SMichael S. Tsirkin 
3328c0bf9e2SAlex Williamson bool pci_bus_is_express(PCIBus *bus)
3338c0bf9e2SAlex Williamson {
3348c0bf9e2SAlex Williamson     return object_dynamic_cast(OBJECT(bus), TYPE_PCIE_BUS);
3358c0bf9e2SAlex Williamson }
3368c0bf9e2SAlex Williamson 
3370889464aSAlex Williamson bool pci_bus_is_root(PCIBus *bus)
3380889464aSAlex Williamson {
339*ce6a28eeSMarcel Apfelbaum     return PCI_BUS_GET_CLASS(bus)->is_root(bus);
3400889464aSAlex Williamson }
3410889464aSAlex Williamson 
342dd301ca6SAndreas Färber void pci_bus_new_inplace(PCIBus *bus, size_t bus_size, DeviceState *parent,
3434fec6404SPaolo Bonzini                          const char *name,
3444fec6404SPaolo Bonzini                          MemoryRegion *address_space_mem,
3454fec6404SPaolo Bonzini                          MemoryRegion *address_space_io,
34660a0e443SAlex Williamson                          uint8_t devfn_min, const char *typename)
3474fec6404SPaolo Bonzini {
348fb17dfe0SAndreas Färber     qbus_create_inplace(bus, bus_size, typename, parent, name);
3494fec6404SPaolo Bonzini     pci_bus_init(bus, parent, name, address_space_mem,
3504fec6404SPaolo Bonzini                  address_space_io, devfn_min);
3514fec6404SPaolo Bonzini }
3524fec6404SPaolo Bonzini 
353315a1350SMichael S. Tsirkin PCIBus *pci_bus_new(DeviceState *parent, const char *name,
354315a1350SMichael S. Tsirkin                     MemoryRegion *address_space_mem,
355315a1350SMichael S. Tsirkin                     MemoryRegion *address_space_io,
35660a0e443SAlex Williamson                     uint8_t devfn_min, const char *typename)
357315a1350SMichael S. Tsirkin {
358315a1350SMichael S. Tsirkin     PCIBus *bus;
359315a1350SMichael S. Tsirkin 
36060a0e443SAlex Williamson     bus = PCI_BUS(qbus_create(typename, parent, name));
3614fec6404SPaolo Bonzini     pci_bus_init(bus, parent, name, address_space_mem,
362315a1350SMichael S. Tsirkin                  address_space_io, devfn_min);
363315a1350SMichael S. Tsirkin     return bus;
364315a1350SMichael S. Tsirkin }
365315a1350SMichael S. Tsirkin 
366315a1350SMichael S. Tsirkin void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
367315a1350SMichael S. Tsirkin                   void *irq_opaque, int nirq)
368315a1350SMichael S. Tsirkin {
369315a1350SMichael S. Tsirkin     bus->set_irq = set_irq;
370315a1350SMichael S. Tsirkin     bus->map_irq = map_irq;
371315a1350SMichael S. Tsirkin     bus->irq_opaque = irq_opaque;
372315a1350SMichael S. Tsirkin     bus->nirq = nirq;
373315a1350SMichael S. Tsirkin     bus->irq_count = g_malloc0(nirq * sizeof(bus->irq_count[0]));
374315a1350SMichael S. Tsirkin }
375315a1350SMichael S. Tsirkin 
376315a1350SMichael S. Tsirkin PCIBus *pci_register_bus(DeviceState *parent, const char *name,
377315a1350SMichael S. Tsirkin                          pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
378315a1350SMichael S. Tsirkin                          void *irq_opaque,
379315a1350SMichael S. Tsirkin                          MemoryRegion *address_space_mem,
380315a1350SMichael S. Tsirkin                          MemoryRegion *address_space_io,
38160a0e443SAlex Williamson                          uint8_t devfn_min, int nirq, const char *typename)
382315a1350SMichael S. Tsirkin {
383315a1350SMichael S. Tsirkin     PCIBus *bus;
384315a1350SMichael S. Tsirkin 
385315a1350SMichael S. Tsirkin     bus = pci_bus_new(parent, name, address_space_mem,
38660a0e443SAlex Williamson                       address_space_io, devfn_min, typename);
387315a1350SMichael S. Tsirkin     pci_bus_irqs(bus, set_irq, map_irq, irq_opaque, nirq);
388315a1350SMichael S. Tsirkin     return bus;
389315a1350SMichael S. Tsirkin }
390315a1350SMichael S. Tsirkin 
391315a1350SMichael S. Tsirkin int pci_bus_num(PCIBus *s)
392315a1350SMichael S. Tsirkin {
3930889464aSAlex Williamson     if (pci_bus_is_root(s))
394315a1350SMichael S. Tsirkin         return 0;       /* pci host bridge */
395315a1350SMichael S. Tsirkin     return s->parent_dev->config[PCI_SECONDARY_BUS];
396315a1350SMichael S. Tsirkin }
397315a1350SMichael S. Tsirkin 
398315a1350SMichael S. Tsirkin static int get_pci_config_device(QEMUFile *f, void *pv, size_t size)
399315a1350SMichael S. Tsirkin {
400315a1350SMichael S. Tsirkin     PCIDevice *s = container_of(pv, PCIDevice, config);
401e78e9ae4SDon Koch     PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(s);
402315a1350SMichael S. Tsirkin     uint8_t *config;
403315a1350SMichael S. Tsirkin     int i;
404315a1350SMichael S. Tsirkin 
405315a1350SMichael S. Tsirkin     assert(size == pci_config_size(s));
406315a1350SMichael S. Tsirkin     config = g_malloc(size);
407315a1350SMichael S. Tsirkin 
408315a1350SMichael S. Tsirkin     qemu_get_buffer(f, config, size);
409315a1350SMichael S. Tsirkin     for (i = 0; i < size; ++i) {
410315a1350SMichael S. Tsirkin         if ((config[i] ^ s->config[i]) &
411315a1350SMichael S. Tsirkin             s->cmask[i] & ~s->wmask[i] & ~s->w1cmask[i]) {
412315a1350SMichael S. Tsirkin             g_free(config);
413315a1350SMichael S. Tsirkin             return -EINVAL;
414315a1350SMichael S. Tsirkin         }
415315a1350SMichael S. Tsirkin     }
416315a1350SMichael S. Tsirkin     memcpy(s->config, config, size);
417315a1350SMichael S. Tsirkin 
418315a1350SMichael S. Tsirkin     pci_update_mappings(s);
419e78e9ae4SDon Koch     if (pc->is_bridge) {
420f055e96bSAndreas Färber         PCIBridge *b = PCI_BRIDGE(s);
421e78e9ae4SDon Koch         pci_bridge_update_mappings(b);
422e78e9ae4SDon Koch     }
423315a1350SMichael S. Tsirkin 
424315a1350SMichael S. Tsirkin     memory_region_set_enabled(&s->bus_master_enable_region,
425315a1350SMichael S. Tsirkin                               pci_get_word(s->config + PCI_COMMAND)
426315a1350SMichael S. Tsirkin                               & PCI_COMMAND_MASTER);
427315a1350SMichael S. Tsirkin 
428315a1350SMichael S. Tsirkin     g_free(config);
429315a1350SMichael S. Tsirkin     return 0;
430315a1350SMichael S. Tsirkin }
431315a1350SMichael S. Tsirkin 
432315a1350SMichael S. Tsirkin /* just put buffer */
433315a1350SMichael S. Tsirkin static void put_pci_config_device(QEMUFile *f, void *pv, size_t size)
434315a1350SMichael S. Tsirkin {
435315a1350SMichael S. Tsirkin     const uint8_t **v = pv;
436315a1350SMichael S. Tsirkin     assert(size == pci_config_size(container_of(pv, PCIDevice, config)));
437315a1350SMichael S. Tsirkin     qemu_put_buffer(f, *v, size);
438315a1350SMichael S. Tsirkin }
439315a1350SMichael S. Tsirkin 
440315a1350SMichael S. Tsirkin static VMStateInfo vmstate_info_pci_config = {
441315a1350SMichael S. Tsirkin     .name = "pci config",
442315a1350SMichael S. Tsirkin     .get  = get_pci_config_device,
443315a1350SMichael S. Tsirkin     .put  = put_pci_config_device,
444315a1350SMichael S. Tsirkin };
445315a1350SMichael S. Tsirkin 
446315a1350SMichael S. Tsirkin static int get_pci_irq_state(QEMUFile *f, void *pv, size_t size)
447315a1350SMichael S. Tsirkin {
448315a1350SMichael S. Tsirkin     PCIDevice *s = container_of(pv, PCIDevice, irq_state);
449315a1350SMichael S. Tsirkin     uint32_t irq_state[PCI_NUM_PINS];
450315a1350SMichael S. Tsirkin     int i;
451315a1350SMichael S. Tsirkin     for (i = 0; i < PCI_NUM_PINS; ++i) {
452315a1350SMichael S. Tsirkin         irq_state[i] = qemu_get_be32(f);
453315a1350SMichael S. Tsirkin         if (irq_state[i] != 0x1 && irq_state[i] != 0) {
454315a1350SMichael S. Tsirkin             fprintf(stderr, "irq state %d: must be 0 or 1.\n",
455315a1350SMichael S. Tsirkin                     irq_state[i]);
456315a1350SMichael S. Tsirkin             return -EINVAL;
457315a1350SMichael S. Tsirkin         }
458315a1350SMichael S. Tsirkin     }
459315a1350SMichael S. Tsirkin 
460315a1350SMichael S. Tsirkin     for (i = 0; i < PCI_NUM_PINS; ++i) {
461315a1350SMichael S. Tsirkin         pci_set_irq_state(s, i, irq_state[i]);
462315a1350SMichael S. Tsirkin     }
463315a1350SMichael S. Tsirkin 
464315a1350SMichael S. Tsirkin     return 0;
465315a1350SMichael S. Tsirkin }
466315a1350SMichael S. Tsirkin 
467315a1350SMichael S. Tsirkin static void put_pci_irq_state(QEMUFile *f, void *pv, size_t size)
468315a1350SMichael S. Tsirkin {
469315a1350SMichael S. Tsirkin     int i;
470315a1350SMichael S. Tsirkin     PCIDevice *s = container_of(pv, PCIDevice, irq_state);
471315a1350SMichael S. Tsirkin 
472315a1350SMichael S. Tsirkin     for (i = 0; i < PCI_NUM_PINS; ++i) {
473315a1350SMichael S. Tsirkin         qemu_put_be32(f, pci_irq_state(s, i));
474315a1350SMichael S. Tsirkin     }
475315a1350SMichael S. Tsirkin }
476315a1350SMichael S. Tsirkin 
477315a1350SMichael S. Tsirkin static VMStateInfo vmstate_info_pci_irq_state = {
478315a1350SMichael S. Tsirkin     .name = "pci irq state",
479315a1350SMichael S. Tsirkin     .get  = get_pci_irq_state,
480315a1350SMichael S. Tsirkin     .put  = put_pci_irq_state,
481315a1350SMichael S. Tsirkin };
482315a1350SMichael S. Tsirkin 
483315a1350SMichael S. Tsirkin const VMStateDescription vmstate_pci_device = {
484315a1350SMichael S. Tsirkin     .name = "PCIDevice",
485315a1350SMichael S. Tsirkin     .version_id = 2,
486315a1350SMichael S. Tsirkin     .minimum_version_id = 1,
487315a1350SMichael S. Tsirkin     .fields = (VMStateField[]) {
4883476436aSMichael S. Tsirkin         VMSTATE_INT32_POSITIVE_LE(version_id, PCIDevice),
489315a1350SMichael S. Tsirkin         VMSTATE_BUFFER_UNSAFE_INFO(config, PCIDevice, 0,
490315a1350SMichael S. Tsirkin                                    vmstate_info_pci_config,
491315a1350SMichael S. Tsirkin                                    PCI_CONFIG_SPACE_SIZE),
492315a1350SMichael S. Tsirkin         VMSTATE_BUFFER_UNSAFE_INFO(irq_state, PCIDevice, 2,
493315a1350SMichael S. Tsirkin 				   vmstate_info_pci_irq_state,
494315a1350SMichael S. Tsirkin 				   PCI_NUM_PINS * sizeof(int32_t)),
495315a1350SMichael S. Tsirkin         VMSTATE_END_OF_LIST()
496315a1350SMichael S. Tsirkin     }
497315a1350SMichael S. Tsirkin };
498315a1350SMichael S. Tsirkin 
499315a1350SMichael S. Tsirkin const VMStateDescription vmstate_pcie_device = {
500315a1350SMichael S. Tsirkin     .name = "PCIEDevice",
501315a1350SMichael S. Tsirkin     .version_id = 2,
502315a1350SMichael S. Tsirkin     .minimum_version_id = 1,
503315a1350SMichael S. Tsirkin     .fields = (VMStateField[]) {
5043476436aSMichael S. Tsirkin         VMSTATE_INT32_POSITIVE_LE(version_id, PCIDevice),
505315a1350SMichael S. Tsirkin         VMSTATE_BUFFER_UNSAFE_INFO(config, PCIDevice, 0,
506315a1350SMichael S. Tsirkin                                    vmstate_info_pci_config,
507315a1350SMichael S. Tsirkin                                    PCIE_CONFIG_SPACE_SIZE),
508315a1350SMichael S. Tsirkin         VMSTATE_BUFFER_UNSAFE_INFO(irq_state, PCIDevice, 2,
509315a1350SMichael S. Tsirkin 				   vmstate_info_pci_irq_state,
510315a1350SMichael S. Tsirkin 				   PCI_NUM_PINS * sizeof(int32_t)),
511315a1350SMichael S. Tsirkin         VMSTATE_END_OF_LIST()
512315a1350SMichael S. Tsirkin     }
513315a1350SMichael S. Tsirkin };
514315a1350SMichael S. Tsirkin 
515315a1350SMichael S. Tsirkin static inline const VMStateDescription *pci_get_vmstate(PCIDevice *s)
516315a1350SMichael S. Tsirkin {
517315a1350SMichael S. Tsirkin     return pci_is_express(s) ? &vmstate_pcie_device : &vmstate_pci_device;
518315a1350SMichael S. Tsirkin }
519315a1350SMichael S. Tsirkin 
520315a1350SMichael S. Tsirkin void pci_device_save(PCIDevice *s, QEMUFile *f)
521315a1350SMichael S. Tsirkin {
522315a1350SMichael S. Tsirkin     /* Clear interrupt status bit: it is implicit
523315a1350SMichael S. Tsirkin      * in irq_state which we are saving.
524315a1350SMichael S. Tsirkin      * This makes us compatible with old devices
525315a1350SMichael S. Tsirkin      * which never set or clear this bit. */
526315a1350SMichael S. Tsirkin     s->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT;
5278118f095SAlexander Graf     vmstate_save_state(f, pci_get_vmstate(s), s, NULL);
528315a1350SMichael S. Tsirkin     /* Restore the interrupt status bit. */
529315a1350SMichael S. Tsirkin     pci_update_irq_status(s);
530315a1350SMichael S. Tsirkin }
531315a1350SMichael S. Tsirkin 
532315a1350SMichael S. Tsirkin int pci_device_load(PCIDevice *s, QEMUFile *f)
533315a1350SMichael S. Tsirkin {
534315a1350SMichael S. Tsirkin     int ret;
535315a1350SMichael S. Tsirkin     ret = vmstate_load_state(f, pci_get_vmstate(s), s, s->version_id);
536315a1350SMichael S. Tsirkin     /* Restore the interrupt status bit. */
537315a1350SMichael S. Tsirkin     pci_update_irq_status(s);
538315a1350SMichael S. Tsirkin     return ret;
539315a1350SMichael S. Tsirkin }
540315a1350SMichael S. Tsirkin 
541315a1350SMichael S. Tsirkin static void pci_set_default_subsystem_id(PCIDevice *pci_dev)
542315a1350SMichael S. Tsirkin {
543315a1350SMichael S. Tsirkin     pci_set_word(pci_dev->config + PCI_SUBSYSTEM_VENDOR_ID,
544315a1350SMichael S. Tsirkin                  pci_default_sub_vendor_id);
545315a1350SMichael S. Tsirkin     pci_set_word(pci_dev->config + PCI_SUBSYSTEM_ID,
546315a1350SMichael S. Tsirkin                  pci_default_sub_device_id);
547315a1350SMichael S. Tsirkin }
548315a1350SMichael S. Tsirkin 
549315a1350SMichael S. Tsirkin /*
550315a1350SMichael S. Tsirkin  * Parse [[<domain>:]<bus>:]<slot>, return -1 on error if funcp == NULL
551315a1350SMichael S. Tsirkin  *       [[<domain>:]<bus>:]<slot>.<func>, return -1 on error
552315a1350SMichael S. Tsirkin  */
5536dbcb819SMarkus Armbruster static int pci_parse_devaddr(const char *addr, int *domp, int *busp,
554315a1350SMichael S. Tsirkin                              unsigned int *slotp, unsigned int *funcp)
555315a1350SMichael S. Tsirkin {
556315a1350SMichael S. Tsirkin     const char *p;
557315a1350SMichael S. Tsirkin     char *e;
558315a1350SMichael S. Tsirkin     unsigned long val;
559315a1350SMichael S. Tsirkin     unsigned long dom = 0, bus = 0;
560315a1350SMichael S. Tsirkin     unsigned int slot = 0;
561315a1350SMichael S. Tsirkin     unsigned int func = 0;
562315a1350SMichael S. Tsirkin 
563315a1350SMichael S. Tsirkin     p = addr;
564315a1350SMichael S. Tsirkin     val = strtoul(p, &e, 16);
565315a1350SMichael S. Tsirkin     if (e == p)
566315a1350SMichael S. Tsirkin 	return -1;
567315a1350SMichael S. Tsirkin     if (*e == ':') {
568315a1350SMichael S. Tsirkin 	bus = val;
569315a1350SMichael S. Tsirkin 	p = e + 1;
570315a1350SMichael S. Tsirkin 	val = strtoul(p, &e, 16);
571315a1350SMichael S. Tsirkin 	if (e == p)
572315a1350SMichael S. Tsirkin 	    return -1;
573315a1350SMichael S. Tsirkin 	if (*e == ':') {
574315a1350SMichael S. Tsirkin 	    dom = bus;
575315a1350SMichael S. Tsirkin 	    bus = val;
576315a1350SMichael S. Tsirkin 	    p = e + 1;
577315a1350SMichael S. Tsirkin 	    val = strtoul(p, &e, 16);
578315a1350SMichael S. Tsirkin 	    if (e == p)
579315a1350SMichael S. Tsirkin 		return -1;
580315a1350SMichael S. Tsirkin 	}
581315a1350SMichael S. Tsirkin     }
582315a1350SMichael S. Tsirkin 
583315a1350SMichael S. Tsirkin     slot = val;
584315a1350SMichael S. Tsirkin 
585315a1350SMichael S. Tsirkin     if (funcp != NULL) {
586315a1350SMichael S. Tsirkin         if (*e != '.')
587315a1350SMichael S. Tsirkin             return -1;
588315a1350SMichael S. Tsirkin 
589315a1350SMichael S. Tsirkin         p = e + 1;
590315a1350SMichael S. Tsirkin         val = strtoul(p, &e, 16);
591315a1350SMichael S. Tsirkin         if (e == p)
592315a1350SMichael S. Tsirkin             return -1;
593315a1350SMichael S. Tsirkin 
594315a1350SMichael S. Tsirkin         func = val;
595315a1350SMichael S. Tsirkin     }
596315a1350SMichael S. Tsirkin 
597315a1350SMichael S. Tsirkin     /* if funcp == NULL func is 0 */
598315a1350SMichael S. Tsirkin     if (dom > 0xffff || bus > 0xff || slot > 0x1f || func > 7)
599315a1350SMichael S. Tsirkin 	return -1;
600315a1350SMichael S. Tsirkin 
601315a1350SMichael S. Tsirkin     if (*e)
602315a1350SMichael S. Tsirkin 	return -1;
603315a1350SMichael S. Tsirkin 
604315a1350SMichael S. Tsirkin     *domp = dom;
605315a1350SMichael S. Tsirkin     *busp = bus;
606315a1350SMichael S. Tsirkin     *slotp = slot;
607315a1350SMichael S. Tsirkin     if (funcp != NULL)
608315a1350SMichael S. Tsirkin         *funcp = func;
609315a1350SMichael S. Tsirkin     return 0;
610315a1350SMichael S. Tsirkin }
611315a1350SMichael S. Tsirkin 
6126dbcb819SMarkus Armbruster static PCIBus *pci_get_bus_devfn(int *devfnp, PCIBus *root,
6136dbcb819SMarkus Armbruster                                  const char *devaddr)
614315a1350SMichael S. Tsirkin {
615315a1350SMichael S. Tsirkin     int dom, bus;
616315a1350SMichael S. Tsirkin     unsigned slot;
617315a1350SMichael S. Tsirkin 
6181ef7a2a2SDavid Gibson     if (!root) {
6191ef7a2a2SDavid Gibson         fprintf(stderr, "No primary PCI bus\n");
6201ef7a2a2SDavid Gibson         return NULL;
6211ef7a2a2SDavid Gibson     }
6221ef7a2a2SDavid Gibson 
623b645000eSSaravanakumar     assert(!root->parent_dev);
624b645000eSSaravanakumar 
625315a1350SMichael S. Tsirkin     if (!devaddr) {
626315a1350SMichael S. Tsirkin         *devfnp = -1;
6271ef7a2a2SDavid Gibson         return pci_find_bus_nr(root, 0);
628315a1350SMichael S. Tsirkin     }
629315a1350SMichael S. Tsirkin 
630315a1350SMichael S. Tsirkin     if (pci_parse_devaddr(devaddr, &dom, &bus, &slot, NULL) < 0) {
631315a1350SMichael S. Tsirkin         return NULL;
632315a1350SMichael S. Tsirkin     }
633315a1350SMichael S. Tsirkin 
6341ef7a2a2SDavid Gibson     if (dom != 0) {
6351ef7a2a2SDavid Gibson         fprintf(stderr, "No support for non-zero PCI domains\n");
6361ef7a2a2SDavid Gibson         return NULL;
6371ef7a2a2SDavid Gibson     }
6381ef7a2a2SDavid Gibson 
639315a1350SMichael S. Tsirkin     *devfnp = PCI_DEVFN(slot, 0);
6401ef7a2a2SDavid Gibson     return pci_find_bus_nr(root, bus);
641315a1350SMichael S. Tsirkin }
642315a1350SMichael S. Tsirkin 
643315a1350SMichael S. Tsirkin static void pci_init_cmask(PCIDevice *dev)
644315a1350SMichael S. Tsirkin {
645315a1350SMichael S. Tsirkin     pci_set_word(dev->cmask + PCI_VENDOR_ID, 0xffff);
646315a1350SMichael S. Tsirkin     pci_set_word(dev->cmask + PCI_DEVICE_ID, 0xffff);
647315a1350SMichael S. Tsirkin     dev->cmask[PCI_STATUS] = PCI_STATUS_CAP_LIST;
648315a1350SMichael S. Tsirkin     dev->cmask[PCI_REVISION_ID] = 0xff;
649315a1350SMichael S. Tsirkin     dev->cmask[PCI_CLASS_PROG] = 0xff;
650315a1350SMichael S. Tsirkin     pci_set_word(dev->cmask + PCI_CLASS_DEVICE, 0xffff);
651315a1350SMichael S. Tsirkin     dev->cmask[PCI_HEADER_TYPE] = 0xff;
652315a1350SMichael S. Tsirkin     dev->cmask[PCI_CAPABILITY_LIST] = 0xff;
653315a1350SMichael S. Tsirkin }
654315a1350SMichael S. Tsirkin 
655315a1350SMichael S. Tsirkin static void pci_init_wmask(PCIDevice *dev)
656315a1350SMichael S. Tsirkin {
657315a1350SMichael S. Tsirkin     int config_size = pci_config_size(dev);
658315a1350SMichael S. Tsirkin 
659315a1350SMichael S. Tsirkin     dev->wmask[PCI_CACHE_LINE_SIZE] = 0xff;
660315a1350SMichael S. Tsirkin     dev->wmask[PCI_INTERRUPT_LINE] = 0xff;
661315a1350SMichael S. Tsirkin     pci_set_word(dev->wmask + PCI_COMMAND,
662315a1350SMichael S. Tsirkin                  PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
663315a1350SMichael S. Tsirkin                  PCI_COMMAND_INTX_DISABLE);
664315a1350SMichael S. Tsirkin     if (dev->cap_present & QEMU_PCI_CAP_SERR) {
665315a1350SMichael S. Tsirkin         pci_word_test_and_set_mask(dev->wmask + PCI_COMMAND, PCI_COMMAND_SERR);
666315a1350SMichael S. Tsirkin     }
667315a1350SMichael S. Tsirkin 
668315a1350SMichael S. Tsirkin     memset(dev->wmask + PCI_CONFIG_HEADER_SIZE, 0xff,
669315a1350SMichael S. Tsirkin            config_size - PCI_CONFIG_HEADER_SIZE);
670315a1350SMichael S. Tsirkin }
671315a1350SMichael S. Tsirkin 
672315a1350SMichael S. Tsirkin static void pci_init_w1cmask(PCIDevice *dev)
673315a1350SMichael S. Tsirkin {
674315a1350SMichael S. Tsirkin     /*
675315a1350SMichael S. Tsirkin      * Note: It's okay to set w1cmask even for readonly bits as
676315a1350SMichael S. Tsirkin      * long as their value is hardwired to 0.
677315a1350SMichael S. Tsirkin      */
678315a1350SMichael S. Tsirkin     pci_set_word(dev->w1cmask + PCI_STATUS,
679315a1350SMichael S. Tsirkin                  PCI_STATUS_PARITY | PCI_STATUS_SIG_TARGET_ABORT |
680315a1350SMichael S. Tsirkin                  PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_REC_MASTER_ABORT |
681315a1350SMichael S. Tsirkin                  PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_DETECTED_PARITY);
682315a1350SMichael S. Tsirkin }
683315a1350SMichael S. Tsirkin 
684315a1350SMichael S. Tsirkin static void pci_init_mask_bridge(PCIDevice *d)
685315a1350SMichael S. Tsirkin {
686315a1350SMichael S. Tsirkin     /* PCI_PRIMARY_BUS, PCI_SECONDARY_BUS, PCI_SUBORDINATE_BUS and
687315a1350SMichael S. Tsirkin        PCI_SEC_LETENCY_TIMER */
688315a1350SMichael S. Tsirkin     memset(d->wmask + PCI_PRIMARY_BUS, 0xff, 4);
689315a1350SMichael S. Tsirkin 
690315a1350SMichael S. Tsirkin     /* base and limit */
691315a1350SMichael S. Tsirkin     d->wmask[PCI_IO_BASE] = PCI_IO_RANGE_MASK & 0xff;
692315a1350SMichael S. Tsirkin     d->wmask[PCI_IO_LIMIT] = PCI_IO_RANGE_MASK & 0xff;
693315a1350SMichael S. Tsirkin     pci_set_word(d->wmask + PCI_MEMORY_BASE,
694315a1350SMichael S. Tsirkin                  PCI_MEMORY_RANGE_MASK & 0xffff);
695315a1350SMichael S. Tsirkin     pci_set_word(d->wmask + PCI_MEMORY_LIMIT,
696315a1350SMichael S. Tsirkin                  PCI_MEMORY_RANGE_MASK & 0xffff);
697315a1350SMichael S. Tsirkin     pci_set_word(d->wmask + PCI_PREF_MEMORY_BASE,
698315a1350SMichael S. Tsirkin                  PCI_PREF_RANGE_MASK & 0xffff);
699315a1350SMichael S. Tsirkin     pci_set_word(d->wmask + PCI_PREF_MEMORY_LIMIT,
700315a1350SMichael S. Tsirkin                  PCI_PREF_RANGE_MASK & 0xffff);
701315a1350SMichael S. Tsirkin 
702315a1350SMichael S. Tsirkin     /* PCI_PREF_BASE_UPPER32 and PCI_PREF_LIMIT_UPPER32 */
703315a1350SMichael S. Tsirkin     memset(d->wmask + PCI_PREF_BASE_UPPER32, 0xff, 8);
704315a1350SMichael S. Tsirkin 
705315a1350SMichael S. Tsirkin     /* Supported memory and i/o types */
706315a1350SMichael S. Tsirkin     d->config[PCI_IO_BASE] |= PCI_IO_RANGE_TYPE_16;
707315a1350SMichael S. Tsirkin     d->config[PCI_IO_LIMIT] |= PCI_IO_RANGE_TYPE_16;
708315a1350SMichael S. Tsirkin     pci_word_test_and_set_mask(d->config + PCI_PREF_MEMORY_BASE,
709315a1350SMichael S. Tsirkin                                PCI_PREF_RANGE_TYPE_64);
710315a1350SMichael S. Tsirkin     pci_word_test_and_set_mask(d->config + PCI_PREF_MEMORY_LIMIT,
711315a1350SMichael S. Tsirkin                                PCI_PREF_RANGE_TYPE_64);
712315a1350SMichael S. Tsirkin 
713ba7d8515SAlex Williamson     /*
714ba7d8515SAlex Williamson      * TODO: Bridges default to 10-bit VGA decoding but we currently only
715ba7d8515SAlex Williamson      * implement 16-bit decoding (no alias support).
716ba7d8515SAlex Williamson      */
717315a1350SMichael S. Tsirkin     pci_set_word(d->wmask + PCI_BRIDGE_CONTROL,
718315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_PARITY |
719315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_SERR |
720315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_ISA |
721315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_VGA |
722315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_VGA_16BIT |
723315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_MASTER_ABORT |
724315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_BUS_RESET |
725315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_FAST_BACK |
726315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_DISCARD |
727315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_SEC_DISCARD |
728315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_DISCARD_SERR);
729315a1350SMichael S. Tsirkin     /* Below does not do anything as we never set this bit, put here for
730315a1350SMichael S. Tsirkin      * completeness. */
731315a1350SMichael S. Tsirkin     pci_set_word(d->w1cmask + PCI_BRIDGE_CONTROL,
732315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_DISCARD_STATUS);
733315a1350SMichael S. Tsirkin     d->cmask[PCI_IO_BASE] |= PCI_IO_RANGE_TYPE_MASK;
734315a1350SMichael S. Tsirkin     d->cmask[PCI_IO_LIMIT] |= PCI_IO_RANGE_TYPE_MASK;
735315a1350SMichael S. Tsirkin     pci_word_test_and_set_mask(d->cmask + PCI_PREF_MEMORY_BASE,
736315a1350SMichael S. Tsirkin                                PCI_PREF_RANGE_TYPE_MASK);
737315a1350SMichael S. Tsirkin     pci_word_test_and_set_mask(d->cmask + PCI_PREF_MEMORY_LIMIT,
738315a1350SMichael S. Tsirkin                                PCI_PREF_RANGE_TYPE_MASK);
739315a1350SMichael S. Tsirkin }
740315a1350SMichael S. Tsirkin 
741133e9b22SMarkus Armbruster static void pci_init_multifunction(PCIBus *bus, PCIDevice *dev, Error **errp)
742315a1350SMichael S. Tsirkin {
743315a1350SMichael S. Tsirkin     uint8_t slot = PCI_SLOT(dev->devfn);
744315a1350SMichael S. Tsirkin     uint8_t func;
745315a1350SMichael S. Tsirkin 
746315a1350SMichael S. Tsirkin     if (dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
747315a1350SMichael S. Tsirkin         dev->config[PCI_HEADER_TYPE] |= PCI_HEADER_TYPE_MULTI_FUNCTION;
748315a1350SMichael S. Tsirkin     }
749315a1350SMichael S. Tsirkin 
750315a1350SMichael S. Tsirkin     /*
751315a1350SMichael S. Tsirkin      * multifunction bit is interpreted in two ways as follows.
752315a1350SMichael S. Tsirkin      *   - all functions must set the bit to 1.
753315a1350SMichael S. Tsirkin      *     Example: Intel X53
754315a1350SMichael S. Tsirkin      *   - function 0 must set the bit, but the rest function (> 0)
755315a1350SMichael S. Tsirkin      *     is allowed to leave the bit to 0.
756315a1350SMichael S. Tsirkin      *     Example: PIIX3(also in qemu), PIIX4(also in qemu), ICH10,
757315a1350SMichael S. Tsirkin      *
758315a1350SMichael S. Tsirkin      * So OS (at least Linux) checks the bit of only function 0,
759315a1350SMichael S. Tsirkin      * and doesn't see the bit of function > 0.
760315a1350SMichael S. Tsirkin      *
761315a1350SMichael S. Tsirkin      * The below check allows both interpretation.
762315a1350SMichael S. Tsirkin      */
763315a1350SMichael S. Tsirkin     if (PCI_FUNC(dev->devfn)) {
764315a1350SMichael S. Tsirkin         PCIDevice *f0 = bus->devices[PCI_DEVFN(slot, 0)];
765315a1350SMichael S. Tsirkin         if (f0 && !(f0->cap_present & QEMU_PCI_CAP_MULTIFUNCTION)) {
766315a1350SMichael S. Tsirkin             /* function 0 should set multifunction bit */
767133e9b22SMarkus Armbruster             error_setg(errp, "PCI: single function device can't be populated "
768315a1350SMichael S. Tsirkin                        "in function %x.%x", slot, PCI_FUNC(dev->devfn));
769133e9b22SMarkus Armbruster             return;
770315a1350SMichael S. Tsirkin         }
771133e9b22SMarkus Armbruster         return;
772315a1350SMichael S. Tsirkin     }
773315a1350SMichael S. Tsirkin 
774315a1350SMichael S. Tsirkin     if (dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
775133e9b22SMarkus Armbruster         return;
776315a1350SMichael S. Tsirkin     }
777315a1350SMichael S. Tsirkin     /* function 0 indicates single function, so function > 0 must be NULL */
778315a1350SMichael S. Tsirkin     for (func = 1; func < PCI_FUNC_MAX; ++func) {
779315a1350SMichael S. Tsirkin         if (bus->devices[PCI_DEVFN(slot, func)]) {
780133e9b22SMarkus Armbruster             error_setg(errp, "PCI: %x.0 indicates single function, "
781315a1350SMichael S. Tsirkin                        "but %x.%x is already populated.",
782315a1350SMichael S. Tsirkin                        slot, slot, func);
783133e9b22SMarkus Armbruster             return;
784315a1350SMichael S. Tsirkin         }
785315a1350SMichael S. Tsirkin     }
786315a1350SMichael S. Tsirkin }
787315a1350SMichael S. Tsirkin 
788315a1350SMichael S. Tsirkin static void pci_config_alloc(PCIDevice *pci_dev)
789315a1350SMichael S. Tsirkin {
790315a1350SMichael S. Tsirkin     int config_size = pci_config_size(pci_dev);
791315a1350SMichael S. Tsirkin 
792315a1350SMichael S. Tsirkin     pci_dev->config = g_malloc0(config_size);
793315a1350SMichael S. Tsirkin     pci_dev->cmask = g_malloc0(config_size);
794315a1350SMichael S. Tsirkin     pci_dev->wmask = g_malloc0(config_size);
795315a1350SMichael S. Tsirkin     pci_dev->w1cmask = g_malloc0(config_size);
796315a1350SMichael S. Tsirkin     pci_dev->used = g_malloc0(config_size);
797315a1350SMichael S. Tsirkin }
798315a1350SMichael S. Tsirkin 
799315a1350SMichael S. Tsirkin static void pci_config_free(PCIDevice *pci_dev)
800315a1350SMichael S. Tsirkin {
801315a1350SMichael S. Tsirkin     g_free(pci_dev->config);
802315a1350SMichael S. Tsirkin     g_free(pci_dev->cmask);
803315a1350SMichael S. Tsirkin     g_free(pci_dev->wmask);
804315a1350SMichael S. Tsirkin     g_free(pci_dev->w1cmask);
805315a1350SMichael S. Tsirkin     g_free(pci_dev->used);
806315a1350SMichael S. Tsirkin }
807315a1350SMichael S. Tsirkin 
80830607764SMarcel Apfelbaum static void do_pci_unregister_device(PCIDevice *pci_dev)
80930607764SMarcel Apfelbaum {
81030607764SMarcel Apfelbaum     pci_dev->bus->devices[pci_dev->devfn] = NULL;
81130607764SMarcel Apfelbaum     pci_config_free(pci_dev);
81230607764SMarcel Apfelbaum 
81330607764SMarcel Apfelbaum     address_space_destroy(&pci_dev->bus_master_as);
81430607764SMarcel Apfelbaum }
81530607764SMarcel Apfelbaum 
816315a1350SMichael S. Tsirkin /* -1 for devfn means auto assign */
817315a1350SMichael S. Tsirkin static PCIDevice *do_pci_register_device(PCIDevice *pci_dev, PCIBus *bus,
818133e9b22SMarkus Armbruster                                          const char *name, int devfn,
819133e9b22SMarkus Armbruster                                          Error **errp)
820315a1350SMichael S. Tsirkin {
821315a1350SMichael S. Tsirkin     PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev);
822315a1350SMichael S. Tsirkin     PCIConfigReadFunc *config_read = pc->config_read;
823315a1350SMichael S. Tsirkin     PCIConfigWriteFunc *config_write = pc->config_write;
824133e9b22SMarkus Armbruster     Error *local_err = NULL;
825e00387d5SAvi Kivity     AddressSpace *dma_as;
826315a1350SMichael S. Tsirkin 
827315a1350SMichael S. Tsirkin     if (devfn < 0) {
828315a1350SMichael S. Tsirkin         for(devfn = bus->devfn_min ; devfn < ARRAY_SIZE(bus->devices);
829315a1350SMichael S. Tsirkin             devfn += PCI_FUNC_MAX) {
830315a1350SMichael S. Tsirkin             if (!bus->devices[devfn])
831315a1350SMichael S. Tsirkin                 goto found;
832315a1350SMichael S. Tsirkin         }
833133e9b22SMarkus Armbruster         error_setg(errp, "PCI: no slot/function available for %s, all in use",
834133e9b22SMarkus Armbruster                    name);
835315a1350SMichael S. Tsirkin         return NULL;
836315a1350SMichael S. Tsirkin     found: ;
837315a1350SMichael S. Tsirkin     } else if (bus->devices[devfn]) {
838133e9b22SMarkus Armbruster         error_setg(errp, "PCI: slot %d function %d not available for %s,"
839133e9b22SMarkus Armbruster                    " in use by %s",
840133e9b22SMarkus Armbruster                    PCI_SLOT(devfn), PCI_FUNC(devfn), name,
841133e9b22SMarkus Armbruster                    bus->devices[devfn]->name);
842315a1350SMichael S. Tsirkin         return NULL;
843315a1350SMichael S. Tsirkin     }
844e00387d5SAvi Kivity 
845315a1350SMichael S. Tsirkin     pci_dev->bus = bus;
846efc8188eSLe Tan     pci_dev->devfn = devfn;
8479eda7d37SAlexey Kardashevskiy     dma_as = pci_device_iommu_address_space(pci_dev);
848e00387d5SAvi Kivity 
84940c5dce9SPaolo Bonzini     memory_region_init_alias(&pci_dev->bus_master_enable_region,
85040c5dce9SPaolo Bonzini                              OBJECT(pci_dev), "bus master",
851e00387d5SAvi Kivity                              dma_as->root, 0, memory_region_size(dma_as->root));
852315a1350SMichael S. Tsirkin     memory_region_set_enabled(&pci_dev->bus_master_enable_region, false);
8537dca8043SAlexey Kardashevskiy     address_space_init(&pci_dev->bus_master_as, &pci_dev->bus_master_enable_region,
8547dca8043SAlexey Kardashevskiy                        name);
85524addbc7SPaolo Bonzini 
856315a1350SMichael S. Tsirkin     pstrcpy(pci_dev->name, sizeof(pci_dev->name), name);
857315a1350SMichael S. Tsirkin     pci_dev->irq_state = 0;
858315a1350SMichael S. Tsirkin     pci_config_alloc(pci_dev);
859315a1350SMichael S. Tsirkin 
860315a1350SMichael S. Tsirkin     pci_config_set_vendor_id(pci_dev->config, pc->vendor_id);
861315a1350SMichael S. Tsirkin     pci_config_set_device_id(pci_dev->config, pc->device_id);
862315a1350SMichael S. Tsirkin     pci_config_set_revision(pci_dev->config, pc->revision);
863315a1350SMichael S. Tsirkin     pci_config_set_class(pci_dev->config, pc->class_id);
864315a1350SMichael S. Tsirkin 
865315a1350SMichael S. Tsirkin     if (!pc->is_bridge) {
866315a1350SMichael S. Tsirkin         if (pc->subsystem_vendor_id || pc->subsystem_id) {
867315a1350SMichael S. Tsirkin             pci_set_word(pci_dev->config + PCI_SUBSYSTEM_VENDOR_ID,
868315a1350SMichael S. Tsirkin                          pc->subsystem_vendor_id);
869315a1350SMichael S. Tsirkin             pci_set_word(pci_dev->config + PCI_SUBSYSTEM_ID,
870315a1350SMichael S. Tsirkin                          pc->subsystem_id);
871315a1350SMichael S. Tsirkin         } else {
872315a1350SMichael S. Tsirkin             pci_set_default_subsystem_id(pci_dev);
873315a1350SMichael S. Tsirkin         }
874315a1350SMichael S. Tsirkin     } else {
875315a1350SMichael S. Tsirkin         /* subsystem_vendor_id/subsystem_id are only for header type 0 */
876315a1350SMichael S. Tsirkin         assert(!pc->subsystem_vendor_id);
877315a1350SMichael S. Tsirkin         assert(!pc->subsystem_id);
878315a1350SMichael S. Tsirkin     }
879315a1350SMichael S. Tsirkin     pci_init_cmask(pci_dev);
880315a1350SMichael S. Tsirkin     pci_init_wmask(pci_dev);
881315a1350SMichael S. Tsirkin     pci_init_w1cmask(pci_dev);
882315a1350SMichael S. Tsirkin     if (pc->is_bridge) {
883315a1350SMichael S. Tsirkin         pci_init_mask_bridge(pci_dev);
884315a1350SMichael S. Tsirkin     }
885133e9b22SMarkus Armbruster     pci_init_multifunction(bus, pci_dev, &local_err);
886133e9b22SMarkus Armbruster     if (local_err) {
887133e9b22SMarkus Armbruster         error_propagate(errp, local_err);
88830607764SMarcel Apfelbaum         do_pci_unregister_device(pci_dev);
889315a1350SMichael S. Tsirkin         return NULL;
890315a1350SMichael S. Tsirkin     }
891315a1350SMichael S. Tsirkin 
892315a1350SMichael S. Tsirkin     if (!config_read)
893315a1350SMichael S. Tsirkin         config_read = pci_default_read_config;
894315a1350SMichael S. Tsirkin     if (!config_write)
895315a1350SMichael S. Tsirkin         config_write = pci_default_write_config;
896315a1350SMichael S. Tsirkin     pci_dev->config_read = config_read;
897315a1350SMichael S. Tsirkin     pci_dev->config_write = config_write;
898315a1350SMichael S. Tsirkin     bus->devices[devfn] = pci_dev;
899315a1350SMichael S. Tsirkin     pci_dev->version_id = 2; /* Current pci device vmstate version */
900315a1350SMichael S. Tsirkin     return pci_dev;
901315a1350SMichael S. Tsirkin }
902315a1350SMichael S. Tsirkin 
903315a1350SMichael S. Tsirkin static void pci_unregister_io_regions(PCIDevice *pci_dev)
904315a1350SMichael S. Tsirkin {
905315a1350SMichael S. Tsirkin     PCIIORegion *r;
906315a1350SMichael S. Tsirkin     int i;
907315a1350SMichael S. Tsirkin 
908315a1350SMichael S. Tsirkin     for(i = 0; i < PCI_NUM_REGIONS; i++) {
909315a1350SMichael S. Tsirkin         r = &pci_dev->io_regions[i];
910315a1350SMichael S. Tsirkin         if (!r->size || r->addr == PCI_BAR_UNMAPPED)
911315a1350SMichael S. Tsirkin             continue;
912315a1350SMichael S. Tsirkin         memory_region_del_subregion(r->address_space, r->memory);
913315a1350SMichael S. Tsirkin     }
914e01fd687SAlex Williamson 
915e01fd687SAlex Williamson     pci_unregister_vga(pci_dev);
916315a1350SMichael S. Tsirkin }
917315a1350SMichael S. Tsirkin 
918133e9b22SMarkus Armbruster static void pci_qdev_unrealize(DeviceState *dev, Error **errp)
919315a1350SMichael S. Tsirkin {
920315a1350SMichael S. Tsirkin     PCIDevice *pci_dev = PCI_DEVICE(dev);
921315a1350SMichael S. Tsirkin     PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev);
922315a1350SMichael S. Tsirkin 
923315a1350SMichael S. Tsirkin     pci_unregister_io_regions(pci_dev);
924315a1350SMichael S. Tsirkin     pci_del_option_rom(pci_dev);
925315a1350SMichael S. Tsirkin 
926315a1350SMichael S. Tsirkin     if (pc->exit) {
927315a1350SMichael S. Tsirkin         pc->exit(pci_dev);
928315a1350SMichael S. Tsirkin     }
929315a1350SMichael S. Tsirkin 
930315a1350SMichael S. Tsirkin     do_pci_unregister_device(pci_dev);
931315a1350SMichael S. Tsirkin }
932315a1350SMichael S. Tsirkin 
933315a1350SMichael S. Tsirkin void pci_register_bar(PCIDevice *pci_dev, int region_num,
934315a1350SMichael S. Tsirkin                       uint8_t type, MemoryRegion *memory)
935315a1350SMichael S. Tsirkin {
936315a1350SMichael S. Tsirkin     PCIIORegion *r;
937315a1350SMichael S. Tsirkin     uint32_t addr;
938315a1350SMichael S. Tsirkin     uint64_t wmask;
939315a1350SMichael S. Tsirkin     pcibus_t size = memory_region_size(memory);
940315a1350SMichael S. Tsirkin 
941315a1350SMichael S. Tsirkin     assert(region_num >= 0);
942315a1350SMichael S. Tsirkin     assert(region_num < PCI_NUM_REGIONS);
943315a1350SMichael S. Tsirkin     if (size & (size-1)) {
944315a1350SMichael S. Tsirkin         fprintf(stderr, "ERROR: PCI region size must be pow2 "
945315a1350SMichael S. Tsirkin                     "type=0x%x, size=0x%"FMT_PCIBUS"\n", type, size);
946315a1350SMichael S. Tsirkin         exit(1);
947315a1350SMichael S. Tsirkin     }
948315a1350SMichael S. Tsirkin 
949315a1350SMichael S. Tsirkin     r = &pci_dev->io_regions[region_num];
950315a1350SMichael S. Tsirkin     r->addr = PCI_BAR_UNMAPPED;
951315a1350SMichael S. Tsirkin     r->size = size;
952315a1350SMichael S. Tsirkin     r->type = type;
953315a1350SMichael S. Tsirkin     r->memory = NULL;
954315a1350SMichael S. Tsirkin 
955315a1350SMichael S. Tsirkin     wmask = ~(size - 1);
956315a1350SMichael S. Tsirkin     addr = pci_bar(pci_dev, region_num);
957315a1350SMichael S. Tsirkin     if (region_num == PCI_ROM_SLOT) {
958315a1350SMichael S. Tsirkin         /* ROM enable bit is writable */
959315a1350SMichael S. Tsirkin         wmask |= PCI_ROM_ADDRESS_ENABLE;
960315a1350SMichael S. Tsirkin     }
961315a1350SMichael S. Tsirkin     pci_set_long(pci_dev->config + addr, type);
962315a1350SMichael S. Tsirkin     if (!(r->type & PCI_BASE_ADDRESS_SPACE_IO) &&
963315a1350SMichael S. Tsirkin         r->type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
964315a1350SMichael S. Tsirkin         pci_set_quad(pci_dev->wmask + addr, wmask);
965315a1350SMichael S. Tsirkin         pci_set_quad(pci_dev->cmask + addr, ~0ULL);
966315a1350SMichael S. Tsirkin     } else {
967315a1350SMichael S. Tsirkin         pci_set_long(pci_dev->wmask + addr, wmask & 0xffffffff);
968315a1350SMichael S. Tsirkin         pci_set_long(pci_dev->cmask + addr, 0xffffffff);
969315a1350SMichael S. Tsirkin     }
970315a1350SMichael S. Tsirkin     pci_dev->io_regions[region_num].memory = memory;
971315a1350SMichael S. Tsirkin     pci_dev->io_regions[region_num].address_space
972315a1350SMichael S. Tsirkin         = type & PCI_BASE_ADDRESS_SPACE_IO
973315a1350SMichael S. Tsirkin         ? pci_dev->bus->address_space_io
974315a1350SMichael S. Tsirkin         : pci_dev->bus->address_space_mem;
975315a1350SMichael S. Tsirkin }
976315a1350SMichael S. Tsirkin 
977e01fd687SAlex Williamson static void pci_update_vga(PCIDevice *pci_dev)
978e01fd687SAlex Williamson {
979e01fd687SAlex Williamson     uint16_t cmd;
980e01fd687SAlex Williamson 
981e01fd687SAlex Williamson     if (!pci_dev->has_vga) {
982e01fd687SAlex Williamson         return;
983e01fd687SAlex Williamson     }
984e01fd687SAlex Williamson 
985e01fd687SAlex Williamson     cmd = pci_get_word(pci_dev->config + PCI_COMMAND);
986e01fd687SAlex Williamson 
987e01fd687SAlex Williamson     memory_region_set_enabled(pci_dev->vga_regions[QEMU_PCI_VGA_MEM],
988e01fd687SAlex Williamson                               cmd & PCI_COMMAND_MEMORY);
989e01fd687SAlex Williamson     memory_region_set_enabled(pci_dev->vga_regions[QEMU_PCI_VGA_IO_LO],
990e01fd687SAlex Williamson                               cmd & PCI_COMMAND_IO);
991e01fd687SAlex Williamson     memory_region_set_enabled(pci_dev->vga_regions[QEMU_PCI_VGA_IO_HI],
992e01fd687SAlex Williamson                               cmd & PCI_COMMAND_IO);
993e01fd687SAlex Williamson }
994e01fd687SAlex Williamson 
995e01fd687SAlex Williamson void pci_register_vga(PCIDevice *pci_dev, MemoryRegion *mem,
996e01fd687SAlex Williamson                       MemoryRegion *io_lo, MemoryRegion *io_hi)
997e01fd687SAlex Williamson {
998e01fd687SAlex Williamson     assert(!pci_dev->has_vga);
999e01fd687SAlex Williamson 
1000e01fd687SAlex Williamson     assert(memory_region_size(mem) == QEMU_PCI_VGA_MEM_SIZE);
1001e01fd687SAlex Williamson     pci_dev->vga_regions[QEMU_PCI_VGA_MEM] = mem;
1002e01fd687SAlex Williamson     memory_region_add_subregion_overlap(pci_dev->bus->address_space_mem,
1003e01fd687SAlex Williamson                                         QEMU_PCI_VGA_MEM_BASE, mem, 1);
1004e01fd687SAlex Williamson 
1005e01fd687SAlex Williamson     assert(memory_region_size(io_lo) == QEMU_PCI_VGA_IO_LO_SIZE);
1006e01fd687SAlex Williamson     pci_dev->vga_regions[QEMU_PCI_VGA_IO_LO] = io_lo;
1007e01fd687SAlex Williamson     memory_region_add_subregion_overlap(pci_dev->bus->address_space_io,
1008e01fd687SAlex Williamson                                         QEMU_PCI_VGA_IO_LO_BASE, io_lo, 1);
1009e01fd687SAlex Williamson 
1010e01fd687SAlex Williamson     assert(memory_region_size(io_hi) == QEMU_PCI_VGA_IO_HI_SIZE);
1011e01fd687SAlex Williamson     pci_dev->vga_regions[QEMU_PCI_VGA_IO_HI] = io_hi;
1012e01fd687SAlex Williamson     memory_region_add_subregion_overlap(pci_dev->bus->address_space_io,
1013e01fd687SAlex Williamson                                         QEMU_PCI_VGA_IO_HI_BASE, io_hi, 1);
1014e01fd687SAlex Williamson     pci_dev->has_vga = true;
1015e01fd687SAlex Williamson 
1016e01fd687SAlex Williamson     pci_update_vga(pci_dev);
1017e01fd687SAlex Williamson }
1018e01fd687SAlex Williamson 
1019e01fd687SAlex Williamson void pci_unregister_vga(PCIDevice *pci_dev)
1020e01fd687SAlex Williamson {
1021e01fd687SAlex Williamson     if (!pci_dev->has_vga) {
1022e01fd687SAlex Williamson         return;
1023e01fd687SAlex Williamson     }
1024e01fd687SAlex Williamson 
1025e01fd687SAlex Williamson     memory_region_del_subregion(pci_dev->bus->address_space_mem,
1026e01fd687SAlex Williamson                                 pci_dev->vga_regions[QEMU_PCI_VGA_MEM]);
1027e01fd687SAlex Williamson     memory_region_del_subregion(pci_dev->bus->address_space_io,
1028e01fd687SAlex Williamson                                 pci_dev->vga_regions[QEMU_PCI_VGA_IO_LO]);
1029e01fd687SAlex Williamson     memory_region_del_subregion(pci_dev->bus->address_space_io,
1030e01fd687SAlex Williamson                                 pci_dev->vga_regions[QEMU_PCI_VGA_IO_HI]);
1031e01fd687SAlex Williamson     pci_dev->has_vga = false;
1032e01fd687SAlex Williamson }
1033e01fd687SAlex Williamson 
1034315a1350SMichael S. Tsirkin pcibus_t pci_get_bar_addr(PCIDevice *pci_dev, int region_num)
1035315a1350SMichael S. Tsirkin {
1036315a1350SMichael S. Tsirkin     return pci_dev->io_regions[region_num].addr;
1037315a1350SMichael S. Tsirkin }
1038315a1350SMichael S. Tsirkin 
1039315a1350SMichael S. Tsirkin static pcibus_t pci_bar_address(PCIDevice *d,
1040315a1350SMichael S. Tsirkin 				int reg, uint8_t type, pcibus_t size)
1041315a1350SMichael S. Tsirkin {
1042315a1350SMichael S. Tsirkin     pcibus_t new_addr, last_addr;
1043315a1350SMichael S. Tsirkin     int bar = pci_bar(d, reg);
1044315a1350SMichael S. Tsirkin     uint16_t cmd = pci_get_word(d->config + PCI_COMMAND);
1045315a1350SMichael S. Tsirkin 
1046315a1350SMichael S. Tsirkin     if (type & PCI_BASE_ADDRESS_SPACE_IO) {
1047315a1350SMichael S. Tsirkin         if (!(cmd & PCI_COMMAND_IO)) {
1048315a1350SMichael S. Tsirkin             return PCI_BAR_UNMAPPED;
1049315a1350SMichael S. Tsirkin         }
1050315a1350SMichael S. Tsirkin         new_addr = pci_get_long(d->config + bar) & ~(size - 1);
1051315a1350SMichael S. Tsirkin         last_addr = new_addr + size - 1;
10529f1a029aSHervé Poussineau         /* Check if 32 bit BAR wraps around explicitly.
10539f1a029aSHervé Poussineau          * TODO: make priorities correct and remove this work around.
10549f1a029aSHervé Poussineau          */
10559f1a029aSHervé Poussineau         if (last_addr <= new_addr || new_addr == 0 || last_addr >= UINT32_MAX) {
1056315a1350SMichael S. Tsirkin             return PCI_BAR_UNMAPPED;
1057315a1350SMichael S. Tsirkin         }
1058315a1350SMichael S. Tsirkin         return new_addr;
1059315a1350SMichael S. Tsirkin     }
1060315a1350SMichael S. Tsirkin 
1061315a1350SMichael S. Tsirkin     if (!(cmd & PCI_COMMAND_MEMORY)) {
1062315a1350SMichael S. Tsirkin         return PCI_BAR_UNMAPPED;
1063315a1350SMichael S. Tsirkin     }
1064315a1350SMichael S. Tsirkin     if (type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
1065315a1350SMichael S. Tsirkin         new_addr = pci_get_quad(d->config + bar);
1066315a1350SMichael S. Tsirkin     } else {
1067315a1350SMichael S. Tsirkin         new_addr = pci_get_long(d->config + bar);
1068315a1350SMichael S. Tsirkin     }
1069315a1350SMichael S. Tsirkin     /* the ROM slot has a specific enable bit */
1070315a1350SMichael S. Tsirkin     if (reg == PCI_ROM_SLOT && !(new_addr & PCI_ROM_ADDRESS_ENABLE)) {
1071315a1350SMichael S. Tsirkin         return PCI_BAR_UNMAPPED;
1072315a1350SMichael S. Tsirkin     }
1073315a1350SMichael S. Tsirkin     new_addr &= ~(size - 1);
1074315a1350SMichael S. Tsirkin     last_addr = new_addr + size - 1;
1075315a1350SMichael S. Tsirkin     /* NOTE: we do not support wrapping */
1076315a1350SMichael S. Tsirkin     /* XXX: as we cannot support really dynamic
1077315a1350SMichael S. Tsirkin        mappings, we handle specific values as invalid
1078315a1350SMichael S. Tsirkin        mappings. */
1079315a1350SMichael S. Tsirkin     if (last_addr <= new_addr || new_addr == 0 ||
1080315a1350SMichael S. Tsirkin         last_addr == PCI_BAR_UNMAPPED) {
1081315a1350SMichael S. Tsirkin         return PCI_BAR_UNMAPPED;
1082315a1350SMichael S. Tsirkin     }
1083315a1350SMichael S. Tsirkin 
1084315a1350SMichael S. Tsirkin     /* Now pcibus_t is 64bit.
1085315a1350SMichael S. Tsirkin      * Check if 32 bit BAR wraps around explicitly.
1086315a1350SMichael S. Tsirkin      * Without this, PC ide doesn't work well.
1087315a1350SMichael S. Tsirkin      * TODO: remove this work around.
1088315a1350SMichael S. Tsirkin      */
1089315a1350SMichael S. Tsirkin     if  (!(type & PCI_BASE_ADDRESS_MEM_TYPE_64) && last_addr >= UINT32_MAX) {
1090315a1350SMichael S. Tsirkin         return PCI_BAR_UNMAPPED;
1091315a1350SMichael S. Tsirkin     }
1092315a1350SMichael S. Tsirkin 
1093315a1350SMichael S. Tsirkin     /*
1094315a1350SMichael S. Tsirkin      * OS is allowed to set BAR beyond its addressable
1095315a1350SMichael S. Tsirkin      * bits. For example, 32 bit OS can set 64bit bar
1096315a1350SMichael S. Tsirkin      * to >4G. Check it. TODO: we might need to support
1097315a1350SMichael S. Tsirkin      * it in the future for e.g. PAE.
1098315a1350SMichael S. Tsirkin      */
1099315a1350SMichael S. Tsirkin     if (last_addr >= HWADDR_MAX) {
1100315a1350SMichael S. Tsirkin         return PCI_BAR_UNMAPPED;
1101315a1350SMichael S. Tsirkin     }
1102315a1350SMichael S. Tsirkin 
1103315a1350SMichael S. Tsirkin     return new_addr;
1104315a1350SMichael S. Tsirkin }
1105315a1350SMichael S. Tsirkin 
1106315a1350SMichael S. Tsirkin static void pci_update_mappings(PCIDevice *d)
1107315a1350SMichael S. Tsirkin {
1108315a1350SMichael S. Tsirkin     PCIIORegion *r;
1109315a1350SMichael S. Tsirkin     int i;
1110315a1350SMichael S. Tsirkin     pcibus_t new_addr;
1111315a1350SMichael S. Tsirkin 
1112315a1350SMichael S. Tsirkin     for(i = 0; i < PCI_NUM_REGIONS; i++) {
1113315a1350SMichael S. Tsirkin         r = &d->io_regions[i];
1114315a1350SMichael S. Tsirkin 
1115315a1350SMichael S. Tsirkin         /* this region isn't registered */
1116315a1350SMichael S. Tsirkin         if (!r->size)
1117315a1350SMichael S. Tsirkin             continue;
1118315a1350SMichael S. Tsirkin 
1119315a1350SMichael S. Tsirkin         new_addr = pci_bar_address(d, i, r->type, r->size);
1120315a1350SMichael S. Tsirkin 
1121315a1350SMichael S. Tsirkin         /* This bar isn't changed */
1122315a1350SMichael S. Tsirkin         if (new_addr == r->addr)
1123315a1350SMichael S. Tsirkin             continue;
1124315a1350SMichael S. Tsirkin 
1125315a1350SMichael S. Tsirkin         /* now do the real mapping */
1126315a1350SMichael S. Tsirkin         if (r->addr != PCI_BAR_UNMAPPED) {
11277828d750SDon Koch             trace_pci_update_mappings_del(d, pci_bus_num(d->bus),
11287828d750SDon Koch                                           PCI_FUNC(d->devfn),
11297828d750SDon Koch                                           PCI_SLOT(d->devfn),
11307828d750SDon Koch                                           i, r->addr, r->size);
1131315a1350SMichael S. Tsirkin             memory_region_del_subregion(r->address_space, r->memory);
1132315a1350SMichael S. Tsirkin         }
1133315a1350SMichael S. Tsirkin         r->addr = new_addr;
1134315a1350SMichael S. Tsirkin         if (r->addr != PCI_BAR_UNMAPPED) {
11357828d750SDon Koch             trace_pci_update_mappings_add(d, pci_bus_num(d->bus),
11367828d750SDon Koch                                           PCI_FUNC(d->devfn),
11377828d750SDon Koch                                           PCI_SLOT(d->devfn),
11387828d750SDon Koch                                           i, r->addr, r->size);
1139315a1350SMichael S. Tsirkin             memory_region_add_subregion_overlap(r->address_space,
1140315a1350SMichael S. Tsirkin                                                 r->addr, r->memory, 1);
1141315a1350SMichael S. Tsirkin         }
1142315a1350SMichael S. Tsirkin     }
1143e01fd687SAlex Williamson 
1144e01fd687SAlex Williamson     pci_update_vga(d);
1145315a1350SMichael S. Tsirkin }
1146315a1350SMichael S. Tsirkin 
1147315a1350SMichael S. Tsirkin static inline int pci_irq_disabled(PCIDevice *d)
1148315a1350SMichael S. Tsirkin {
1149315a1350SMichael S. Tsirkin     return pci_get_word(d->config + PCI_COMMAND) & PCI_COMMAND_INTX_DISABLE;
1150315a1350SMichael S. Tsirkin }
1151315a1350SMichael S. Tsirkin 
1152315a1350SMichael S. Tsirkin /* Called after interrupt disabled field update in config space,
1153315a1350SMichael S. Tsirkin  * assert/deassert interrupts if necessary.
1154315a1350SMichael S. Tsirkin  * Gets original interrupt disable bit value (before update). */
1155315a1350SMichael S. Tsirkin static void pci_update_irq_disabled(PCIDevice *d, int was_irq_disabled)
1156315a1350SMichael S. Tsirkin {
1157315a1350SMichael S. Tsirkin     int i, disabled = pci_irq_disabled(d);
1158315a1350SMichael S. Tsirkin     if (disabled == was_irq_disabled)
1159315a1350SMichael S. Tsirkin         return;
1160315a1350SMichael S. Tsirkin     for (i = 0; i < PCI_NUM_PINS; ++i) {
1161315a1350SMichael S. Tsirkin         int state = pci_irq_state(d, i);
1162315a1350SMichael S. Tsirkin         pci_change_irq_level(d, i, disabled ? -state : state);
1163315a1350SMichael S. Tsirkin     }
1164315a1350SMichael S. Tsirkin }
1165315a1350SMichael S. Tsirkin 
1166315a1350SMichael S. Tsirkin uint32_t pci_default_read_config(PCIDevice *d,
1167315a1350SMichael S. Tsirkin                                  uint32_t address, int len)
1168315a1350SMichael S. Tsirkin {
1169315a1350SMichael S. Tsirkin     uint32_t val = 0;
1170315a1350SMichael S. Tsirkin 
1171315a1350SMichael S. Tsirkin     memcpy(&val, d->config + address, len);
1172315a1350SMichael S. Tsirkin     return le32_to_cpu(val);
1173315a1350SMichael S. Tsirkin }
1174315a1350SMichael S. Tsirkin 
1175d7efb7e0SKnut Omang void pci_default_write_config(PCIDevice *d, uint32_t addr, uint32_t val_in, int l)
1176315a1350SMichael S. Tsirkin {
1177315a1350SMichael S. Tsirkin     int i, was_irq_disabled = pci_irq_disabled(d);
1178d7efb7e0SKnut Omang     uint32_t val = val_in;
1179315a1350SMichael S. Tsirkin 
1180315a1350SMichael S. Tsirkin     for (i = 0; i < l; val >>= 8, ++i) {
1181315a1350SMichael S. Tsirkin         uint8_t wmask = d->wmask[addr + i];
1182315a1350SMichael S. Tsirkin         uint8_t w1cmask = d->w1cmask[addr + i];
1183315a1350SMichael S. Tsirkin         assert(!(wmask & w1cmask));
1184315a1350SMichael S. Tsirkin         d->config[addr + i] = (d->config[addr + i] & ~wmask) | (val & wmask);
1185315a1350SMichael S. Tsirkin         d->config[addr + i] &= ~(val & w1cmask); /* W1C: Write 1 to Clear */
1186315a1350SMichael S. Tsirkin     }
1187315a1350SMichael S. Tsirkin     if (ranges_overlap(addr, l, PCI_BASE_ADDRESS_0, 24) ||
1188315a1350SMichael S. Tsirkin         ranges_overlap(addr, l, PCI_ROM_ADDRESS, 4) ||
1189315a1350SMichael S. Tsirkin         ranges_overlap(addr, l, PCI_ROM_ADDRESS1, 4) ||
1190315a1350SMichael S. Tsirkin         range_covers_byte(addr, l, PCI_COMMAND))
1191315a1350SMichael S. Tsirkin         pci_update_mappings(d);
1192315a1350SMichael S. Tsirkin 
1193315a1350SMichael S. Tsirkin     if (range_covers_byte(addr, l, PCI_COMMAND)) {
1194315a1350SMichael S. Tsirkin         pci_update_irq_disabled(d, was_irq_disabled);
1195315a1350SMichael S. Tsirkin         memory_region_set_enabled(&d->bus_master_enable_region,
1196315a1350SMichael S. Tsirkin                                   pci_get_word(d->config + PCI_COMMAND)
1197315a1350SMichael S. Tsirkin                                     & PCI_COMMAND_MASTER);
1198315a1350SMichael S. Tsirkin     }
1199315a1350SMichael S. Tsirkin 
1200d7efb7e0SKnut Omang     msi_write_config(d, addr, val_in, l);
1201d7efb7e0SKnut Omang     msix_write_config(d, addr, val_in, l);
1202315a1350SMichael S. Tsirkin }
1203315a1350SMichael S. Tsirkin 
1204315a1350SMichael S. Tsirkin /***********************************************************/
1205315a1350SMichael S. Tsirkin /* generic PCI irq support */
1206315a1350SMichael S. Tsirkin 
1207315a1350SMichael S. Tsirkin /* 0 <= irq_num <= 3. level must be 0 or 1 */
1208d98f08f5SMarcel Apfelbaum static void pci_irq_handler(void *opaque, int irq_num, int level)
1209315a1350SMichael S. Tsirkin {
1210315a1350SMichael S. Tsirkin     PCIDevice *pci_dev = opaque;
1211315a1350SMichael S. Tsirkin     int change;
1212315a1350SMichael S. Tsirkin 
1213315a1350SMichael S. Tsirkin     change = level - pci_irq_state(pci_dev, irq_num);
1214315a1350SMichael S. Tsirkin     if (!change)
1215315a1350SMichael S. Tsirkin         return;
1216315a1350SMichael S. Tsirkin 
1217315a1350SMichael S. Tsirkin     pci_set_irq_state(pci_dev, irq_num, level);
1218315a1350SMichael S. Tsirkin     pci_update_irq_status(pci_dev);
1219315a1350SMichael S. Tsirkin     if (pci_irq_disabled(pci_dev))
1220315a1350SMichael S. Tsirkin         return;
1221315a1350SMichael S. Tsirkin     pci_change_irq_level(pci_dev, irq_num, change);
1222315a1350SMichael S. Tsirkin }
1223315a1350SMichael S. Tsirkin 
1224d98f08f5SMarcel Apfelbaum static inline int pci_intx(PCIDevice *pci_dev)
1225d98f08f5SMarcel Apfelbaum {
1226d98f08f5SMarcel Apfelbaum     return pci_get_byte(pci_dev->config + PCI_INTERRUPT_PIN) - 1;
1227d98f08f5SMarcel Apfelbaum }
1228d98f08f5SMarcel Apfelbaum 
1229d98f08f5SMarcel Apfelbaum qemu_irq pci_allocate_irq(PCIDevice *pci_dev)
1230d98f08f5SMarcel Apfelbaum {
1231d98f08f5SMarcel Apfelbaum     int intx = pci_intx(pci_dev);
1232d98f08f5SMarcel Apfelbaum 
1233d98f08f5SMarcel Apfelbaum     return qemu_allocate_irq(pci_irq_handler, pci_dev, intx);
1234d98f08f5SMarcel Apfelbaum }
1235d98f08f5SMarcel Apfelbaum 
1236d98f08f5SMarcel Apfelbaum void pci_set_irq(PCIDevice *pci_dev, int level)
1237d98f08f5SMarcel Apfelbaum {
1238d98f08f5SMarcel Apfelbaum     int intx = pci_intx(pci_dev);
1239d98f08f5SMarcel Apfelbaum     pci_irq_handler(pci_dev, intx, level);
1240d98f08f5SMarcel Apfelbaum }
1241d98f08f5SMarcel Apfelbaum 
1242315a1350SMichael S. Tsirkin /* Special hooks used by device assignment */
1243315a1350SMichael S. Tsirkin void pci_bus_set_route_irq_fn(PCIBus *bus, pci_route_irq_fn route_intx_to_irq)
1244315a1350SMichael S. Tsirkin {
12450889464aSAlex Williamson     assert(pci_bus_is_root(bus));
1246315a1350SMichael S. Tsirkin     bus->route_intx_to_irq = route_intx_to_irq;
1247315a1350SMichael S. Tsirkin }
1248315a1350SMichael S. Tsirkin 
1249315a1350SMichael S. Tsirkin PCIINTxRoute pci_device_route_intx_to_irq(PCIDevice *dev, int pin)
1250315a1350SMichael S. Tsirkin {
1251315a1350SMichael S. Tsirkin     PCIBus *bus;
1252315a1350SMichael S. Tsirkin 
1253315a1350SMichael S. Tsirkin     do {
1254315a1350SMichael S. Tsirkin          bus = dev->bus;
1255315a1350SMichael S. Tsirkin          pin = bus->map_irq(dev, pin);
1256315a1350SMichael S. Tsirkin          dev = bus->parent_dev;
1257315a1350SMichael S. Tsirkin     } while (dev);
1258315a1350SMichael S. Tsirkin 
1259315a1350SMichael S. Tsirkin     if (!bus->route_intx_to_irq) {
1260312fd5f2SMarkus Armbruster         error_report("PCI: Bug - unimplemented PCI INTx routing (%s)",
1261315a1350SMichael S. Tsirkin                      object_get_typename(OBJECT(bus->qbus.parent)));
1262315a1350SMichael S. Tsirkin         return (PCIINTxRoute) { PCI_INTX_DISABLED, -1 };
1263315a1350SMichael S. Tsirkin     }
1264315a1350SMichael S. Tsirkin 
1265315a1350SMichael S. Tsirkin     return bus->route_intx_to_irq(bus->irq_opaque, pin);
1266315a1350SMichael S. Tsirkin }
1267315a1350SMichael S. Tsirkin 
1268315a1350SMichael S. Tsirkin bool pci_intx_route_changed(PCIINTxRoute *old, PCIINTxRoute *new)
1269315a1350SMichael S. Tsirkin {
1270315a1350SMichael S. Tsirkin     return old->mode != new->mode || old->irq != new->irq;
1271315a1350SMichael S. Tsirkin }
1272315a1350SMichael S. Tsirkin 
1273315a1350SMichael S. Tsirkin void pci_bus_fire_intx_routing_notifier(PCIBus *bus)
1274315a1350SMichael S. Tsirkin {
1275315a1350SMichael S. Tsirkin     PCIDevice *dev;
1276315a1350SMichael S. Tsirkin     PCIBus *sec;
1277315a1350SMichael S. Tsirkin     int i;
1278315a1350SMichael S. Tsirkin 
1279315a1350SMichael S. Tsirkin     for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
1280315a1350SMichael S. Tsirkin         dev = bus->devices[i];
1281315a1350SMichael S. Tsirkin         if (dev && dev->intx_routing_notifier) {
1282315a1350SMichael S. Tsirkin             dev->intx_routing_notifier(dev);
1283315a1350SMichael S. Tsirkin         }
1284e5368f0dSAlex Williamson     }
1285e5368f0dSAlex Williamson 
1286315a1350SMichael S. Tsirkin     QLIST_FOREACH(sec, &bus->child, sibling) {
1287315a1350SMichael S. Tsirkin         pci_bus_fire_intx_routing_notifier(sec);
1288315a1350SMichael S. Tsirkin     }
1289315a1350SMichael S. Tsirkin }
1290315a1350SMichael S. Tsirkin 
1291315a1350SMichael S. Tsirkin void pci_device_set_intx_routing_notifier(PCIDevice *dev,
1292315a1350SMichael S. Tsirkin                                           PCIINTxRoutingNotifier notifier)
1293315a1350SMichael S. Tsirkin {
1294315a1350SMichael S. Tsirkin     dev->intx_routing_notifier = notifier;
1295315a1350SMichael S. Tsirkin }
1296315a1350SMichael S. Tsirkin 
1297315a1350SMichael S. Tsirkin /*
1298315a1350SMichael S. Tsirkin  * PCI-to-PCI bridge specification
1299315a1350SMichael S. Tsirkin  * 9.1: Interrupt routing. Table 9-1
1300315a1350SMichael S. Tsirkin  *
1301315a1350SMichael S. Tsirkin  * the PCI Express Base Specification, Revision 2.1
1302315a1350SMichael S. Tsirkin  * 2.2.8.1: INTx interrutp signaling - Rules
1303315a1350SMichael S. Tsirkin  *          the Implementation Note
1304315a1350SMichael S. Tsirkin  *          Table 2-20
1305315a1350SMichael S. Tsirkin  */
1306315a1350SMichael S. Tsirkin /*
1307315a1350SMichael S. Tsirkin  * 0 <= pin <= 3 0 = INTA, 1 = INTB, 2 = INTC, 3 = INTD
1308315a1350SMichael S. Tsirkin  * 0-origin unlike PCI interrupt pin register.
1309315a1350SMichael S. Tsirkin  */
1310315a1350SMichael S. Tsirkin int pci_swizzle_map_irq_fn(PCIDevice *pci_dev, int pin)
1311315a1350SMichael S. Tsirkin {
1312315a1350SMichael S. Tsirkin     return (pin + PCI_SLOT(pci_dev->devfn)) % PCI_NUM_PINS;
1313315a1350SMichael S. Tsirkin }
1314315a1350SMichael S. Tsirkin 
1315315a1350SMichael S. Tsirkin /***********************************************************/
1316315a1350SMichael S. Tsirkin /* monitor info on PCI */
1317315a1350SMichael S. Tsirkin 
1318315a1350SMichael S. Tsirkin typedef struct {
1319315a1350SMichael S. Tsirkin     uint16_t class;
1320315a1350SMichael S. Tsirkin     const char *desc;
1321315a1350SMichael S. Tsirkin     const char *fw_name;
1322315a1350SMichael S. Tsirkin     uint16_t fw_ign_bits;
1323315a1350SMichael S. Tsirkin } pci_class_desc;
1324315a1350SMichael S. Tsirkin 
1325315a1350SMichael S. Tsirkin static const pci_class_desc pci_class_descriptions[] =
1326315a1350SMichael S. Tsirkin {
1327315a1350SMichael S. Tsirkin     { 0x0001, "VGA controller", "display"},
1328315a1350SMichael S. Tsirkin     { 0x0100, "SCSI controller", "scsi"},
1329315a1350SMichael S. Tsirkin     { 0x0101, "IDE controller", "ide"},
1330315a1350SMichael S. Tsirkin     { 0x0102, "Floppy controller", "fdc"},
1331315a1350SMichael S. Tsirkin     { 0x0103, "IPI controller", "ipi"},
1332315a1350SMichael S. Tsirkin     { 0x0104, "RAID controller", "raid"},
1333315a1350SMichael S. Tsirkin     { 0x0106, "SATA controller"},
1334315a1350SMichael S. Tsirkin     { 0x0107, "SAS controller"},
1335315a1350SMichael S. Tsirkin     { 0x0180, "Storage controller"},
1336315a1350SMichael S. Tsirkin     { 0x0200, "Ethernet controller", "ethernet"},
1337315a1350SMichael S. Tsirkin     { 0x0201, "Token Ring controller", "token-ring"},
1338315a1350SMichael S. Tsirkin     { 0x0202, "FDDI controller", "fddi"},
1339315a1350SMichael S. Tsirkin     { 0x0203, "ATM controller", "atm"},
1340315a1350SMichael S. Tsirkin     { 0x0280, "Network controller"},
1341315a1350SMichael S. Tsirkin     { 0x0300, "VGA controller", "display", 0x00ff},
1342315a1350SMichael S. Tsirkin     { 0x0301, "XGA controller"},
1343315a1350SMichael S. Tsirkin     { 0x0302, "3D controller"},
1344315a1350SMichael S. Tsirkin     { 0x0380, "Display controller"},
1345315a1350SMichael S. Tsirkin     { 0x0400, "Video controller", "video"},
1346315a1350SMichael S. Tsirkin     { 0x0401, "Audio controller", "sound"},
1347315a1350SMichael S. Tsirkin     { 0x0402, "Phone"},
1348315a1350SMichael S. Tsirkin     { 0x0403, "Audio controller", "sound"},
1349315a1350SMichael S. Tsirkin     { 0x0480, "Multimedia controller"},
1350315a1350SMichael S. Tsirkin     { 0x0500, "RAM controller", "memory"},
1351315a1350SMichael S. Tsirkin     { 0x0501, "Flash controller", "flash"},
1352315a1350SMichael S. Tsirkin     { 0x0580, "Memory controller"},
1353315a1350SMichael S. Tsirkin     { 0x0600, "Host bridge", "host"},
1354315a1350SMichael S. Tsirkin     { 0x0601, "ISA bridge", "isa"},
1355315a1350SMichael S. Tsirkin     { 0x0602, "EISA bridge", "eisa"},
1356315a1350SMichael S. Tsirkin     { 0x0603, "MC bridge", "mca"},
13574c41425dSGerd Hoffmann     { 0x0604, "PCI bridge", "pci-bridge"},
1358315a1350SMichael S. Tsirkin     { 0x0605, "PCMCIA bridge", "pcmcia"},
1359315a1350SMichael S. Tsirkin     { 0x0606, "NUBUS bridge", "nubus"},
1360315a1350SMichael S. Tsirkin     { 0x0607, "CARDBUS bridge", "cardbus"},
1361315a1350SMichael S. Tsirkin     { 0x0608, "RACEWAY bridge"},
1362315a1350SMichael S. Tsirkin     { 0x0680, "Bridge"},
1363315a1350SMichael S. Tsirkin     { 0x0700, "Serial port", "serial"},
1364315a1350SMichael S. Tsirkin     { 0x0701, "Parallel port", "parallel"},
1365315a1350SMichael S. Tsirkin     { 0x0800, "Interrupt controller", "interrupt-controller"},
1366315a1350SMichael S. Tsirkin     { 0x0801, "DMA controller", "dma-controller"},
1367315a1350SMichael S. Tsirkin     { 0x0802, "Timer", "timer"},
1368315a1350SMichael S. Tsirkin     { 0x0803, "RTC", "rtc"},
1369315a1350SMichael S. Tsirkin     { 0x0900, "Keyboard", "keyboard"},
1370315a1350SMichael S. Tsirkin     { 0x0901, "Pen", "pen"},
1371315a1350SMichael S. Tsirkin     { 0x0902, "Mouse", "mouse"},
1372315a1350SMichael S. Tsirkin     { 0x0A00, "Dock station", "dock", 0x00ff},
1373315a1350SMichael S. Tsirkin     { 0x0B00, "i386 cpu", "cpu", 0x00ff},
1374315a1350SMichael S. Tsirkin     { 0x0c00, "Fireware contorller", "fireware"},
1375315a1350SMichael S. Tsirkin     { 0x0c01, "Access bus controller", "access-bus"},
1376315a1350SMichael S. Tsirkin     { 0x0c02, "SSA controller", "ssa"},
1377315a1350SMichael S. Tsirkin     { 0x0c03, "USB controller", "usb"},
1378315a1350SMichael S. Tsirkin     { 0x0c04, "Fibre channel controller", "fibre-channel"},
1379315a1350SMichael S. Tsirkin     { 0x0c05, "SMBus"},
1380315a1350SMichael S. Tsirkin     { 0, NULL}
1381315a1350SMichael S. Tsirkin };
1382315a1350SMichael S. Tsirkin 
1383315a1350SMichael S. Tsirkin static void pci_for_each_device_under_bus(PCIBus *bus,
1384315a1350SMichael S. Tsirkin                                           void (*fn)(PCIBus *b, PCIDevice *d,
1385315a1350SMichael S. Tsirkin                                                      void *opaque),
1386315a1350SMichael S. Tsirkin                                           void *opaque)
1387315a1350SMichael S. Tsirkin {
1388315a1350SMichael S. Tsirkin     PCIDevice *d;
1389315a1350SMichael S. Tsirkin     int devfn;
1390315a1350SMichael S. Tsirkin 
1391315a1350SMichael S. Tsirkin     for(devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) {
1392315a1350SMichael S. Tsirkin         d = bus->devices[devfn];
1393315a1350SMichael S. Tsirkin         if (d) {
1394315a1350SMichael S. Tsirkin             fn(bus, d, opaque);
1395315a1350SMichael S. Tsirkin         }
1396315a1350SMichael S. Tsirkin     }
1397315a1350SMichael S. Tsirkin }
1398315a1350SMichael S. Tsirkin 
1399315a1350SMichael S. Tsirkin void pci_for_each_device(PCIBus *bus, int bus_num,
1400315a1350SMichael S. Tsirkin                          void (*fn)(PCIBus *b, PCIDevice *d, void *opaque),
1401315a1350SMichael S. Tsirkin                          void *opaque)
1402315a1350SMichael S. Tsirkin {
1403315a1350SMichael S. Tsirkin     bus = pci_find_bus_nr(bus, bus_num);
1404315a1350SMichael S. Tsirkin 
1405315a1350SMichael S. Tsirkin     if (bus) {
1406315a1350SMichael S. Tsirkin         pci_for_each_device_under_bus(bus, fn, opaque);
1407315a1350SMichael S. Tsirkin     }
1408315a1350SMichael S. Tsirkin }
1409315a1350SMichael S. Tsirkin 
1410315a1350SMichael S. Tsirkin static const pci_class_desc *get_class_desc(int class)
1411315a1350SMichael S. Tsirkin {
1412315a1350SMichael S. Tsirkin     const pci_class_desc *desc;
1413315a1350SMichael S. Tsirkin 
1414315a1350SMichael S. Tsirkin     desc = pci_class_descriptions;
1415315a1350SMichael S. Tsirkin     while (desc->desc && class != desc->class) {
1416315a1350SMichael S. Tsirkin         desc++;
1417315a1350SMichael S. Tsirkin     }
1418315a1350SMichael S. Tsirkin 
1419315a1350SMichael S. Tsirkin     return desc;
1420315a1350SMichael S. Tsirkin }
1421315a1350SMichael S. Tsirkin 
1422315a1350SMichael S. Tsirkin static PciDeviceInfoList *qmp_query_pci_devices(PCIBus *bus, int bus_num);
1423315a1350SMichael S. Tsirkin 
1424315a1350SMichael S. Tsirkin static PciMemoryRegionList *qmp_query_pci_regions(const PCIDevice *dev)
1425315a1350SMichael S. Tsirkin {
1426315a1350SMichael S. Tsirkin     PciMemoryRegionList *head = NULL, *cur_item = NULL;
1427315a1350SMichael S. Tsirkin     int i;
1428315a1350SMichael S. Tsirkin 
1429315a1350SMichael S. Tsirkin     for (i = 0; i < PCI_NUM_REGIONS; i++) {
1430315a1350SMichael S. Tsirkin         const PCIIORegion *r = &dev->io_regions[i];
1431315a1350SMichael S. Tsirkin         PciMemoryRegionList *region;
1432315a1350SMichael S. Tsirkin 
1433315a1350SMichael S. Tsirkin         if (!r->size) {
1434315a1350SMichael S. Tsirkin             continue;
1435315a1350SMichael S. Tsirkin         }
1436315a1350SMichael S. Tsirkin 
1437315a1350SMichael S. Tsirkin         region = g_malloc0(sizeof(*region));
1438315a1350SMichael S. Tsirkin         region->value = g_malloc0(sizeof(*region->value));
1439315a1350SMichael S. Tsirkin 
1440315a1350SMichael S. Tsirkin         if (r->type & PCI_BASE_ADDRESS_SPACE_IO) {
1441315a1350SMichael S. Tsirkin             region->value->type = g_strdup("io");
1442315a1350SMichael S. Tsirkin         } else {
1443315a1350SMichael S. Tsirkin             region->value->type = g_strdup("memory");
1444315a1350SMichael S. Tsirkin             region->value->has_prefetch = true;
1445315a1350SMichael S. Tsirkin             region->value->prefetch = !!(r->type & PCI_BASE_ADDRESS_MEM_PREFETCH);
1446315a1350SMichael S. Tsirkin             region->value->has_mem_type_64 = true;
1447315a1350SMichael S. Tsirkin             region->value->mem_type_64 = !!(r->type & PCI_BASE_ADDRESS_MEM_TYPE_64);
1448315a1350SMichael S. Tsirkin         }
1449315a1350SMichael S. Tsirkin 
1450315a1350SMichael S. Tsirkin         region->value->bar = i;
1451315a1350SMichael S. Tsirkin         region->value->address = r->addr;
1452315a1350SMichael S. Tsirkin         region->value->size = r->size;
1453315a1350SMichael S. Tsirkin 
1454315a1350SMichael S. Tsirkin         /* XXX: waiting for the qapi to support GSList */
1455315a1350SMichael S. Tsirkin         if (!cur_item) {
1456315a1350SMichael S. Tsirkin             head = cur_item = region;
1457315a1350SMichael S. Tsirkin         } else {
1458315a1350SMichael S. Tsirkin             cur_item->next = region;
1459315a1350SMichael S. Tsirkin             cur_item = region;
1460315a1350SMichael S. Tsirkin         }
1461315a1350SMichael S. Tsirkin     }
1462315a1350SMichael S. Tsirkin 
1463315a1350SMichael S. Tsirkin     return head;
1464315a1350SMichael S. Tsirkin }
1465315a1350SMichael S. Tsirkin 
1466315a1350SMichael S. Tsirkin static PciBridgeInfo *qmp_query_pci_bridge(PCIDevice *dev, PCIBus *bus,
1467315a1350SMichael S. Tsirkin                                            int bus_num)
1468315a1350SMichael S. Tsirkin {
1469315a1350SMichael S. Tsirkin     PciBridgeInfo *info;
14709fa02cd1SEric Blake     PciMemoryRange *range;
1471315a1350SMichael S. Tsirkin 
14729fa02cd1SEric Blake     info = g_new0(PciBridgeInfo, 1);
1473315a1350SMichael S. Tsirkin 
14749fa02cd1SEric Blake     info->bus = g_new0(PciBusInfo, 1);
14759fa02cd1SEric Blake     info->bus->number = dev->config[PCI_PRIMARY_BUS];
14769fa02cd1SEric Blake     info->bus->secondary = dev->config[PCI_SECONDARY_BUS];
14779fa02cd1SEric Blake     info->bus->subordinate = dev->config[PCI_SUBORDINATE_BUS];
1478315a1350SMichael S. Tsirkin 
14799fa02cd1SEric Blake     range = info->bus->io_range = g_new0(PciMemoryRange, 1);
14809fa02cd1SEric Blake     range->base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_IO);
14819fa02cd1SEric Blake     range->limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_IO);
1482315a1350SMichael S. Tsirkin 
14839fa02cd1SEric Blake     range = info->bus->memory_range = g_new0(PciMemoryRange, 1);
14849fa02cd1SEric Blake     range->base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_MEMORY);
14859fa02cd1SEric Blake     range->limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_MEMORY);
1486315a1350SMichael S. Tsirkin 
14879fa02cd1SEric Blake     range = info->bus->prefetchable_range = g_new0(PciMemoryRange, 1);
14889fa02cd1SEric Blake     range->base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
14899fa02cd1SEric Blake     range->limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
1490315a1350SMichael S. Tsirkin 
1491315a1350SMichael S. Tsirkin     if (dev->config[PCI_SECONDARY_BUS] != 0) {
1492315a1350SMichael S. Tsirkin         PCIBus *child_bus = pci_find_bus_nr(bus, dev->config[PCI_SECONDARY_BUS]);
1493315a1350SMichael S. Tsirkin         if (child_bus) {
1494315a1350SMichael S. Tsirkin             info->has_devices = true;
1495315a1350SMichael S. Tsirkin             info->devices = qmp_query_pci_devices(child_bus, dev->config[PCI_SECONDARY_BUS]);
1496315a1350SMichael S. Tsirkin         }
1497315a1350SMichael S. Tsirkin     }
1498315a1350SMichael S. Tsirkin 
1499315a1350SMichael S. Tsirkin     return info;
1500315a1350SMichael S. Tsirkin }
1501315a1350SMichael S. Tsirkin 
1502315a1350SMichael S. Tsirkin static PciDeviceInfo *qmp_query_pci_device(PCIDevice *dev, PCIBus *bus,
1503315a1350SMichael S. Tsirkin                                            int bus_num)
1504315a1350SMichael S. Tsirkin {
1505315a1350SMichael S. Tsirkin     const pci_class_desc *desc;
1506315a1350SMichael S. Tsirkin     PciDeviceInfo *info;
1507315a1350SMichael S. Tsirkin     uint8_t type;
1508315a1350SMichael S. Tsirkin     int class;
1509315a1350SMichael S. Tsirkin 
15109fa02cd1SEric Blake     info = g_new0(PciDeviceInfo, 1);
1511315a1350SMichael S. Tsirkin     info->bus = bus_num;
1512315a1350SMichael S. Tsirkin     info->slot = PCI_SLOT(dev->devfn);
1513315a1350SMichael S. Tsirkin     info->function = PCI_FUNC(dev->devfn);
1514315a1350SMichael S. Tsirkin 
15159fa02cd1SEric Blake     info->class_info = g_new0(PciDeviceClass, 1);
1516315a1350SMichael S. Tsirkin     class = pci_get_word(dev->config + PCI_CLASS_DEVICE);
15179fa02cd1SEric Blake     info->class_info->q_class = class;
1518315a1350SMichael S. Tsirkin     desc = get_class_desc(class);
1519315a1350SMichael S. Tsirkin     if (desc->desc) {
15209fa02cd1SEric Blake         info->class_info->has_desc = true;
15219fa02cd1SEric Blake         info->class_info->desc = g_strdup(desc->desc);
1522315a1350SMichael S. Tsirkin     }
1523315a1350SMichael S. Tsirkin 
15249fa02cd1SEric Blake     info->id = g_new0(PciDeviceId, 1);
15259fa02cd1SEric Blake     info->id->vendor = pci_get_word(dev->config + PCI_VENDOR_ID);
15269fa02cd1SEric Blake     info->id->device = pci_get_word(dev->config + PCI_DEVICE_ID);
1527315a1350SMichael S. Tsirkin     info->regions = qmp_query_pci_regions(dev);
1528315a1350SMichael S. Tsirkin     info->qdev_id = g_strdup(dev->qdev.id ? dev->qdev.id : "");
1529315a1350SMichael S. Tsirkin 
1530315a1350SMichael S. Tsirkin     if (dev->config[PCI_INTERRUPT_PIN] != 0) {
1531315a1350SMichael S. Tsirkin         info->has_irq = true;
1532315a1350SMichael S. Tsirkin         info->irq = dev->config[PCI_INTERRUPT_LINE];
1533315a1350SMichael S. Tsirkin     }
1534315a1350SMichael S. Tsirkin 
1535315a1350SMichael S. Tsirkin     type = dev->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION;
1536315a1350SMichael S. Tsirkin     if (type == PCI_HEADER_TYPE_BRIDGE) {
1537315a1350SMichael S. Tsirkin         info->has_pci_bridge = true;
1538315a1350SMichael S. Tsirkin         info->pci_bridge = qmp_query_pci_bridge(dev, bus, bus_num);
1539315a1350SMichael S. Tsirkin     }
1540315a1350SMichael S. Tsirkin 
1541315a1350SMichael S. Tsirkin     return info;
1542315a1350SMichael S. Tsirkin }
1543315a1350SMichael S. Tsirkin 
1544315a1350SMichael S. Tsirkin static PciDeviceInfoList *qmp_query_pci_devices(PCIBus *bus, int bus_num)
1545315a1350SMichael S. Tsirkin {
1546315a1350SMichael S. Tsirkin     PciDeviceInfoList *info, *head = NULL, *cur_item = NULL;
1547315a1350SMichael S. Tsirkin     PCIDevice *dev;
1548315a1350SMichael S. Tsirkin     int devfn;
1549315a1350SMichael S. Tsirkin 
1550315a1350SMichael S. Tsirkin     for (devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) {
1551315a1350SMichael S. Tsirkin         dev = bus->devices[devfn];
1552315a1350SMichael S. Tsirkin         if (dev) {
1553315a1350SMichael S. Tsirkin             info = g_malloc0(sizeof(*info));
1554315a1350SMichael S. Tsirkin             info->value = qmp_query_pci_device(dev, bus, bus_num);
1555315a1350SMichael S. Tsirkin 
1556315a1350SMichael S. Tsirkin             /* XXX: waiting for the qapi to support GSList */
1557315a1350SMichael S. Tsirkin             if (!cur_item) {
1558315a1350SMichael S. Tsirkin                 head = cur_item = info;
1559315a1350SMichael S. Tsirkin             } else {
1560315a1350SMichael S. Tsirkin                 cur_item->next = info;
1561315a1350SMichael S. Tsirkin                 cur_item = info;
1562315a1350SMichael S. Tsirkin             }
1563315a1350SMichael S. Tsirkin         }
1564315a1350SMichael S. Tsirkin     }
1565315a1350SMichael S. Tsirkin 
1566315a1350SMichael S. Tsirkin     return head;
1567315a1350SMichael S. Tsirkin }
1568315a1350SMichael S. Tsirkin 
1569315a1350SMichael S. Tsirkin static PciInfo *qmp_query_pci_bus(PCIBus *bus, int bus_num)
1570315a1350SMichael S. Tsirkin {
1571315a1350SMichael S. Tsirkin     PciInfo *info = NULL;
1572315a1350SMichael S. Tsirkin 
1573315a1350SMichael S. Tsirkin     bus = pci_find_bus_nr(bus, bus_num);
1574315a1350SMichael S. Tsirkin     if (bus) {
1575315a1350SMichael S. Tsirkin         info = g_malloc0(sizeof(*info));
1576315a1350SMichael S. Tsirkin         info->bus = bus_num;
1577315a1350SMichael S. Tsirkin         info->devices = qmp_query_pci_devices(bus, bus_num);
1578315a1350SMichael S. Tsirkin     }
1579315a1350SMichael S. Tsirkin 
1580315a1350SMichael S. Tsirkin     return info;
1581315a1350SMichael S. Tsirkin }
1582315a1350SMichael S. Tsirkin 
1583315a1350SMichael S. Tsirkin PciInfoList *qmp_query_pci(Error **errp)
1584315a1350SMichael S. Tsirkin {
1585315a1350SMichael S. Tsirkin     PciInfoList *info, *head = NULL, *cur_item = NULL;
15867588e2b0SDavid Gibson     PCIHostState *host_bridge;
1587315a1350SMichael S. Tsirkin 
15887588e2b0SDavid Gibson     QLIST_FOREACH(host_bridge, &pci_host_bridges, next) {
1589315a1350SMichael S. Tsirkin         info = g_malloc0(sizeof(*info));
15907588e2b0SDavid Gibson         info->value = qmp_query_pci_bus(host_bridge->bus, 0);
1591315a1350SMichael S. Tsirkin 
1592315a1350SMichael S. Tsirkin         /* XXX: waiting for the qapi to support GSList */
1593315a1350SMichael S. Tsirkin         if (!cur_item) {
1594315a1350SMichael S. Tsirkin             head = cur_item = info;
1595315a1350SMichael S. Tsirkin         } else {
1596315a1350SMichael S. Tsirkin             cur_item->next = info;
1597315a1350SMichael S. Tsirkin             cur_item = info;
1598315a1350SMichael S. Tsirkin         }
1599315a1350SMichael S. Tsirkin     }
1600315a1350SMichael S. Tsirkin 
1601315a1350SMichael S. Tsirkin     return head;
1602315a1350SMichael S. Tsirkin }
1603315a1350SMichael S. Tsirkin 
1604315a1350SMichael S. Tsirkin static const char * const pci_nic_models[] = {
1605315a1350SMichael S. Tsirkin     "ne2k_pci",
1606315a1350SMichael S. Tsirkin     "i82551",
1607315a1350SMichael S. Tsirkin     "i82557b",
1608315a1350SMichael S. Tsirkin     "i82559er",
1609315a1350SMichael S. Tsirkin     "rtl8139",
1610315a1350SMichael S. Tsirkin     "e1000",
1611315a1350SMichael S. Tsirkin     "pcnet",
1612315a1350SMichael S. Tsirkin     "virtio",
1613315a1350SMichael S. Tsirkin     NULL
1614315a1350SMichael S. Tsirkin };
1615315a1350SMichael S. Tsirkin 
1616315a1350SMichael S. Tsirkin static const char * const pci_nic_names[] = {
1617315a1350SMichael S. Tsirkin     "ne2k_pci",
1618315a1350SMichael S. Tsirkin     "i82551",
1619315a1350SMichael S. Tsirkin     "i82557b",
1620315a1350SMichael S. Tsirkin     "i82559er",
1621315a1350SMichael S. Tsirkin     "rtl8139",
1622315a1350SMichael S. Tsirkin     "e1000",
1623315a1350SMichael S. Tsirkin     "pcnet",
1624315a1350SMichael S. Tsirkin     "virtio-net-pci",
1625315a1350SMichael S. Tsirkin     NULL
1626315a1350SMichael S. Tsirkin };
1627315a1350SMichael S. Tsirkin 
1628315a1350SMichael S. Tsirkin /* Initialize a PCI NIC.  */
162951f7cb97SThomas Huth PCIDevice *pci_nic_init_nofail(NICInfo *nd, PCIBus *rootbus,
163029b358f9SDavid Gibson                                const char *default_model,
163151f7cb97SThomas Huth                                const char *default_devaddr)
1632315a1350SMichael S. Tsirkin {
1633315a1350SMichael S. Tsirkin     const char *devaddr = nd->devaddr ? nd->devaddr : default_devaddr;
1634558ecef2SMarkus Armbruster     Error *err = NULL;
1635315a1350SMichael S. Tsirkin     PCIBus *bus;
1636315a1350SMichael S. Tsirkin     PCIDevice *pci_dev;
1637315a1350SMichael S. Tsirkin     DeviceState *dev;
163851f7cb97SThomas Huth     int devfn;
1639315a1350SMichael S. Tsirkin     int i;
1640315a1350SMichael S. Tsirkin 
164151f7cb97SThomas Huth     if (qemu_show_nic_models(nd->model, pci_nic_models)) {
164251f7cb97SThomas Huth         exit(0);
164351f7cb97SThomas Huth     }
164451f7cb97SThomas Huth 
1645315a1350SMichael S. Tsirkin     i = qemu_find_nic_model(nd, pci_nic_models, default_model);
164651f7cb97SThomas Huth     if (i < 0) {
164751f7cb97SThomas Huth         exit(1);
164851f7cb97SThomas Huth     }
1649315a1350SMichael S. Tsirkin 
165029b358f9SDavid Gibson     bus = pci_get_bus_devfn(&devfn, rootbus, devaddr);
1651315a1350SMichael S. Tsirkin     if (!bus) {
1652315a1350SMichael S. Tsirkin         error_report("Invalid PCI device address %s for device %s",
1653315a1350SMichael S. Tsirkin                      devaddr, pci_nic_names[i]);
165451f7cb97SThomas Huth         exit(1);
1655315a1350SMichael S. Tsirkin     }
1656315a1350SMichael S. Tsirkin 
1657315a1350SMichael S. Tsirkin     pci_dev = pci_create(bus, devfn, pci_nic_names[i]);
1658315a1350SMichael S. Tsirkin     dev = &pci_dev->qdev;
1659315a1350SMichael S. Tsirkin     qdev_set_nic_properties(dev, nd);
1660558ecef2SMarkus Armbruster 
1661558ecef2SMarkus Armbruster     object_property_set_bool(OBJECT(dev), true, "realized", &err);
1662558ecef2SMarkus Armbruster     if (err) {
1663558ecef2SMarkus Armbruster         error_report_err(err);
166451f7cb97SThomas Huth         object_unparent(OBJECT(dev));
1665315a1350SMichael S. Tsirkin         exit(1);
1666558ecef2SMarkus Armbruster     }
166751f7cb97SThomas Huth 
166851f7cb97SThomas Huth     return pci_dev;
1669315a1350SMichael S. Tsirkin }
1670315a1350SMichael S. Tsirkin 
1671315a1350SMichael S. Tsirkin PCIDevice *pci_vga_init(PCIBus *bus)
1672315a1350SMichael S. Tsirkin {
1673315a1350SMichael S. Tsirkin     switch (vga_interface_type) {
1674315a1350SMichael S. Tsirkin     case VGA_CIRRUS:
1675315a1350SMichael S. Tsirkin         return pci_create_simple(bus, -1, "cirrus-vga");
1676315a1350SMichael S. Tsirkin     case VGA_QXL:
1677315a1350SMichael S. Tsirkin         return pci_create_simple(bus, -1, "qxl-vga");
1678315a1350SMichael S. Tsirkin     case VGA_STD:
1679315a1350SMichael S. Tsirkin         return pci_create_simple(bus, -1, "VGA");
1680315a1350SMichael S. Tsirkin     case VGA_VMWARE:
1681315a1350SMichael S. Tsirkin         return pci_create_simple(bus, -1, "vmware-svga");
1682315a1350SMichael S. Tsirkin     case VGA_NONE:
1683315a1350SMichael S. Tsirkin     default: /* Other non-PCI types. Checking for unsupported types is already
1684315a1350SMichael S. Tsirkin                 done in vl.c. */
1685315a1350SMichael S. Tsirkin         return NULL;
1686315a1350SMichael S. Tsirkin     }
1687315a1350SMichael S. Tsirkin }
1688315a1350SMichael S. Tsirkin 
1689315a1350SMichael S. Tsirkin /* Whether a given bus number is in range of the secondary
1690315a1350SMichael S. Tsirkin  * bus of the given bridge device. */
1691315a1350SMichael S. Tsirkin static bool pci_secondary_bus_in_range(PCIDevice *dev, int bus_num)
1692315a1350SMichael S. Tsirkin {
1693315a1350SMichael S. Tsirkin     return !(pci_get_word(dev->config + PCI_BRIDGE_CONTROL) &
1694315a1350SMichael S. Tsirkin              PCI_BRIDGE_CTL_BUS_RESET) /* Don't walk the bus if it's reset. */ &&
1695315a1350SMichael S. Tsirkin         dev->config[PCI_SECONDARY_BUS] < bus_num &&
1696315a1350SMichael S. Tsirkin         bus_num <= dev->config[PCI_SUBORDINATE_BUS];
1697315a1350SMichael S. Tsirkin }
1698315a1350SMichael S. Tsirkin 
1699315a1350SMichael S. Tsirkin static PCIBus *pci_find_bus_nr(PCIBus *bus, int bus_num)
1700315a1350SMichael S. Tsirkin {
1701315a1350SMichael S. Tsirkin     PCIBus *sec;
1702315a1350SMichael S. Tsirkin 
1703315a1350SMichael S. Tsirkin     if (!bus) {
1704315a1350SMichael S. Tsirkin         return NULL;
1705315a1350SMichael S. Tsirkin     }
1706315a1350SMichael S. Tsirkin 
1707315a1350SMichael S. Tsirkin     if (pci_bus_num(bus) == bus_num) {
1708315a1350SMichael S. Tsirkin         return bus;
1709315a1350SMichael S. Tsirkin     }
1710315a1350SMichael S. Tsirkin 
1711315a1350SMichael S. Tsirkin     /* Consider all bus numbers in range for the host pci bridge. */
17120889464aSAlex Williamson     if (!pci_bus_is_root(bus) &&
1713315a1350SMichael S. Tsirkin         !pci_secondary_bus_in_range(bus->parent_dev, bus_num)) {
1714315a1350SMichael S. Tsirkin         return NULL;
1715315a1350SMichael S. Tsirkin     }
1716315a1350SMichael S. Tsirkin 
1717315a1350SMichael S. Tsirkin     /* try child bus */
1718315a1350SMichael S. Tsirkin     for (; bus; bus = sec) {
1719315a1350SMichael S. Tsirkin         QLIST_FOREACH(sec, &bus->child, sibling) {
17200889464aSAlex Williamson             assert(!pci_bus_is_root(sec));
1721315a1350SMichael S. Tsirkin             if (sec->parent_dev->config[PCI_SECONDARY_BUS] == bus_num) {
1722315a1350SMichael S. Tsirkin                 return sec;
1723315a1350SMichael S. Tsirkin             }
1724315a1350SMichael S. Tsirkin             if (pci_secondary_bus_in_range(sec->parent_dev, bus_num)) {
1725315a1350SMichael S. Tsirkin                 break;
1726315a1350SMichael S. Tsirkin             }
1727315a1350SMichael S. Tsirkin         }
1728315a1350SMichael S. Tsirkin     }
1729315a1350SMichael S. Tsirkin 
1730315a1350SMichael S. Tsirkin     return NULL;
1731315a1350SMichael S. Tsirkin }
1732315a1350SMichael S. Tsirkin 
1733eb0acfddSMichael S. Tsirkin void pci_for_each_bus_depth_first(PCIBus *bus,
1734eb0acfddSMichael S. Tsirkin                                   void *(*begin)(PCIBus *bus, void *parent_state),
1735eb0acfddSMichael S. Tsirkin                                   void (*end)(PCIBus *bus, void *state),
1736eb0acfddSMichael S. Tsirkin                                   void *parent_state)
1737eb0acfddSMichael S. Tsirkin {
1738eb0acfddSMichael S. Tsirkin     PCIBus *sec;
1739eb0acfddSMichael S. Tsirkin     void *state;
1740eb0acfddSMichael S. Tsirkin 
1741eb0acfddSMichael S. Tsirkin     if (!bus) {
1742eb0acfddSMichael S. Tsirkin         return;
1743eb0acfddSMichael S. Tsirkin     }
1744eb0acfddSMichael S. Tsirkin 
1745eb0acfddSMichael S. Tsirkin     if (begin) {
1746eb0acfddSMichael S. Tsirkin         state = begin(bus, parent_state);
1747eb0acfddSMichael S. Tsirkin     } else {
1748eb0acfddSMichael S. Tsirkin         state = parent_state;
1749eb0acfddSMichael S. Tsirkin     }
1750eb0acfddSMichael S. Tsirkin 
1751eb0acfddSMichael S. Tsirkin     QLIST_FOREACH(sec, &bus->child, sibling) {
1752eb0acfddSMichael S. Tsirkin         pci_for_each_bus_depth_first(sec, begin, end, state);
1753eb0acfddSMichael S. Tsirkin     }
1754eb0acfddSMichael S. Tsirkin 
1755eb0acfddSMichael S. Tsirkin     if (end) {
1756eb0acfddSMichael S. Tsirkin         end(bus, state);
1757eb0acfddSMichael S. Tsirkin     }
1758eb0acfddSMichael S. Tsirkin }
1759eb0acfddSMichael S. Tsirkin 
1760eb0acfddSMichael S. Tsirkin 
1761315a1350SMichael S. Tsirkin PCIDevice *pci_find_device(PCIBus *bus, int bus_num, uint8_t devfn)
1762315a1350SMichael S. Tsirkin {
1763315a1350SMichael S. Tsirkin     bus = pci_find_bus_nr(bus, bus_num);
1764315a1350SMichael S. Tsirkin 
1765315a1350SMichael S. Tsirkin     if (!bus)
1766315a1350SMichael S. Tsirkin         return NULL;
1767315a1350SMichael S. Tsirkin 
1768315a1350SMichael S. Tsirkin     return bus->devices[devfn];
1769315a1350SMichael S. Tsirkin }
1770315a1350SMichael S. Tsirkin 
1771133e9b22SMarkus Armbruster static void pci_qdev_realize(DeviceState *qdev, Error **errp)
1772315a1350SMichael S. Tsirkin {
1773315a1350SMichael S. Tsirkin     PCIDevice *pci_dev = (PCIDevice *)qdev;
1774315a1350SMichael S. Tsirkin     PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev);
1775133e9b22SMarkus Armbruster     Error *local_err = NULL;
1776315a1350SMichael S. Tsirkin     PCIBus *bus;
1777315a1350SMichael S. Tsirkin     bool is_default_rom;
1778315a1350SMichael S. Tsirkin 
1779315a1350SMichael S. Tsirkin     /* initialize cap_present for pci_is_express() and pci_config_size() */
1780315a1350SMichael S. Tsirkin     if (pc->is_express) {
1781315a1350SMichael S. Tsirkin         pci_dev->cap_present |= QEMU_PCI_CAP_EXPRESS;
1782315a1350SMichael S. Tsirkin     }
1783315a1350SMichael S. Tsirkin 
1784fef7fbc9SAndreas Färber     bus = PCI_BUS(qdev_get_parent_bus(qdev));
1785315a1350SMichael S. Tsirkin     pci_dev = do_pci_register_device(pci_dev, bus,
1786315a1350SMichael S. Tsirkin                                      object_get_typename(OBJECT(qdev)),
1787133e9b22SMarkus Armbruster                                      pci_dev->devfn, errp);
1788315a1350SMichael S. Tsirkin     if (pci_dev == NULL)
1789133e9b22SMarkus Armbruster         return;
17902897ae02SIgor Mammedov 
17917ee6c1e1SMarkus Armbruster     if (pc->realize) {
17927ee6c1e1SMarkus Armbruster         pc->realize(pci_dev, &local_err);
17937ee6c1e1SMarkus Armbruster         if (local_err) {
17947ee6c1e1SMarkus Armbruster             error_propagate(errp, local_err);
1795315a1350SMichael S. Tsirkin             do_pci_unregister_device(pci_dev);
1796133e9b22SMarkus Armbruster             return;
1797315a1350SMichael S. Tsirkin         }
1798315a1350SMichael S. Tsirkin     }
1799315a1350SMichael S. Tsirkin 
1800315a1350SMichael S. Tsirkin     /* rom loading */
1801315a1350SMichael S. Tsirkin     is_default_rom = false;
1802315a1350SMichael S. Tsirkin     if (pci_dev->romfile == NULL && pc->romfile != NULL) {
1803315a1350SMichael S. Tsirkin         pci_dev->romfile = g_strdup(pc->romfile);
1804315a1350SMichael S. Tsirkin         is_default_rom = true;
1805315a1350SMichael S. Tsirkin     }
1806178e785fSMarcel Apfelbaum 
1807133e9b22SMarkus Armbruster     pci_add_option_rom(pci_dev, is_default_rom, &local_err);
1808133e9b22SMarkus Armbruster     if (local_err) {
1809133e9b22SMarkus Armbruster         error_propagate(errp, local_err);
1810133e9b22SMarkus Armbruster         pci_qdev_unrealize(DEVICE(pci_dev), NULL);
1811133e9b22SMarkus Armbruster         return;
1812178e785fSMarcel Apfelbaum     }
1813315a1350SMichael S. Tsirkin }
1814315a1350SMichael S. Tsirkin 
18157ee6c1e1SMarkus Armbruster static void pci_default_realize(PCIDevice *dev, Error **errp)
18167ee6c1e1SMarkus Armbruster {
18177ee6c1e1SMarkus Armbruster     PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(dev);
18187ee6c1e1SMarkus Armbruster 
18197ee6c1e1SMarkus Armbruster     if (pc->init) {
18207ee6c1e1SMarkus Armbruster         if (pc->init(dev) < 0) {
18217ee6c1e1SMarkus Armbruster             error_setg(errp, "Device initialization failed");
18227ee6c1e1SMarkus Armbruster             return;
18237ee6c1e1SMarkus Armbruster         }
18247ee6c1e1SMarkus Armbruster     }
18257ee6c1e1SMarkus Armbruster }
18267ee6c1e1SMarkus Armbruster 
1827315a1350SMichael S. Tsirkin PCIDevice *pci_create_multifunction(PCIBus *bus, int devfn, bool multifunction,
1828315a1350SMichael S. Tsirkin                                     const char *name)
1829315a1350SMichael S. Tsirkin {
1830315a1350SMichael S. Tsirkin     DeviceState *dev;
1831315a1350SMichael S. Tsirkin 
1832315a1350SMichael S. Tsirkin     dev = qdev_create(&bus->qbus, name);
1833315a1350SMichael S. Tsirkin     qdev_prop_set_int32(dev, "addr", devfn);
1834315a1350SMichael S. Tsirkin     qdev_prop_set_bit(dev, "multifunction", multifunction);
1835315a1350SMichael S. Tsirkin     return PCI_DEVICE(dev);
1836315a1350SMichael S. Tsirkin }
1837315a1350SMichael S. Tsirkin 
1838315a1350SMichael S. Tsirkin PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn,
1839315a1350SMichael S. Tsirkin                                            bool multifunction,
1840315a1350SMichael S. Tsirkin                                            const char *name)
1841315a1350SMichael S. Tsirkin {
1842315a1350SMichael S. Tsirkin     PCIDevice *dev = pci_create_multifunction(bus, devfn, multifunction, name);
1843315a1350SMichael S. Tsirkin     qdev_init_nofail(&dev->qdev);
1844315a1350SMichael S. Tsirkin     return dev;
1845315a1350SMichael S. Tsirkin }
1846315a1350SMichael S. Tsirkin 
1847315a1350SMichael S. Tsirkin PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name)
1848315a1350SMichael S. Tsirkin {
1849315a1350SMichael S. Tsirkin     return pci_create_multifunction(bus, devfn, false, name);
1850315a1350SMichael S. Tsirkin }
1851315a1350SMichael S. Tsirkin 
1852315a1350SMichael S. Tsirkin PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name)
1853315a1350SMichael S. Tsirkin {
1854315a1350SMichael S. Tsirkin     return pci_create_simple_multifunction(bus, devfn, false, name);
1855315a1350SMichael S. Tsirkin }
1856315a1350SMichael S. Tsirkin 
1857315a1350SMichael S. Tsirkin static uint8_t pci_find_space(PCIDevice *pdev, uint8_t size)
1858315a1350SMichael S. Tsirkin {
1859315a1350SMichael S. Tsirkin     int offset = PCI_CONFIG_HEADER_SIZE;
1860315a1350SMichael S. Tsirkin     int i;
1861315a1350SMichael S. Tsirkin     for (i = PCI_CONFIG_HEADER_SIZE; i < PCI_CONFIG_SPACE_SIZE; ++i) {
1862315a1350SMichael S. Tsirkin         if (pdev->used[i])
1863315a1350SMichael S. Tsirkin             offset = i + 1;
1864315a1350SMichael S. Tsirkin         else if (i - offset + 1 == size)
1865315a1350SMichael S. Tsirkin             return offset;
1866315a1350SMichael S. Tsirkin     }
1867315a1350SMichael S. Tsirkin     return 0;
1868315a1350SMichael S. Tsirkin }
1869315a1350SMichael S. Tsirkin 
1870315a1350SMichael S. Tsirkin static uint8_t pci_find_capability_list(PCIDevice *pdev, uint8_t cap_id,
1871315a1350SMichael S. Tsirkin                                         uint8_t *prev_p)
1872315a1350SMichael S. Tsirkin {
1873315a1350SMichael S. Tsirkin     uint8_t next, prev;
1874315a1350SMichael S. Tsirkin 
1875315a1350SMichael S. Tsirkin     if (!(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST))
1876315a1350SMichael S. Tsirkin         return 0;
1877315a1350SMichael S. Tsirkin 
1878315a1350SMichael S. Tsirkin     for (prev = PCI_CAPABILITY_LIST; (next = pdev->config[prev]);
1879315a1350SMichael S. Tsirkin          prev = next + PCI_CAP_LIST_NEXT)
1880315a1350SMichael S. Tsirkin         if (pdev->config[next + PCI_CAP_LIST_ID] == cap_id)
1881315a1350SMichael S. Tsirkin             break;
1882315a1350SMichael S. Tsirkin 
1883315a1350SMichael S. Tsirkin     if (prev_p)
1884315a1350SMichael S. Tsirkin         *prev_p = prev;
1885315a1350SMichael S. Tsirkin     return next;
1886315a1350SMichael S. Tsirkin }
1887315a1350SMichael S. Tsirkin 
1888315a1350SMichael S. Tsirkin static uint8_t pci_find_capability_at_offset(PCIDevice *pdev, uint8_t offset)
1889315a1350SMichael S. Tsirkin {
1890315a1350SMichael S. Tsirkin     uint8_t next, prev, found = 0;
1891315a1350SMichael S. Tsirkin 
1892315a1350SMichael S. Tsirkin     if (!(pdev->used[offset])) {
1893315a1350SMichael S. Tsirkin         return 0;
1894315a1350SMichael S. Tsirkin     }
1895315a1350SMichael S. Tsirkin 
1896315a1350SMichael S. Tsirkin     assert(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST);
1897315a1350SMichael S. Tsirkin 
1898315a1350SMichael S. Tsirkin     for (prev = PCI_CAPABILITY_LIST; (next = pdev->config[prev]);
1899315a1350SMichael S. Tsirkin          prev = next + PCI_CAP_LIST_NEXT) {
1900315a1350SMichael S. Tsirkin         if (next <= offset && next > found) {
1901315a1350SMichael S. Tsirkin             found = next;
1902315a1350SMichael S. Tsirkin         }
1903315a1350SMichael S. Tsirkin     }
1904315a1350SMichael S. Tsirkin     return found;
1905315a1350SMichael S. Tsirkin }
1906315a1350SMichael S. Tsirkin 
1907315a1350SMichael S. Tsirkin /* Patch the PCI vendor and device ids in a PCI rom image if necessary.
1908315a1350SMichael S. Tsirkin    This is needed for an option rom which is used for more than one device. */
1909315a1350SMichael S. Tsirkin static void pci_patch_ids(PCIDevice *pdev, uint8_t *ptr, int size)
1910315a1350SMichael S. Tsirkin {
1911315a1350SMichael S. Tsirkin     uint16_t vendor_id;
1912315a1350SMichael S. Tsirkin     uint16_t device_id;
1913315a1350SMichael S. Tsirkin     uint16_t rom_vendor_id;
1914315a1350SMichael S. Tsirkin     uint16_t rom_device_id;
1915315a1350SMichael S. Tsirkin     uint16_t rom_magic;
1916315a1350SMichael S. Tsirkin     uint16_t pcir_offset;
1917315a1350SMichael S. Tsirkin     uint8_t checksum;
1918315a1350SMichael S. Tsirkin 
1919315a1350SMichael S. Tsirkin     /* Words in rom data are little endian (like in PCI configuration),
1920315a1350SMichael S. Tsirkin        so they can be read / written with pci_get_word / pci_set_word. */
1921315a1350SMichael S. Tsirkin 
1922315a1350SMichael S. Tsirkin     /* Only a valid rom will be patched. */
1923315a1350SMichael S. Tsirkin     rom_magic = pci_get_word(ptr);
1924315a1350SMichael S. Tsirkin     if (rom_magic != 0xaa55) {
1925315a1350SMichael S. Tsirkin         PCI_DPRINTF("Bad ROM magic %04x\n", rom_magic);
1926315a1350SMichael S. Tsirkin         return;
1927315a1350SMichael S. Tsirkin     }
1928315a1350SMichael S. Tsirkin     pcir_offset = pci_get_word(ptr + 0x18);
1929315a1350SMichael S. Tsirkin     if (pcir_offset + 8 >= size || memcmp(ptr + pcir_offset, "PCIR", 4)) {
1930315a1350SMichael S. Tsirkin         PCI_DPRINTF("Bad PCIR offset 0x%x or signature\n", pcir_offset);
1931315a1350SMichael S. Tsirkin         return;
1932315a1350SMichael S. Tsirkin     }
1933315a1350SMichael S. Tsirkin 
1934315a1350SMichael S. Tsirkin     vendor_id = pci_get_word(pdev->config + PCI_VENDOR_ID);
1935315a1350SMichael S. Tsirkin     device_id = pci_get_word(pdev->config + PCI_DEVICE_ID);
1936315a1350SMichael S. Tsirkin     rom_vendor_id = pci_get_word(ptr + pcir_offset + 4);
1937315a1350SMichael S. Tsirkin     rom_device_id = pci_get_word(ptr + pcir_offset + 6);
1938315a1350SMichael S. Tsirkin 
1939315a1350SMichael S. Tsirkin     PCI_DPRINTF("%s: ROM id %04x%04x / PCI id %04x%04x\n", pdev->romfile,
1940315a1350SMichael S. Tsirkin                 vendor_id, device_id, rom_vendor_id, rom_device_id);
1941315a1350SMichael S. Tsirkin 
1942315a1350SMichael S. Tsirkin     checksum = ptr[6];
1943315a1350SMichael S. Tsirkin 
1944315a1350SMichael S. Tsirkin     if (vendor_id != rom_vendor_id) {
1945315a1350SMichael S. Tsirkin         /* Patch vendor id and checksum (at offset 6 for etherboot roms). */
1946315a1350SMichael S. Tsirkin         checksum += (uint8_t)rom_vendor_id + (uint8_t)(rom_vendor_id >> 8);
1947315a1350SMichael S. Tsirkin         checksum -= (uint8_t)vendor_id + (uint8_t)(vendor_id >> 8);
1948315a1350SMichael S. Tsirkin         PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr[6], checksum);
1949315a1350SMichael S. Tsirkin         ptr[6] = checksum;
1950315a1350SMichael S. Tsirkin         pci_set_word(ptr + pcir_offset + 4, vendor_id);
1951315a1350SMichael S. Tsirkin     }
1952315a1350SMichael S. Tsirkin 
1953315a1350SMichael S. Tsirkin     if (device_id != rom_device_id) {
1954315a1350SMichael S. Tsirkin         /* Patch device id and checksum (at offset 6 for etherboot roms). */
1955315a1350SMichael S. Tsirkin         checksum += (uint8_t)rom_device_id + (uint8_t)(rom_device_id >> 8);
1956315a1350SMichael S. Tsirkin         checksum -= (uint8_t)device_id + (uint8_t)(device_id >> 8);
1957315a1350SMichael S. Tsirkin         PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr[6], checksum);
1958315a1350SMichael S. Tsirkin         ptr[6] = checksum;
1959315a1350SMichael S. Tsirkin         pci_set_word(ptr + pcir_offset + 6, device_id);
1960315a1350SMichael S. Tsirkin     }
1961315a1350SMichael S. Tsirkin }
1962315a1350SMichael S. Tsirkin 
1963315a1350SMichael S. Tsirkin /* Add an option rom for the device */
1964133e9b22SMarkus Armbruster static void pci_add_option_rom(PCIDevice *pdev, bool is_default_rom,
1965133e9b22SMarkus Armbruster                                Error **errp)
1966315a1350SMichael S. Tsirkin {
1967315a1350SMichael S. Tsirkin     int size;
1968315a1350SMichael S. Tsirkin     char *path;
1969315a1350SMichael S. Tsirkin     void *ptr;
1970315a1350SMichael S. Tsirkin     char name[32];
1971315a1350SMichael S. Tsirkin     const VMStateDescription *vmsd;
1972315a1350SMichael S. Tsirkin 
1973315a1350SMichael S. Tsirkin     if (!pdev->romfile)
1974133e9b22SMarkus Armbruster         return;
1975315a1350SMichael S. Tsirkin     if (strlen(pdev->romfile) == 0)
1976133e9b22SMarkus Armbruster         return;
1977315a1350SMichael S. Tsirkin 
1978315a1350SMichael S. Tsirkin     if (!pdev->rom_bar) {
1979315a1350SMichael S. Tsirkin         /*
1980315a1350SMichael S. Tsirkin          * Load rom via fw_cfg instead of creating a rom bar,
1981315a1350SMichael S. Tsirkin          * for 0.11 compatibility.
1982315a1350SMichael S. Tsirkin          */
1983315a1350SMichael S. Tsirkin         int class = pci_get_word(pdev->config + PCI_CLASS_DEVICE);
1984db80c7b9SMarcel Apfelbaum 
1985db80c7b9SMarcel Apfelbaum         /*
1986db80c7b9SMarcel Apfelbaum          * Hot-plugged devices can't use the option ROM
1987db80c7b9SMarcel Apfelbaum          * if the rom bar is disabled.
1988db80c7b9SMarcel Apfelbaum          */
1989db80c7b9SMarcel Apfelbaum         if (DEVICE(pdev)->hotplugged) {
1990133e9b22SMarkus Armbruster             error_setg(errp, "Hot-plugged device without ROM bar"
1991133e9b22SMarkus Armbruster                        " can't have an option ROM");
1992133e9b22SMarkus Armbruster             return;
1993db80c7b9SMarcel Apfelbaum         }
1994db80c7b9SMarcel Apfelbaum 
1995315a1350SMichael S. Tsirkin         if (class == 0x0300) {
1996315a1350SMichael S. Tsirkin             rom_add_vga(pdev->romfile);
1997315a1350SMichael S. Tsirkin         } else {
1998315a1350SMichael S. Tsirkin             rom_add_option(pdev->romfile, -1);
1999315a1350SMichael S. Tsirkin         }
2000133e9b22SMarkus Armbruster         return;
2001315a1350SMichael S. Tsirkin     }
2002315a1350SMichael S. Tsirkin 
2003315a1350SMichael S. Tsirkin     path = qemu_find_file(QEMU_FILE_TYPE_BIOS, pdev->romfile);
2004315a1350SMichael S. Tsirkin     if (path == NULL) {
2005315a1350SMichael S. Tsirkin         path = g_strdup(pdev->romfile);
2006315a1350SMichael S. Tsirkin     }
2007315a1350SMichael S. Tsirkin 
2008315a1350SMichael S. Tsirkin     size = get_image_size(path);
2009315a1350SMichael S. Tsirkin     if (size < 0) {
2010133e9b22SMarkus Armbruster         error_setg(errp, "failed to find romfile \"%s\"", pdev->romfile);
20118c7f3dd0SStefan Hajnoczi         g_free(path);
2012133e9b22SMarkus Armbruster         return;
20138c7f3dd0SStefan Hajnoczi     } else if (size == 0) {
2014133e9b22SMarkus Armbruster         error_setg(errp, "romfile \"%s\" is empty", pdev->romfile);
2015315a1350SMichael S. Tsirkin         g_free(path);
2016133e9b22SMarkus Armbruster         return;
2017315a1350SMichael S. Tsirkin     }
2018315a1350SMichael S. Tsirkin     if (size & (size - 1)) {
2019315a1350SMichael S. Tsirkin         size = 1 << qemu_fls(size);
2020315a1350SMichael S. Tsirkin     }
2021315a1350SMichael S. Tsirkin 
2022315a1350SMichael S. Tsirkin     vmsd = qdev_get_vmsd(DEVICE(pdev));
2023315a1350SMichael S. Tsirkin 
2024315a1350SMichael S. Tsirkin     if (vmsd) {
2025315a1350SMichael S. Tsirkin         snprintf(name, sizeof(name), "%s.rom", vmsd->name);
2026315a1350SMichael S. Tsirkin     } else {
2027315a1350SMichael S. Tsirkin         snprintf(name, sizeof(name), "%s.rom", object_get_typename(OBJECT(pdev)));
2028315a1350SMichael S. Tsirkin     }
2029315a1350SMichael S. Tsirkin     pdev->has_rom = true;
203049946538SHu Tao     memory_region_init_ram(&pdev->rom, OBJECT(pdev), name, size, &error_abort);
2031315a1350SMichael S. Tsirkin     vmstate_register_ram(&pdev->rom, &pdev->qdev);
2032315a1350SMichael S. Tsirkin     ptr = memory_region_get_ram_ptr(&pdev->rom);
2033315a1350SMichael S. Tsirkin     load_image(path, ptr);
2034315a1350SMichael S. Tsirkin     g_free(path);
2035315a1350SMichael S. Tsirkin 
2036315a1350SMichael S. Tsirkin     if (is_default_rom) {
2037315a1350SMichael S. Tsirkin         /* Only the default rom images will be patched (if needed). */
2038315a1350SMichael S. Tsirkin         pci_patch_ids(pdev, ptr, size);
2039315a1350SMichael S. Tsirkin     }
2040315a1350SMichael S. Tsirkin 
2041315a1350SMichael S. Tsirkin     pci_register_bar(pdev, PCI_ROM_SLOT, 0, &pdev->rom);
2042315a1350SMichael S. Tsirkin }
2043315a1350SMichael S. Tsirkin 
2044315a1350SMichael S. Tsirkin static void pci_del_option_rom(PCIDevice *pdev)
2045315a1350SMichael S. Tsirkin {
2046315a1350SMichael S. Tsirkin     if (!pdev->has_rom)
2047315a1350SMichael S. Tsirkin         return;
2048315a1350SMichael S. Tsirkin 
2049315a1350SMichael S. Tsirkin     vmstate_unregister_ram(&pdev->rom, &pdev->qdev);
2050315a1350SMichael S. Tsirkin     pdev->has_rom = false;
2051315a1350SMichael S. Tsirkin }
2052315a1350SMichael S. Tsirkin 
2053315a1350SMichael S. Tsirkin /*
2054315a1350SMichael S. Tsirkin  * if !offset
2055315a1350SMichael S. Tsirkin  * Reserve space and add capability to the linked list in pci config space
2056315a1350SMichael S. Tsirkin  *
2057315a1350SMichael S. Tsirkin  * if offset = 0,
2058315a1350SMichael S. Tsirkin  * Find and reserve space and add capability to the linked list
2059315a1350SMichael S. Tsirkin  * in pci config space */
2060315a1350SMichael S. Tsirkin int pci_add_capability(PCIDevice *pdev, uint8_t cap_id,
2061315a1350SMichael S. Tsirkin                        uint8_t offset, uint8_t size)
2062315a1350SMichael S. Tsirkin {
2063cd9aa33eSLaszlo Ersek     int ret;
2064cd9aa33eSLaszlo Ersek     Error *local_err = NULL;
2065cd9aa33eSLaszlo Ersek 
2066cd9aa33eSLaszlo Ersek     ret = pci_add_capability2(pdev, cap_id, offset, size, &local_err);
2067cd9aa33eSLaszlo Ersek     if (local_err) {
2068cd9aa33eSLaszlo Ersek         assert(ret < 0);
2069565f65d2SMarkus Armbruster         error_report_err(local_err);
2070cd9aa33eSLaszlo Ersek     } else {
2071cd9aa33eSLaszlo Ersek         /* success implies a positive offset in config space */
2072cd9aa33eSLaszlo Ersek         assert(ret > 0);
2073cd9aa33eSLaszlo Ersek     }
2074cd9aa33eSLaszlo Ersek     return ret;
2075cd9aa33eSLaszlo Ersek }
2076cd9aa33eSLaszlo Ersek 
2077cd9aa33eSLaszlo Ersek int pci_add_capability2(PCIDevice *pdev, uint8_t cap_id,
2078cd9aa33eSLaszlo Ersek                        uint8_t offset, uint8_t size,
2079cd9aa33eSLaszlo Ersek                        Error **errp)
2080cd9aa33eSLaszlo Ersek {
2081315a1350SMichael S. Tsirkin     uint8_t *config;
2082315a1350SMichael S. Tsirkin     int i, overlapping_cap;
2083315a1350SMichael S. Tsirkin 
2084315a1350SMichael S. Tsirkin     if (!offset) {
2085315a1350SMichael S. Tsirkin         offset = pci_find_space(pdev, size);
2086315a1350SMichael S. Tsirkin         if (!offset) {
2087cd9aa33eSLaszlo Ersek             error_setg(errp, "out of PCI config space");
2088315a1350SMichael S. Tsirkin             return -ENOSPC;
2089315a1350SMichael S. Tsirkin         }
2090315a1350SMichael S. Tsirkin     } else {
2091315a1350SMichael S. Tsirkin         /* Verify that capabilities don't overlap.  Note: device assignment
2092315a1350SMichael S. Tsirkin          * depends on this check to verify that the device is not broken.
2093315a1350SMichael S. Tsirkin          * Should never trigger for emulated devices, but it's helpful
2094315a1350SMichael S. Tsirkin          * for debugging these. */
2095315a1350SMichael S. Tsirkin         for (i = offset; i < offset + size; i++) {
2096315a1350SMichael S. Tsirkin             overlapping_cap = pci_find_capability_at_offset(pdev, i);
2097315a1350SMichael S. Tsirkin             if (overlapping_cap) {
2098cd9aa33eSLaszlo Ersek                 error_setg(errp, "%s:%02x:%02x.%x "
2099315a1350SMichael S. Tsirkin                            "Attempt to add PCI capability %x at offset "
2100cd9aa33eSLaszlo Ersek                            "%x overlaps existing capability %x at offset %x",
2101568f0690SDavid Gibson                            pci_root_bus_path(pdev), pci_bus_num(pdev->bus),
2102315a1350SMichael S. Tsirkin                            PCI_SLOT(pdev->devfn), PCI_FUNC(pdev->devfn),
2103315a1350SMichael S. Tsirkin                            cap_id, offset, overlapping_cap, i);
2104315a1350SMichael S. Tsirkin                 return -EINVAL;
2105315a1350SMichael S. Tsirkin             }
2106315a1350SMichael S. Tsirkin         }
2107315a1350SMichael S. Tsirkin     }
2108315a1350SMichael S. Tsirkin 
2109315a1350SMichael S. Tsirkin     config = pdev->config + offset;
2110315a1350SMichael S. Tsirkin     config[PCI_CAP_LIST_ID] = cap_id;
2111315a1350SMichael S. Tsirkin     config[PCI_CAP_LIST_NEXT] = pdev->config[PCI_CAPABILITY_LIST];
2112315a1350SMichael S. Tsirkin     pdev->config[PCI_CAPABILITY_LIST] = offset;
2113315a1350SMichael S. Tsirkin     pdev->config[PCI_STATUS] |= PCI_STATUS_CAP_LIST;
2114315a1350SMichael S. Tsirkin     memset(pdev->used + offset, 0xFF, QEMU_ALIGN_UP(size, 4));
2115315a1350SMichael S. Tsirkin     /* Make capability read-only by default */
2116315a1350SMichael S. Tsirkin     memset(pdev->wmask + offset, 0, size);
2117315a1350SMichael S. Tsirkin     /* Check capability by default */
2118315a1350SMichael S. Tsirkin     memset(pdev->cmask + offset, 0xFF, size);
2119315a1350SMichael S. Tsirkin     return offset;
2120315a1350SMichael S. Tsirkin }
2121315a1350SMichael S. Tsirkin 
2122315a1350SMichael S. Tsirkin /* Unlink capability from the pci config space. */
2123315a1350SMichael S. Tsirkin void pci_del_capability(PCIDevice *pdev, uint8_t cap_id, uint8_t size)
2124315a1350SMichael S. Tsirkin {
2125315a1350SMichael S. Tsirkin     uint8_t prev, offset = pci_find_capability_list(pdev, cap_id, &prev);
2126315a1350SMichael S. Tsirkin     if (!offset)
2127315a1350SMichael S. Tsirkin         return;
2128315a1350SMichael S. Tsirkin     pdev->config[prev] = pdev->config[offset + PCI_CAP_LIST_NEXT];
2129315a1350SMichael S. Tsirkin     /* Make capability writable again */
2130315a1350SMichael S. Tsirkin     memset(pdev->wmask + offset, 0xff, size);
2131315a1350SMichael S. Tsirkin     memset(pdev->w1cmask + offset, 0, size);
2132315a1350SMichael S. Tsirkin     /* Clear cmask as device-specific registers can't be checked */
2133315a1350SMichael S. Tsirkin     memset(pdev->cmask + offset, 0, size);
2134315a1350SMichael S. Tsirkin     memset(pdev->used + offset, 0, QEMU_ALIGN_UP(size, 4));
2135315a1350SMichael S. Tsirkin 
2136315a1350SMichael S. Tsirkin     if (!pdev->config[PCI_CAPABILITY_LIST])
2137315a1350SMichael S. Tsirkin         pdev->config[PCI_STATUS] &= ~PCI_STATUS_CAP_LIST;
2138315a1350SMichael S. Tsirkin }
2139315a1350SMichael S. Tsirkin 
2140315a1350SMichael S. Tsirkin uint8_t pci_find_capability(PCIDevice *pdev, uint8_t cap_id)
2141315a1350SMichael S. Tsirkin {
2142315a1350SMichael S. Tsirkin     return pci_find_capability_list(pdev, cap_id, NULL);
2143315a1350SMichael S. Tsirkin }
2144315a1350SMichael S. Tsirkin 
2145315a1350SMichael S. Tsirkin static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent)
2146315a1350SMichael S. Tsirkin {
2147315a1350SMichael S. Tsirkin     PCIDevice *d = (PCIDevice *)dev;
2148315a1350SMichael S. Tsirkin     const pci_class_desc *desc;
2149315a1350SMichael S. Tsirkin     char ctxt[64];
2150315a1350SMichael S. Tsirkin     PCIIORegion *r;
2151315a1350SMichael S. Tsirkin     int i, class;
2152315a1350SMichael S. Tsirkin 
2153315a1350SMichael S. Tsirkin     class = pci_get_word(d->config + PCI_CLASS_DEVICE);
2154315a1350SMichael S. Tsirkin     desc = pci_class_descriptions;
2155315a1350SMichael S. Tsirkin     while (desc->desc && class != desc->class)
2156315a1350SMichael S. Tsirkin         desc++;
2157315a1350SMichael S. Tsirkin     if (desc->desc) {
2158315a1350SMichael S. Tsirkin         snprintf(ctxt, sizeof(ctxt), "%s", desc->desc);
2159315a1350SMichael S. Tsirkin     } else {
2160315a1350SMichael S. Tsirkin         snprintf(ctxt, sizeof(ctxt), "Class %04x", class);
2161315a1350SMichael S. Tsirkin     }
2162315a1350SMichael S. Tsirkin 
2163315a1350SMichael S. Tsirkin     monitor_printf(mon, "%*sclass %s, addr %02x:%02x.%x, "
2164315a1350SMichael S. Tsirkin                    "pci id %04x:%04x (sub %04x:%04x)\n",
2165315a1350SMichael S. Tsirkin                    indent, "", ctxt, pci_bus_num(d->bus),
2166315a1350SMichael S. Tsirkin                    PCI_SLOT(d->devfn), PCI_FUNC(d->devfn),
2167315a1350SMichael S. Tsirkin                    pci_get_word(d->config + PCI_VENDOR_ID),
2168315a1350SMichael S. Tsirkin                    pci_get_word(d->config + PCI_DEVICE_ID),
2169315a1350SMichael S. Tsirkin                    pci_get_word(d->config + PCI_SUBSYSTEM_VENDOR_ID),
2170315a1350SMichael S. Tsirkin                    pci_get_word(d->config + PCI_SUBSYSTEM_ID));
2171315a1350SMichael S. Tsirkin     for (i = 0; i < PCI_NUM_REGIONS; i++) {
2172315a1350SMichael S. Tsirkin         r = &d->io_regions[i];
2173315a1350SMichael S. Tsirkin         if (!r->size)
2174315a1350SMichael S. Tsirkin             continue;
2175315a1350SMichael S. Tsirkin         monitor_printf(mon, "%*sbar %d: %s at 0x%"FMT_PCIBUS
2176315a1350SMichael S. Tsirkin                        " [0x%"FMT_PCIBUS"]\n",
2177315a1350SMichael S. Tsirkin                        indent, "",
2178315a1350SMichael S. Tsirkin                        i, r->type & PCI_BASE_ADDRESS_SPACE_IO ? "i/o" : "mem",
2179315a1350SMichael S. Tsirkin                        r->addr, r->addr + r->size - 1);
2180315a1350SMichael S. Tsirkin     }
2181315a1350SMichael S. Tsirkin }
2182315a1350SMichael S. Tsirkin 
2183315a1350SMichael S. Tsirkin static char *pci_dev_fw_name(DeviceState *dev, char *buf, int len)
2184315a1350SMichael S. Tsirkin {
2185315a1350SMichael S. Tsirkin     PCIDevice *d = (PCIDevice *)dev;
2186315a1350SMichael S. Tsirkin     const char *name = NULL;
2187315a1350SMichael S. Tsirkin     const pci_class_desc *desc =  pci_class_descriptions;
2188315a1350SMichael S. Tsirkin     int class = pci_get_word(d->config + PCI_CLASS_DEVICE);
2189315a1350SMichael S. Tsirkin 
2190315a1350SMichael S. Tsirkin     while (desc->desc &&
2191315a1350SMichael S. Tsirkin           (class & ~desc->fw_ign_bits) !=
2192315a1350SMichael S. Tsirkin           (desc->class & ~desc->fw_ign_bits)) {
2193315a1350SMichael S. Tsirkin         desc++;
2194315a1350SMichael S. Tsirkin     }
2195315a1350SMichael S. Tsirkin 
2196315a1350SMichael S. Tsirkin     if (desc->desc) {
2197315a1350SMichael S. Tsirkin         name = desc->fw_name;
2198315a1350SMichael S. Tsirkin     }
2199315a1350SMichael S. Tsirkin 
2200315a1350SMichael S. Tsirkin     if (name) {
2201315a1350SMichael S. Tsirkin         pstrcpy(buf, len, name);
2202315a1350SMichael S. Tsirkin     } else {
2203315a1350SMichael S. Tsirkin         snprintf(buf, len, "pci%04x,%04x",
2204315a1350SMichael S. Tsirkin                  pci_get_word(d->config + PCI_VENDOR_ID),
2205315a1350SMichael S. Tsirkin                  pci_get_word(d->config + PCI_DEVICE_ID));
2206315a1350SMichael S. Tsirkin     }
2207315a1350SMichael S. Tsirkin 
2208315a1350SMichael S. Tsirkin     return buf;
2209315a1350SMichael S. Tsirkin }
2210315a1350SMichael S. Tsirkin 
2211315a1350SMichael S. Tsirkin static char *pcibus_get_fw_dev_path(DeviceState *dev)
2212315a1350SMichael S. Tsirkin {
2213315a1350SMichael S. Tsirkin     PCIDevice *d = (PCIDevice *)dev;
2214315a1350SMichael S. Tsirkin     char path[50], name[33];
2215315a1350SMichael S. Tsirkin     int off;
2216315a1350SMichael S. Tsirkin 
2217315a1350SMichael S. Tsirkin     off = snprintf(path, sizeof(path), "%s@%x",
2218315a1350SMichael S. Tsirkin                    pci_dev_fw_name(dev, name, sizeof name),
2219315a1350SMichael S. Tsirkin                    PCI_SLOT(d->devfn));
2220315a1350SMichael S. Tsirkin     if (PCI_FUNC(d->devfn))
2221315a1350SMichael S. Tsirkin         snprintf(path + off, sizeof(path) + off, ",%x", PCI_FUNC(d->devfn));
2222315a1350SMichael S. Tsirkin     return g_strdup(path);
2223315a1350SMichael S. Tsirkin }
2224315a1350SMichael S. Tsirkin 
2225315a1350SMichael S. Tsirkin static char *pcibus_get_dev_path(DeviceState *dev)
2226315a1350SMichael S. Tsirkin {
2227315a1350SMichael S. Tsirkin     PCIDevice *d = container_of(dev, PCIDevice, qdev);
2228315a1350SMichael S. Tsirkin     PCIDevice *t;
2229315a1350SMichael S. Tsirkin     int slot_depth;
2230315a1350SMichael S. Tsirkin     /* Path format: Domain:00:Slot.Function:Slot.Function....:Slot.Function.
2231315a1350SMichael S. Tsirkin      * 00 is added here to make this format compatible with
2232315a1350SMichael S. Tsirkin      * domain:Bus:Slot.Func for systems without nested PCI bridges.
2233315a1350SMichael S. Tsirkin      * Slot.Function list specifies the slot and function numbers for all
2234315a1350SMichael S. Tsirkin      * devices on the path from root to the specific device. */
2235568f0690SDavid Gibson     const char *root_bus_path;
2236568f0690SDavid Gibson     int root_bus_len;
2237315a1350SMichael S. Tsirkin     char slot[] = ":SS.F";
2238315a1350SMichael S. Tsirkin     int slot_len = sizeof slot - 1 /* For '\0' */;
2239315a1350SMichael S. Tsirkin     int path_len;
2240315a1350SMichael S. Tsirkin     char *path, *p;
2241315a1350SMichael S. Tsirkin     int s;
2242315a1350SMichael S. Tsirkin 
2243568f0690SDavid Gibson     root_bus_path = pci_root_bus_path(d);
2244568f0690SDavid Gibson     root_bus_len = strlen(root_bus_path);
2245568f0690SDavid Gibson 
2246315a1350SMichael S. Tsirkin     /* Calculate # of slots on path between device and root. */;
2247315a1350SMichael S. Tsirkin     slot_depth = 0;
2248315a1350SMichael S. Tsirkin     for (t = d; t; t = t->bus->parent_dev) {
2249315a1350SMichael S. Tsirkin         ++slot_depth;
2250315a1350SMichael S. Tsirkin     }
2251315a1350SMichael S. Tsirkin 
2252568f0690SDavid Gibson     path_len = root_bus_len + slot_len * slot_depth;
2253315a1350SMichael S. Tsirkin 
2254315a1350SMichael S. Tsirkin     /* Allocate memory, fill in the terminating null byte. */
2255315a1350SMichael S. Tsirkin     path = g_malloc(path_len + 1 /* For '\0' */);
2256315a1350SMichael S. Tsirkin     path[path_len] = '\0';
2257315a1350SMichael S. Tsirkin 
2258568f0690SDavid Gibson     memcpy(path, root_bus_path, root_bus_len);
2259315a1350SMichael S. Tsirkin 
2260315a1350SMichael S. Tsirkin     /* Fill in slot numbers. We walk up from device to root, so need to print
2261315a1350SMichael S. Tsirkin      * them in the reverse order, last to first. */
2262315a1350SMichael S. Tsirkin     p = path + path_len;
2263315a1350SMichael S. Tsirkin     for (t = d; t; t = t->bus->parent_dev) {
2264315a1350SMichael S. Tsirkin         p -= slot_len;
2265315a1350SMichael S. Tsirkin         s = snprintf(slot, sizeof slot, ":%02x.%x",
2266315a1350SMichael S. Tsirkin                      PCI_SLOT(t->devfn), PCI_FUNC(t->devfn));
2267315a1350SMichael S. Tsirkin         assert(s == slot_len);
2268315a1350SMichael S. Tsirkin         memcpy(p, slot, slot_len);
2269315a1350SMichael S. Tsirkin     }
2270315a1350SMichael S. Tsirkin 
2271315a1350SMichael S. Tsirkin     return path;
2272315a1350SMichael S. Tsirkin }
2273315a1350SMichael S. Tsirkin 
2274315a1350SMichael S. Tsirkin static int pci_qdev_find_recursive(PCIBus *bus,
2275315a1350SMichael S. Tsirkin                                    const char *id, PCIDevice **pdev)
2276315a1350SMichael S. Tsirkin {
2277315a1350SMichael S. Tsirkin     DeviceState *qdev = qdev_find_recursive(&bus->qbus, id);
2278315a1350SMichael S. Tsirkin     if (!qdev) {
2279315a1350SMichael S. Tsirkin         return -ENODEV;
2280315a1350SMichael S. Tsirkin     }
2281315a1350SMichael S. Tsirkin 
2282315a1350SMichael S. Tsirkin     /* roughly check if given qdev is pci device */
2283315a1350SMichael S. Tsirkin     if (object_dynamic_cast(OBJECT(qdev), TYPE_PCI_DEVICE)) {
2284315a1350SMichael S. Tsirkin         *pdev = PCI_DEVICE(qdev);
2285315a1350SMichael S. Tsirkin         return 0;
2286315a1350SMichael S. Tsirkin     }
2287315a1350SMichael S. Tsirkin     return -EINVAL;
2288315a1350SMichael S. Tsirkin }
2289315a1350SMichael S. Tsirkin 
2290315a1350SMichael S. Tsirkin int pci_qdev_find_device(const char *id, PCIDevice **pdev)
2291315a1350SMichael S. Tsirkin {
22927588e2b0SDavid Gibson     PCIHostState *host_bridge;
2293315a1350SMichael S. Tsirkin     int rc = -ENODEV;
2294315a1350SMichael S. Tsirkin 
22957588e2b0SDavid Gibson     QLIST_FOREACH(host_bridge, &pci_host_bridges, next) {
22967588e2b0SDavid Gibson         int tmp = pci_qdev_find_recursive(host_bridge->bus, id, pdev);
2297315a1350SMichael S. Tsirkin         if (!tmp) {
2298315a1350SMichael S. Tsirkin             rc = 0;
2299315a1350SMichael S. Tsirkin             break;
2300315a1350SMichael S. Tsirkin         }
2301315a1350SMichael S. Tsirkin         if (tmp != -ENODEV) {
2302315a1350SMichael S. Tsirkin             rc = tmp;
2303315a1350SMichael S. Tsirkin         }
2304315a1350SMichael S. Tsirkin     }
2305315a1350SMichael S. Tsirkin 
2306315a1350SMichael S. Tsirkin     return rc;
2307315a1350SMichael S. Tsirkin }
2308315a1350SMichael S. Tsirkin 
2309315a1350SMichael S. Tsirkin MemoryRegion *pci_address_space(PCIDevice *dev)
2310315a1350SMichael S. Tsirkin {
2311315a1350SMichael S. Tsirkin     return dev->bus->address_space_mem;
2312315a1350SMichael S. Tsirkin }
2313315a1350SMichael S. Tsirkin 
2314315a1350SMichael S. Tsirkin MemoryRegion *pci_address_space_io(PCIDevice *dev)
2315315a1350SMichael S. Tsirkin {
2316315a1350SMichael S. Tsirkin     return dev->bus->address_space_io;
2317315a1350SMichael S. Tsirkin }
2318315a1350SMichael S. Tsirkin 
2319315a1350SMichael S. Tsirkin static void pci_device_class_init(ObjectClass *klass, void *data)
2320315a1350SMichael S. Tsirkin {
2321315a1350SMichael S. Tsirkin     DeviceClass *k = DEVICE_CLASS(klass);
23227ee6c1e1SMarkus Armbruster     PCIDeviceClass *pc = PCI_DEVICE_CLASS(klass);
23237ee6c1e1SMarkus Armbruster 
2324133e9b22SMarkus Armbruster     k->realize = pci_qdev_realize;
2325133e9b22SMarkus Armbruster     k->unrealize = pci_qdev_unrealize;
2326315a1350SMichael S. Tsirkin     k->bus_type = TYPE_PCI_BUS;
2327315a1350SMichael S. Tsirkin     k->props = pci_props;
23287ee6c1e1SMarkus Armbruster     pc->realize = pci_default_realize;
2329315a1350SMichael S. Tsirkin }
2330315a1350SMichael S. Tsirkin 
23319eda7d37SAlexey Kardashevskiy AddressSpace *pci_device_iommu_address_space(PCIDevice *dev)
23329eda7d37SAlexey Kardashevskiy {
23339eda7d37SAlexey Kardashevskiy     PCIBus *bus = PCI_BUS(dev->bus);
23349eda7d37SAlexey Kardashevskiy 
23359eda7d37SAlexey Kardashevskiy     if (bus->iommu_fn) {
23369eda7d37SAlexey Kardashevskiy         return bus->iommu_fn(bus, bus->iommu_opaque, dev->devfn);
23379eda7d37SAlexey Kardashevskiy     }
23389eda7d37SAlexey Kardashevskiy 
23399eda7d37SAlexey Kardashevskiy     if (bus->parent_dev) {
23409eda7d37SAlexey Kardashevskiy         /** We are ignoring the bus master DMA bit of the bridge
23419eda7d37SAlexey Kardashevskiy          *  as it would complicate things such as VFIO for no good reason */
23429eda7d37SAlexey Kardashevskiy         return pci_device_iommu_address_space(bus->parent_dev);
23439eda7d37SAlexey Kardashevskiy     }
23449eda7d37SAlexey Kardashevskiy 
23459eda7d37SAlexey Kardashevskiy     return &address_space_memory;
23469eda7d37SAlexey Kardashevskiy }
23479eda7d37SAlexey Kardashevskiy 
2348e00387d5SAvi Kivity void pci_setup_iommu(PCIBus *bus, PCIIOMMUFunc fn, void *opaque)
2349315a1350SMichael S. Tsirkin {
2350e00387d5SAvi Kivity     bus->iommu_fn = fn;
2351e00387d5SAvi Kivity     bus->iommu_opaque = opaque;
2352315a1350SMichael S. Tsirkin }
2353315a1350SMichael S. Tsirkin 
235443864069SMichael S. Tsirkin static void pci_dev_get_w64(PCIBus *b, PCIDevice *dev, void *opaque)
235543864069SMichael S. Tsirkin {
235643864069SMichael S. Tsirkin     Range *range = opaque;
235743864069SMichael S. Tsirkin     PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(dev);
235843864069SMichael S. Tsirkin     uint16_t cmd = pci_get_word(dev->config + PCI_COMMAND);
235977d6f4eaSMichael S. Tsirkin     int i;
236043864069SMichael S. Tsirkin 
236143864069SMichael S. Tsirkin     if (!(cmd & PCI_COMMAND_MEMORY)) {
236243864069SMichael S. Tsirkin         return;
236343864069SMichael S. Tsirkin     }
236443864069SMichael S. Tsirkin 
236543864069SMichael S. Tsirkin     if (pc->is_bridge) {
236643864069SMichael S. Tsirkin         pcibus_t base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
236743864069SMichael S. Tsirkin         pcibus_t limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
236843864069SMichael S. Tsirkin 
236943864069SMichael S. Tsirkin         base = MAX(base, 0x1ULL << 32);
237043864069SMichael S. Tsirkin 
237143864069SMichael S. Tsirkin         if (limit >= base) {
237243864069SMichael S. Tsirkin             Range pref_range;
237343864069SMichael S. Tsirkin             pref_range.begin = base;
237443864069SMichael S. Tsirkin             pref_range.end = limit + 1;
237543864069SMichael S. Tsirkin             range_extend(range, &pref_range);
237643864069SMichael S. Tsirkin         }
237743864069SMichael S. Tsirkin     }
237877d6f4eaSMichael S. Tsirkin     for (i = 0; i < PCI_NUM_REGIONS; ++i) {
237977d6f4eaSMichael S. Tsirkin         PCIIORegion *r = &dev->io_regions[i];
238043864069SMichael S. Tsirkin         Range region_range;
238143864069SMichael S. Tsirkin 
238277d6f4eaSMichael S. Tsirkin         if (!r->size ||
238377d6f4eaSMichael S. Tsirkin             (r->type & PCI_BASE_ADDRESS_SPACE_IO) ||
238477d6f4eaSMichael S. Tsirkin             !(r->type & PCI_BASE_ADDRESS_MEM_TYPE_64)) {
238543864069SMichael S. Tsirkin             continue;
238643864069SMichael S. Tsirkin         }
238777d6f4eaSMichael S. Tsirkin         region_range.begin = pci_bar_address(dev, i, r->type, r->size);
238877d6f4eaSMichael S. Tsirkin         region_range.end = region_range.begin + r->size;
238977d6f4eaSMichael S. Tsirkin 
239077d6f4eaSMichael S. Tsirkin         if (region_range.begin == PCI_BAR_UNMAPPED) {
239177d6f4eaSMichael S. Tsirkin             continue;
239277d6f4eaSMichael S. Tsirkin         }
239343864069SMichael S. Tsirkin 
239443864069SMichael S. Tsirkin         region_range.begin = MAX(region_range.begin, 0x1ULL << 32);
239543864069SMichael S. Tsirkin 
239643864069SMichael S. Tsirkin         if (region_range.end - 1 >= region_range.begin) {
239743864069SMichael S. Tsirkin             range_extend(range, &region_range);
239843864069SMichael S. Tsirkin         }
239943864069SMichael S. Tsirkin     }
240043864069SMichael S. Tsirkin }
240143864069SMichael S. Tsirkin 
240243864069SMichael S. Tsirkin void pci_bus_get_w64_range(PCIBus *bus, Range *range)
240343864069SMichael S. Tsirkin {
240443864069SMichael S. Tsirkin     range->begin = range->end = 0;
240543864069SMichael S. Tsirkin     pci_for_each_device_under_bus(bus, pci_dev_get_w64, range);
240643864069SMichael S. Tsirkin }
240743864069SMichael S. Tsirkin 
24088c43a6f0SAndreas Färber static const TypeInfo pci_device_type_info = {
2409315a1350SMichael S. Tsirkin     .name = TYPE_PCI_DEVICE,
2410315a1350SMichael S. Tsirkin     .parent = TYPE_DEVICE,
2411315a1350SMichael S. Tsirkin     .instance_size = sizeof(PCIDevice),
2412315a1350SMichael S. Tsirkin     .abstract = true,
2413315a1350SMichael S. Tsirkin     .class_size = sizeof(PCIDeviceClass),
2414315a1350SMichael S. Tsirkin     .class_init = pci_device_class_init,
2415315a1350SMichael S. Tsirkin };
2416315a1350SMichael S. Tsirkin 
2417315a1350SMichael S. Tsirkin static void pci_register_types(void)
2418315a1350SMichael S. Tsirkin {
2419315a1350SMichael S. Tsirkin     type_register_static(&pci_bus_info);
24203a861c46SAlex Williamson     type_register_static(&pcie_bus_info);
2421315a1350SMichael S. Tsirkin     type_register_static(&pci_device_type_info);
2422315a1350SMichael S. Tsirkin }
2423315a1350SMichael S. Tsirkin 
2424315a1350SMichael S. Tsirkin type_init(pci_register_types)
2425