xref: /openbmc/qemu/hw/pci/pci.c (revision a8d25326)
1315a1350SMichael S. Tsirkin /*
2315a1350SMichael S. Tsirkin  * QEMU PCI bus manager
3315a1350SMichael S. Tsirkin  *
4315a1350SMichael S. Tsirkin  * Copyright (c) 2004 Fabrice Bellard
5315a1350SMichael S. Tsirkin  *
6315a1350SMichael S. Tsirkin  * Permission is hereby granted, free of charge, to any person obtaining a copy
7315a1350SMichael S. Tsirkin  * of this software and associated documentation files (the "Software"), to deal
8315a1350SMichael S. Tsirkin  * in the Software without restriction, including without limitation the rights
9315a1350SMichael S. Tsirkin  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10315a1350SMichael S. Tsirkin  * copies of the Software, and to permit persons to whom the Software is
11315a1350SMichael S. Tsirkin  * furnished to do so, subject to the following conditions:
12315a1350SMichael S. Tsirkin  *
13315a1350SMichael S. Tsirkin  * The above copyright notice and this permission notice shall be included in
14315a1350SMichael S. Tsirkin  * all copies or substantial portions of the Software.
15315a1350SMichael S. Tsirkin  *
16315a1350SMichael S. Tsirkin  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17315a1350SMichael S. Tsirkin  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18315a1350SMichael S. Tsirkin  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19315a1350SMichael S. Tsirkin  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20315a1350SMichael S. Tsirkin  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21315a1350SMichael S. Tsirkin  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22315a1350SMichael S. Tsirkin  * THE SOFTWARE.
23315a1350SMichael S. Tsirkin  */
24e688df6bSMarkus Armbruster 
2597d5408fSPeter Maydell #include "qemu/osdep.h"
26*a8d25326SMarkus Armbruster #include "qemu-common.h"
27c759b24fSMichael S. Tsirkin #include "hw/hw.h"
28c759b24fSMichael S. Tsirkin #include "hw/pci/pci.h"
29c759b24fSMichael S. Tsirkin #include "hw/pci/pci_bridge.h"
3006aac7bdSMichael S. Tsirkin #include "hw/pci/pci_bus.h"
31568f0690SDavid Gibson #include "hw/pci/pci_host.h"
3283c9089eSPaolo Bonzini #include "monitor/monitor.h"
331422e32dSPaolo Bonzini #include "net/net.h"
349c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
35c759b24fSMichael S. Tsirkin #include "hw/loader.h"
36d49b6836SMarkus Armbruster #include "qemu/error-report.h"
371de7afc9SPaolo Bonzini #include "qemu/range.h"
387828d750SDon Koch #include "trace.h"
39c759b24fSMichael S. Tsirkin #include "hw/pci/msi.h"
40c759b24fSMichael S. Tsirkin #include "hw/pci/msix.h"
41022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
425e954943SIgor Mammedov #include "hw/hotplug.h"
43e4024630SLaurent Vivier #include "hw/boards.h"
44e688df6bSMarkus Armbruster #include "qapi/error.h"
45112ed241SMarkus Armbruster #include "qapi/qapi-commands-misc.h"
46f348b6d1SVeronia Bahaa #include "qemu/cutils.h"
47315a1350SMichael S. Tsirkin 
48315a1350SMichael S. Tsirkin //#define DEBUG_PCI
49315a1350SMichael S. Tsirkin #ifdef DEBUG_PCI
50315a1350SMichael S. Tsirkin # define PCI_DPRINTF(format, ...)       printf(format, ## __VA_ARGS__)
51315a1350SMichael S. Tsirkin #else
52315a1350SMichael S. Tsirkin # define PCI_DPRINTF(format, ...)       do { } while (0)
53315a1350SMichael S. Tsirkin #endif
54315a1350SMichael S. Tsirkin 
5588c725c7SCornelia Huck bool pci_available = true;
5688c725c7SCornelia Huck 
57315a1350SMichael S. Tsirkin static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent);
58315a1350SMichael S. Tsirkin static char *pcibus_get_dev_path(DeviceState *dev);
59315a1350SMichael S. Tsirkin static char *pcibus_get_fw_dev_path(DeviceState *dev);
60dcc20931SPaolo Bonzini static void pcibus_reset(BusState *qbus);
61315a1350SMichael S. Tsirkin 
62315a1350SMichael S. Tsirkin static Property pci_props[] = {
63315a1350SMichael S. Tsirkin     DEFINE_PROP_PCI_DEVFN("addr", PCIDevice, devfn, -1),
64315a1350SMichael S. Tsirkin     DEFINE_PROP_STRING("romfile", PCIDevice, romfile),
65315a1350SMichael S. Tsirkin     DEFINE_PROP_UINT32("rombar",  PCIDevice, rom_bar, 1),
66315a1350SMichael S. Tsirkin     DEFINE_PROP_BIT("multifunction", PCIDevice, cap_present,
67315a1350SMichael S. Tsirkin                     QEMU_PCI_CAP_MULTIFUNCTION_BITNR, false),
68315a1350SMichael S. Tsirkin     DEFINE_PROP_BIT("command_serr_enable", PCIDevice, cap_present,
69315a1350SMichael S. Tsirkin                     QEMU_PCI_CAP_SERR_BITNR, true),
706b449540SMichael S. Tsirkin     DEFINE_PROP_BIT("x-pcie-lnksta-dllla", PCIDevice, cap_present,
716b449540SMichael S. Tsirkin                     QEMU_PCIE_LNKSTA_DLLLA_BITNR, true),
72f03d8ea3SMarcel Apfelbaum     DEFINE_PROP_BIT("x-pcie-extcap-init", PCIDevice, cap_present,
73f03d8ea3SMarcel Apfelbaum                     QEMU_PCIE_EXTCAP_INIT_BITNR, true),
74315a1350SMichael S. Tsirkin     DEFINE_PROP_END_OF_LIST()
75315a1350SMichael S. Tsirkin };
76315a1350SMichael S. Tsirkin 
77d2f69df7SBandan Das static const VMStateDescription vmstate_pcibus = {
78d2f69df7SBandan Das     .name = "PCIBUS",
79d2f69df7SBandan Das     .version_id = 1,
80d2f69df7SBandan Das     .minimum_version_id = 1,
81d2f69df7SBandan Das     .fields = (VMStateField[]) {
82d2164ad3SHalil Pasic         VMSTATE_INT32_EQUAL(nirq, PCIBus, NULL),
83d2f69df7SBandan Das         VMSTATE_VARRAY_INT32(irq_count, PCIBus,
84d2f69df7SBandan Das                              nirq, 0, vmstate_info_int32,
85d2f69df7SBandan Das                              int32_t),
86d2f69df7SBandan Das         VMSTATE_END_OF_LIST()
87d2f69df7SBandan Das     }
88d2f69df7SBandan Das };
89d2f69df7SBandan Das 
90b86eacb8SMarcel Apfelbaum static void pci_init_bus_master(PCIDevice *pci_dev)
91b86eacb8SMarcel Apfelbaum {
92b86eacb8SMarcel Apfelbaum     AddressSpace *dma_as = pci_device_iommu_address_space(pci_dev);
93b86eacb8SMarcel Apfelbaum 
94b86eacb8SMarcel Apfelbaum     memory_region_init_alias(&pci_dev->bus_master_enable_region,
95b86eacb8SMarcel Apfelbaum                              OBJECT(pci_dev), "bus master",
96b86eacb8SMarcel Apfelbaum                              dma_as->root, 0, memory_region_size(dma_as->root));
97b86eacb8SMarcel Apfelbaum     memory_region_set_enabled(&pci_dev->bus_master_enable_region, false);
983716d590SJason Wang     memory_region_add_subregion(&pci_dev->bus_master_container_region, 0,
993716d590SJason Wang                                 &pci_dev->bus_master_enable_region);
100b86eacb8SMarcel Apfelbaum }
101b86eacb8SMarcel Apfelbaum 
102b86eacb8SMarcel Apfelbaum static void pcibus_machine_done(Notifier *notifier, void *data)
103b86eacb8SMarcel Apfelbaum {
104b86eacb8SMarcel Apfelbaum     PCIBus *bus = container_of(notifier, PCIBus, machine_done);
105b86eacb8SMarcel Apfelbaum     int i;
106b86eacb8SMarcel Apfelbaum 
107b86eacb8SMarcel Apfelbaum     for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
108b86eacb8SMarcel Apfelbaum         if (bus->devices[i]) {
109b86eacb8SMarcel Apfelbaum             pci_init_bus_master(bus->devices[i]);
110b86eacb8SMarcel Apfelbaum         }
111b86eacb8SMarcel Apfelbaum     }
112b86eacb8SMarcel Apfelbaum }
113b86eacb8SMarcel Apfelbaum 
114d2f69df7SBandan Das static void pci_bus_realize(BusState *qbus, Error **errp)
115d2f69df7SBandan Das {
116d2f69df7SBandan Das     PCIBus *bus = PCI_BUS(qbus);
117d2f69df7SBandan Das 
118b86eacb8SMarcel Apfelbaum     bus->machine_done.notify = pcibus_machine_done;
119b86eacb8SMarcel Apfelbaum     qemu_add_machine_init_done_notifier(&bus->machine_done);
120b86eacb8SMarcel Apfelbaum 
121d2f69df7SBandan Das     vmstate_register(NULL, -1, &vmstate_pcibus, bus);
122d2f69df7SBandan Das }
123d2f69df7SBandan Das 
1242f57db8aSDavid Gibson static void pcie_bus_realize(BusState *qbus, Error **errp)
1252f57db8aSDavid Gibson {
1262f57db8aSDavid Gibson     PCIBus *bus = PCI_BUS(qbus);
1272f57db8aSDavid Gibson 
1282f57db8aSDavid Gibson     pci_bus_realize(qbus, errp);
1292f57db8aSDavid Gibson 
1302f57db8aSDavid Gibson     /*
1312f57db8aSDavid Gibson      * A PCI-E bus can support extended config space if it's the root
1322f57db8aSDavid Gibson      * bus, or if the bus/bridge above it does as well
1332f57db8aSDavid Gibson      */
1342f57db8aSDavid Gibson     if (pci_bus_is_root(bus)) {
1352f57db8aSDavid Gibson         bus->flags |= PCI_BUS_EXTENDED_CONFIG_SPACE;
1362f57db8aSDavid Gibson     } else {
1372f57db8aSDavid Gibson         PCIBus *parent_bus = pci_get_bus(bus->parent_dev);
1382f57db8aSDavid Gibson 
1392f57db8aSDavid Gibson         if (pci_bus_allows_extended_config_space(parent_bus)) {
1402f57db8aSDavid Gibson             bus->flags |= PCI_BUS_EXTENDED_CONFIG_SPACE;
1412f57db8aSDavid Gibson         }
1422f57db8aSDavid Gibson     }
1432f57db8aSDavid Gibson }
1442f57db8aSDavid Gibson 
145d2f69df7SBandan Das static void pci_bus_unrealize(BusState *qbus, Error **errp)
146d2f69df7SBandan Das {
147d2f69df7SBandan Das     PCIBus *bus = PCI_BUS(qbus);
148d2f69df7SBandan Das 
149b86eacb8SMarcel Apfelbaum     qemu_remove_machine_init_done_notifier(&bus->machine_done);
150b86eacb8SMarcel Apfelbaum 
151d2f69df7SBandan Das     vmstate_unregister(NULL, &vmstate_pcibus, bus);
152d2f69df7SBandan Das }
153d2f69df7SBandan Das 
154602141d9SMarcel Apfelbaum static int pcibus_num(PCIBus *bus)
155602141d9SMarcel Apfelbaum {
156b0e5196aSDavid Gibson     if (pci_bus_is_root(bus)) {
157602141d9SMarcel Apfelbaum         return 0; /* pci host bridge */
158602141d9SMarcel Apfelbaum     }
159602141d9SMarcel Apfelbaum     return bus->parent_dev->config[PCI_SECONDARY_BUS];
160602141d9SMarcel Apfelbaum }
161602141d9SMarcel Apfelbaum 
1626a3042b2SMarcel Apfelbaum static uint16_t pcibus_numa_node(PCIBus *bus)
1636a3042b2SMarcel Apfelbaum {
1646a3042b2SMarcel Apfelbaum     return NUMA_NODE_UNASSIGNED;
1656a3042b2SMarcel Apfelbaum }
1666a3042b2SMarcel Apfelbaum 
167315a1350SMichael S. Tsirkin static void pci_bus_class_init(ObjectClass *klass, void *data)
168315a1350SMichael S. Tsirkin {
169315a1350SMichael S. Tsirkin     BusClass *k = BUS_CLASS(klass);
170ce6a28eeSMarcel Apfelbaum     PCIBusClass *pbc = PCI_BUS_CLASS(klass);
171315a1350SMichael S. Tsirkin 
172315a1350SMichael S. Tsirkin     k->print_dev = pcibus_dev_print;
173315a1350SMichael S. Tsirkin     k->get_dev_path = pcibus_get_dev_path;
174315a1350SMichael S. Tsirkin     k->get_fw_dev_path = pcibus_get_fw_dev_path;
175d2f69df7SBandan Das     k->realize = pci_bus_realize;
176d2f69df7SBandan Das     k->unrealize = pci_bus_unrealize;
177315a1350SMichael S. Tsirkin     k->reset = pcibus_reset;
178ce6a28eeSMarcel Apfelbaum 
179602141d9SMarcel Apfelbaum     pbc->bus_num = pcibus_num;
1806a3042b2SMarcel Apfelbaum     pbc->numa_node = pcibus_numa_node;
181315a1350SMichael S. Tsirkin }
182315a1350SMichael S. Tsirkin 
183315a1350SMichael S. Tsirkin static const TypeInfo pci_bus_info = {
184315a1350SMichael S. Tsirkin     .name = TYPE_PCI_BUS,
185315a1350SMichael S. Tsirkin     .parent = TYPE_BUS,
186315a1350SMichael S. Tsirkin     .instance_size = sizeof(PCIBus),
187ce6a28eeSMarcel Apfelbaum     .class_size = sizeof(PCIBusClass),
188315a1350SMichael S. Tsirkin     .class_init = pci_bus_class_init,
189315a1350SMichael S. Tsirkin };
190315a1350SMichael S. Tsirkin 
191619f02aeSEduardo Habkost static const TypeInfo pcie_interface_info = {
192619f02aeSEduardo Habkost     .name          = INTERFACE_PCIE_DEVICE,
193619f02aeSEduardo Habkost     .parent        = TYPE_INTERFACE,
194619f02aeSEduardo Habkost };
195619f02aeSEduardo Habkost 
196619f02aeSEduardo Habkost static const TypeInfo conventional_pci_interface_info = {
197619f02aeSEduardo Habkost     .name          = INTERFACE_CONVENTIONAL_PCI_DEVICE,
198619f02aeSEduardo Habkost     .parent        = TYPE_INTERFACE,
199619f02aeSEduardo Habkost };
200619f02aeSEduardo Habkost 
2011c685a90SGreg Kurz static void pcie_bus_class_init(ObjectClass *klass, void *data)
2021c685a90SGreg Kurz {
2032f57db8aSDavid Gibson     BusClass *k = BUS_CLASS(klass);
2041c685a90SGreg Kurz 
2052f57db8aSDavid Gibson     k->realize = pcie_bus_realize;
2061c685a90SGreg Kurz }
2071c685a90SGreg Kurz 
2083a861c46SAlex Williamson static const TypeInfo pcie_bus_info = {
2093a861c46SAlex Williamson     .name = TYPE_PCIE_BUS,
2103a861c46SAlex Williamson     .parent = TYPE_PCI_BUS,
2111c685a90SGreg Kurz     .class_init = pcie_bus_class_init,
2123a861c46SAlex Williamson };
2133a861c46SAlex Williamson 
214315a1350SMichael S. Tsirkin static PCIBus *pci_find_bus_nr(PCIBus *bus, int bus_num);
215315a1350SMichael S. Tsirkin static void pci_update_mappings(PCIDevice *d);
216d98f08f5SMarcel Apfelbaum static void pci_irq_handler(void *opaque, int irq_num, int level);
217133e9b22SMarkus Armbruster static void pci_add_option_rom(PCIDevice *pdev, bool is_default_rom, Error **);
218315a1350SMichael S. Tsirkin static void pci_del_option_rom(PCIDevice *pdev);
219315a1350SMichael S. Tsirkin 
220315a1350SMichael S. Tsirkin static uint16_t pci_default_sub_vendor_id = PCI_SUBVENDOR_ID_REDHAT_QUMRANET;
221315a1350SMichael S. Tsirkin static uint16_t pci_default_sub_device_id = PCI_SUBDEVICE_ID_QEMU;
222315a1350SMichael S. Tsirkin 
2237588e2b0SDavid Gibson static QLIST_HEAD(, PCIHostState) pci_host_bridges;
224315a1350SMichael S. Tsirkin 
225cf8c704dSMichael Roth int pci_bar(PCIDevice *d, int reg)
226315a1350SMichael S. Tsirkin {
227315a1350SMichael S. Tsirkin     uint8_t type;
228315a1350SMichael S. Tsirkin 
229315a1350SMichael S. Tsirkin     if (reg != PCI_ROM_SLOT)
230315a1350SMichael S. Tsirkin         return PCI_BASE_ADDRESS_0 + reg * 4;
231315a1350SMichael S. Tsirkin 
232315a1350SMichael S. Tsirkin     type = d->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION;
233315a1350SMichael S. Tsirkin     return type == PCI_HEADER_TYPE_BRIDGE ? PCI_ROM_ADDRESS1 : PCI_ROM_ADDRESS;
234315a1350SMichael S. Tsirkin }
235315a1350SMichael S. Tsirkin 
236315a1350SMichael S. Tsirkin static inline int pci_irq_state(PCIDevice *d, int irq_num)
237315a1350SMichael S. Tsirkin {
238315a1350SMichael S. Tsirkin         return (d->irq_state >> irq_num) & 0x1;
239315a1350SMichael S. Tsirkin }
240315a1350SMichael S. Tsirkin 
241315a1350SMichael S. Tsirkin static inline void pci_set_irq_state(PCIDevice *d, int irq_num, int level)
242315a1350SMichael S. Tsirkin {
243315a1350SMichael S. Tsirkin         d->irq_state &= ~(0x1 << irq_num);
244315a1350SMichael S. Tsirkin         d->irq_state |= level << irq_num;
245315a1350SMichael S. Tsirkin }
246315a1350SMichael S. Tsirkin 
247315a1350SMichael S. Tsirkin static void pci_change_irq_level(PCIDevice *pci_dev, int irq_num, int change)
248315a1350SMichael S. Tsirkin {
249315a1350SMichael S. Tsirkin     PCIBus *bus;
250315a1350SMichael S. Tsirkin     for (;;) {
251fd56e061SDavid Gibson         bus = pci_get_bus(pci_dev);
252315a1350SMichael S. Tsirkin         irq_num = bus->map_irq(pci_dev, irq_num);
253315a1350SMichael S. Tsirkin         if (bus->set_irq)
254315a1350SMichael S. Tsirkin             break;
255315a1350SMichael S. Tsirkin         pci_dev = bus->parent_dev;
256315a1350SMichael S. Tsirkin     }
257315a1350SMichael S. Tsirkin     bus->irq_count[irq_num] += change;
258315a1350SMichael S. Tsirkin     bus->set_irq(bus->irq_opaque, irq_num, bus->irq_count[irq_num] != 0);
259315a1350SMichael S. Tsirkin }
260315a1350SMichael S. Tsirkin 
261315a1350SMichael S. Tsirkin int pci_bus_get_irq_level(PCIBus *bus, int irq_num)
262315a1350SMichael S. Tsirkin {
263315a1350SMichael S. Tsirkin     assert(irq_num >= 0);
264315a1350SMichael S. Tsirkin     assert(irq_num < bus->nirq);
265315a1350SMichael S. Tsirkin     return !!bus->irq_count[irq_num];
266315a1350SMichael S. Tsirkin }
267315a1350SMichael S. Tsirkin 
268315a1350SMichael S. Tsirkin /* Update interrupt status bit in config space on interrupt
269315a1350SMichael S. Tsirkin  * state change. */
270315a1350SMichael S. Tsirkin static void pci_update_irq_status(PCIDevice *dev)
271315a1350SMichael S. Tsirkin {
272315a1350SMichael S. Tsirkin     if (dev->irq_state) {
273315a1350SMichael S. Tsirkin         dev->config[PCI_STATUS] |= PCI_STATUS_INTERRUPT;
274315a1350SMichael S. Tsirkin     } else {
275315a1350SMichael S. Tsirkin         dev->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT;
276315a1350SMichael S. Tsirkin     }
277315a1350SMichael S. Tsirkin }
278315a1350SMichael S. Tsirkin 
279315a1350SMichael S. Tsirkin void pci_device_deassert_intx(PCIDevice *dev)
280315a1350SMichael S. Tsirkin {
281315a1350SMichael S. Tsirkin     int i;
282315a1350SMichael S. Tsirkin     for (i = 0; i < PCI_NUM_PINS; ++i) {
283d98f08f5SMarcel Apfelbaum         pci_irq_handler(dev, i, 0);
284315a1350SMichael S. Tsirkin     }
285315a1350SMichael S. Tsirkin }
286315a1350SMichael S. Tsirkin 
287dcc20931SPaolo Bonzini static void pci_do_device_reset(PCIDevice *dev)
288315a1350SMichael S. Tsirkin {
289315a1350SMichael S. Tsirkin     int r;
290315a1350SMichael S. Tsirkin 
291315a1350SMichael S. Tsirkin     pci_device_deassert_intx(dev);
29258b59014SCole Robinson     assert(dev->irq_state == 0);
29358b59014SCole Robinson 
294315a1350SMichael S. Tsirkin     /* Clear all writable bits */
295315a1350SMichael S. Tsirkin     pci_word_test_and_clear_mask(dev->config + PCI_COMMAND,
296315a1350SMichael S. Tsirkin                                  pci_get_word(dev->wmask + PCI_COMMAND) |
297315a1350SMichael S. Tsirkin                                  pci_get_word(dev->w1cmask + PCI_COMMAND));
298315a1350SMichael S. Tsirkin     pci_word_test_and_clear_mask(dev->config + PCI_STATUS,
299315a1350SMichael S. Tsirkin                                  pci_get_word(dev->wmask + PCI_STATUS) |
300315a1350SMichael S. Tsirkin                                  pci_get_word(dev->w1cmask + PCI_STATUS));
301315a1350SMichael S. Tsirkin     dev->config[PCI_CACHE_LINE_SIZE] = 0x0;
302315a1350SMichael S. Tsirkin     dev->config[PCI_INTERRUPT_LINE] = 0x0;
303315a1350SMichael S. Tsirkin     for (r = 0; r < PCI_NUM_REGIONS; ++r) {
304315a1350SMichael S. Tsirkin         PCIIORegion *region = &dev->io_regions[r];
305315a1350SMichael S. Tsirkin         if (!region->size) {
306315a1350SMichael S. Tsirkin             continue;
307315a1350SMichael S. Tsirkin         }
308315a1350SMichael S. Tsirkin 
309315a1350SMichael S. Tsirkin         if (!(region->type & PCI_BASE_ADDRESS_SPACE_IO) &&
310315a1350SMichael S. Tsirkin             region->type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
311315a1350SMichael S. Tsirkin             pci_set_quad(dev->config + pci_bar(dev, r), region->type);
312315a1350SMichael S. Tsirkin         } else {
313315a1350SMichael S. Tsirkin             pci_set_long(dev->config + pci_bar(dev, r), region->type);
314315a1350SMichael S. Tsirkin         }
315315a1350SMichael S. Tsirkin     }
316315a1350SMichael S. Tsirkin     pci_update_mappings(dev);
317315a1350SMichael S. Tsirkin 
318315a1350SMichael S. Tsirkin     msi_reset(dev);
319315a1350SMichael S. Tsirkin     msix_reset(dev);
320315a1350SMichael S. Tsirkin }
321315a1350SMichael S. Tsirkin 
322315a1350SMichael S. Tsirkin /*
323dcc20931SPaolo Bonzini  * This function is called on #RST and FLR.
324dcc20931SPaolo Bonzini  * FLR if PCI_EXP_DEVCTL_BCR_FLR is set
325315a1350SMichael S. Tsirkin  */
326dcc20931SPaolo Bonzini void pci_device_reset(PCIDevice *dev)
327dcc20931SPaolo Bonzini {
328dcc20931SPaolo Bonzini     qdev_reset_all(&dev->qdev);
329dcc20931SPaolo Bonzini     pci_do_device_reset(dev);
330dcc20931SPaolo Bonzini }
331dcc20931SPaolo Bonzini 
332dcc20931SPaolo Bonzini /*
333dcc20931SPaolo Bonzini  * Trigger pci bus reset under a given bus.
334dcc20931SPaolo Bonzini  * Called via qbus_reset_all on RST# assert, after the devices
335dcc20931SPaolo Bonzini  * have been reset qdev_reset_all-ed already.
336dcc20931SPaolo Bonzini  */
337dcc20931SPaolo Bonzini static void pcibus_reset(BusState *qbus)
338315a1350SMichael S. Tsirkin {
33981e3e75bSPaolo Bonzini     PCIBus *bus = DO_UPCAST(PCIBus, qbus, qbus);
340315a1350SMichael S. Tsirkin     int i;
341315a1350SMichael S. Tsirkin 
342315a1350SMichael S. Tsirkin     for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
343315a1350SMichael S. Tsirkin         if (bus->devices[i]) {
344dcc20931SPaolo Bonzini             pci_do_device_reset(bus->devices[i]);
345315a1350SMichael S. Tsirkin         }
346315a1350SMichael S. Tsirkin     }
347315a1350SMichael S. Tsirkin 
3489bdbbfc3SPaolo Bonzini     for (i = 0; i < bus->nirq; i++) {
3499bdbbfc3SPaolo Bonzini         assert(bus->irq_count[i] == 0);
3509bdbbfc3SPaolo Bonzini     }
351315a1350SMichael S. Tsirkin }
352315a1350SMichael S. Tsirkin 
3533dbc01aeSCao jin static void pci_host_bus_register(DeviceState *host)
354315a1350SMichael S. Tsirkin {
3553dbc01aeSCao jin     PCIHostState *host_bridge = PCI_HOST_BRIDGE(host);
3567588e2b0SDavid Gibson 
3577588e2b0SDavid Gibson     QLIST_INSERT_HEAD(&pci_host_bridges, host_bridge, next);
358315a1350SMichael S. Tsirkin }
359315a1350SMichael S. Tsirkin 
360c13ee169SMichael Roth static void pci_host_bus_unregister(DeviceState *host)
361c13ee169SMichael Roth {
362c13ee169SMichael Roth     PCIHostState *host_bridge = PCI_HOST_BRIDGE(host);
363c13ee169SMichael Roth 
364c13ee169SMichael Roth     QLIST_REMOVE(host_bridge, next);
365c13ee169SMichael Roth }
366c13ee169SMichael Roth 
367c473d18dSDavid Gibson PCIBus *pci_device_root_bus(const PCIDevice *d)
368315a1350SMichael S. Tsirkin {
369fd56e061SDavid Gibson     PCIBus *bus = pci_get_bus(d);
370315a1350SMichael S. Tsirkin 
371ce6a28eeSMarcel Apfelbaum     while (!pci_bus_is_root(bus)) {
372ce6a28eeSMarcel Apfelbaum         d = bus->parent_dev;
373ce6a28eeSMarcel Apfelbaum         assert(d != NULL);
374ce6a28eeSMarcel Apfelbaum 
375fd56e061SDavid Gibson         bus = pci_get_bus(d);
376315a1350SMichael S. Tsirkin     }
377315a1350SMichael S. Tsirkin 
378c473d18dSDavid Gibson     return bus;
379315a1350SMichael S. Tsirkin }
380315a1350SMichael S. Tsirkin 
381568f0690SDavid Gibson const char *pci_root_bus_path(PCIDevice *dev)
382c473d18dSDavid Gibson {
383568f0690SDavid Gibson     PCIBus *rootbus = pci_device_root_bus(dev);
384568f0690SDavid Gibson     PCIHostState *host_bridge = PCI_HOST_BRIDGE(rootbus->qbus.parent);
385568f0690SDavid Gibson     PCIHostBridgeClass *hc = PCI_HOST_BRIDGE_GET_CLASS(host_bridge);
386c473d18dSDavid Gibson 
387568f0690SDavid Gibson     assert(host_bridge->bus == rootbus);
388568f0690SDavid Gibson 
389568f0690SDavid Gibson     if (hc->root_bus_path) {
390568f0690SDavid Gibson         return (*hc->root_bus_path)(host_bridge, rootbus);
391315a1350SMichael S. Tsirkin     }
392315a1350SMichael S. Tsirkin 
393568f0690SDavid Gibson     return rootbus->qbus.name;
394315a1350SMichael S. Tsirkin }
395315a1350SMichael S. Tsirkin 
3961115ff6dSDavid Gibson static void pci_root_bus_init(PCIBus *bus, DeviceState *parent,
397315a1350SMichael S. Tsirkin                               MemoryRegion *address_space_mem,
398315a1350SMichael S. Tsirkin                               MemoryRegion *address_space_io,
399315a1350SMichael S. Tsirkin                               uint8_t devfn_min)
400315a1350SMichael S. Tsirkin {
401315a1350SMichael S. Tsirkin     assert(PCI_FUNC(devfn_min) == 0);
402315a1350SMichael S. Tsirkin     bus->devfn_min = devfn_min;
4038b884984SMark Cave-Ayland     bus->slot_reserved_mask = 0x0;
404315a1350SMichael S. Tsirkin     bus->address_space_mem = address_space_mem;
405315a1350SMichael S. Tsirkin     bus->address_space_io = address_space_io;
406b0e5196aSDavid Gibson     bus->flags |= PCI_BUS_IS_ROOT;
407315a1350SMichael S. Tsirkin 
408315a1350SMichael S. Tsirkin     /* host bridge */
409315a1350SMichael S. Tsirkin     QLIST_INIT(&bus->child);
4102b8cc89aSDavid Gibson 
4113dbc01aeSCao jin     pci_host_bus_register(parent);
412315a1350SMichael S. Tsirkin }
413315a1350SMichael S. Tsirkin 
414c13ee169SMichael Roth static void pci_bus_uninit(PCIBus *bus)
415c13ee169SMichael Roth {
416c13ee169SMichael Roth     pci_host_bus_unregister(BUS(bus)->parent);
417c13ee169SMichael Roth }
418c13ee169SMichael Roth 
4198c0bf9e2SAlex Williamson bool pci_bus_is_express(PCIBus *bus)
4208c0bf9e2SAlex Williamson {
4218c0bf9e2SAlex Williamson     return object_dynamic_cast(OBJECT(bus), TYPE_PCIE_BUS);
4228c0bf9e2SAlex Williamson }
4238c0bf9e2SAlex Williamson 
4241115ff6dSDavid Gibson void pci_root_bus_new_inplace(PCIBus *bus, size_t bus_size, DeviceState *parent,
4254fec6404SPaolo Bonzini                               const char *name,
4264fec6404SPaolo Bonzini                               MemoryRegion *address_space_mem,
4274fec6404SPaolo Bonzini                               MemoryRegion *address_space_io,
42860a0e443SAlex Williamson                               uint8_t devfn_min, const char *typename)
4294fec6404SPaolo Bonzini {
430fb17dfe0SAndreas Färber     qbus_create_inplace(bus, bus_size, typename, parent, name);
4311115ff6dSDavid Gibson     pci_root_bus_init(bus, parent, address_space_mem, address_space_io,
4321115ff6dSDavid Gibson                       devfn_min);
4334fec6404SPaolo Bonzini }
4344fec6404SPaolo Bonzini 
4351115ff6dSDavid Gibson PCIBus *pci_root_bus_new(DeviceState *parent, const char *name,
436315a1350SMichael S. Tsirkin                          MemoryRegion *address_space_mem,
437315a1350SMichael S. Tsirkin                          MemoryRegion *address_space_io,
43860a0e443SAlex Williamson                          uint8_t devfn_min, const char *typename)
439315a1350SMichael S. Tsirkin {
440315a1350SMichael S. Tsirkin     PCIBus *bus;
441315a1350SMichael S. Tsirkin 
44260a0e443SAlex Williamson     bus = PCI_BUS(qbus_create(typename, parent, name));
4431115ff6dSDavid Gibson     pci_root_bus_init(bus, parent, address_space_mem, address_space_io,
4441115ff6dSDavid Gibson                       devfn_min);
445315a1350SMichael S. Tsirkin     return bus;
446315a1350SMichael S. Tsirkin }
447315a1350SMichael S. Tsirkin 
448c13ee169SMichael Roth void pci_root_bus_cleanup(PCIBus *bus)
449c13ee169SMichael Roth {
450c13ee169SMichael Roth     pci_bus_uninit(bus);
45107578b0aSDavid Hildenbrand     /* the caller of the unplug hotplug handler will delete this device */
45207578b0aSDavid Hildenbrand     object_property_set_bool(OBJECT(bus), false, "realized", NULL);
453c13ee169SMichael Roth }
454c13ee169SMichael Roth 
455315a1350SMichael S. Tsirkin void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
456315a1350SMichael S. Tsirkin                   void *irq_opaque, int nirq)
457315a1350SMichael S. Tsirkin {
458315a1350SMichael S. Tsirkin     bus->set_irq = set_irq;
459315a1350SMichael S. Tsirkin     bus->map_irq = map_irq;
460315a1350SMichael S. Tsirkin     bus->irq_opaque = irq_opaque;
461315a1350SMichael S. Tsirkin     bus->nirq = nirq;
462315a1350SMichael S. Tsirkin     bus->irq_count = g_malloc0(nirq * sizeof(bus->irq_count[0]));
463315a1350SMichael S. Tsirkin }
464315a1350SMichael S. Tsirkin 
465c13ee169SMichael Roth void pci_bus_irqs_cleanup(PCIBus *bus)
466c13ee169SMichael Roth {
467c13ee169SMichael Roth     bus->set_irq = NULL;
468c13ee169SMichael Roth     bus->map_irq = NULL;
469c13ee169SMichael Roth     bus->irq_opaque = NULL;
470c13ee169SMichael Roth     bus->nirq = 0;
471c13ee169SMichael Roth     g_free(bus->irq_count);
472c13ee169SMichael Roth }
473c13ee169SMichael Roth 
4741115ff6dSDavid Gibson PCIBus *pci_register_root_bus(DeviceState *parent, const char *name,
475315a1350SMichael S. Tsirkin                               pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
476315a1350SMichael S. Tsirkin                               void *irq_opaque,
477315a1350SMichael S. Tsirkin                               MemoryRegion *address_space_mem,
478315a1350SMichael S. Tsirkin                               MemoryRegion *address_space_io,
4791115ff6dSDavid Gibson                               uint8_t devfn_min, int nirq,
4801115ff6dSDavid Gibson                               const char *typename)
481315a1350SMichael S. Tsirkin {
482315a1350SMichael S. Tsirkin     PCIBus *bus;
483315a1350SMichael S. Tsirkin 
4841115ff6dSDavid Gibson     bus = pci_root_bus_new(parent, name, address_space_mem,
48560a0e443SAlex Williamson                            address_space_io, devfn_min, typename);
486315a1350SMichael S. Tsirkin     pci_bus_irqs(bus, set_irq, map_irq, irq_opaque, nirq);
487315a1350SMichael S. Tsirkin     return bus;
488315a1350SMichael S. Tsirkin }
489315a1350SMichael S. Tsirkin 
490c13ee169SMichael Roth void pci_unregister_root_bus(PCIBus *bus)
491c13ee169SMichael Roth {
492c13ee169SMichael Roth     pci_bus_irqs_cleanup(bus);
493c13ee169SMichael Roth     pci_root_bus_cleanup(bus);
494c13ee169SMichael Roth }
495c13ee169SMichael Roth 
496315a1350SMichael S. Tsirkin int pci_bus_num(PCIBus *s)
497315a1350SMichael S. Tsirkin {
498602141d9SMarcel Apfelbaum     return PCI_BUS_GET_CLASS(s)->bus_num(s);
499315a1350SMichael S. Tsirkin }
500315a1350SMichael S. Tsirkin 
5016a3042b2SMarcel Apfelbaum int pci_bus_numa_node(PCIBus *bus)
5026a3042b2SMarcel Apfelbaum {
5036a3042b2SMarcel Apfelbaum     return PCI_BUS_GET_CLASS(bus)->numa_node(bus);
504315a1350SMichael S. Tsirkin }
505315a1350SMichael S. Tsirkin 
5062c21ee76SJianjun Duan static int get_pci_config_device(QEMUFile *f, void *pv, size_t size,
50703fee66fSMarc-André Lureau                                  const VMStateField *field)
508315a1350SMichael S. Tsirkin {
509315a1350SMichael S. Tsirkin     PCIDevice *s = container_of(pv, PCIDevice, config);
510e78e9ae4SDon Koch     PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(s);
511315a1350SMichael S. Tsirkin     uint8_t *config;
512315a1350SMichael S. Tsirkin     int i;
513315a1350SMichael S. Tsirkin 
514315a1350SMichael S. Tsirkin     assert(size == pci_config_size(s));
515315a1350SMichael S. Tsirkin     config = g_malloc(size);
516315a1350SMichael S. Tsirkin 
517315a1350SMichael S. Tsirkin     qemu_get_buffer(f, config, size);
518315a1350SMichael S. Tsirkin     for (i = 0; i < size; ++i) {
519315a1350SMichael S. Tsirkin         if ((config[i] ^ s->config[i]) &
520315a1350SMichael S. Tsirkin             s->cmask[i] & ~s->wmask[i] & ~s->w1cmask[i]) {
5217c59364dSDr. David Alan Gilbert             error_report("%s: Bad config data: i=0x%x read: %x device: %x "
5227c59364dSDr. David Alan Gilbert                          "cmask: %x wmask: %x w1cmask:%x", __func__,
5237c59364dSDr. David Alan Gilbert                          i, config[i], s->config[i],
5247c59364dSDr. David Alan Gilbert                          s->cmask[i], s->wmask[i], s->w1cmask[i]);
525315a1350SMichael S. Tsirkin             g_free(config);
526315a1350SMichael S. Tsirkin             return -EINVAL;
527315a1350SMichael S. Tsirkin         }
528315a1350SMichael S. Tsirkin     }
529315a1350SMichael S. Tsirkin     memcpy(s->config, config, size);
530315a1350SMichael S. Tsirkin 
531315a1350SMichael S. Tsirkin     pci_update_mappings(s);
532e78e9ae4SDon Koch     if (pc->is_bridge) {
533f055e96bSAndreas Färber         PCIBridge *b = PCI_BRIDGE(s);
534e78e9ae4SDon Koch         pci_bridge_update_mappings(b);
535e78e9ae4SDon Koch     }
536315a1350SMichael S. Tsirkin 
537315a1350SMichael S. Tsirkin     memory_region_set_enabled(&s->bus_master_enable_region,
538315a1350SMichael S. Tsirkin                               pci_get_word(s->config + PCI_COMMAND)
539315a1350SMichael S. Tsirkin                               & PCI_COMMAND_MASTER);
540315a1350SMichael S. Tsirkin 
541315a1350SMichael S. Tsirkin     g_free(config);
542315a1350SMichael S. Tsirkin     return 0;
543315a1350SMichael S. Tsirkin }
544315a1350SMichael S. Tsirkin 
545315a1350SMichael S. Tsirkin /* just put buffer */
5462c21ee76SJianjun Duan static int put_pci_config_device(QEMUFile *f, void *pv, size_t size,
54703fee66fSMarc-André Lureau                                  const VMStateField *field, QJSON *vmdesc)
548315a1350SMichael S. Tsirkin {
549315a1350SMichael S. Tsirkin     const uint8_t **v = pv;
550315a1350SMichael S. Tsirkin     assert(size == pci_config_size(container_of(pv, PCIDevice, config)));
551315a1350SMichael S. Tsirkin     qemu_put_buffer(f, *v, size);
5522c21ee76SJianjun Duan 
5532c21ee76SJianjun Duan     return 0;
554315a1350SMichael S. Tsirkin }
555315a1350SMichael S. Tsirkin 
556315a1350SMichael S. Tsirkin static VMStateInfo vmstate_info_pci_config = {
557315a1350SMichael S. Tsirkin     .name = "pci config",
558315a1350SMichael S. Tsirkin     .get  = get_pci_config_device,
559315a1350SMichael S. Tsirkin     .put  = put_pci_config_device,
560315a1350SMichael S. Tsirkin };
561315a1350SMichael S. Tsirkin 
5622c21ee76SJianjun Duan static int get_pci_irq_state(QEMUFile *f, void *pv, size_t size,
56303fee66fSMarc-André Lureau                              const VMStateField *field)
564315a1350SMichael S. Tsirkin {
565315a1350SMichael S. Tsirkin     PCIDevice *s = container_of(pv, PCIDevice, irq_state);
566315a1350SMichael S. Tsirkin     uint32_t irq_state[PCI_NUM_PINS];
567315a1350SMichael S. Tsirkin     int i;
568315a1350SMichael S. Tsirkin     for (i = 0; i < PCI_NUM_PINS; ++i) {
569315a1350SMichael S. Tsirkin         irq_state[i] = qemu_get_be32(f);
570315a1350SMichael S. Tsirkin         if (irq_state[i] != 0x1 && irq_state[i] != 0) {
571315a1350SMichael S. Tsirkin             fprintf(stderr, "irq state %d: must be 0 or 1.\n",
572315a1350SMichael S. Tsirkin                     irq_state[i]);
573315a1350SMichael S. Tsirkin             return -EINVAL;
574315a1350SMichael S. Tsirkin         }
575315a1350SMichael S. Tsirkin     }
576315a1350SMichael S. Tsirkin 
577315a1350SMichael S. Tsirkin     for (i = 0; i < PCI_NUM_PINS; ++i) {
578315a1350SMichael S. Tsirkin         pci_set_irq_state(s, i, irq_state[i]);
579315a1350SMichael S. Tsirkin     }
580315a1350SMichael S. Tsirkin 
581315a1350SMichael S. Tsirkin     return 0;
582315a1350SMichael S. Tsirkin }
583315a1350SMichael S. Tsirkin 
5842c21ee76SJianjun Duan static int put_pci_irq_state(QEMUFile *f, void *pv, size_t size,
58503fee66fSMarc-André Lureau                              const VMStateField *field, QJSON *vmdesc)
586315a1350SMichael S. Tsirkin {
587315a1350SMichael S. Tsirkin     int i;
588315a1350SMichael S. Tsirkin     PCIDevice *s = container_of(pv, PCIDevice, irq_state);
589315a1350SMichael S. Tsirkin 
590315a1350SMichael S. Tsirkin     for (i = 0; i < PCI_NUM_PINS; ++i) {
591315a1350SMichael S. Tsirkin         qemu_put_be32(f, pci_irq_state(s, i));
592315a1350SMichael S. Tsirkin     }
5932c21ee76SJianjun Duan 
5942c21ee76SJianjun Duan     return 0;
595315a1350SMichael S. Tsirkin }
596315a1350SMichael S. Tsirkin 
597315a1350SMichael S. Tsirkin static VMStateInfo vmstate_info_pci_irq_state = {
598315a1350SMichael S. Tsirkin     .name = "pci irq state",
599315a1350SMichael S. Tsirkin     .get  = get_pci_irq_state,
600315a1350SMichael S. Tsirkin     .put  = put_pci_irq_state,
601315a1350SMichael S. Tsirkin };
602315a1350SMichael S. Tsirkin 
60320daa90aSDr. David Alan Gilbert static bool migrate_is_pcie(void *opaque, int version_id)
60420daa90aSDr. David Alan Gilbert {
60520daa90aSDr. David Alan Gilbert     return pci_is_express((PCIDevice *)opaque);
60620daa90aSDr. David Alan Gilbert }
60720daa90aSDr. David Alan Gilbert 
60820daa90aSDr. David Alan Gilbert static bool migrate_is_not_pcie(void *opaque, int version_id)
60920daa90aSDr. David Alan Gilbert {
61020daa90aSDr. David Alan Gilbert     return !pci_is_express((PCIDevice *)opaque);
61120daa90aSDr. David Alan Gilbert }
61220daa90aSDr. David Alan Gilbert 
613315a1350SMichael S. Tsirkin const VMStateDescription vmstate_pci_device = {
614315a1350SMichael S. Tsirkin     .name = "PCIDevice",
615315a1350SMichael S. Tsirkin     .version_id = 2,
616315a1350SMichael S. Tsirkin     .minimum_version_id = 1,
617315a1350SMichael S. Tsirkin     .fields = (VMStateField[]) {
6183476436aSMichael S. Tsirkin         VMSTATE_INT32_POSITIVE_LE(version_id, PCIDevice),
61920daa90aSDr. David Alan Gilbert         VMSTATE_BUFFER_UNSAFE_INFO_TEST(config, PCIDevice,
62020daa90aSDr. David Alan Gilbert                                    migrate_is_not_pcie,
62120daa90aSDr. David Alan Gilbert                                    0, vmstate_info_pci_config,
622315a1350SMichael S. Tsirkin                                    PCI_CONFIG_SPACE_SIZE),
62320daa90aSDr. David Alan Gilbert         VMSTATE_BUFFER_UNSAFE_INFO_TEST(config, PCIDevice,
62420daa90aSDr. David Alan Gilbert                                    migrate_is_pcie,
62520daa90aSDr. David Alan Gilbert                                    0, vmstate_info_pci_config,
626315a1350SMichael S. Tsirkin                                    PCIE_CONFIG_SPACE_SIZE),
627315a1350SMichael S. Tsirkin         VMSTATE_BUFFER_UNSAFE_INFO(irq_state, PCIDevice, 2,
628315a1350SMichael S. Tsirkin                                    vmstate_info_pci_irq_state,
629315a1350SMichael S. Tsirkin                                    PCI_NUM_PINS * sizeof(int32_t)),
630315a1350SMichael S. Tsirkin         VMSTATE_END_OF_LIST()
631315a1350SMichael S. Tsirkin     }
632315a1350SMichael S. Tsirkin };
633315a1350SMichael S. Tsirkin 
634315a1350SMichael S. Tsirkin 
635315a1350SMichael S. Tsirkin void pci_device_save(PCIDevice *s, QEMUFile *f)
636315a1350SMichael S. Tsirkin {
637315a1350SMichael S. Tsirkin     /* Clear interrupt status bit: it is implicit
638315a1350SMichael S. Tsirkin      * in irq_state which we are saving.
639315a1350SMichael S. Tsirkin      * This makes us compatible with old devices
640315a1350SMichael S. Tsirkin      * which never set or clear this bit. */
641315a1350SMichael S. Tsirkin     s->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT;
64220daa90aSDr. David Alan Gilbert     vmstate_save_state(f, &vmstate_pci_device, s, NULL);
643315a1350SMichael S. Tsirkin     /* Restore the interrupt status bit. */
644315a1350SMichael S. Tsirkin     pci_update_irq_status(s);
645315a1350SMichael S. Tsirkin }
646315a1350SMichael S. Tsirkin 
647315a1350SMichael S. Tsirkin int pci_device_load(PCIDevice *s, QEMUFile *f)
648315a1350SMichael S. Tsirkin {
649315a1350SMichael S. Tsirkin     int ret;
65020daa90aSDr. David Alan Gilbert     ret = vmstate_load_state(f, &vmstate_pci_device, s, s->version_id);
651315a1350SMichael S. Tsirkin     /* Restore the interrupt status bit. */
652315a1350SMichael S. Tsirkin     pci_update_irq_status(s);
653315a1350SMichael S. Tsirkin     return ret;
654315a1350SMichael S. Tsirkin }
655315a1350SMichael S. Tsirkin 
656315a1350SMichael S. Tsirkin static void pci_set_default_subsystem_id(PCIDevice *pci_dev)
657315a1350SMichael S. Tsirkin {
658315a1350SMichael S. Tsirkin     pci_set_word(pci_dev->config + PCI_SUBSYSTEM_VENDOR_ID,
659315a1350SMichael S. Tsirkin                  pci_default_sub_vendor_id);
660315a1350SMichael S. Tsirkin     pci_set_word(pci_dev->config + PCI_SUBSYSTEM_ID,
661315a1350SMichael S. Tsirkin                  pci_default_sub_device_id);
662315a1350SMichael S. Tsirkin }
663315a1350SMichael S. Tsirkin 
664315a1350SMichael S. Tsirkin /*
665315a1350SMichael S. Tsirkin  * Parse [[<domain>:]<bus>:]<slot>, return -1 on error if funcp == NULL
666315a1350SMichael S. Tsirkin  *       [[<domain>:]<bus>:]<slot>.<func>, return -1 on error
667315a1350SMichael S. Tsirkin  */
6686dbcb819SMarkus Armbruster static int pci_parse_devaddr(const char *addr, int *domp, int *busp,
669315a1350SMichael S. Tsirkin                              unsigned int *slotp, unsigned int *funcp)
670315a1350SMichael S. Tsirkin {
671315a1350SMichael S. Tsirkin     const char *p;
672315a1350SMichael S. Tsirkin     char *e;
673315a1350SMichael S. Tsirkin     unsigned long val;
674315a1350SMichael S. Tsirkin     unsigned long dom = 0, bus = 0;
675315a1350SMichael S. Tsirkin     unsigned int slot = 0;
676315a1350SMichael S. Tsirkin     unsigned int func = 0;
677315a1350SMichael S. Tsirkin 
678315a1350SMichael S. Tsirkin     p = addr;
679315a1350SMichael S. Tsirkin     val = strtoul(p, &e, 16);
680315a1350SMichael S. Tsirkin     if (e == p)
681315a1350SMichael S. Tsirkin         return -1;
682315a1350SMichael S. Tsirkin     if (*e == ':') {
683315a1350SMichael S. Tsirkin         bus = val;
684315a1350SMichael S. Tsirkin         p = e + 1;
685315a1350SMichael S. Tsirkin         val = strtoul(p, &e, 16);
686315a1350SMichael S. Tsirkin         if (e == p)
687315a1350SMichael S. Tsirkin             return -1;
688315a1350SMichael S. Tsirkin         if (*e == ':') {
689315a1350SMichael S. Tsirkin             dom = bus;
690315a1350SMichael S. Tsirkin             bus = val;
691315a1350SMichael S. Tsirkin             p = e + 1;
692315a1350SMichael S. Tsirkin             val = strtoul(p, &e, 16);
693315a1350SMichael S. Tsirkin             if (e == p)
694315a1350SMichael S. Tsirkin                 return -1;
695315a1350SMichael S. Tsirkin         }
696315a1350SMichael S. Tsirkin     }
697315a1350SMichael S. Tsirkin 
698315a1350SMichael S. Tsirkin     slot = val;
699315a1350SMichael S. Tsirkin 
700315a1350SMichael S. Tsirkin     if (funcp != NULL) {
701315a1350SMichael S. Tsirkin         if (*e != '.')
702315a1350SMichael S. Tsirkin             return -1;
703315a1350SMichael S. Tsirkin 
704315a1350SMichael S. Tsirkin         p = e + 1;
705315a1350SMichael S. Tsirkin         val = strtoul(p, &e, 16);
706315a1350SMichael S. Tsirkin         if (e == p)
707315a1350SMichael S. Tsirkin             return -1;
708315a1350SMichael S. Tsirkin 
709315a1350SMichael S. Tsirkin         func = val;
710315a1350SMichael S. Tsirkin     }
711315a1350SMichael S. Tsirkin 
712315a1350SMichael S. Tsirkin     /* if funcp == NULL func is 0 */
713315a1350SMichael S. Tsirkin     if (dom > 0xffff || bus > 0xff || slot > 0x1f || func > 7)
714315a1350SMichael S. Tsirkin         return -1;
715315a1350SMichael S. Tsirkin 
716315a1350SMichael S. Tsirkin     if (*e)
717315a1350SMichael S. Tsirkin         return -1;
718315a1350SMichael S. Tsirkin 
719315a1350SMichael S. Tsirkin     *domp = dom;
720315a1350SMichael S. Tsirkin     *busp = bus;
721315a1350SMichael S. Tsirkin     *slotp = slot;
722315a1350SMichael S. Tsirkin     if (funcp != NULL)
723315a1350SMichael S. Tsirkin         *funcp = func;
724315a1350SMichael S. Tsirkin     return 0;
725315a1350SMichael S. Tsirkin }
726315a1350SMichael S. Tsirkin 
727315a1350SMichael S. Tsirkin static void pci_init_cmask(PCIDevice *dev)
728315a1350SMichael S. Tsirkin {
729315a1350SMichael S. Tsirkin     pci_set_word(dev->cmask + PCI_VENDOR_ID, 0xffff);
730315a1350SMichael S. Tsirkin     pci_set_word(dev->cmask + PCI_DEVICE_ID, 0xffff);
731315a1350SMichael S. Tsirkin     dev->cmask[PCI_STATUS] = PCI_STATUS_CAP_LIST;
732315a1350SMichael S. Tsirkin     dev->cmask[PCI_REVISION_ID] = 0xff;
733315a1350SMichael S. Tsirkin     dev->cmask[PCI_CLASS_PROG] = 0xff;
734315a1350SMichael S. Tsirkin     pci_set_word(dev->cmask + PCI_CLASS_DEVICE, 0xffff);
735315a1350SMichael S. Tsirkin     dev->cmask[PCI_HEADER_TYPE] = 0xff;
736315a1350SMichael S. Tsirkin     dev->cmask[PCI_CAPABILITY_LIST] = 0xff;
737315a1350SMichael S. Tsirkin }
738315a1350SMichael S. Tsirkin 
739315a1350SMichael S. Tsirkin static void pci_init_wmask(PCIDevice *dev)
740315a1350SMichael S. Tsirkin {
741315a1350SMichael S. Tsirkin     int config_size = pci_config_size(dev);
742315a1350SMichael S. Tsirkin 
743315a1350SMichael S. Tsirkin     dev->wmask[PCI_CACHE_LINE_SIZE] = 0xff;
744315a1350SMichael S. Tsirkin     dev->wmask[PCI_INTERRUPT_LINE] = 0xff;
745315a1350SMichael S. Tsirkin     pci_set_word(dev->wmask + PCI_COMMAND,
746315a1350SMichael S. Tsirkin                  PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
747315a1350SMichael S. Tsirkin                  PCI_COMMAND_INTX_DISABLE);
748315a1350SMichael S. Tsirkin     if (dev->cap_present & QEMU_PCI_CAP_SERR) {
749315a1350SMichael S. Tsirkin         pci_word_test_and_set_mask(dev->wmask + PCI_COMMAND, PCI_COMMAND_SERR);
750315a1350SMichael S. Tsirkin     }
751315a1350SMichael S. Tsirkin 
752315a1350SMichael S. Tsirkin     memset(dev->wmask + PCI_CONFIG_HEADER_SIZE, 0xff,
753315a1350SMichael S. Tsirkin            config_size - PCI_CONFIG_HEADER_SIZE);
754315a1350SMichael S. Tsirkin }
755315a1350SMichael S. Tsirkin 
756315a1350SMichael S. Tsirkin static void pci_init_w1cmask(PCIDevice *dev)
757315a1350SMichael S. Tsirkin {
758315a1350SMichael S. Tsirkin     /*
759315a1350SMichael S. Tsirkin      * Note: It's okay to set w1cmask even for readonly bits as
760315a1350SMichael S. Tsirkin      * long as their value is hardwired to 0.
761315a1350SMichael S. Tsirkin      */
762315a1350SMichael S. Tsirkin     pci_set_word(dev->w1cmask + PCI_STATUS,
763315a1350SMichael S. Tsirkin                  PCI_STATUS_PARITY | PCI_STATUS_SIG_TARGET_ABORT |
764315a1350SMichael S. Tsirkin                  PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_REC_MASTER_ABORT |
765315a1350SMichael S. Tsirkin                  PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_DETECTED_PARITY);
766315a1350SMichael S. Tsirkin }
767315a1350SMichael S. Tsirkin 
768315a1350SMichael S. Tsirkin static void pci_init_mask_bridge(PCIDevice *d)
769315a1350SMichael S. Tsirkin {
770315a1350SMichael S. Tsirkin     /* PCI_PRIMARY_BUS, PCI_SECONDARY_BUS, PCI_SUBORDINATE_BUS and
771315a1350SMichael S. Tsirkin        PCI_SEC_LETENCY_TIMER */
772315a1350SMichael S. Tsirkin     memset(d->wmask + PCI_PRIMARY_BUS, 0xff, 4);
773315a1350SMichael S. Tsirkin 
774315a1350SMichael S. Tsirkin     /* base and limit */
775315a1350SMichael S. Tsirkin     d->wmask[PCI_IO_BASE] = PCI_IO_RANGE_MASK & 0xff;
776315a1350SMichael S. Tsirkin     d->wmask[PCI_IO_LIMIT] = PCI_IO_RANGE_MASK & 0xff;
777315a1350SMichael S. Tsirkin     pci_set_word(d->wmask + PCI_MEMORY_BASE,
778315a1350SMichael S. Tsirkin                  PCI_MEMORY_RANGE_MASK & 0xffff);
779315a1350SMichael S. Tsirkin     pci_set_word(d->wmask + PCI_MEMORY_LIMIT,
780315a1350SMichael S. Tsirkin                  PCI_MEMORY_RANGE_MASK & 0xffff);
781315a1350SMichael S. Tsirkin     pci_set_word(d->wmask + PCI_PREF_MEMORY_BASE,
782315a1350SMichael S. Tsirkin                  PCI_PREF_RANGE_MASK & 0xffff);
783315a1350SMichael S. Tsirkin     pci_set_word(d->wmask + PCI_PREF_MEMORY_LIMIT,
784315a1350SMichael S. Tsirkin                  PCI_PREF_RANGE_MASK & 0xffff);
785315a1350SMichael S. Tsirkin 
786315a1350SMichael S. Tsirkin     /* PCI_PREF_BASE_UPPER32 and PCI_PREF_LIMIT_UPPER32 */
787315a1350SMichael S. Tsirkin     memset(d->wmask + PCI_PREF_BASE_UPPER32, 0xff, 8);
788315a1350SMichael S. Tsirkin 
789315a1350SMichael S. Tsirkin     /* Supported memory and i/o types */
790315a1350SMichael S. Tsirkin     d->config[PCI_IO_BASE] |= PCI_IO_RANGE_TYPE_16;
791315a1350SMichael S. Tsirkin     d->config[PCI_IO_LIMIT] |= PCI_IO_RANGE_TYPE_16;
792315a1350SMichael S. Tsirkin     pci_word_test_and_set_mask(d->config + PCI_PREF_MEMORY_BASE,
793315a1350SMichael S. Tsirkin                                PCI_PREF_RANGE_TYPE_64);
794315a1350SMichael S. Tsirkin     pci_word_test_and_set_mask(d->config + PCI_PREF_MEMORY_LIMIT,
795315a1350SMichael S. Tsirkin                                PCI_PREF_RANGE_TYPE_64);
796315a1350SMichael S. Tsirkin 
797ba7d8515SAlex Williamson     /*
798ba7d8515SAlex Williamson      * TODO: Bridges default to 10-bit VGA decoding but we currently only
799ba7d8515SAlex Williamson      * implement 16-bit decoding (no alias support).
800ba7d8515SAlex Williamson      */
801315a1350SMichael S. Tsirkin     pci_set_word(d->wmask + PCI_BRIDGE_CONTROL,
802315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_PARITY |
803315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_SERR |
804315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_ISA |
805315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_VGA |
806315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_VGA_16BIT |
807315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_MASTER_ABORT |
808315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_BUS_RESET |
809315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_FAST_BACK |
810315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_DISCARD |
811315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_SEC_DISCARD |
812315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_DISCARD_SERR);
813315a1350SMichael S. Tsirkin     /* Below does not do anything as we never set this bit, put here for
814315a1350SMichael S. Tsirkin      * completeness. */
815315a1350SMichael S. Tsirkin     pci_set_word(d->w1cmask + PCI_BRIDGE_CONTROL,
816315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_DISCARD_STATUS);
817315a1350SMichael S. Tsirkin     d->cmask[PCI_IO_BASE] |= PCI_IO_RANGE_TYPE_MASK;
818315a1350SMichael S. Tsirkin     d->cmask[PCI_IO_LIMIT] |= PCI_IO_RANGE_TYPE_MASK;
819315a1350SMichael S. Tsirkin     pci_word_test_and_set_mask(d->cmask + PCI_PREF_MEMORY_BASE,
820315a1350SMichael S. Tsirkin                                PCI_PREF_RANGE_TYPE_MASK);
821315a1350SMichael S. Tsirkin     pci_word_test_and_set_mask(d->cmask + PCI_PREF_MEMORY_LIMIT,
822315a1350SMichael S. Tsirkin                                PCI_PREF_RANGE_TYPE_MASK);
823315a1350SMichael S. Tsirkin }
824315a1350SMichael S. Tsirkin 
825133e9b22SMarkus Armbruster static void pci_init_multifunction(PCIBus *bus, PCIDevice *dev, Error **errp)
826315a1350SMichael S. Tsirkin {
827315a1350SMichael S. Tsirkin     uint8_t slot = PCI_SLOT(dev->devfn);
828315a1350SMichael S. Tsirkin     uint8_t func;
829315a1350SMichael S. Tsirkin 
830315a1350SMichael S. Tsirkin     if (dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
831315a1350SMichael S. Tsirkin         dev->config[PCI_HEADER_TYPE] |= PCI_HEADER_TYPE_MULTI_FUNCTION;
832315a1350SMichael S. Tsirkin     }
833315a1350SMichael S. Tsirkin 
834315a1350SMichael S. Tsirkin     /*
835315a1350SMichael S. Tsirkin      * multifunction bit is interpreted in two ways as follows.
836315a1350SMichael S. Tsirkin      *   - all functions must set the bit to 1.
837315a1350SMichael S. Tsirkin      *     Example: Intel X53
838315a1350SMichael S. Tsirkin      *   - function 0 must set the bit, but the rest function (> 0)
839315a1350SMichael S. Tsirkin      *     is allowed to leave the bit to 0.
840315a1350SMichael S. Tsirkin      *     Example: PIIX3(also in qemu), PIIX4(also in qemu), ICH10,
841315a1350SMichael S. Tsirkin      *
842315a1350SMichael S. Tsirkin      * So OS (at least Linux) checks the bit of only function 0,
843315a1350SMichael S. Tsirkin      * and doesn't see the bit of function > 0.
844315a1350SMichael S. Tsirkin      *
845315a1350SMichael S. Tsirkin      * The below check allows both interpretation.
846315a1350SMichael S. Tsirkin      */
847315a1350SMichael S. Tsirkin     if (PCI_FUNC(dev->devfn)) {
848315a1350SMichael S. Tsirkin         PCIDevice *f0 = bus->devices[PCI_DEVFN(slot, 0)];
849315a1350SMichael S. Tsirkin         if (f0 && !(f0->cap_present & QEMU_PCI_CAP_MULTIFUNCTION)) {
850315a1350SMichael S. Tsirkin             /* function 0 should set multifunction bit */
851133e9b22SMarkus Armbruster             error_setg(errp, "PCI: single function device can't be populated "
852315a1350SMichael S. Tsirkin                        "in function %x.%x", slot, PCI_FUNC(dev->devfn));
853133e9b22SMarkus Armbruster             return;
854315a1350SMichael S. Tsirkin         }
855133e9b22SMarkus Armbruster         return;
856315a1350SMichael S. Tsirkin     }
857315a1350SMichael S. Tsirkin 
858315a1350SMichael S. Tsirkin     if (dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
859133e9b22SMarkus Armbruster         return;
860315a1350SMichael S. Tsirkin     }
861315a1350SMichael S. Tsirkin     /* function 0 indicates single function, so function > 0 must be NULL */
862315a1350SMichael S. Tsirkin     for (func = 1; func < PCI_FUNC_MAX; ++func) {
863315a1350SMichael S. Tsirkin         if (bus->devices[PCI_DEVFN(slot, func)]) {
864133e9b22SMarkus Armbruster             error_setg(errp, "PCI: %x.0 indicates single function, "
865315a1350SMichael S. Tsirkin                        "but %x.%x is already populated.",
866315a1350SMichael S. Tsirkin                        slot, slot, func);
867133e9b22SMarkus Armbruster             return;
868315a1350SMichael S. Tsirkin         }
869315a1350SMichael S. Tsirkin     }
870315a1350SMichael S. Tsirkin }
871315a1350SMichael S. Tsirkin 
872315a1350SMichael S. Tsirkin static void pci_config_alloc(PCIDevice *pci_dev)
873315a1350SMichael S. Tsirkin {
874315a1350SMichael S. Tsirkin     int config_size = pci_config_size(pci_dev);
875315a1350SMichael S. Tsirkin 
876315a1350SMichael S. Tsirkin     pci_dev->config = g_malloc0(config_size);
877315a1350SMichael S. Tsirkin     pci_dev->cmask = g_malloc0(config_size);
878315a1350SMichael S. Tsirkin     pci_dev->wmask = g_malloc0(config_size);
879315a1350SMichael S. Tsirkin     pci_dev->w1cmask = g_malloc0(config_size);
880315a1350SMichael S. Tsirkin     pci_dev->used = g_malloc0(config_size);
881315a1350SMichael S. Tsirkin }
882315a1350SMichael S. Tsirkin 
883315a1350SMichael S. Tsirkin static void pci_config_free(PCIDevice *pci_dev)
884315a1350SMichael S. Tsirkin {
885315a1350SMichael S. Tsirkin     g_free(pci_dev->config);
886315a1350SMichael S. Tsirkin     g_free(pci_dev->cmask);
887315a1350SMichael S. Tsirkin     g_free(pci_dev->wmask);
888315a1350SMichael S. Tsirkin     g_free(pci_dev->w1cmask);
889315a1350SMichael S. Tsirkin     g_free(pci_dev->used);
890315a1350SMichael S. Tsirkin }
891315a1350SMichael S. Tsirkin 
89230607764SMarcel Apfelbaum static void do_pci_unregister_device(PCIDevice *pci_dev)
89330607764SMarcel Apfelbaum {
894fd56e061SDavid Gibson     pci_get_bus(pci_dev)->devices[pci_dev->devfn] = NULL;
89530607764SMarcel Apfelbaum     pci_config_free(pci_dev);
89630607764SMarcel Apfelbaum 
897193982c6SAlexey Kardashevskiy     if (memory_region_is_mapped(&pci_dev->bus_master_enable_region)) {
898c53598edSAlexey Kardashevskiy         memory_region_del_subregion(&pci_dev->bus_master_container_region,
899c53598edSAlexey Kardashevskiy                                     &pci_dev->bus_master_enable_region);
900193982c6SAlexey Kardashevskiy     }
90130607764SMarcel Apfelbaum     address_space_destroy(&pci_dev->bus_master_as);
90230607764SMarcel Apfelbaum }
90330607764SMarcel Apfelbaum 
9044a94b3aaSPeter Xu /* Extract PCIReqIDCache into BDF format */
9054a94b3aaSPeter Xu static uint16_t pci_req_id_cache_extract(PCIReqIDCache *cache)
9064a94b3aaSPeter Xu {
9074a94b3aaSPeter Xu     uint8_t bus_n;
9084a94b3aaSPeter Xu     uint16_t result;
9094a94b3aaSPeter Xu 
9104a94b3aaSPeter Xu     switch (cache->type) {
9114a94b3aaSPeter Xu     case PCI_REQ_ID_BDF:
9124a94b3aaSPeter Xu         result = pci_get_bdf(cache->dev);
9134a94b3aaSPeter Xu         break;
9144a94b3aaSPeter Xu     case PCI_REQ_ID_SECONDARY_BUS:
915fd56e061SDavid Gibson         bus_n = pci_dev_bus_num(cache->dev);
9164a94b3aaSPeter Xu         result = PCI_BUILD_BDF(bus_n, 0);
9174a94b3aaSPeter Xu         break;
9184a94b3aaSPeter Xu     default:
919eaf27fabSMarkus Armbruster         error_report("Invalid PCI requester ID cache type: %d",
9204a94b3aaSPeter Xu                      cache->type);
9214a94b3aaSPeter Xu         exit(1);
9224a94b3aaSPeter Xu         break;
9234a94b3aaSPeter Xu     }
9244a94b3aaSPeter Xu 
9254a94b3aaSPeter Xu     return result;
9264a94b3aaSPeter Xu }
9274a94b3aaSPeter Xu 
9284a94b3aaSPeter Xu /* Parse bridges up to the root complex and return requester ID
9294a94b3aaSPeter Xu  * cache for specific device.  For full PCIe topology, the cache
9304a94b3aaSPeter Xu  * result would be exactly the same as getting BDF of the device.
9314a94b3aaSPeter Xu  * However, several tricks are required when system mixed up with
9324a94b3aaSPeter Xu  * legacy PCI devices and PCIe-to-PCI bridges.
9334a94b3aaSPeter Xu  *
9344a94b3aaSPeter Xu  * Here we cache the proxy device (and type) not requester ID since
9354a94b3aaSPeter Xu  * bus number might change from time to time.
9364a94b3aaSPeter Xu  */
9374a94b3aaSPeter Xu static PCIReqIDCache pci_req_id_cache_get(PCIDevice *dev)
9384a94b3aaSPeter Xu {
9394a94b3aaSPeter Xu     PCIDevice *parent;
9404a94b3aaSPeter Xu     PCIReqIDCache cache = {
9414a94b3aaSPeter Xu         .dev = dev,
9424a94b3aaSPeter Xu         .type = PCI_REQ_ID_BDF,
9434a94b3aaSPeter Xu     };
9444a94b3aaSPeter Xu 
945fd56e061SDavid Gibson     while (!pci_bus_is_root(pci_get_bus(dev))) {
9464a94b3aaSPeter Xu         /* We are under PCI/PCIe bridges */
947fd56e061SDavid Gibson         parent = pci_get_bus(dev)->parent_dev;
9484a94b3aaSPeter Xu         if (pci_is_express(parent)) {
9494a94b3aaSPeter Xu             if (pcie_cap_get_type(parent) == PCI_EXP_TYPE_PCI_BRIDGE) {
9504a94b3aaSPeter Xu                 /* When we pass through PCIe-to-PCI/PCIX bridges, we
9514a94b3aaSPeter Xu                  * override the requester ID using secondary bus
9524a94b3aaSPeter Xu                  * number of parent bridge with zeroed devfn
9534a94b3aaSPeter Xu                  * (pcie-to-pci bridge spec chap 2.3). */
9544a94b3aaSPeter Xu                 cache.type = PCI_REQ_ID_SECONDARY_BUS;
9554a94b3aaSPeter Xu                 cache.dev = dev;
9564a94b3aaSPeter Xu             }
9574a94b3aaSPeter Xu         } else {
9584a94b3aaSPeter Xu             /* Legacy PCI, override requester ID with the bridge's
9594a94b3aaSPeter Xu              * BDF upstream.  When the root complex connects to
9604a94b3aaSPeter Xu              * legacy PCI devices (including buses), it can only
9614a94b3aaSPeter Xu              * obtain requester ID info from directly attached
9624a94b3aaSPeter Xu              * devices.  If devices are attached under bridges, only
9634a94b3aaSPeter Xu              * the requester ID of the bridge that is directly
9644a94b3aaSPeter Xu              * attached to the root complex can be recognized. */
9654a94b3aaSPeter Xu             cache.type = PCI_REQ_ID_BDF;
9664a94b3aaSPeter Xu             cache.dev = parent;
9674a94b3aaSPeter Xu         }
9684a94b3aaSPeter Xu         dev = parent;
9694a94b3aaSPeter Xu     }
9704a94b3aaSPeter Xu 
9714a94b3aaSPeter Xu     return cache;
9724a94b3aaSPeter Xu }
9734a94b3aaSPeter Xu 
9744a94b3aaSPeter Xu uint16_t pci_requester_id(PCIDevice *dev)
9754a94b3aaSPeter Xu {
9764a94b3aaSPeter Xu     return pci_req_id_cache_extract(&dev->requester_id_cache);
9774a94b3aaSPeter Xu }
9784a94b3aaSPeter Xu 
9799b717a3aSMark Cave-Ayland static bool pci_bus_devfn_available(PCIBus *bus, int devfn)
9809b717a3aSMark Cave-Ayland {
9819b717a3aSMark Cave-Ayland     return !(bus->devices[devfn]);
9829b717a3aSMark Cave-Ayland }
9839b717a3aSMark Cave-Ayland 
9848b884984SMark Cave-Ayland static bool pci_bus_devfn_reserved(PCIBus *bus, int devfn)
9858b884984SMark Cave-Ayland {
9868b884984SMark Cave-Ayland     return bus->slot_reserved_mask & (1UL << PCI_SLOT(devfn));
9878b884984SMark Cave-Ayland }
9888b884984SMark Cave-Ayland 
989315a1350SMichael S. Tsirkin /* -1 for devfn means auto assign */
990fd56e061SDavid Gibson static PCIDevice *do_pci_register_device(PCIDevice *pci_dev,
991133e9b22SMarkus Armbruster                                          const char *name, int devfn,
992133e9b22SMarkus Armbruster                                          Error **errp)
993315a1350SMichael S. Tsirkin {
994315a1350SMichael S. Tsirkin     PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev);
995315a1350SMichael S. Tsirkin     PCIConfigReadFunc *config_read = pc->config_read;
996315a1350SMichael S. Tsirkin     PCIConfigWriteFunc *config_write = pc->config_write;
997133e9b22SMarkus Armbruster     Error *local_err = NULL;
9983f1e1478SCao jin     DeviceState *dev = DEVICE(pci_dev);
999fd56e061SDavid Gibson     PCIBus *bus = pci_get_bus(pci_dev);
10003f1e1478SCao jin 
10010144f6f1SMarcel Apfelbaum     /* Only pci bridges can be attached to extra PCI root buses */
10020144f6f1SMarcel Apfelbaum     if (pci_bus_is_root(bus) && bus->parent_dev && !pc->is_bridge) {
10030144f6f1SMarcel Apfelbaum         error_setg(errp,
10040144f6f1SMarcel Apfelbaum                    "PCI: Only PCI/PCIe bridges can be plugged into %s",
10050144f6f1SMarcel Apfelbaum                     bus->parent_dev->name);
10060144f6f1SMarcel Apfelbaum         return NULL;
10070144f6f1SMarcel Apfelbaum     }
1008315a1350SMichael S. Tsirkin 
1009315a1350SMichael S. Tsirkin     if (devfn < 0) {
1010315a1350SMichael S. Tsirkin         for(devfn = bus->devfn_min ; devfn < ARRAY_SIZE(bus->devices);
1011315a1350SMichael S. Tsirkin             devfn += PCI_FUNC_MAX) {
10128b884984SMark Cave-Ayland             if (pci_bus_devfn_available(bus, devfn) &&
10138b884984SMark Cave-Ayland                    !pci_bus_devfn_reserved(bus, devfn)) {
1014315a1350SMichael S. Tsirkin                 goto found;
1015315a1350SMichael S. Tsirkin             }
10169b717a3aSMark Cave-Ayland         }
10178b884984SMark Cave-Ayland         error_setg(errp, "PCI: no slot/function available for %s, all in use "
10188b884984SMark Cave-Ayland                    "or reserved", name);
1019315a1350SMichael S. Tsirkin         return NULL;
1020315a1350SMichael S. Tsirkin     found: ;
10218b884984SMark Cave-Ayland     } else if (pci_bus_devfn_reserved(bus, devfn)) {
10228b884984SMark Cave-Ayland         error_setg(errp, "PCI: slot %d function %d not available for %s,"
10238b884984SMark Cave-Ayland                    " reserved",
10248b884984SMark Cave-Ayland                    PCI_SLOT(devfn), PCI_FUNC(devfn), name);
10258b884984SMark Cave-Ayland         return NULL;
10269b717a3aSMark Cave-Ayland     } else if (!pci_bus_devfn_available(bus, devfn)) {
1027133e9b22SMarkus Armbruster         error_setg(errp, "PCI: slot %d function %d not available for %s,"
1028133e9b22SMarkus Armbruster                    " in use by %s",
1029133e9b22SMarkus Armbruster                    PCI_SLOT(devfn), PCI_FUNC(devfn), name,
1030133e9b22SMarkus Armbruster                    bus->devices[devfn]->name);
1031315a1350SMichael S. Tsirkin         return NULL;
10323f1e1478SCao jin     } else if (dev->hotplugged &&
10333f1e1478SCao jin                pci_get_function_0(pci_dev)) {
10343f1e1478SCao jin         error_setg(errp, "PCI: slot %d function 0 already ocuppied by %s,"
10353f1e1478SCao jin                    " new func %s cannot be exposed to guest.",
1036d93ddfb1SMichael S. Tsirkin                    PCI_SLOT(pci_get_function_0(pci_dev)->devfn),
1037d93ddfb1SMichael S. Tsirkin                    pci_get_function_0(pci_dev)->name,
10383f1e1478SCao jin                    name);
10393f1e1478SCao jin 
10403f1e1478SCao jin        return NULL;
1041315a1350SMichael S. Tsirkin     }
1042e00387d5SAvi Kivity 
1043efc8188eSLe Tan     pci_dev->devfn = devfn;
10444a94b3aaSPeter Xu     pci_dev->requester_id_cache = pci_req_id_cache_get(pci_dev);
1045d06bce95SAlexey Kardashevskiy     pstrcpy(pci_dev->name, sizeof(pci_dev->name), name);
1046e00387d5SAvi Kivity 
10473716d590SJason Wang     memory_region_init(&pci_dev->bus_master_container_region, OBJECT(pci_dev),
10483716d590SJason Wang                        "bus master container", UINT64_MAX);
10493716d590SJason Wang     address_space_init(&pci_dev->bus_master_as,
10503716d590SJason Wang                        &pci_dev->bus_master_container_region, pci_dev->name);
10513716d590SJason Wang 
1052b86eacb8SMarcel Apfelbaum     if (qdev_hotplug) {
1053b86eacb8SMarcel Apfelbaum         pci_init_bus_master(pci_dev);
1054b86eacb8SMarcel Apfelbaum     }
1055315a1350SMichael S. Tsirkin     pci_dev->irq_state = 0;
1056315a1350SMichael S. Tsirkin     pci_config_alloc(pci_dev);
1057315a1350SMichael S. Tsirkin 
1058315a1350SMichael S. Tsirkin     pci_config_set_vendor_id(pci_dev->config, pc->vendor_id);
1059315a1350SMichael S. Tsirkin     pci_config_set_device_id(pci_dev->config, pc->device_id);
1060315a1350SMichael S. Tsirkin     pci_config_set_revision(pci_dev->config, pc->revision);
1061315a1350SMichael S. Tsirkin     pci_config_set_class(pci_dev->config, pc->class_id);
1062315a1350SMichael S. Tsirkin 
1063315a1350SMichael S. Tsirkin     if (!pc->is_bridge) {
1064315a1350SMichael S. Tsirkin         if (pc->subsystem_vendor_id || pc->subsystem_id) {
1065315a1350SMichael S. Tsirkin             pci_set_word(pci_dev->config + PCI_SUBSYSTEM_VENDOR_ID,
1066315a1350SMichael S. Tsirkin                          pc->subsystem_vendor_id);
1067315a1350SMichael S. Tsirkin             pci_set_word(pci_dev->config + PCI_SUBSYSTEM_ID,
1068315a1350SMichael S. Tsirkin                          pc->subsystem_id);
1069315a1350SMichael S. Tsirkin         } else {
1070315a1350SMichael S. Tsirkin             pci_set_default_subsystem_id(pci_dev);
1071315a1350SMichael S. Tsirkin         }
1072315a1350SMichael S. Tsirkin     } else {
1073315a1350SMichael S. Tsirkin         /* subsystem_vendor_id/subsystem_id are only for header type 0 */
1074315a1350SMichael S. Tsirkin         assert(!pc->subsystem_vendor_id);
1075315a1350SMichael S. Tsirkin         assert(!pc->subsystem_id);
1076315a1350SMichael S. Tsirkin     }
1077315a1350SMichael S. Tsirkin     pci_init_cmask(pci_dev);
1078315a1350SMichael S. Tsirkin     pci_init_wmask(pci_dev);
1079315a1350SMichael S. Tsirkin     pci_init_w1cmask(pci_dev);
1080315a1350SMichael S. Tsirkin     if (pc->is_bridge) {
1081315a1350SMichael S. Tsirkin         pci_init_mask_bridge(pci_dev);
1082315a1350SMichael S. Tsirkin     }
1083133e9b22SMarkus Armbruster     pci_init_multifunction(bus, pci_dev, &local_err);
1084133e9b22SMarkus Armbruster     if (local_err) {
1085133e9b22SMarkus Armbruster         error_propagate(errp, local_err);
108630607764SMarcel Apfelbaum         do_pci_unregister_device(pci_dev);
1087315a1350SMichael S. Tsirkin         return NULL;
1088315a1350SMichael S. Tsirkin     }
1089315a1350SMichael S. Tsirkin 
1090315a1350SMichael S. Tsirkin     if (!config_read)
1091315a1350SMichael S. Tsirkin         config_read = pci_default_read_config;
1092315a1350SMichael S. Tsirkin     if (!config_write)
1093315a1350SMichael S. Tsirkin         config_write = pci_default_write_config;
1094315a1350SMichael S. Tsirkin     pci_dev->config_read = config_read;
1095315a1350SMichael S. Tsirkin     pci_dev->config_write = config_write;
1096315a1350SMichael S. Tsirkin     bus->devices[devfn] = pci_dev;
1097315a1350SMichael S. Tsirkin     pci_dev->version_id = 2; /* Current pci device vmstate version */
1098315a1350SMichael S. Tsirkin     return pci_dev;
1099315a1350SMichael S. Tsirkin }
1100315a1350SMichael S. Tsirkin 
1101315a1350SMichael S. Tsirkin static void pci_unregister_io_regions(PCIDevice *pci_dev)
1102315a1350SMichael S. Tsirkin {
1103315a1350SMichael S. Tsirkin     PCIIORegion *r;
1104315a1350SMichael S. Tsirkin     int i;
1105315a1350SMichael S. Tsirkin 
1106315a1350SMichael S. Tsirkin     for(i = 0; i < PCI_NUM_REGIONS; i++) {
1107315a1350SMichael S. Tsirkin         r = &pci_dev->io_regions[i];
1108315a1350SMichael S. Tsirkin         if (!r->size || r->addr == PCI_BAR_UNMAPPED)
1109315a1350SMichael S. Tsirkin             continue;
1110315a1350SMichael S. Tsirkin         memory_region_del_subregion(r->address_space, r->memory);
1111315a1350SMichael S. Tsirkin     }
1112e01fd687SAlex Williamson 
1113e01fd687SAlex Williamson     pci_unregister_vga(pci_dev);
1114315a1350SMichael S. Tsirkin }
1115315a1350SMichael S. Tsirkin 
1116133e9b22SMarkus Armbruster static void pci_qdev_unrealize(DeviceState *dev, Error **errp)
1117315a1350SMichael S. Tsirkin {
1118315a1350SMichael S. Tsirkin     PCIDevice *pci_dev = PCI_DEVICE(dev);
1119315a1350SMichael S. Tsirkin     PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev);
1120315a1350SMichael S. Tsirkin 
1121315a1350SMichael S. Tsirkin     pci_unregister_io_regions(pci_dev);
1122315a1350SMichael S. Tsirkin     pci_del_option_rom(pci_dev);
1123315a1350SMichael S. Tsirkin 
1124315a1350SMichael S. Tsirkin     if (pc->exit) {
1125315a1350SMichael S. Tsirkin         pc->exit(pci_dev);
1126315a1350SMichael S. Tsirkin     }
1127315a1350SMichael S. Tsirkin 
11283936161fSHerongguang (Stephen)     pci_device_deassert_intx(pci_dev);
1129315a1350SMichael S. Tsirkin     do_pci_unregister_device(pci_dev);
1130315a1350SMichael S. Tsirkin }
1131315a1350SMichael S. Tsirkin 
1132315a1350SMichael S. Tsirkin void pci_register_bar(PCIDevice *pci_dev, int region_num,
1133315a1350SMichael S. Tsirkin                       uint8_t type, MemoryRegion *memory)
1134315a1350SMichael S. Tsirkin {
1135315a1350SMichael S. Tsirkin     PCIIORegion *r;
11365178ecd8SCao jin     uint32_t addr; /* offset in pci config space */
1137315a1350SMichael S. Tsirkin     uint64_t wmask;
1138315a1350SMichael S. Tsirkin     pcibus_t size = memory_region_size(memory);
1139315a1350SMichael S. Tsirkin 
1140315a1350SMichael S. Tsirkin     assert(region_num >= 0);
1141315a1350SMichael S. Tsirkin     assert(region_num < PCI_NUM_REGIONS);
1142315a1350SMichael S. Tsirkin     if (size & (size-1)) {
11430151abe4SAlistair Francis         error_report("ERROR: PCI region size must be pow2 "
11440151abe4SAlistair Francis                     "type=0x%x, size=0x%"FMT_PCIBUS"", type, size);
1145315a1350SMichael S. Tsirkin         exit(1);
1146315a1350SMichael S. Tsirkin     }
1147315a1350SMichael S. Tsirkin 
1148315a1350SMichael S. Tsirkin     r = &pci_dev->io_regions[region_num];
1149315a1350SMichael S. Tsirkin     r->addr = PCI_BAR_UNMAPPED;
1150315a1350SMichael S. Tsirkin     r->size = size;
1151315a1350SMichael S. Tsirkin     r->type = type;
11525178ecd8SCao jin     r->memory = memory;
11535178ecd8SCao jin     r->address_space = type & PCI_BASE_ADDRESS_SPACE_IO
1154fd56e061SDavid Gibson                         ? pci_get_bus(pci_dev)->address_space_io
1155fd56e061SDavid Gibson                         : pci_get_bus(pci_dev)->address_space_mem;
1156315a1350SMichael S. Tsirkin 
1157315a1350SMichael S. Tsirkin     wmask = ~(size - 1);
1158315a1350SMichael S. Tsirkin     if (region_num == PCI_ROM_SLOT) {
1159315a1350SMichael S. Tsirkin         /* ROM enable bit is writable */
1160315a1350SMichael S. Tsirkin         wmask |= PCI_ROM_ADDRESS_ENABLE;
1161315a1350SMichael S. Tsirkin     }
11625178ecd8SCao jin 
11635178ecd8SCao jin     addr = pci_bar(pci_dev, region_num);
1164315a1350SMichael S. Tsirkin     pci_set_long(pci_dev->config + addr, type);
11655178ecd8SCao jin 
1166315a1350SMichael S. Tsirkin     if (!(r->type & PCI_BASE_ADDRESS_SPACE_IO) &&
1167315a1350SMichael S. Tsirkin         r->type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
1168315a1350SMichael S. Tsirkin         pci_set_quad(pci_dev->wmask + addr, wmask);
1169315a1350SMichael S. Tsirkin         pci_set_quad(pci_dev->cmask + addr, ~0ULL);
1170315a1350SMichael S. Tsirkin     } else {
1171315a1350SMichael S. Tsirkin         pci_set_long(pci_dev->wmask + addr, wmask & 0xffffffff);
1172315a1350SMichael S. Tsirkin         pci_set_long(pci_dev->cmask + addr, 0xffffffff);
1173315a1350SMichael S. Tsirkin     }
1174315a1350SMichael S. Tsirkin }
1175315a1350SMichael S. Tsirkin 
1176e01fd687SAlex Williamson static void pci_update_vga(PCIDevice *pci_dev)
1177e01fd687SAlex Williamson {
1178e01fd687SAlex Williamson     uint16_t cmd;
1179e01fd687SAlex Williamson 
1180e01fd687SAlex Williamson     if (!pci_dev->has_vga) {
1181e01fd687SAlex Williamson         return;
1182e01fd687SAlex Williamson     }
1183e01fd687SAlex Williamson 
1184e01fd687SAlex Williamson     cmd = pci_get_word(pci_dev->config + PCI_COMMAND);
1185e01fd687SAlex Williamson 
1186e01fd687SAlex Williamson     memory_region_set_enabled(pci_dev->vga_regions[QEMU_PCI_VGA_MEM],
1187e01fd687SAlex Williamson                               cmd & PCI_COMMAND_MEMORY);
1188e01fd687SAlex Williamson     memory_region_set_enabled(pci_dev->vga_regions[QEMU_PCI_VGA_IO_LO],
1189e01fd687SAlex Williamson                               cmd & PCI_COMMAND_IO);
1190e01fd687SAlex Williamson     memory_region_set_enabled(pci_dev->vga_regions[QEMU_PCI_VGA_IO_HI],
1191e01fd687SAlex Williamson                               cmd & PCI_COMMAND_IO);
1192e01fd687SAlex Williamson }
1193e01fd687SAlex Williamson 
1194e01fd687SAlex Williamson void pci_register_vga(PCIDevice *pci_dev, MemoryRegion *mem,
1195e01fd687SAlex Williamson                       MemoryRegion *io_lo, MemoryRegion *io_hi)
1196e01fd687SAlex Williamson {
1197fd56e061SDavid Gibson     PCIBus *bus = pci_get_bus(pci_dev);
1198fd56e061SDavid Gibson 
1199e01fd687SAlex Williamson     assert(!pci_dev->has_vga);
1200e01fd687SAlex Williamson 
1201e01fd687SAlex Williamson     assert(memory_region_size(mem) == QEMU_PCI_VGA_MEM_SIZE);
1202e01fd687SAlex Williamson     pci_dev->vga_regions[QEMU_PCI_VGA_MEM] = mem;
1203fd56e061SDavid Gibson     memory_region_add_subregion_overlap(bus->address_space_mem,
1204e01fd687SAlex Williamson                                         QEMU_PCI_VGA_MEM_BASE, mem, 1);
1205e01fd687SAlex Williamson 
1206e01fd687SAlex Williamson     assert(memory_region_size(io_lo) == QEMU_PCI_VGA_IO_LO_SIZE);
1207e01fd687SAlex Williamson     pci_dev->vga_regions[QEMU_PCI_VGA_IO_LO] = io_lo;
1208fd56e061SDavid Gibson     memory_region_add_subregion_overlap(bus->address_space_io,
1209e01fd687SAlex Williamson                                         QEMU_PCI_VGA_IO_LO_BASE, io_lo, 1);
1210e01fd687SAlex Williamson 
1211e01fd687SAlex Williamson     assert(memory_region_size(io_hi) == QEMU_PCI_VGA_IO_HI_SIZE);
1212e01fd687SAlex Williamson     pci_dev->vga_regions[QEMU_PCI_VGA_IO_HI] = io_hi;
1213fd56e061SDavid Gibson     memory_region_add_subregion_overlap(bus->address_space_io,
1214e01fd687SAlex Williamson                                         QEMU_PCI_VGA_IO_HI_BASE, io_hi, 1);
1215e01fd687SAlex Williamson     pci_dev->has_vga = true;
1216e01fd687SAlex Williamson 
1217e01fd687SAlex Williamson     pci_update_vga(pci_dev);
1218e01fd687SAlex Williamson }
1219e01fd687SAlex Williamson 
1220e01fd687SAlex Williamson void pci_unregister_vga(PCIDevice *pci_dev)
1221e01fd687SAlex Williamson {
1222fd56e061SDavid Gibson     PCIBus *bus = pci_get_bus(pci_dev);
1223fd56e061SDavid Gibson 
1224e01fd687SAlex Williamson     if (!pci_dev->has_vga) {
1225e01fd687SAlex Williamson         return;
1226e01fd687SAlex Williamson     }
1227e01fd687SAlex Williamson 
1228fd56e061SDavid Gibson     memory_region_del_subregion(bus->address_space_mem,
1229e01fd687SAlex Williamson                                 pci_dev->vga_regions[QEMU_PCI_VGA_MEM]);
1230fd56e061SDavid Gibson     memory_region_del_subregion(bus->address_space_io,
1231e01fd687SAlex Williamson                                 pci_dev->vga_regions[QEMU_PCI_VGA_IO_LO]);
1232fd56e061SDavid Gibson     memory_region_del_subregion(bus->address_space_io,
1233e01fd687SAlex Williamson                                 pci_dev->vga_regions[QEMU_PCI_VGA_IO_HI]);
1234e01fd687SAlex Williamson     pci_dev->has_vga = false;
1235e01fd687SAlex Williamson }
1236e01fd687SAlex Williamson 
1237315a1350SMichael S. Tsirkin pcibus_t pci_get_bar_addr(PCIDevice *pci_dev, int region_num)
1238315a1350SMichael S. Tsirkin {
1239315a1350SMichael S. Tsirkin     return pci_dev->io_regions[region_num].addr;
1240315a1350SMichael S. Tsirkin }
1241315a1350SMichael S. Tsirkin 
1242315a1350SMichael S. Tsirkin static pcibus_t pci_bar_address(PCIDevice *d,
1243315a1350SMichael S. Tsirkin                                 int reg, uint8_t type, pcibus_t size)
1244315a1350SMichael S. Tsirkin {
1245315a1350SMichael S. Tsirkin     pcibus_t new_addr, last_addr;
1246315a1350SMichael S. Tsirkin     int bar = pci_bar(d, reg);
1247315a1350SMichael S. Tsirkin     uint16_t cmd = pci_get_word(d->config + PCI_COMMAND);
1248e4024630SLaurent Vivier     Object *machine = qdev_get_machine();
1249e4024630SLaurent Vivier     ObjectClass *oc = object_get_class(machine);
1250e4024630SLaurent Vivier     MachineClass *mc = MACHINE_CLASS(oc);
1251e4024630SLaurent Vivier     bool allow_0_address = mc->pci_allow_0_address;
1252315a1350SMichael S. Tsirkin 
1253315a1350SMichael S. Tsirkin     if (type & PCI_BASE_ADDRESS_SPACE_IO) {
1254315a1350SMichael S. Tsirkin         if (!(cmd & PCI_COMMAND_IO)) {
1255315a1350SMichael S. Tsirkin             return PCI_BAR_UNMAPPED;
1256315a1350SMichael S. Tsirkin         }
1257315a1350SMichael S. Tsirkin         new_addr = pci_get_long(d->config + bar) & ~(size - 1);
1258315a1350SMichael S. Tsirkin         last_addr = new_addr + size - 1;
12599f1a029aSHervé Poussineau         /* Check if 32 bit BAR wraps around explicitly.
12609f1a029aSHervé Poussineau          * TODO: make priorities correct and remove this work around.
12619f1a029aSHervé Poussineau          */
1262e4024630SLaurent Vivier         if (last_addr <= new_addr || last_addr >= UINT32_MAX ||
1263e4024630SLaurent Vivier             (!allow_0_address && new_addr == 0)) {
1264315a1350SMichael S. Tsirkin             return PCI_BAR_UNMAPPED;
1265315a1350SMichael S. Tsirkin         }
1266315a1350SMichael S. Tsirkin         return new_addr;
1267315a1350SMichael S. Tsirkin     }
1268315a1350SMichael S. Tsirkin 
1269315a1350SMichael S. Tsirkin     if (!(cmd & PCI_COMMAND_MEMORY)) {
1270315a1350SMichael S. Tsirkin         return PCI_BAR_UNMAPPED;
1271315a1350SMichael S. Tsirkin     }
1272315a1350SMichael S. Tsirkin     if (type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
1273315a1350SMichael S. Tsirkin         new_addr = pci_get_quad(d->config + bar);
1274315a1350SMichael S. Tsirkin     } else {
1275315a1350SMichael S. Tsirkin         new_addr = pci_get_long(d->config + bar);
1276315a1350SMichael S. Tsirkin     }
1277315a1350SMichael S. Tsirkin     /* the ROM slot has a specific enable bit */
1278315a1350SMichael S. Tsirkin     if (reg == PCI_ROM_SLOT && !(new_addr & PCI_ROM_ADDRESS_ENABLE)) {
1279315a1350SMichael S. Tsirkin         return PCI_BAR_UNMAPPED;
1280315a1350SMichael S. Tsirkin     }
1281315a1350SMichael S. Tsirkin     new_addr &= ~(size - 1);
1282315a1350SMichael S. Tsirkin     last_addr = new_addr + size - 1;
1283315a1350SMichael S. Tsirkin     /* NOTE: we do not support wrapping */
1284315a1350SMichael S. Tsirkin     /* XXX: as we cannot support really dynamic
1285315a1350SMichael S. Tsirkin        mappings, we handle specific values as invalid
1286315a1350SMichael S. Tsirkin        mappings. */
1287e4024630SLaurent Vivier     if (last_addr <= new_addr || last_addr == PCI_BAR_UNMAPPED ||
1288e4024630SLaurent Vivier         (!allow_0_address && new_addr == 0)) {
1289315a1350SMichael S. Tsirkin         return PCI_BAR_UNMAPPED;
1290315a1350SMichael S. Tsirkin     }
1291315a1350SMichael S. Tsirkin 
1292315a1350SMichael S. Tsirkin     /* Now pcibus_t is 64bit.
1293315a1350SMichael S. Tsirkin      * Check if 32 bit BAR wraps around explicitly.
1294315a1350SMichael S. Tsirkin      * Without this, PC ide doesn't work well.
1295315a1350SMichael S. Tsirkin      * TODO: remove this work around.
1296315a1350SMichael S. Tsirkin      */
1297315a1350SMichael S. Tsirkin     if  (!(type & PCI_BASE_ADDRESS_MEM_TYPE_64) && last_addr >= UINT32_MAX) {
1298315a1350SMichael S. Tsirkin         return PCI_BAR_UNMAPPED;
1299315a1350SMichael S. Tsirkin     }
1300315a1350SMichael S. Tsirkin 
1301315a1350SMichael S. Tsirkin     /*
1302315a1350SMichael S. Tsirkin      * OS is allowed to set BAR beyond its addressable
1303315a1350SMichael S. Tsirkin      * bits. For example, 32 bit OS can set 64bit bar
1304315a1350SMichael S. Tsirkin      * to >4G. Check it. TODO: we might need to support
1305315a1350SMichael S. Tsirkin      * it in the future for e.g. PAE.
1306315a1350SMichael S. Tsirkin      */
1307315a1350SMichael S. Tsirkin     if (last_addr >= HWADDR_MAX) {
1308315a1350SMichael S. Tsirkin         return PCI_BAR_UNMAPPED;
1309315a1350SMichael S. Tsirkin     }
1310315a1350SMichael S. Tsirkin 
1311315a1350SMichael S. Tsirkin     return new_addr;
1312315a1350SMichael S. Tsirkin }
1313315a1350SMichael S. Tsirkin 
1314315a1350SMichael S. Tsirkin static void pci_update_mappings(PCIDevice *d)
1315315a1350SMichael S. Tsirkin {
1316315a1350SMichael S. Tsirkin     PCIIORegion *r;
1317315a1350SMichael S. Tsirkin     int i;
1318315a1350SMichael S. Tsirkin     pcibus_t new_addr;
1319315a1350SMichael S. Tsirkin 
1320315a1350SMichael S. Tsirkin     for(i = 0; i < PCI_NUM_REGIONS; i++) {
1321315a1350SMichael S. Tsirkin         r = &d->io_regions[i];
1322315a1350SMichael S. Tsirkin 
1323315a1350SMichael S. Tsirkin         /* this region isn't registered */
1324315a1350SMichael S. Tsirkin         if (!r->size)
1325315a1350SMichael S. Tsirkin             continue;
1326315a1350SMichael S. Tsirkin 
1327315a1350SMichael S. Tsirkin         new_addr = pci_bar_address(d, i, r->type, r->size);
1328315a1350SMichael S. Tsirkin 
1329315a1350SMichael S. Tsirkin         /* This bar isn't changed */
1330315a1350SMichael S. Tsirkin         if (new_addr == r->addr)
1331315a1350SMichael S. Tsirkin             continue;
1332315a1350SMichael S. Tsirkin 
1333315a1350SMichael S. Tsirkin         /* now do the real mapping */
1334315a1350SMichael S. Tsirkin         if (r->addr != PCI_BAR_UNMAPPED) {
1335fd56e061SDavid Gibson             trace_pci_update_mappings_del(d, pci_dev_bus_num(d),
13367828d750SDon Koch                                           PCI_SLOT(d->devfn),
13370f288f85SLaszlo Ersek                                           PCI_FUNC(d->devfn),
13387828d750SDon Koch                                           i, r->addr, r->size);
1339315a1350SMichael S. Tsirkin             memory_region_del_subregion(r->address_space, r->memory);
1340315a1350SMichael S. Tsirkin         }
1341315a1350SMichael S. Tsirkin         r->addr = new_addr;
1342315a1350SMichael S. Tsirkin         if (r->addr != PCI_BAR_UNMAPPED) {
1343fd56e061SDavid Gibson             trace_pci_update_mappings_add(d, pci_dev_bus_num(d),
13447828d750SDon Koch                                           PCI_SLOT(d->devfn),
13450f288f85SLaszlo Ersek                                           PCI_FUNC(d->devfn),
13467828d750SDon Koch                                           i, r->addr, r->size);
1347315a1350SMichael S. Tsirkin             memory_region_add_subregion_overlap(r->address_space,
1348315a1350SMichael S. Tsirkin                                                 r->addr, r->memory, 1);
1349315a1350SMichael S. Tsirkin         }
1350315a1350SMichael S. Tsirkin     }
1351e01fd687SAlex Williamson 
1352e01fd687SAlex Williamson     pci_update_vga(d);
1353315a1350SMichael S. Tsirkin }
1354315a1350SMichael S. Tsirkin 
1355315a1350SMichael S. Tsirkin static inline int pci_irq_disabled(PCIDevice *d)
1356315a1350SMichael S. Tsirkin {
1357315a1350SMichael S. Tsirkin     return pci_get_word(d->config + PCI_COMMAND) & PCI_COMMAND_INTX_DISABLE;
1358315a1350SMichael S. Tsirkin }
1359315a1350SMichael S. Tsirkin 
1360315a1350SMichael S. Tsirkin /* Called after interrupt disabled field update in config space,
1361315a1350SMichael S. Tsirkin  * assert/deassert interrupts if necessary.
1362315a1350SMichael S. Tsirkin  * Gets original interrupt disable bit value (before update). */
1363315a1350SMichael S. Tsirkin static void pci_update_irq_disabled(PCIDevice *d, int was_irq_disabled)
1364315a1350SMichael S. Tsirkin {
1365315a1350SMichael S. Tsirkin     int i, disabled = pci_irq_disabled(d);
1366315a1350SMichael S. Tsirkin     if (disabled == was_irq_disabled)
1367315a1350SMichael S. Tsirkin         return;
1368315a1350SMichael S. Tsirkin     for (i = 0; i < PCI_NUM_PINS; ++i) {
1369315a1350SMichael S. Tsirkin         int state = pci_irq_state(d, i);
1370315a1350SMichael S. Tsirkin         pci_change_irq_level(d, i, disabled ? -state : state);
1371315a1350SMichael S. Tsirkin     }
1372315a1350SMichael S. Tsirkin }
1373315a1350SMichael S. Tsirkin 
1374315a1350SMichael S. Tsirkin uint32_t pci_default_read_config(PCIDevice *d,
1375315a1350SMichael S. Tsirkin                                  uint32_t address, int len)
1376315a1350SMichael S. Tsirkin {
1377315a1350SMichael S. Tsirkin     uint32_t val = 0;
1378315a1350SMichael S. Tsirkin 
1379727b4866SAlex Williamson     if (pci_is_express_downstream_port(d) &&
1380727b4866SAlex Williamson         ranges_overlap(address, len, d->exp.exp_cap + PCI_EXP_LNKSTA, 2)) {
1381727b4866SAlex Williamson         pcie_sync_bridge_lnk(d);
1382727b4866SAlex Williamson     }
1383315a1350SMichael S. Tsirkin     memcpy(&val, d->config + address, len);
1384315a1350SMichael S. Tsirkin     return le32_to_cpu(val);
1385315a1350SMichael S. Tsirkin }
1386315a1350SMichael S. Tsirkin 
1387d7efb7e0SKnut Omang void pci_default_write_config(PCIDevice *d, uint32_t addr, uint32_t val_in, int l)
1388315a1350SMichael S. Tsirkin {
1389315a1350SMichael S. Tsirkin     int i, was_irq_disabled = pci_irq_disabled(d);
1390d7efb7e0SKnut Omang     uint32_t val = val_in;
1391315a1350SMichael S. Tsirkin 
1392315a1350SMichael S. Tsirkin     for (i = 0; i < l; val >>= 8, ++i) {
1393315a1350SMichael S. Tsirkin         uint8_t wmask = d->wmask[addr + i];
1394315a1350SMichael S. Tsirkin         uint8_t w1cmask = d->w1cmask[addr + i];
1395315a1350SMichael S. Tsirkin         assert(!(wmask & w1cmask));
1396315a1350SMichael S. Tsirkin         d->config[addr + i] = (d->config[addr + i] & ~wmask) | (val & wmask);
1397315a1350SMichael S. Tsirkin         d->config[addr + i] &= ~(val & w1cmask); /* W1C: Write 1 to Clear */
1398315a1350SMichael S. Tsirkin     }
1399315a1350SMichael S. Tsirkin     if (ranges_overlap(addr, l, PCI_BASE_ADDRESS_0, 24) ||
1400315a1350SMichael S. Tsirkin         ranges_overlap(addr, l, PCI_ROM_ADDRESS, 4) ||
1401315a1350SMichael S. Tsirkin         ranges_overlap(addr, l, PCI_ROM_ADDRESS1, 4) ||
1402315a1350SMichael S. Tsirkin         range_covers_byte(addr, l, PCI_COMMAND))
1403315a1350SMichael S. Tsirkin         pci_update_mappings(d);
1404315a1350SMichael S. Tsirkin 
1405315a1350SMichael S. Tsirkin     if (range_covers_byte(addr, l, PCI_COMMAND)) {
1406315a1350SMichael S. Tsirkin         pci_update_irq_disabled(d, was_irq_disabled);
1407315a1350SMichael S. Tsirkin         memory_region_set_enabled(&d->bus_master_enable_region,
1408315a1350SMichael S. Tsirkin                                   pci_get_word(d->config + PCI_COMMAND)
1409315a1350SMichael S. Tsirkin                                     & PCI_COMMAND_MASTER);
1410315a1350SMichael S. Tsirkin     }
1411315a1350SMichael S. Tsirkin 
1412d7efb7e0SKnut Omang     msi_write_config(d, addr, val_in, l);
1413d7efb7e0SKnut Omang     msix_write_config(d, addr, val_in, l);
1414315a1350SMichael S. Tsirkin }
1415315a1350SMichael S. Tsirkin 
1416315a1350SMichael S. Tsirkin /***********************************************************/
1417315a1350SMichael S. Tsirkin /* generic PCI irq support */
1418315a1350SMichael S. Tsirkin 
1419315a1350SMichael S. Tsirkin /* 0 <= irq_num <= 3. level must be 0 or 1 */
1420d98f08f5SMarcel Apfelbaum static void pci_irq_handler(void *opaque, int irq_num, int level)
1421315a1350SMichael S. Tsirkin {
1422315a1350SMichael S. Tsirkin     PCIDevice *pci_dev = opaque;
1423315a1350SMichael S. Tsirkin     int change;
1424315a1350SMichael S. Tsirkin 
1425315a1350SMichael S. Tsirkin     change = level - pci_irq_state(pci_dev, irq_num);
1426315a1350SMichael S. Tsirkin     if (!change)
1427315a1350SMichael S. Tsirkin         return;
1428315a1350SMichael S. Tsirkin 
1429315a1350SMichael S. Tsirkin     pci_set_irq_state(pci_dev, irq_num, level);
1430315a1350SMichael S. Tsirkin     pci_update_irq_status(pci_dev);
1431315a1350SMichael S. Tsirkin     if (pci_irq_disabled(pci_dev))
1432315a1350SMichael S. Tsirkin         return;
1433315a1350SMichael S. Tsirkin     pci_change_irq_level(pci_dev, irq_num, change);
1434315a1350SMichael S. Tsirkin }
1435315a1350SMichael S. Tsirkin 
1436d98f08f5SMarcel Apfelbaum static inline int pci_intx(PCIDevice *pci_dev)
1437d98f08f5SMarcel Apfelbaum {
1438d98f08f5SMarcel Apfelbaum     return pci_get_byte(pci_dev->config + PCI_INTERRUPT_PIN) - 1;
1439d98f08f5SMarcel Apfelbaum }
1440d98f08f5SMarcel Apfelbaum 
1441d98f08f5SMarcel Apfelbaum qemu_irq pci_allocate_irq(PCIDevice *pci_dev)
1442d98f08f5SMarcel Apfelbaum {
1443d98f08f5SMarcel Apfelbaum     int intx = pci_intx(pci_dev);
1444d98f08f5SMarcel Apfelbaum 
1445d98f08f5SMarcel Apfelbaum     return qemu_allocate_irq(pci_irq_handler, pci_dev, intx);
1446d98f08f5SMarcel Apfelbaum }
1447d98f08f5SMarcel Apfelbaum 
1448d98f08f5SMarcel Apfelbaum void pci_set_irq(PCIDevice *pci_dev, int level)
1449d98f08f5SMarcel Apfelbaum {
1450d98f08f5SMarcel Apfelbaum     int intx = pci_intx(pci_dev);
1451d98f08f5SMarcel Apfelbaum     pci_irq_handler(pci_dev, intx, level);
1452d98f08f5SMarcel Apfelbaum }
1453d98f08f5SMarcel Apfelbaum 
1454315a1350SMichael S. Tsirkin /* Special hooks used by device assignment */
1455315a1350SMichael S. Tsirkin void pci_bus_set_route_irq_fn(PCIBus *bus, pci_route_irq_fn route_intx_to_irq)
1456315a1350SMichael S. Tsirkin {
14570889464aSAlex Williamson     assert(pci_bus_is_root(bus));
1458315a1350SMichael S. Tsirkin     bus->route_intx_to_irq = route_intx_to_irq;
1459315a1350SMichael S. Tsirkin }
1460315a1350SMichael S. Tsirkin 
1461315a1350SMichael S. Tsirkin PCIINTxRoute pci_device_route_intx_to_irq(PCIDevice *dev, int pin)
1462315a1350SMichael S. Tsirkin {
1463315a1350SMichael S. Tsirkin     PCIBus *bus;
1464315a1350SMichael S. Tsirkin 
1465315a1350SMichael S. Tsirkin     do {
1466fd56e061SDavid Gibson         bus = pci_get_bus(dev);
1467315a1350SMichael S. Tsirkin         pin = bus->map_irq(dev, pin);
1468315a1350SMichael S. Tsirkin         dev = bus->parent_dev;
1469315a1350SMichael S. Tsirkin     } while (dev);
1470315a1350SMichael S. Tsirkin 
1471315a1350SMichael S. Tsirkin     if (!bus->route_intx_to_irq) {
1472312fd5f2SMarkus Armbruster         error_report("PCI: Bug - unimplemented PCI INTx routing (%s)",
1473315a1350SMichael S. Tsirkin                      object_get_typename(OBJECT(bus->qbus.parent)));
1474315a1350SMichael S. Tsirkin         return (PCIINTxRoute) { PCI_INTX_DISABLED, -1 };
1475315a1350SMichael S. Tsirkin     }
1476315a1350SMichael S. Tsirkin 
1477315a1350SMichael S. Tsirkin     return bus->route_intx_to_irq(bus->irq_opaque, pin);
1478315a1350SMichael S. Tsirkin }
1479315a1350SMichael S. Tsirkin 
1480315a1350SMichael S. Tsirkin bool pci_intx_route_changed(PCIINTxRoute *old, PCIINTxRoute *new)
1481315a1350SMichael S. Tsirkin {
1482315a1350SMichael S. Tsirkin     return old->mode != new->mode || old->irq != new->irq;
1483315a1350SMichael S. Tsirkin }
1484315a1350SMichael S. Tsirkin 
1485315a1350SMichael S. Tsirkin void pci_bus_fire_intx_routing_notifier(PCIBus *bus)
1486315a1350SMichael S. Tsirkin {
1487315a1350SMichael S. Tsirkin     PCIDevice *dev;
1488315a1350SMichael S. Tsirkin     PCIBus *sec;
1489315a1350SMichael S. Tsirkin     int i;
1490315a1350SMichael S. Tsirkin 
1491315a1350SMichael S. Tsirkin     for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
1492315a1350SMichael S. Tsirkin         dev = bus->devices[i];
1493315a1350SMichael S. Tsirkin         if (dev && dev->intx_routing_notifier) {
1494315a1350SMichael S. Tsirkin             dev->intx_routing_notifier(dev);
1495315a1350SMichael S. Tsirkin         }
1496e5368f0dSAlex Williamson     }
1497e5368f0dSAlex Williamson 
1498315a1350SMichael S. Tsirkin     QLIST_FOREACH(sec, &bus->child, sibling) {
1499315a1350SMichael S. Tsirkin         pci_bus_fire_intx_routing_notifier(sec);
1500315a1350SMichael S. Tsirkin     }
1501315a1350SMichael S. Tsirkin }
1502315a1350SMichael S. Tsirkin 
1503315a1350SMichael S. Tsirkin void pci_device_set_intx_routing_notifier(PCIDevice *dev,
1504315a1350SMichael S. Tsirkin                                           PCIINTxRoutingNotifier notifier)
1505315a1350SMichael S. Tsirkin {
1506315a1350SMichael S. Tsirkin     dev->intx_routing_notifier = notifier;
1507315a1350SMichael S. Tsirkin }
1508315a1350SMichael S. Tsirkin 
1509315a1350SMichael S. Tsirkin /*
1510315a1350SMichael S. Tsirkin  * PCI-to-PCI bridge specification
1511315a1350SMichael S. Tsirkin  * 9.1: Interrupt routing. Table 9-1
1512315a1350SMichael S. Tsirkin  *
1513315a1350SMichael S. Tsirkin  * the PCI Express Base Specification, Revision 2.1
1514315a1350SMichael S. Tsirkin  * 2.2.8.1: INTx interrutp signaling - Rules
1515315a1350SMichael S. Tsirkin  *          the Implementation Note
1516315a1350SMichael S. Tsirkin  *          Table 2-20
1517315a1350SMichael S. Tsirkin  */
1518315a1350SMichael S. Tsirkin /*
1519315a1350SMichael S. Tsirkin  * 0 <= pin <= 3 0 = INTA, 1 = INTB, 2 = INTC, 3 = INTD
1520315a1350SMichael S. Tsirkin  * 0-origin unlike PCI interrupt pin register.
1521315a1350SMichael S. Tsirkin  */
1522315a1350SMichael S. Tsirkin int pci_swizzle_map_irq_fn(PCIDevice *pci_dev, int pin)
1523315a1350SMichael S. Tsirkin {
1524e8ec4adfSGreg Kurz     return pci_swizzle(PCI_SLOT(pci_dev->devfn), pin);
1525315a1350SMichael S. Tsirkin }
1526315a1350SMichael S. Tsirkin 
1527315a1350SMichael S. Tsirkin /***********************************************************/
1528315a1350SMichael S. Tsirkin /* monitor info on PCI */
1529315a1350SMichael S. Tsirkin 
1530315a1350SMichael S. Tsirkin typedef struct {
1531315a1350SMichael S. Tsirkin     uint16_t class;
1532315a1350SMichael S. Tsirkin     const char *desc;
1533315a1350SMichael S. Tsirkin     const char *fw_name;
1534315a1350SMichael S. Tsirkin     uint16_t fw_ign_bits;
1535315a1350SMichael S. Tsirkin } pci_class_desc;
1536315a1350SMichael S. Tsirkin 
1537315a1350SMichael S. Tsirkin static const pci_class_desc pci_class_descriptions[] =
1538315a1350SMichael S. Tsirkin {
1539315a1350SMichael S. Tsirkin     { 0x0001, "VGA controller", "display"},
1540315a1350SMichael S. Tsirkin     { 0x0100, "SCSI controller", "scsi"},
1541315a1350SMichael S. Tsirkin     { 0x0101, "IDE controller", "ide"},
1542315a1350SMichael S. Tsirkin     { 0x0102, "Floppy controller", "fdc"},
1543315a1350SMichael S. Tsirkin     { 0x0103, "IPI controller", "ipi"},
1544315a1350SMichael S. Tsirkin     { 0x0104, "RAID controller", "raid"},
1545315a1350SMichael S. Tsirkin     { 0x0106, "SATA controller"},
1546315a1350SMichael S. Tsirkin     { 0x0107, "SAS controller"},
1547315a1350SMichael S. Tsirkin     { 0x0180, "Storage controller"},
1548315a1350SMichael S. Tsirkin     { 0x0200, "Ethernet controller", "ethernet"},
1549315a1350SMichael S. Tsirkin     { 0x0201, "Token Ring controller", "token-ring"},
1550315a1350SMichael S. Tsirkin     { 0x0202, "FDDI controller", "fddi"},
1551315a1350SMichael S. Tsirkin     { 0x0203, "ATM controller", "atm"},
1552315a1350SMichael S. Tsirkin     { 0x0280, "Network controller"},
1553315a1350SMichael S. Tsirkin     { 0x0300, "VGA controller", "display", 0x00ff},
1554315a1350SMichael S. Tsirkin     { 0x0301, "XGA controller"},
1555315a1350SMichael S. Tsirkin     { 0x0302, "3D controller"},
1556315a1350SMichael S. Tsirkin     { 0x0380, "Display controller"},
1557315a1350SMichael S. Tsirkin     { 0x0400, "Video controller", "video"},
1558315a1350SMichael S. Tsirkin     { 0x0401, "Audio controller", "sound"},
1559315a1350SMichael S. Tsirkin     { 0x0402, "Phone"},
1560315a1350SMichael S. Tsirkin     { 0x0403, "Audio controller", "sound"},
1561315a1350SMichael S. Tsirkin     { 0x0480, "Multimedia controller"},
1562315a1350SMichael S. Tsirkin     { 0x0500, "RAM controller", "memory"},
1563315a1350SMichael S. Tsirkin     { 0x0501, "Flash controller", "flash"},
1564315a1350SMichael S. Tsirkin     { 0x0580, "Memory controller"},
1565315a1350SMichael S. Tsirkin     { 0x0600, "Host bridge", "host"},
1566315a1350SMichael S. Tsirkin     { 0x0601, "ISA bridge", "isa"},
1567315a1350SMichael S. Tsirkin     { 0x0602, "EISA bridge", "eisa"},
1568315a1350SMichael S. Tsirkin     { 0x0603, "MC bridge", "mca"},
15694c41425dSGerd Hoffmann     { 0x0604, "PCI bridge", "pci-bridge"},
1570315a1350SMichael S. Tsirkin     { 0x0605, "PCMCIA bridge", "pcmcia"},
1571315a1350SMichael S. Tsirkin     { 0x0606, "NUBUS bridge", "nubus"},
1572315a1350SMichael S. Tsirkin     { 0x0607, "CARDBUS bridge", "cardbus"},
1573315a1350SMichael S. Tsirkin     { 0x0608, "RACEWAY bridge"},
1574315a1350SMichael S. Tsirkin     { 0x0680, "Bridge"},
1575315a1350SMichael S. Tsirkin     { 0x0700, "Serial port", "serial"},
1576315a1350SMichael S. Tsirkin     { 0x0701, "Parallel port", "parallel"},
1577315a1350SMichael S. Tsirkin     { 0x0800, "Interrupt controller", "interrupt-controller"},
1578315a1350SMichael S. Tsirkin     { 0x0801, "DMA controller", "dma-controller"},
1579315a1350SMichael S. Tsirkin     { 0x0802, "Timer", "timer"},
1580315a1350SMichael S. Tsirkin     { 0x0803, "RTC", "rtc"},
1581315a1350SMichael S. Tsirkin     { 0x0900, "Keyboard", "keyboard"},
1582315a1350SMichael S. Tsirkin     { 0x0901, "Pen", "pen"},
1583315a1350SMichael S. Tsirkin     { 0x0902, "Mouse", "mouse"},
1584315a1350SMichael S. Tsirkin     { 0x0A00, "Dock station", "dock", 0x00ff},
1585315a1350SMichael S. Tsirkin     { 0x0B00, "i386 cpu", "cpu", 0x00ff},
1586315a1350SMichael S. Tsirkin     { 0x0c00, "Fireware contorller", "fireware"},
1587315a1350SMichael S. Tsirkin     { 0x0c01, "Access bus controller", "access-bus"},
1588315a1350SMichael S. Tsirkin     { 0x0c02, "SSA controller", "ssa"},
1589315a1350SMichael S. Tsirkin     { 0x0c03, "USB controller", "usb"},
1590315a1350SMichael S. Tsirkin     { 0x0c04, "Fibre channel controller", "fibre-channel"},
1591315a1350SMichael S. Tsirkin     { 0x0c05, "SMBus"},
1592315a1350SMichael S. Tsirkin     { 0, NULL}
1593315a1350SMichael S. Tsirkin };
1594315a1350SMichael S. Tsirkin 
1595a8eeafdaSGreg Kurz static void pci_for_each_device_under_bus_reverse(PCIBus *bus,
1596a8eeafdaSGreg Kurz                                                   void (*fn)(PCIBus *b,
1597a8eeafdaSGreg Kurz                                                              PCIDevice *d,
1598a8eeafdaSGreg Kurz                                                              void *opaque),
1599a8eeafdaSGreg Kurz                                                   void *opaque)
1600a8eeafdaSGreg Kurz {
1601a8eeafdaSGreg Kurz     PCIDevice *d;
1602a8eeafdaSGreg Kurz     int devfn;
1603a8eeafdaSGreg Kurz 
1604a8eeafdaSGreg Kurz     for (devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) {
1605a8eeafdaSGreg Kurz         d = bus->devices[ARRAY_SIZE(bus->devices) - 1 - devfn];
1606a8eeafdaSGreg Kurz         if (d) {
1607a8eeafdaSGreg Kurz             fn(bus, d, opaque);
1608a8eeafdaSGreg Kurz         }
1609a8eeafdaSGreg Kurz     }
1610a8eeafdaSGreg Kurz }
1611a8eeafdaSGreg Kurz 
1612a8eeafdaSGreg Kurz void pci_for_each_device_reverse(PCIBus *bus, int bus_num,
1613a8eeafdaSGreg Kurz                          void (*fn)(PCIBus *b, PCIDevice *d, void *opaque),
1614a8eeafdaSGreg Kurz                          void *opaque)
1615a8eeafdaSGreg Kurz {
1616a8eeafdaSGreg Kurz     bus = pci_find_bus_nr(bus, bus_num);
1617a8eeafdaSGreg Kurz 
1618a8eeafdaSGreg Kurz     if (bus) {
1619a8eeafdaSGreg Kurz         pci_for_each_device_under_bus_reverse(bus, fn, opaque);
1620a8eeafdaSGreg Kurz     }
1621a8eeafdaSGreg Kurz }
1622a8eeafdaSGreg Kurz 
1623315a1350SMichael S. Tsirkin static void pci_for_each_device_under_bus(PCIBus *bus,
1624315a1350SMichael S. Tsirkin                                           void (*fn)(PCIBus *b, PCIDevice *d,
1625315a1350SMichael S. Tsirkin                                                      void *opaque),
1626315a1350SMichael S. Tsirkin                                           void *opaque)
1627315a1350SMichael S. Tsirkin {
1628315a1350SMichael S. Tsirkin     PCIDevice *d;
1629315a1350SMichael S. Tsirkin     int devfn;
1630315a1350SMichael S. Tsirkin 
1631315a1350SMichael S. Tsirkin     for(devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) {
1632315a1350SMichael S. Tsirkin         d = bus->devices[devfn];
1633315a1350SMichael S. Tsirkin         if (d) {
1634315a1350SMichael S. Tsirkin             fn(bus, d, opaque);
1635315a1350SMichael S. Tsirkin         }
1636315a1350SMichael S. Tsirkin     }
1637315a1350SMichael S. Tsirkin }
1638315a1350SMichael S. Tsirkin 
1639315a1350SMichael S. Tsirkin void pci_for_each_device(PCIBus *bus, int bus_num,
1640315a1350SMichael S. Tsirkin                          void (*fn)(PCIBus *b, PCIDevice *d, void *opaque),
1641315a1350SMichael S. Tsirkin                          void *opaque)
1642315a1350SMichael S. Tsirkin {
1643315a1350SMichael S. Tsirkin     bus = pci_find_bus_nr(bus, bus_num);
1644315a1350SMichael S. Tsirkin 
1645315a1350SMichael S. Tsirkin     if (bus) {
1646315a1350SMichael S. Tsirkin         pci_for_each_device_under_bus(bus, fn, opaque);
1647315a1350SMichael S. Tsirkin     }
1648315a1350SMichael S. Tsirkin }
1649315a1350SMichael S. Tsirkin 
1650315a1350SMichael S. Tsirkin static const pci_class_desc *get_class_desc(int class)
1651315a1350SMichael S. Tsirkin {
1652315a1350SMichael S. Tsirkin     const pci_class_desc *desc;
1653315a1350SMichael S. Tsirkin 
1654315a1350SMichael S. Tsirkin     desc = pci_class_descriptions;
1655315a1350SMichael S. Tsirkin     while (desc->desc && class != desc->class) {
1656315a1350SMichael S. Tsirkin         desc++;
1657315a1350SMichael S. Tsirkin     }
1658315a1350SMichael S. Tsirkin 
1659315a1350SMichael S. Tsirkin     return desc;
1660315a1350SMichael S. Tsirkin }
1661315a1350SMichael S. Tsirkin 
1662315a1350SMichael S. Tsirkin static PciDeviceInfoList *qmp_query_pci_devices(PCIBus *bus, int bus_num);
1663315a1350SMichael S. Tsirkin 
1664315a1350SMichael S. Tsirkin static PciMemoryRegionList *qmp_query_pci_regions(const PCIDevice *dev)
1665315a1350SMichael S. Tsirkin {
1666315a1350SMichael S. Tsirkin     PciMemoryRegionList *head = NULL, *cur_item = NULL;
1667315a1350SMichael S. Tsirkin     int i;
1668315a1350SMichael S. Tsirkin 
1669315a1350SMichael S. Tsirkin     for (i = 0; i < PCI_NUM_REGIONS; i++) {
1670315a1350SMichael S. Tsirkin         const PCIIORegion *r = &dev->io_regions[i];
1671315a1350SMichael S. Tsirkin         PciMemoryRegionList *region;
1672315a1350SMichael S. Tsirkin 
1673315a1350SMichael S. Tsirkin         if (!r->size) {
1674315a1350SMichael S. Tsirkin             continue;
1675315a1350SMichael S. Tsirkin         }
1676315a1350SMichael S. Tsirkin 
1677315a1350SMichael S. Tsirkin         region = g_malloc0(sizeof(*region));
1678315a1350SMichael S. Tsirkin         region->value = g_malloc0(sizeof(*region->value));
1679315a1350SMichael S. Tsirkin 
1680315a1350SMichael S. Tsirkin         if (r->type & PCI_BASE_ADDRESS_SPACE_IO) {
1681315a1350SMichael S. Tsirkin             region->value->type = g_strdup("io");
1682315a1350SMichael S. Tsirkin         } else {
1683315a1350SMichael S. Tsirkin             region->value->type = g_strdup("memory");
1684315a1350SMichael S. Tsirkin             region->value->has_prefetch = true;
1685315a1350SMichael S. Tsirkin             region->value->prefetch = !!(r->type & PCI_BASE_ADDRESS_MEM_PREFETCH);
1686315a1350SMichael S. Tsirkin             region->value->has_mem_type_64 = true;
1687315a1350SMichael S. Tsirkin             region->value->mem_type_64 = !!(r->type & PCI_BASE_ADDRESS_MEM_TYPE_64);
1688315a1350SMichael S. Tsirkin         }
1689315a1350SMichael S. Tsirkin 
1690315a1350SMichael S. Tsirkin         region->value->bar = i;
1691315a1350SMichael S. Tsirkin         region->value->address = r->addr;
1692315a1350SMichael S. Tsirkin         region->value->size = r->size;
1693315a1350SMichael S. Tsirkin 
1694315a1350SMichael S. Tsirkin         /* XXX: waiting for the qapi to support GSList */
1695315a1350SMichael S. Tsirkin         if (!cur_item) {
1696315a1350SMichael S. Tsirkin             head = cur_item = region;
1697315a1350SMichael S. Tsirkin         } else {
1698315a1350SMichael S. Tsirkin             cur_item->next = region;
1699315a1350SMichael S. Tsirkin             cur_item = region;
1700315a1350SMichael S. Tsirkin         }
1701315a1350SMichael S. Tsirkin     }
1702315a1350SMichael S. Tsirkin 
1703315a1350SMichael S. Tsirkin     return head;
1704315a1350SMichael S. Tsirkin }
1705315a1350SMichael S. Tsirkin 
1706315a1350SMichael S. Tsirkin static PciBridgeInfo *qmp_query_pci_bridge(PCIDevice *dev, PCIBus *bus,
1707315a1350SMichael S. Tsirkin                                            int bus_num)
1708315a1350SMichael S. Tsirkin {
1709315a1350SMichael S. Tsirkin     PciBridgeInfo *info;
17109fa02cd1SEric Blake     PciMemoryRange *range;
1711315a1350SMichael S. Tsirkin 
17129fa02cd1SEric Blake     info = g_new0(PciBridgeInfo, 1);
1713315a1350SMichael S. Tsirkin 
17149fa02cd1SEric Blake     info->bus = g_new0(PciBusInfo, 1);
17159fa02cd1SEric Blake     info->bus->number = dev->config[PCI_PRIMARY_BUS];
17169fa02cd1SEric Blake     info->bus->secondary = dev->config[PCI_SECONDARY_BUS];
17179fa02cd1SEric Blake     info->bus->subordinate = dev->config[PCI_SUBORDINATE_BUS];
1718315a1350SMichael S. Tsirkin 
17199fa02cd1SEric Blake     range = info->bus->io_range = g_new0(PciMemoryRange, 1);
17209fa02cd1SEric Blake     range->base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_IO);
17219fa02cd1SEric Blake     range->limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_IO);
1722315a1350SMichael S. Tsirkin 
17239fa02cd1SEric Blake     range = info->bus->memory_range = g_new0(PciMemoryRange, 1);
17249fa02cd1SEric Blake     range->base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_MEMORY);
17259fa02cd1SEric Blake     range->limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_MEMORY);
1726315a1350SMichael S. Tsirkin 
17279fa02cd1SEric Blake     range = info->bus->prefetchable_range = g_new0(PciMemoryRange, 1);
17289fa02cd1SEric Blake     range->base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
17299fa02cd1SEric Blake     range->limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
1730315a1350SMichael S. Tsirkin 
1731315a1350SMichael S. Tsirkin     if (dev->config[PCI_SECONDARY_BUS] != 0) {
1732315a1350SMichael S. Tsirkin         PCIBus *child_bus = pci_find_bus_nr(bus, dev->config[PCI_SECONDARY_BUS]);
1733315a1350SMichael S. Tsirkin         if (child_bus) {
1734315a1350SMichael S. Tsirkin             info->has_devices = true;
1735315a1350SMichael S. Tsirkin             info->devices = qmp_query_pci_devices(child_bus, dev->config[PCI_SECONDARY_BUS]);
1736315a1350SMichael S. Tsirkin         }
1737315a1350SMichael S. Tsirkin     }
1738315a1350SMichael S. Tsirkin 
1739315a1350SMichael S. Tsirkin     return info;
1740315a1350SMichael S. Tsirkin }
1741315a1350SMichael S. Tsirkin 
1742315a1350SMichael S. Tsirkin static PciDeviceInfo *qmp_query_pci_device(PCIDevice *dev, PCIBus *bus,
1743315a1350SMichael S. Tsirkin                                            int bus_num)
1744315a1350SMichael S. Tsirkin {
1745315a1350SMichael S. Tsirkin     const pci_class_desc *desc;
1746315a1350SMichael S. Tsirkin     PciDeviceInfo *info;
1747315a1350SMichael S. Tsirkin     uint8_t type;
1748315a1350SMichael S. Tsirkin     int class;
1749315a1350SMichael S. Tsirkin 
17509fa02cd1SEric Blake     info = g_new0(PciDeviceInfo, 1);
1751315a1350SMichael S. Tsirkin     info->bus = bus_num;
1752315a1350SMichael S. Tsirkin     info->slot = PCI_SLOT(dev->devfn);
1753315a1350SMichael S. Tsirkin     info->function = PCI_FUNC(dev->devfn);
1754315a1350SMichael S. Tsirkin 
17559fa02cd1SEric Blake     info->class_info = g_new0(PciDeviceClass, 1);
1756315a1350SMichael S. Tsirkin     class = pci_get_word(dev->config + PCI_CLASS_DEVICE);
17579fa02cd1SEric Blake     info->class_info->q_class = class;
1758315a1350SMichael S. Tsirkin     desc = get_class_desc(class);
1759315a1350SMichael S. Tsirkin     if (desc->desc) {
17609fa02cd1SEric Blake         info->class_info->has_desc = true;
17619fa02cd1SEric Blake         info->class_info->desc = g_strdup(desc->desc);
1762315a1350SMichael S. Tsirkin     }
1763315a1350SMichael S. Tsirkin 
17649fa02cd1SEric Blake     info->id = g_new0(PciDeviceId, 1);
17659fa02cd1SEric Blake     info->id->vendor = pci_get_word(dev->config + PCI_VENDOR_ID);
17669fa02cd1SEric Blake     info->id->device = pci_get_word(dev->config + PCI_DEVICE_ID);
1767315a1350SMichael S. Tsirkin     info->regions = qmp_query_pci_regions(dev);
1768315a1350SMichael S. Tsirkin     info->qdev_id = g_strdup(dev->qdev.id ? dev->qdev.id : "");
1769315a1350SMichael S. Tsirkin 
1770315a1350SMichael S. Tsirkin     if (dev->config[PCI_INTERRUPT_PIN] != 0) {
1771315a1350SMichael S. Tsirkin         info->has_irq = true;
1772315a1350SMichael S. Tsirkin         info->irq = dev->config[PCI_INTERRUPT_LINE];
1773315a1350SMichael S. Tsirkin     }
1774315a1350SMichael S. Tsirkin 
1775315a1350SMichael S. Tsirkin     type = dev->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION;
1776315a1350SMichael S. Tsirkin     if (type == PCI_HEADER_TYPE_BRIDGE) {
1777315a1350SMichael S. Tsirkin         info->has_pci_bridge = true;
1778315a1350SMichael S. Tsirkin         info->pci_bridge = qmp_query_pci_bridge(dev, bus, bus_num);
177918613dc6SDenis V. Lunev     } else if (type == PCI_HEADER_TYPE_NORMAL) {
178018613dc6SDenis V. Lunev         info->id->has_subsystem = info->id->has_subsystem_vendor = true;
178118613dc6SDenis V. Lunev         info->id->subsystem = pci_get_word(dev->config + PCI_SUBSYSTEM_ID);
178218613dc6SDenis V. Lunev         info->id->subsystem_vendor =
178318613dc6SDenis V. Lunev             pci_get_word(dev->config + PCI_SUBSYSTEM_VENDOR_ID);
178418613dc6SDenis V. Lunev     } else if (type == PCI_HEADER_TYPE_CARDBUS) {
178518613dc6SDenis V. Lunev         info->id->has_subsystem = info->id->has_subsystem_vendor = true;
178618613dc6SDenis V. Lunev         info->id->subsystem = pci_get_word(dev->config + PCI_CB_SUBSYSTEM_ID);
178718613dc6SDenis V. Lunev         info->id->subsystem_vendor =
178818613dc6SDenis V. Lunev             pci_get_word(dev->config + PCI_CB_SUBSYSTEM_VENDOR_ID);
1789315a1350SMichael S. Tsirkin     }
1790315a1350SMichael S. Tsirkin 
1791315a1350SMichael S. Tsirkin     return info;
1792315a1350SMichael S. Tsirkin }
1793315a1350SMichael S. Tsirkin 
1794315a1350SMichael S. Tsirkin static PciDeviceInfoList *qmp_query_pci_devices(PCIBus *bus, int bus_num)
1795315a1350SMichael S. Tsirkin {
1796315a1350SMichael S. Tsirkin     PciDeviceInfoList *info, *head = NULL, *cur_item = NULL;
1797315a1350SMichael S. Tsirkin     PCIDevice *dev;
1798315a1350SMichael S. Tsirkin     int devfn;
1799315a1350SMichael S. Tsirkin 
1800315a1350SMichael S. Tsirkin     for (devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) {
1801315a1350SMichael S. Tsirkin         dev = bus->devices[devfn];
1802315a1350SMichael S. Tsirkin         if (dev) {
1803315a1350SMichael S. Tsirkin             info = g_malloc0(sizeof(*info));
1804315a1350SMichael S. Tsirkin             info->value = qmp_query_pci_device(dev, bus, bus_num);
1805315a1350SMichael S. Tsirkin 
1806315a1350SMichael S. Tsirkin             /* XXX: waiting for the qapi to support GSList */
1807315a1350SMichael S. Tsirkin             if (!cur_item) {
1808315a1350SMichael S. Tsirkin                 head = cur_item = info;
1809315a1350SMichael S. Tsirkin             } else {
1810315a1350SMichael S. Tsirkin                 cur_item->next = info;
1811315a1350SMichael S. Tsirkin                 cur_item = info;
1812315a1350SMichael S. Tsirkin             }
1813315a1350SMichael S. Tsirkin         }
1814315a1350SMichael S. Tsirkin     }
1815315a1350SMichael S. Tsirkin 
1816315a1350SMichael S. Tsirkin     return head;
1817315a1350SMichael S. Tsirkin }
1818315a1350SMichael S. Tsirkin 
1819315a1350SMichael S. Tsirkin static PciInfo *qmp_query_pci_bus(PCIBus *bus, int bus_num)
1820315a1350SMichael S. Tsirkin {
1821315a1350SMichael S. Tsirkin     PciInfo *info = NULL;
1822315a1350SMichael S. Tsirkin 
1823315a1350SMichael S. Tsirkin     bus = pci_find_bus_nr(bus, bus_num);
1824315a1350SMichael S. Tsirkin     if (bus) {
1825315a1350SMichael S. Tsirkin         info = g_malloc0(sizeof(*info));
1826315a1350SMichael S. Tsirkin         info->bus = bus_num;
1827315a1350SMichael S. Tsirkin         info->devices = qmp_query_pci_devices(bus, bus_num);
1828315a1350SMichael S. Tsirkin     }
1829315a1350SMichael S. Tsirkin 
1830315a1350SMichael S. Tsirkin     return info;
1831315a1350SMichael S. Tsirkin }
1832315a1350SMichael S. Tsirkin 
1833315a1350SMichael S. Tsirkin PciInfoList *qmp_query_pci(Error **errp)
1834315a1350SMichael S. Tsirkin {
1835315a1350SMichael S. Tsirkin     PciInfoList *info, *head = NULL, *cur_item = NULL;
18367588e2b0SDavid Gibson     PCIHostState *host_bridge;
1837315a1350SMichael S. Tsirkin 
18387588e2b0SDavid Gibson     QLIST_FOREACH(host_bridge, &pci_host_bridges, next) {
1839315a1350SMichael S. Tsirkin         info = g_malloc0(sizeof(*info));
1840cb2ed8b3SMarcel Apfelbaum         info->value = qmp_query_pci_bus(host_bridge->bus,
1841cb2ed8b3SMarcel Apfelbaum                                         pci_bus_num(host_bridge->bus));
1842315a1350SMichael S. Tsirkin 
1843315a1350SMichael S. Tsirkin         /* XXX: waiting for the qapi to support GSList */
1844315a1350SMichael S. Tsirkin         if (!cur_item) {
1845315a1350SMichael S. Tsirkin             head = cur_item = info;
1846315a1350SMichael S. Tsirkin         } else {
1847315a1350SMichael S. Tsirkin             cur_item->next = info;
1848315a1350SMichael S. Tsirkin             cur_item = info;
1849315a1350SMichael S. Tsirkin         }
1850315a1350SMichael S. Tsirkin     }
1851315a1350SMichael S. Tsirkin 
1852315a1350SMichael S. Tsirkin     return head;
1853315a1350SMichael S. Tsirkin }
1854315a1350SMichael S. Tsirkin 
1855315a1350SMichael S. Tsirkin /* Initialize a PCI NIC.  */
185651f7cb97SThomas Huth PCIDevice *pci_nic_init_nofail(NICInfo *nd, PCIBus *rootbus,
185729b358f9SDavid Gibson                                const char *default_model,
185851f7cb97SThomas Huth                                const char *default_devaddr)
1859315a1350SMichael S. Tsirkin {
1860315a1350SMichael S. Tsirkin     const char *devaddr = nd->devaddr ? nd->devaddr : default_devaddr;
186152310c3fSPaolo Bonzini     GSList *list;
186252310c3fSPaolo Bonzini     GPtrArray *pci_nic_models;
1863315a1350SMichael S. Tsirkin     PCIBus *bus;
1864315a1350SMichael S. Tsirkin     PCIDevice *pci_dev;
1865315a1350SMichael S. Tsirkin     DeviceState *dev;
186651f7cb97SThomas Huth     int devfn;
1867315a1350SMichael S. Tsirkin     int i;
18682ad778b8SDavid Gibson     int dom, busnr;
18692ad778b8SDavid Gibson     unsigned slot;
1870315a1350SMichael S. Tsirkin 
187152310c3fSPaolo Bonzini     if (nd->model && !strcmp(nd->model, "virtio")) {
187252310c3fSPaolo Bonzini         g_free(nd->model);
187352310c3fSPaolo Bonzini         nd->model = g_strdup("virtio-net-pci");
187452310c3fSPaolo Bonzini     }
187552310c3fSPaolo Bonzini 
187652310c3fSPaolo Bonzini     list = object_class_get_list_sorted(TYPE_PCI_DEVICE, false);
187752310c3fSPaolo Bonzini     pci_nic_models = g_ptr_array_new();
187852310c3fSPaolo Bonzini     while (list) {
187952310c3fSPaolo Bonzini         DeviceClass *dc = OBJECT_CLASS_CHECK(DeviceClass, list->data,
188052310c3fSPaolo Bonzini                                              TYPE_DEVICE);
188152310c3fSPaolo Bonzini         GSList *next;
188252310c3fSPaolo Bonzini         if (test_bit(DEVICE_CATEGORY_NETWORK, dc->categories) &&
188352310c3fSPaolo Bonzini             dc->user_creatable) {
188452310c3fSPaolo Bonzini             const char *name = object_class_get_name(list->data);
188552310c3fSPaolo Bonzini             g_ptr_array_add(pci_nic_models, (gpointer)name);
188652310c3fSPaolo Bonzini         }
188752310c3fSPaolo Bonzini         next = list->next;
188852310c3fSPaolo Bonzini         g_slist_free_1(list);
188952310c3fSPaolo Bonzini         list = next;
189052310c3fSPaolo Bonzini     }
189152310c3fSPaolo Bonzini     g_ptr_array_add(pci_nic_models, NULL);
189252310c3fSPaolo Bonzini 
189352310c3fSPaolo Bonzini     if (qemu_show_nic_models(nd->model, (const char **)pci_nic_models->pdata)) {
189451f7cb97SThomas Huth         exit(0);
189551f7cb97SThomas Huth     }
189651f7cb97SThomas Huth 
189752310c3fSPaolo Bonzini     i = qemu_find_nic_model(nd, (const char **)pci_nic_models->pdata,
189852310c3fSPaolo Bonzini                             default_model);
189951f7cb97SThomas Huth     if (i < 0) {
190051f7cb97SThomas Huth         exit(1);
190151f7cb97SThomas Huth     }
1902315a1350SMichael S. Tsirkin 
19032ad778b8SDavid Gibson     if (!rootbus) {
19042ad778b8SDavid Gibson         error_report("No primary PCI bus");
19052ad778b8SDavid Gibson         exit(1);
19062ad778b8SDavid Gibson     }
19072ad778b8SDavid Gibson 
19082ad778b8SDavid Gibson     assert(!rootbus->parent_dev);
19092ad778b8SDavid Gibson 
19102ad778b8SDavid Gibson     if (!devaddr) {
19112ad778b8SDavid Gibson         devfn = -1;
19122ad778b8SDavid Gibson         busnr = 0;
19132ad778b8SDavid Gibson     } else {
19142ad778b8SDavid Gibson         if (pci_parse_devaddr(devaddr, &dom, &busnr, &slot, NULL) < 0) {
19152ad778b8SDavid Gibson             error_report("Invalid PCI device address %s for device %s",
19162ad778b8SDavid Gibson                          devaddr, nd->model);
19172ad778b8SDavid Gibson             exit(1);
19182ad778b8SDavid Gibson         }
19192ad778b8SDavid Gibson 
19202ad778b8SDavid Gibson         if (dom != 0) {
19212ad778b8SDavid Gibson             error_report("No support for non-zero PCI domains");
19222ad778b8SDavid Gibson             exit(1);
19232ad778b8SDavid Gibson         }
19242ad778b8SDavid Gibson 
19252ad778b8SDavid Gibson         devfn = PCI_DEVFN(slot, 0);
19262ad778b8SDavid Gibson     }
19272ad778b8SDavid Gibson 
19282ad778b8SDavid Gibson     bus = pci_find_bus_nr(rootbus, busnr);
1929315a1350SMichael S. Tsirkin     if (!bus) {
1930315a1350SMichael S. Tsirkin         error_report("Invalid PCI device address %s for device %s",
193152310c3fSPaolo Bonzini                      devaddr, nd->model);
193251f7cb97SThomas Huth         exit(1);
1933315a1350SMichael S. Tsirkin     }
1934315a1350SMichael S. Tsirkin 
193552310c3fSPaolo Bonzini     pci_dev = pci_create(bus, devfn, nd->model);
1936315a1350SMichael S. Tsirkin     dev = &pci_dev->qdev;
1937315a1350SMichael S. Tsirkin     qdev_set_nic_properties(dev, nd);
1938a023b7acSAlex Kompel     qdev_init_nofail(dev);
193952310c3fSPaolo Bonzini     g_ptr_array_free(pci_nic_models, true);
194051f7cb97SThomas Huth     return pci_dev;
1941315a1350SMichael S. Tsirkin }
1942315a1350SMichael S. Tsirkin 
1943315a1350SMichael S. Tsirkin PCIDevice *pci_vga_init(PCIBus *bus)
1944315a1350SMichael S. Tsirkin {
1945315a1350SMichael S. Tsirkin     switch (vga_interface_type) {
1946315a1350SMichael S. Tsirkin     case VGA_CIRRUS:
1947315a1350SMichael S. Tsirkin         return pci_create_simple(bus, -1, "cirrus-vga");
1948315a1350SMichael S. Tsirkin     case VGA_QXL:
1949315a1350SMichael S. Tsirkin         return pci_create_simple(bus, -1, "qxl-vga");
1950315a1350SMichael S. Tsirkin     case VGA_STD:
1951315a1350SMichael S. Tsirkin         return pci_create_simple(bus, -1, "VGA");
1952315a1350SMichael S. Tsirkin     case VGA_VMWARE:
1953315a1350SMichael S. Tsirkin         return pci_create_simple(bus, -1, "vmware-svga");
1954a94f0c5cSGerd Hoffmann     case VGA_VIRTIO:
1955a94f0c5cSGerd Hoffmann         return pci_create_simple(bus, -1, "virtio-vga");
1956315a1350SMichael S. Tsirkin     case VGA_NONE:
1957315a1350SMichael S. Tsirkin     default: /* Other non-PCI types. Checking for unsupported types is already
1958315a1350SMichael S. Tsirkin                 done in vl.c. */
1959315a1350SMichael S. Tsirkin         return NULL;
1960315a1350SMichael S. Tsirkin     }
1961315a1350SMichael S. Tsirkin }
1962315a1350SMichael S. Tsirkin 
1963315a1350SMichael S. Tsirkin /* Whether a given bus number is in range of the secondary
1964315a1350SMichael S. Tsirkin  * bus of the given bridge device. */
1965315a1350SMichael S. Tsirkin static bool pci_secondary_bus_in_range(PCIDevice *dev, int bus_num)
1966315a1350SMichael S. Tsirkin {
1967315a1350SMichael S. Tsirkin     return !(pci_get_word(dev->config + PCI_BRIDGE_CONTROL) &
1968315a1350SMichael S. Tsirkin              PCI_BRIDGE_CTL_BUS_RESET) /* Don't walk the bus if it's reset. */ &&
196909e5b819SMarcel Apfelbaum         dev->config[PCI_SECONDARY_BUS] <= bus_num &&
1970315a1350SMichael S. Tsirkin         bus_num <= dev->config[PCI_SUBORDINATE_BUS];
1971315a1350SMichael S. Tsirkin }
1972315a1350SMichael S. Tsirkin 
197309e5b819SMarcel Apfelbaum /* Whether a given bus number is in a range of a root bus */
197409e5b819SMarcel Apfelbaum static bool pci_root_bus_in_range(PCIBus *bus, int bus_num)
197509e5b819SMarcel Apfelbaum {
197609e5b819SMarcel Apfelbaum     int i;
197709e5b819SMarcel Apfelbaum 
197809e5b819SMarcel Apfelbaum     for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
197909e5b819SMarcel Apfelbaum         PCIDevice *dev = bus->devices[i];
198009e5b819SMarcel Apfelbaum 
198109e5b819SMarcel Apfelbaum         if (dev && PCI_DEVICE_GET_CLASS(dev)->is_bridge) {
198209e5b819SMarcel Apfelbaum             if (pci_secondary_bus_in_range(dev, bus_num)) {
198309e5b819SMarcel Apfelbaum                 return true;
198409e5b819SMarcel Apfelbaum             }
198509e5b819SMarcel Apfelbaum         }
198609e5b819SMarcel Apfelbaum     }
198709e5b819SMarcel Apfelbaum 
198809e5b819SMarcel Apfelbaum     return false;
198909e5b819SMarcel Apfelbaum }
199009e5b819SMarcel Apfelbaum 
1991315a1350SMichael S. Tsirkin static PCIBus *pci_find_bus_nr(PCIBus *bus, int bus_num)
1992315a1350SMichael S. Tsirkin {
1993315a1350SMichael S. Tsirkin     PCIBus *sec;
1994315a1350SMichael S. Tsirkin 
1995315a1350SMichael S. Tsirkin     if (!bus) {
1996315a1350SMichael S. Tsirkin         return NULL;
1997315a1350SMichael S. Tsirkin     }
1998315a1350SMichael S. Tsirkin 
1999315a1350SMichael S. Tsirkin     if (pci_bus_num(bus) == bus_num) {
2000315a1350SMichael S. Tsirkin         return bus;
2001315a1350SMichael S. Tsirkin     }
2002315a1350SMichael S. Tsirkin 
2003315a1350SMichael S. Tsirkin     /* Consider all bus numbers in range for the host pci bridge. */
20040889464aSAlex Williamson     if (!pci_bus_is_root(bus) &&
2005315a1350SMichael S. Tsirkin         !pci_secondary_bus_in_range(bus->parent_dev, bus_num)) {
2006315a1350SMichael S. Tsirkin         return NULL;
2007315a1350SMichael S. Tsirkin     }
2008315a1350SMichael S. Tsirkin 
2009315a1350SMichael S. Tsirkin     /* try child bus */
2010315a1350SMichael S. Tsirkin     for (; bus; bus = sec) {
2011315a1350SMichael S. Tsirkin         QLIST_FOREACH(sec, &bus->child, sibling) {
201209e5b819SMarcel Apfelbaum             if (pci_bus_num(sec) == bus_num) {
2013315a1350SMichael S. Tsirkin                 return sec;
2014315a1350SMichael S. Tsirkin             }
201509e5b819SMarcel Apfelbaum             /* PXB buses assumed to be children of bus 0 */
201609e5b819SMarcel Apfelbaum             if (pci_bus_is_root(sec)) {
201709e5b819SMarcel Apfelbaum                 if (pci_root_bus_in_range(sec, bus_num)) {
201809e5b819SMarcel Apfelbaum                     break;
201909e5b819SMarcel Apfelbaum                 }
202009e5b819SMarcel Apfelbaum             } else {
2021315a1350SMichael S. Tsirkin                 if (pci_secondary_bus_in_range(sec->parent_dev, bus_num)) {
2022315a1350SMichael S. Tsirkin                     break;
2023315a1350SMichael S. Tsirkin                 }
2024315a1350SMichael S. Tsirkin             }
2025315a1350SMichael S. Tsirkin         }
202609e5b819SMarcel Apfelbaum     }
2027315a1350SMichael S. Tsirkin 
2028315a1350SMichael S. Tsirkin     return NULL;
2029315a1350SMichael S. Tsirkin }
2030315a1350SMichael S. Tsirkin 
2031eb0acfddSMichael S. Tsirkin void pci_for_each_bus_depth_first(PCIBus *bus,
2032eb0acfddSMichael S. Tsirkin                                   void *(*begin)(PCIBus *bus, void *parent_state),
2033eb0acfddSMichael S. Tsirkin                                   void (*end)(PCIBus *bus, void *state),
2034eb0acfddSMichael S. Tsirkin                                   void *parent_state)
2035eb0acfddSMichael S. Tsirkin {
2036eb0acfddSMichael S. Tsirkin     PCIBus *sec;
2037eb0acfddSMichael S. Tsirkin     void *state;
2038eb0acfddSMichael S. Tsirkin 
2039eb0acfddSMichael S. Tsirkin     if (!bus) {
2040eb0acfddSMichael S. Tsirkin         return;
2041eb0acfddSMichael S. Tsirkin     }
2042eb0acfddSMichael S. Tsirkin 
2043eb0acfddSMichael S. Tsirkin     if (begin) {
2044eb0acfddSMichael S. Tsirkin         state = begin(bus, parent_state);
2045eb0acfddSMichael S. Tsirkin     } else {
2046eb0acfddSMichael S. Tsirkin         state = parent_state;
2047eb0acfddSMichael S. Tsirkin     }
2048eb0acfddSMichael S. Tsirkin 
2049eb0acfddSMichael S. Tsirkin     QLIST_FOREACH(sec, &bus->child, sibling) {
2050eb0acfddSMichael S. Tsirkin         pci_for_each_bus_depth_first(sec, begin, end, state);
2051eb0acfddSMichael S. Tsirkin     }
2052eb0acfddSMichael S. Tsirkin 
2053eb0acfddSMichael S. Tsirkin     if (end) {
2054eb0acfddSMichael S. Tsirkin         end(bus, state);
2055eb0acfddSMichael S. Tsirkin     }
2056eb0acfddSMichael S. Tsirkin }
2057eb0acfddSMichael S. Tsirkin 
2058eb0acfddSMichael S. Tsirkin 
2059315a1350SMichael S. Tsirkin PCIDevice *pci_find_device(PCIBus *bus, int bus_num, uint8_t devfn)
2060315a1350SMichael S. Tsirkin {
2061315a1350SMichael S. Tsirkin     bus = pci_find_bus_nr(bus, bus_num);
2062315a1350SMichael S. Tsirkin 
2063315a1350SMichael S. Tsirkin     if (!bus)
2064315a1350SMichael S. Tsirkin         return NULL;
2065315a1350SMichael S. Tsirkin 
2066315a1350SMichael S. Tsirkin     return bus->devices[devfn];
2067315a1350SMichael S. Tsirkin }
2068315a1350SMichael S. Tsirkin 
2069133e9b22SMarkus Armbruster static void pci_qdev_realize(DeviceState *qdev, Error **errp)
2070315a1350SMichael S. Tsirkin {
2071315a1350SMichael S. Tsirkin     PCIDevice *pci_dev = (PCIDevice *)qdev;
2072315a1350SMichael S. Tsirkin     PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev);
2073d61a363dSYoni Bettan     ObjectClass *klass = OBJECT_CLASS(pc);
2074133e9b22SMarkus Armbruster     Error *local_err = NULL;
2075315a1350SMichael S. Tsirkin     bool is_default_rom;
2076315a1350SMichael S. Tsirkin 
2077d61a363dSYoni Bettan     /* initialize cap_present for pci_is_express() and pci_config_size(),
2078d61a363dSYoni Bettan      * Note that hybrid PCIs are not set automatically and need to manage
2079d61a363dSYoni Bettan      * QEMU_PCI_CAP_EXPRESS manually */
2080d61a363dSYoni Bettan     if (object_class_dynamic_cast(klass, INTERFACE_PCIE_DEVICE) &&
2081d61a363dSYoni Bettan        !object_class_dynamic_cast(klass, INTERFACE_CONVENTIONAL_PCI_DEVICE)) {
2082315a1350SMichael S. Tsirkin         pci_dev->cap_present |= QEMU_PCI_CAP_EXPRESS;
2083315a1350SMichael S. Tsirkin     }
2084315a1350SMichael S. Tsirkin 
2085fd56e061SDavid Gibson     pci_dev = do_pci_register_device(pci_dev,
2086315a1350SMichael S. Tsirkin                                      object_get_typename(OBJECT(qdev)),
2087133e9b22SMarkus Armbruster                                      pci_dev->devfn, errp);
2088315a1350SMichael S. Tsirkin     if (pci_dev == NULL)
2089133e9b22SMarkus Armbruster         return;
20902897ae02SIgor Mammedov 
20917ee6c1e1SMarkus Armbruster     if (pc->realize) {
20927ee6c1e1SMarkus Armbruster         pc->realize(pci_dev, &local_err);
20937ee6c1e1SMarkus Armbruster         if (local_err) {
20947ee6c1e1SMarkus Armbruster             error_propagate(errp, local_err);
2095315a1350SMichael S. Tsirkin             do_pci_unregister_device(pci_dev);
2096133e9b22SMarkus Armbruster             return;
2097315a1350SMichael S. Tsirkin         }
2098315a1350SMichael S. Tsirkin     }
2099315a1350SMichael S. Tsirkin 
2100315a1350SMichael S. Tsirkin     /* rom loading */
2101315a1350SMichael S. Tsirkin     is_default_rom = false;
2102315a1350SMichael S. Tsirkin     if (pci_dev->romfile == NULL && pc->romfile != NULL) {
2103315a1350SMichael S. Tsirkin         pci_dev->romfile = g_strdup(pc->romfile);
2104315a1350SMichael S. Tsirkin         is_default_rom = true;
2105315a1350SMichael S. Tsirkin     }
2106178e785fSMarcel Apfelbaum 
2107133e9b22SMarkus Armbruster     pci_add_option_rom(pci_dev, is_default_rom, &local_err);
2108133e9b22SMarkus Armbruster     if (local_err) {
2109133e9b22SMarkus Armbruster         error_propagate(errp, local_err);
2110133e9b22SMarkus Armbruster         pci_qdev_unrealize(DEVICE(pci_dev), NULL);
2111133e9b22SMarkus Armbruster         return;
2112178e785fSMarcel Apfelbaum     }
2113315a1350SMichael S. Tsirkin }
2114315a1350SMichael S. Tsirkin 
2115315a1350SMichael S. Tsirkin PCIDevice *pci_create_multifunction(PCIBus *bus, int devfn, bool multifunction,
2116315a1350SMichael S. Tsirkin                                     const char *name)
2117315a1350SMichael S. Tsirkin {
2118315a1350SMichael S. Tsirkin     DeviceState *dev;
2119315a1350SMichael S. Tsirkin 
2120315a1350SMichael S. Tsirkin     dev = qdev_create(&bus->qbus, name);
2121315a1350SMichael S. Tsirkin     qdev_prop_set_int32(dev, "addr", devfn);
2122315a1350SMichael S. Tsirkin     qdev_prop_set_bit(dev, "multifunction", multifunction);
2123315a1350SMichael S. Tsirkin     return PCI_DEVICE(dev);
2124315a1350SMichael S. Tsirkin }
2125315a1350SMichael S. Tsirkin 
2126315a1350SMichael S. Tsirkin PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn,
2127315a1350SMichael S. Tsirkin                                            bool multifunction,
2128315a1350SMichael S. Tsirkin                                            const char *name)
2129315a1350SMichael S. Tsirkin {
2130315a1350SMichael S. Tsirkin     PCIDevice *dev = pci_create_multifunction(bus, devfn, multifunction, name);
2131315a1350SMichael S. Tsirkin     qdev_init_nofail(&dev->qdev);
2132315a1350SMichael S. Tsirkin     return dev;
2133315a1350SMichael S. Tsirkin }
2134315a1350SMichael S. Tsirkin 
2135315a1350SMichael S. Tsirkin PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name)
2136315a1350SMichael S. Tsirkin {
2137315a1350SMichael S. Tsirkin     return pci_create_multifunction(bus, devfn, false, name);
2138315a1350SMichael S. Tsirkin }
2139315a1350SMichael S. Tsirkin 
2140315a1350SMichael S. Tsirkin PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name)
2141315a1350SMichael S. Tsirkin {
2142315a1350SMichael S. Tsirkin     return pci_create_simple_multifunction(bus, devfn, false, name);
2143315a1350SMichael S. Tsirkin }
2144315a1350SMichael S. Tsirkin 
2145315a1350SMichael S. Tsirkin static uint8_t pci_find_space(PCIDevice *pdev, uint8_t size)
2146315a1350SMichael S. Tsirkin {
2147315a1350SMichael S. Tsirkin     int offset = PCI_CONFIG_HEADER_SIZE;
2148315a1350SMichael S. Tsirkin     int i;
2149315a1350SMichael S. Tsirkin     for (i = PCI_CONFIG_HEADER_SIZE; i < PCI_CONFIG_SPACE_SIZE; ++i) {
2150315a1350SMichael S. Tsirkin         if (pdev->used[i])
2151315a1350SMichael S. Tsirkin             offset = i + 1;
2152315a1350SMichael S. Tsirkin         else if (i - offset + 1 == size)
2153315a1350SMichael S. Tsirkin             return offset;
2154315a1350SMichael S. Tsirkin     }
2155315a1350SMichael S. Tsirkin     return 0;
2156315a1350SMichael S. Tsirkin }
2157315a1350SMichael S. Tsirkin 
2158315a1350SMichael S. Tsirkin static uint8_t pci_find_capability_list(PCIDevice *pdev, uint8_t cap_id,
2159315a1350SMichael S. Tsirkin                                         uint8_t *prev_p)
2160315a1350SMichael S. Tsirkin {
2161315a1350SMichael S. Tsirkin     uint8_t next, prev;
2162315a1350SMichael S. Tsirkin 
2163315a1350SMichael S. Tsirkin     if (!(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST))
2164315a1350SMichael S. Tsirkin         return 0;
2165315a1350SMichael S. Tsirkin 
2166315a1350SMichael S. Tsirkin     for (prev = PCI_CAPABILITY_LIST; (next = pdev->config[prev]);
2167315a1350SMichael S. Tsirkin          prev = next + PCI_CAP_LIST_NEXT)
2168315a1350SMichael S. Tsirkin         if (pdev->config[next + PCI_CAP_LIST_ID] == cap_id)
2169315a1350SMichael S. Tsirkin             break;
2170315a1350SMichael S. Tsirkin 
2171315a1350SMichael S. Tsirkin     if (prev_p)
2172315a1350SMichael S. Tsirkin         *prev_p = prev;
2173315a1350SMichael S. Tsirkin     return next;
2174315a1350SMichael S. Tsirkin }
2175315a1350SMichael S. Tsirkin 
2176315a1350SMichael S. Tsirkin static uint8_t pci_find_capability_at_offset(PCIDevice *pdev, uint8_t offset)
2177315a1350SMichael S. Tsirkin {
2178315a1350SMichael S. Tsirkin     uint8_t next, prev, found = 0;
2179315a1350SMichael S. Tsirkin 
2180315a1350SMichael S. Tsirkin     if (!(pdev->used[offset])) {
2181315a1350SMichael S. Tsirkin         return 0;
2182315a1350SMichael S. Tsirkin     }
2183315a1350SMichael S. Tsirkin 
2184315a1350SMichael S. Tsirkin     assert(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST);
2185315a1350SMichael S. Tsirkin 
2186315a1350SMichael S. Tsirkin     for (prev = PCI_CAPABILITY_LIST; (next = pdev->config[prev]);
2187315a1350SMichael S. Tsirkin          prev = next + PCI_CAP_LIST_NEXT) {
2188315a1350SMichael S. Tsirkin         if (next <= offset && next > found) {
2189315a1350SMichael S. Tsirkin             found = next;
2190315a1350SMichael S. Tsirkin         }
2191315a1350SMichael S. Tsirkin     }
2192315a1350SMichael S. Tsirkin     return found;
2193315a1350SMichael S. Tsirkin }
2194315a1350SMichael S. Tsirkin 
2195315a1350SMichael S. Tsirkin /* Patch the PCI vendor and device ids in a PCI rom image if necessary.
2196315a1350SMichael S. Tsirkin    This is needed for an option rom which is used for more than one device. */
2197315a1350SMichael S. Tsirkin static void pci_patch_ids(PCIDevice *pdev, uint8_t *ptr, int size)
2198315a1350SMichael S. Tsirkin {
2199315a1350SMichael S. Tsirkin     uint16_t vendor_id;
2200315a1350SMichael S. Tsirkin     uint16_t device_id;
2201315a1350SMichael S. Tsirkin     uint16_t rom_vendor_id;
2202315a1350SMichael S. Tsirkin     uint16_t rom_device_id;
2203315a1350SMichael S. Tsirkin     uint16_t rom_magic;
2204315a1350SMichael S. Tsirkin     uint16_t pcir_offset;
2205315a1350SMichael S. Tsirkin     uint8_t checksum;
2206315a1350SMichael S. Tsirkin 
2207315a1350SMichael S. Tsirkin     /* Words in rom data are little endian (like in PCI configuration),
2208315a1350SMichael S. Tsirkin        so they can be read / written with pci_get_word / pci_set_word. */
2209315a1350SMichael S. Tsirkin 
2210315a1350SMichael S. Tsirkin     /* Only a valid rom will be patched. */
2211315a1350SMichael S. Tsirkin     rom_magic = pci_get_word(ptr);
2212315a1350SMichael S. Tsirkin     if (rom_magic != 0xaa55) {
2213315a1350SMichael S. Tsirkin         PCI_DPRINTF("Bad ROM magic %04x\n", rom_magic);
2214315a1350SMichael S. Tsirkin         return;
2215315a1350SMichael S. Tsirkin     }
2216315a1350SMichael S. Tsirkin     pcir_offset = pci_get_word(ptr + 0x18);
2217315a1350SMichael S. Tsirkin     if (pcir_offset + 8 >= size || memcmp(ptr + pcir_offset, "PCIR", 4)) {
2218315a1350SMichael S. Tsirkin         PCI_DPRINTF("Bad PCIR offset 0x%x or signature\n", pcir_offset);
2219315a1350SMichael S. Tsirkin         return;
2220315a1350SMichael S. Tsirkin     }
2221315a1350SMichael S. Tsirkin 
2222315a1350SMichael S. Tsirkin     vendor_id = pci_get_word(pdev->config + PCI_VENDOR_ID);
2223315a1350SMichael S. Tsirkin     device_id = pci_get_word(pdev->config + PCI_DEVICE_ID);
2224315a1350SMichael S. Tsirkin     rom_vendor_id = pci_get_word(ptr + pcir_offset + 4);
2225315a1350SMichael S. Tsirkin     rom_device_id = pci_get_word(ptr + pcir_offset + 6);
2226315a1350SMichael S. Tsirkin 
2227315a1350SMichael S. Tsirkin     PCI_DPRINTF("%s: ROM id %04x%04x / PCI id %04x%04x\n", pdev->romfile,
2228315a1350SMichael S. Tsirkin                 vendor_id, device_id, rom_vendor_id, rom_device_id);
2229315a1350SMichael S. Tsirkin 
2230315a1350SMichael S. Tsirkin     checksum = ptr[6];
2231315a1350SMichael S. Tsirkin 
2232315a1350SMichael S. Tsirkin     if (vendor_id != rom_vendor_id) {
2233315a1350SMichael S. Tsirkin         /* Patch vendor id and checksum (at offset 6 for etherboot roms). */
2234315a1350SMichael S. Tsirkin         checksum += (uint8_t)rom_vendor_id + (uint8_t)(rom_vendor_id >> 8);
2235315a1350SMichael S. Tsirkin         checksum -= (uint8_t)vendor_id + (uint8_t)(vendor_id >> 8);
2236315a1350SMichael S. Tsirkin         PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr[6], checksum);
2237315a1350SMichael S. Tsirkin         ptr[6] = checksum;
2238315a1350SMichael S. Tsirkin         pci_set_word(ptr + pcir_offset + 4, vendor_id);
2239315a1350SMichael S. Tsirkin     }
2240315a1350SMichael S. Tsirkin 
2241315a1350SMichael S. Tsirkin     if (device_id != rom_device_id) {
2242315a1350SMichael S. Tsirkin         /* Patch device id and checksum (at offset 6 for etherboot roms). */
2243315a1350SMichael S. Tsirkin         checksum += (uint8_t)rom_device_id + (uint8_t)(rom_device_id >> 8);
2244315a1350SMichael S. Tsirkin         checksum -= (uint8_t)device_id + (uint8_t)(device_id >> 8);
2245315a1350SMichael S. Tsirkin         PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr[6], checksum);
2246315a1350SMichael S. Tsirkin         ptr[6] = checksum;
2247315a1350SMichael S. Tsirkin         pci_set_word(ptr + pcir_offset + 6, device_id);
2248315a1350SMichael S. Tsirkin     }
2249315a1350SMichael S. Tsirkin }
2250315a1350SMichael S. Tsirkin 
2251315a1350SMichael S. Tsirkin /* Add an option rom for the device */
2252133e9b22SMarkus Armbruster static void pci_add_option_rom(PCIDevice *pdev, bool is_default_rom,
2253133e9b22SMarkus Armbruster                                Error **errp)
2254315a1350SMichael S. Tsirkin {
2255315a1350SMichael S. Tsirkin     int size;
2256315a1350SMichael S. Tsirkin     char *path;
2257315a1350SMichael S. Tsirkin     void *ptr;
2258315a1350SMichael S. Tsirkin     char name[32];
2259315a1350SMichael S. Tsirkin     const VMStateDescription *vmsd;
2260315a1350SMichael S. Tsirkin 
2261315a1350SMichael S. Tsirkin     if (!pdev->romfile)
2262133e9b22SMarkus Armbruster         return;
2263315a1350SMichael S. Tsirkin     if (strlen(pdev->romfile) == 0)
2264133e9b22SMarkus Armbruster         return;
2265315a1350SMichael S. Tsirkin 
2266315a1350SMichael S. Tsirkin     if (!pdev->rom_bar) {
2267315a1350SMichael S. Tsirkin         /*
2268315a1350SMichael S. Tsirkin          * Load rom via fw_cfg instead of creating a rom bar,
2269315a1350SMichael S. Tsirkin          * for 0.11 compatibility.
2270315a1350SMichael S. Tsirkin          */
2271315a1350SMichael S. Tsirkin         int class = pci_get_word(pdev->config + PCI_CLASS_DEVICE);
2272db80c7b9SMarcel Apfelbaum 
2273db80c7b9SMarcel Apfelbaum         /*
2274db80c7b9SMarcel Apfelbaum          * Hot-plugged devices can't use the option ROM
2275db80c7b9SMarcel Apfelbaum          * if the rom bar is disabled.
2276db80c7b9SMarcel Apfelbaum          */
2277db80c7b9SMarcel Apfelbaum         if (DEVICE(pdev)->hotplugged) {
2278133e9b22SMarkus Armbruster             error_setg(errp, "Hot-plugged device without ROM bar"
2279133e9b22SMarkus Armbruster                        " can't have an option ROM");
2280133e9b22SMarkus Armbruster             return;
2281db80c7b9SMarcel Apfelbaum         }
2282db80c7b9SMarcel Apfelbaum 
2283315a1350SMichael S. Tsirkin         if (class == 0x0300) {
2284315a1350SMichael S. Tsirkin             rom_add_vga(pdev->romfile);
2285315a1350SMichael S. Tsirkin         } else {
2286315a1350SMichael S. Tsirkin             rom_add_option(pdev->romfile, -1);
2287315a1350SMichael S. Tsirkin         }
2288133e9b22SMarkus Armbruster         return;
2289315a1350SMichael S. Tsirkin     }
2290315a1350SMichael S. Tsirkin 
2291315a1350SMichael S. Tsirkin     path = qemu_find_file(QEMU_FILE_TYPE_BIOS, pdev->romfile);
2292315a1350SMichael S. Tsirkin     if (path == NULL) {
2293315a1350SMichael S. Tsirkin         path = g_strdup(pdev->romfile);
2294315a1350SMichael S. Tsirkin     }
2295315a1350SMichael S. Tsirkin 
2296315a1350SMichael S. Tsirkin     size = get_image_size(path);
2297315a1350SMichael S. Tsirkin     if (size < 0) {
2298133e9b22SMarkus Armbruster         error_setg(errp, "failed to find romfile \"%s\"", pdev->romfile);
22998c7f3dd0SStefan Hajnoczi         g_free(path);
2300133e9b22SMarkus Armbruster         return;
23018c7f3dd0SStefan Hajnoczi     } else if (size == 0) {
2302133e9b22SMarkus Armbruster         error_setg(errp, "romfile \"%s\" is empty", pdev->romfile);
2303315a1350SMichael S. Tsirkin         g_free(path);
2304133e9b22SMarkus Armbruster         return;
2305315a1350SMichael S. Tsirkin     }
23069bff5d81SPeter Maydell     size = pow2ceil(size);
2307315a1350SMichael S. Tsirkin 
2308315a1350SMichael S. Tsirkin     vmsd = qdev_get_vmsd(DEVICE(pdev));
2309315a1350SMichael S. Tsirkin 
2310315a1350SMichael S. Tsirkin     if (vmsd) {
2311315a1350SMichael S. Tsirkin         snprintf(name, sizeof(name), "%s.rom", vmsd->name);
2312315a1350SMichael S. Tsirkin     } else {
2313315a1350SMichael S. Tsirkin         snprintf(name, sizeof(name), "%s.rom", object_get_typename(OBJECT(pdev)));
2314315a1350SMichael S. Tsirkin     }
2315315a1350SMichael S. Tsirkin     pdev->has_rom = true;
2316fefa9256SPeter Maydell     memory_region_init_rom(&pdev->rom, OBJECT(pdev), name, size, &error_fatal);
2317315a1350SMichael S. Tsirkin     ptr = memory_region_get_ram_ptr(&pdev->rom);
231836bde091SPeter Maydell     if (load_image_size(path, ptr, size) < 0) {
231936bde091SPeter Maydell         error_setg(errp, "failed to load romfile \"%s\"", pdev->romfile);
232036bde091SPeter Maydell         g_free(path);
232136bde091SPeter Maydell         return;
232236bde091SPeter Maydell     }
2323315a1350SMichael S. Tsirkin     g_free(path);
2324315a1350SMichael S. Tsirkin 
2325315a1350SMichael S. Tsirkin     if (is_default_rom) {
2326315a1350SMichael S. Tsirkin         /* Only the default rom images will be patched (if needed). */
2327315a1350SMichael S. Tsirkin         pci_patch_ids(pdev, ptr, size);
2328315a1350SMichael S. Tsirkin     }
2329315a1350SMichael S. Tsirkin 
2330315a1350SMichael S. Tsirkin     pci_register_bar(pdev, PCI_ROM_SLOT, 0, &pdev->rom);
2331315a1350SMichael S. Tsirkin }
2332315a1350SMichael S. Tsirkin 
2333315a1350SMichael S. Tsirkin static void pci_del_option_rom(PCIDevice *pdev)
2334315a1350SMichael S. Tsirkin {
2335315a1350SMichael S. Tsirkin     if (!pdev->has_rom)
2336315a1350SMichael S. Tsirkin         return;
2337315a1350SMichael S. Tsirkin 
2338315a1350SMichael S. Tsirkin     vmstate_unregister_ram(&pdev->rom, &pdev->qdev);
2339315a1350SMichael S. Tsirkin     pdev->has_rom = false;
2340315a1350SMichael S. Tsirkin }
2341315a1350SMichael S. Tsirkin 
2342315a1350SMichael S. Tsirkin /*
234327841278SMao Zhongyi  * On success, pci_add_capability() returns a positive value
2344eacbc632SMao Zhongyi  * that the offset of the pci capability.
2345eacbc632SMao Zhongyi  * On failure, it sets an error and returns a negative error
2346eacbc632SMao Zhongyi  * code.
2347eacbc632SMao Zhongyi  */
234827841278SMao Zhongyi int pci_add_capability(PCIDevice *pdev, uint8_t cap_id,
2349cd9aa33eSLaszlo Ersek                        uint8_t offset, uint8_t size,
2350cd9aa33eSLaszlo Ersek                        Error **errp)
2351cd9aa33eSLaszlo Ersek {
2352315a1350SMichael S. Tsirkin     uint8_t *config;
2353315a1350SMichael S. Tsirkin     int i, overlapping_cap;
2354315a1350SMichael S. Tsirkin 
2355315a1350SMichael S. Tsirkin     if (!offset) {
2356315a1350SMichael S. Tsirkin         offset = pci_find_space(pdev, size);
235797fe42f1SCao jin         /* out of PCI config space is programming error */
235897fe42f1SCao jin         assert(offset);
2359315a1350SMichael S. Tsirkin     } else {
2360315a1350SMichael S. Tsirkin         /* Verify that capabilities don't overlap.  Note: device assignment
2361315a1350SMichael S. Tsirkin          * depends on this check to verify that the device is not broken.
2362315a1350SMichael S. Tsirkin          * Should never trigger for emulated devices, but it's helpful
2363315a1350SMichael S. Tsirkin          * for debugging these. */
2364315a1350SMichael S. Tsirkin         for (i = offset; i < offset + size; i++) {
2365315a1350SMichael S. Tsirkin             overlapping_cap = pci_find_capability_at_offset(pdev, i);
2366315a1350SMichael S. Tsirkin             if (overlapping_cap) {
2367cd9aa33eSLaszlo Ersek                 error_setg(errp, "%s:%02x:%02x.%x "
2368315a1350SMichael S. Tsirkin                            "Attempt to add PCI capability %x at offset "
2369cd9aa33eSLaszlo Ersek                            "%x overlaps existing capability %x at offset %x",
2370fd56e061SDavid Gibson                            pci_root_bus_path(pdev), pci_dev_bus_num(pdev),
2371315a1350SMichael S. Tsirkin                            PCI_SLOT(pdev->devfn), PCI_FUNC(pdev->devfn),
2372315a1350SMichael S. Tsirkin                            cap_id, offset, overlapping_cap, i);
2373315a1350SMichael S. Tsirkin                 return -EINVAL;
2374315a1350SMichael S. Tsirkin             }
2375315a1350SMichael S. Tsirkin         }
2376315a1350SMichael S. Tsirkin     }
2377315a1350SMichael S. Tsirkin 
2378315a1350SMichael S. Tsirkin     config = pdev->config + offset;
2379315a1350SMichael S. Tsirkin     config[PCI_CAP_LIST_ID] = cap_id;
2380315a1350SMichael S. Tsirkin     config[PCI_CAP_LIST_NEXT] = pdev->config[PCI_CAPABILITY_LIST];
2381315a1350SMichael S. Tsirkin     pdev->config[PCI_CAPABILITY_LIST] = offset;
2382315a1350SMichael S. Tsirkin     pdev->config[PCI_STATUS] |= PCI_STATUS_CAP_LIST;
2383315a1350SMichael S. Tsirkin     memset(pdev->used + offset, 0xFF, QEMU_ALIGN_UP(size, 4));
2384315a1350SMichael S. Tsirkin     /* Make capability read-only by default */
2385315a1350SMichael S. Tsirkin     memset(pdev->wmask + offset, 0, size);
2386315a1350SMichael S. Tsirkin     /* Check capability by default */
2387315a1350SMichael S. Tsirkin     memset(pdev->cmask + offset, 0xFF, size);
2388315a1350SMichael S. Tsirkin     return offset;
2389315a1350SMichael S. Tsirkin }
2390315a1350SMichael S. Tsirkin 
2391315a1350SMichael S. Tsirkin /* Unlink capability from the pci config space. */
2392315a1350SMichael S. Tsirkin void pci_del_capability(PCIDevice *pdev, uint8_t cap_id, uint8_t size)
2393315a1350SMichael S. Tsirkin {
2394315a1350SMichael S. Tsirkin     uint8_t prev, offset = pci_find_capability_list(pdev, cap_id, &prev);
2395315a1350SMichael S. Tsirkin     if (!offset)
2396315a1350SMichael S. Tsirkin         return;
2397315a1350SMichael S. Tsirkin     pdev->config[prev] = pdev->config[offset + PCI_CAP_LIST_NEXT];
2398315a1350SMichael S. Tsirkin     /* Make capability writable again */
2399315a1350SMichael S. Tsirkin     memset(pdev->wmask + offset, 0xff, size);
2400315a1350SMichael S. Tsirkin     memset(pdev->w1cmask + offset, 0, size);
2401315a1350SMichael S. Tsirkin     /* Clear cmask as device-specific registers can't be checked */
2402315a1350SMichael S. Tsirkin     memset(pdev->cmask + offset, 0, size);
2403315a1350SMichael S. Tsirkin     memset(pdev->used + offset, 0, QEMU_ALIGN_UP(size, 4));
2404315a1350SMichael S. Tsirkin 
2405315a1350SMichael S. Tsirkin     if (!pdev->config[PCI_CAPABILITY_LIST])
2406315a1350SMichael S. Tsirkin         pdev->config[PCI_STATUS] &= ~PCI_STATUS_CAP_LIST;
2407315a1350SMichael S. Tsirkin }
2408315a1350SMichael S. Tsirkin 
2409315a1350SMichael S. Tsirkin uint8_t pci_find_capability(PCIDevice *pdev, uint8_t cap_id)
2410315a1350SMichael S. Tsirkin {
2411315a1350SMichael S. Tsirkin     return pci_find_capability_list(pdev, cap_id, NULL);
2412315a1350SMichael S. Tsirkin }
2413315a1350SMichael S. Tsirkin 
2414315a1350SMichael S. Tsirkin static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent)
2415315a1350SMichael S. Tsirkin {
2416315a1350SMichael S. Tsirkin     PCIDevice *d = (PCIDevice *)dev;
2417315a1350SMichael S. Tsirkin     const pci_class_desc *desc;
2418315a1350SMichael S. Tsirkin     char ctxt[64];
2419315a1350SMichael S. Tsirkin     PCIIORegion *r;
2420315a1350SMichael S. Tsirkin     int i, class;
2421315a1350SMichael S. Tsirkin 
2422315a1350SMichael S. Tsirkin     class = pci_get_word(d->config + PCI_CLASS_DEVICE);
2423315a1350SMichael S. Tsirkin     desc = pci_class_descriptions;
2424315a1350SMichael S. Tsirkin     while (desc->desc && class != desc->class)
2425315a1350SMichael S. Tsirkin         desc++;
2426315a1350SMichael S. Tsirkin     if (desc->desc) {
2427315a1350SMichael S. Tsirkin         snprintf(ctxt, sizeof(ctxt), "%s", desc->desc);
2428315a1350SMichael S. Tsirkin     } else {
2429315a1350SMichael S. Tsirkin         snprintf(ctxt, sizeof(ctxt), "Class %04x", class);
2430315a1350SMichael S. Tsirkin     }
2431315a1350SMichael S. Tsirkin 
2432315a1350SMichael S. Tsirkin     monitor_printf(mon, "%*sclass %s, addr %02x:%02x.%x, "
2433315a1350SMichael S. Tsirkin                    "pci id %04x:%04x (sub %04x:%04x)\n",
2434fd56e061SDavid Gibson                    indent, "", ctxt, pci_dev_bus_num(d),
2435315a1350SMichael S. Tsirkin                    PCI_SLOT(d->devfn), PCI_FUNC(d->devfn),
2436315a1350SMichael S. Tsirkin                    pci_get_word(d->config + PCI_VENDOR_ID),
2437315a1350SMichael S. Tsirkin                    pci_get_word(d->config + PCI_DEVICE_ID),
2438315a1350SMichael S. Tsirkin                    pci_get_word(d->config + PCI_SUBSYSTEM_VENDOR_ID),
2439315a1350SMichael S. Tsirkin                    pci_get_word(d->config + PCI_SUBSYSTEM_ID));
2440315a1350SMichael S. Tsirkin     for (i = 0; i < PCI_NUM_REGIONS; i++) {
2441315a1350SMichael S. Tsirkin         r = &d->io_regions[i];
2442315a1350SMichael S. Tsirkin         if (!r->size)
2443315a1350SMichael S. Tsirkin             continue;
2444315a1350SMichael S. Tsirkin         monitor_printf(mon, "%*sbar %d: %s at 0x%"FMT_PCIBUS
2445315a1350SMichael S. Tsirkin                        " [0x%"FMT_PCIBUS"]\n",
2446315a1350SMichael S. Tsirkin                        indent, "",
2447315a1350SMichael S. Tsirkin                        i, r->type & PCI_BASE_ADDRESS_SPACE_IO ? "i/o" : "mem",
2448315a1350SMichael S. Tsirkin                        r->addr, r->addr + r->size - 1);
2449315a1350SMichael S. Tsirkin     }
2450315a1350SMichael S. Tsirkin }
2451315a1350SMichael S. Tsirkin 
2452315a1350SMichael S. Tsirkin static char *pci_dev_fw_name(DeviceState *dev, char *buf, int len)
2453315a1350SMichael S. Tsirkin {
2454315a1350SMichael S. Tsirkin     PCIDevice *d = (PCIDevice *)dev;
2455315a1350SMichael S. Tsirkin     const char *name = NULL;
2456315a1350SMichael S. Tsirkin     const pci_class_desc *desc =  pci_class_descriptions;
2457315a1350SMichael S. Tsirkin     int class = pci_get_word(d->config + PCI_CLASS_DEVICE);
2458315a1350SMichael S. Tsirkin 
2459315a1350SMichael S. Tsirkin     while (desc->desc &&
2460315a1350SMichael S. Tsirkin           (class & ~desc->fw_ign_bits) !=
2461315a1350SMichael S. Tsirkin           (desc->class & ~desc->fw_ign_bits)) {
2462315a1350SMichael S. Tsirkin         desc++;
2463315a1350SMichael S. Tsirkin     }
2464315a1350SMichael S. Tsirkin 
2465315a1350SMichael S. Tsirkin     if (desc->desc) {
2466315a1350SMichael S. Tsirkin         name = desc->fw_name;
2467315a1350SMichael S. Tsirkin     }
2468315a1350SMichael S. Tsirkin 
2469315a1350SMichael S. Tsirkin     if (name) {
2470315a1350SMichael S. Tsirkin         pstrcpy(buf, len, name);
2471315a1350SMichael S. Tsirkin     } else {
2472315a1350SMichael S. Tsirkin         snprintf(buf, len, "pci%04x,%04x",
2473315a1350SMichael S. Tsirkin                  pci_get_word(d->config + PCI_VENDOR_ID),
2474315a1350SMichael S. Tsirkin                  pci_get_word(d->config + PCI_DEVICE_ID));
2475315a1350SMichael S. Tsirkin     }
2476315a1350SMichael S. Tsirkin 
2477315a1350SMichael S. Tsirkin     return buf;
2478315a1350SMichael S. Tsirkin }
2479315a1350SMichael S. Tsirkin 
2480315a1350SMichael S. Tsirkin static char *pcibus_get_fw_dev_path(DeviceState *dev)
2481315a1350SMichael S. Tsirkin {
2482315a1350SMichael S. Tsirkin     PCIDevice *d = (PCIDevice *)dev;
2483315a1350SMichael S. Tsirkin     char path[50], name[33];
2484315a1350SMichael S. Tsirkin     int off;
2485315a1350SMichael S. Tsirkin 
2486315a1350SMichael S. Tsirkin     off = snprintf(path, sizeof(path), "%s@%x",
2487315a1350SMichael S. Tsirkin                    pci_dev_fw_name(dev, name, sizeof name),
2488315a1350SMichael S. Tsirkin                    PCI_SLOT(d->devfn));
2489315a1350SMichael S. Tsirkin     if (PCI_FUNC(d->devfn))
2490315a1350SMichael S. Tsirkin         snprintf(path + off, sizeof(path) + off, ",%x", PCI_FUNC(d->devfn));
2491315a1350SMichael S. Tsirkin     return g_strdup(path);
2492315a1350SMichael S. Tsirkin }
2493315a1350SMichael S. Tsirkin 
2494315a1350SMichael S. Tsirkin static char *pcibus_get_dev_path(DeviceState *dev)
2495315a1350SMichael S. Tsirkin {
2496315a1350SMichael S. Tsirkin     PCIDevice *d = container_of(dev, PCIDevice, qdev);
2497315a1350SMichael S. Tsirkin     PCIDevice *t;
2498315a1350SMichael S. Tsirkin     int slot_depth;
2499315a1350SMichael S. Tsirkin     /* Path format: Domain:00:Slot.Function:Slot.Function....:Slot.Function.
2500315a1350SMichael S. Tsirkin      * 00 is added here to make this format compatible with
2501315a1350SMichael S. Tsirkin      * domain:Bus:Slot.Func for systems without nested PCI bridges.
2502315a1350SMichael S. Tsirkin      * Slot.Function list specifies the slot and function numbers for all
2503315a1350SMichael S. Tsirkin      * devices on the path from root to the specific device. */
2504568f0690SDavid Gibson     const char *root_bus_path;
2505568f0690SDavid Gibson     int root_bus_len;
2506315a1350SMichael S. Tsirkin     char slot[] = ":SS.F";
2507315a1350SMichael S. Tsirkin     int slot_len = sizeof slot - 1 /* For '\0' */;
2508315a1350SMichael S. Tsirkin     int path_len;
2509315a1350SMichael S. Tsirkin     char *path, *p;
2510315a1350SMichael S. Tsirkin     int s;
2511315a1350SMichael S. Tsirkin 
2512568f0690SDavid Gibson     root_bus_path = pci_root_bus_path(d);
2513568f0690SDavid Gibson     root_bus_len = strlen(root_bus_path);
2514568f0690SDavid Gibson 
2515315a1350SMichael S. Tsirkin     /* Calculate # of slots on path between device and root. */;
2516315a1350SMichael S. Tsirkin     slot_depth = 0;
2517fd56e061SDavid Gibson     for (t = d; t; t = pci_get_bus(t)->parent_dev) {
2518315a1350SMichael S. Tsirkin         ++slot_depth;
2519315a1350SMichael S. Tsirkin     }
2520315a1350SMichael S. Tsirkin 
2521568f0690SDavid Gibson     path_len = root_bus_len + slot_len * slot_depth;
2522315a1350SMichael S. Tsirkin 
2523315a1350SMichael S. Tsirkin     /* Allocate memory, fill in the terminating null byte. */
2524315a1350SMichael S. Tsirkin     path = g_malloc(path_len + 1 /* For '\0' */);
2525315a1350SMichael S. Tsirkin     path[path_len] = '\0';
2526315a1350SMichael S. Tsirkin 
2527568f0690SDavid Gibson     memcpy(path, root_bus_path, root_bus_len);
2528315a1350SMichael S. Tsirkin 
2529315a1350SMichael S. Tsirkin     /* Fill in slot numbers. We walk up from device to root, so need to print
2530315a1350SMichael S. Tsirkin      * them in the reverse order, last to first. */
2531315a1350SMichael S. Tsirkin     p = path + path_len;
2532fd56e061SDavid Gibson     for (t = d; t; t = pci_get_bus(t)->parent_dev) {
2533315a1350SMichael S. Tsirkin         p -= slot_len;
2534315a1350SMichael S. Tsirkin         s = snprintf(slot, sizeof slot, ":%02x.%x",
2535315a1350SMichael S. Tsirkin                      PCI_SLOT(t->devfn), PCI_FUNC(t->devfn));
2536315a1350SMichael S. Tsirkin         assert(s == slot_len);
2537315a1350SMichael S. Tsirkin         memcpy(p, slot, slot_len);
2538315a1350SMichael S. Tsirkin     }
2539315a1350SMichael S. Tsirkin 
2540315a1350SMichael S. Tsirkin     return path;
2541315a1350SMichael S. Tsirkin }
2542315a1350SMichael S. Tsirkin 
2543315a1350SMichael S. Tsirkin static int pci_qdev_find_recursive(PCIBus *bus,
2544315a1350SMichael S. Tsirkin                                    const char *id, PCIDevice **pdev)
2545315a1350SMichael S. Tsirkin {
2546315a1350SMichael S. Tsirkin     DeviceState *qdev = qdev_find_recursive(&bus->qbus, id);
2547315a1350SMichael S. Tsirkin     if (!qdev) {
2548315a1350SMichael S. Tsirkin         return -ENODEV;
2549315a1350SMichael S. Tsirkin     }
2550315a1350SMichael S. Tsirkin 
2551315a1350SMichael S. Tsirkin     /* roughly check if given qdev is pci device */
2552315a1350SMichael S. Tsirkin     if (object_dynamic_cast(OBJECT(qdev), TYPE_PCI_DEVICE)) {
2553315a1350SMichael S. Tsirkin         *pdev = PCI_DEVICE(qdev);
2554315a1350SMichael S. Tsirkin         return 0;
2555315a1350SMichael S. Tsirkin     }
2556315a1350SMichael S. Tsirkin     return -EINVAL;
2557315a1350SMichael S. Tsirkin }
2558315a1350SMichael S. Tsirkin 
2559315a1350SMichael S. Tsirkin int pci_qdev_find_device(const char *id, PCIDevice **pdev)
2560315a1350SMichael S. Tsirkin {
25617588e2b0SDavid Gibson     PCIHostState *host_bridge;
2562315a1350SMichael S. Tsirkin     int rc = -ENODEV;
2563315a1350SMichael S. Tsirkin 
25647588e2b0SDavid Gibson     QLIST_FOREACH(host_bridge, &pci_host_bridges, next) {
25657588e2b0SDavid Gibson         int tmp = pci_qdev_find_recursive(host_bridge->bus, id, pdev);
2566315a1350SMichael S. Tsirkin         if (!tmp) {
2567315a1350SMichael S. Tsirkin             rc = 0;
2568315a1350SMichael S. Tsirkin             break;
2569315a1350SMichael S. Tsirkin         }
2570315a1350SMichael S. Tsirkin         if (tmp != -ENODEV) {
2571315a1350SMichael S. Tsirkin             rc = tmp;
2572315a1350SMichael S. Tsirkin         }
2573315a1350SMichael S. Tsirkin     }
2574315a1350SMichael S. Tsirkin 
2575315a1350SMichael S. Tsirkin     return rc;
2576315a1350SMichael S. Tsirkin }
2577315a1350SMichael S. Tsirkin 
2578315a1350SMichael S. Tsirkin MemoryRegion *pci_address_space(PCIDevice *dev)
2579315a1350SMichael S. Tsirkin {
2580fd56e061SDavid Gibson     return pci_get_bus(dev)->address_space_mem;
2581315a1350SMichael S. Tsirkin }
2582315a1350SMichael S. Tsirkin 
2583315a1350SMichael S. Tsirkin MemoryRegion *pci_address_space_io(PCIDevice *dev)
2584315a1350SMichael S. Tsirkin {
2585fd56e061SDavid Gibson     return pci_get_bus(dev)->address_space_io;
2586315a1350SMichael S. Tsirkin }
2587315a1350SMichael S. Tsirkin 
2588315a1350SMichael S. Tsirkin static void pci_device_class_init(ObjectClass *klass, void *data)
2589315a1350SMichael S. Tsirkin {
2590315a1350SMichael S. Tsirkin     DeviceClass *k = DEVICE_CLASS(klass);
25917ee6c1e1SMarkus Armbruster 
2592133e9b22SMarkus Armbruster     k->realize = pci_qdev_realize;
2593133e9b22SMarkus Armbruster     k->unrealize = pci_qdev_unrealize;
2594315a1350SMichael S. Tsirkin     k->bus_type = TYPE_PCI_BUS;
2595315a1350SMichael S. Tsirkin     k->props = pci_props;
2596315a1350SMichael S. Tsirkin }
2597315a1350SMichael S. Tsirkin 
25982fefa16cSEduardo Habkost static void pci_device_class_base_init(ObjectClass *klass, void *data)
25992fefa16cSEduardo Habkost {
26002fefa16cSEduardo Habkost     if (!object_class_is_abstract(klass)) {
26012fefa16cSEduardo Habkost         ObjectClass *conventional =
26022fefa16cSEduardo Habkost             object_class_dynamic_cast(klass, INTERFACE_CONVENTIONAL_PCI_DEVICE);
26032fefa16cSEduardo Habkost         ObjectClass *pcie =
26042fefa16cSEduardo Habkost             object_class_dynamic_cast(klass, INTERFACE_PCIE_DEVICE);
26052fefa16cSEduardo Habkost         assert(conventional || pcie);
26062fefa16cSEduardo Habkost     }
26072fefa16cSEduardo Habkost }
26082fefa16cSEduardo Habkost 
26099eda7d37SAlexey Kardashevskiy AddressSpace *pci_device_iommu_address_space(PCIDevice *dev)
26109eda7d37SAlexey Kardashevskiy {
2611fd56e061SDavid Gibson     PCIBus *bus = pci_get_bus(dev);
26125af2ae23SBenjamin Herrenschmidt     PCIBus *iommu_bus = bus;
26139eda7d37SAlexey Kardashevskiy 
26145af2ae23SBenjamin Herrenschmidt     while(iommu_bus && !iommu_bus->iommu_fn && iommu_bus->parent_dev) {
2615fd56e061SDavid Gibson         iommu_bus = pci_get_bus(iommu_bus->parent_dev);
26169eda7d37SAlexey Kardashevskiy     }
26175af2ae23SBenjamin Herrenschmidt     if (iommu_bus && iommu_bus->iommu_fn) {
26185af2ae23SBenjamin Herrenschmidt         return iommu_bus->iommu_fn(bus, iommu_bus->iommu_opaque, dev->devfn);
26199eda7d37SAlexey Kardashevskiy     }
26209eda7d37SAlexey Kardashevskiy     return &address_space_memory;
26219eda7d37SAlexey Kardashevskiy }
26229eda7d37SAlexey Kardashevskiy 
2623e00387d5SAvi Kivity void pci_setup_iommu(PCIBus *bus, PCIIOMMUFunc fn, void *opaque)
2624315a1350SMichael S. Tsirkin {
2625e00387d5SAvi Kivity     bus->iommu_fn = fn;
2626e00387d5SAvi Kivity     bus->iommu_opaque = opaque;
2627315a1350SMichael S. Tsirkin }
2628315a1350SMichael S. Tsirkin 
262943864069SMichael S. Tsirkin static void pci_dev_get_w64(PCIBus *b, PCIDevice *dev, void *opaque)
263043864069SMichael S. Tsirkin {
263143864069SMichael S. Tsirkin     Range *range = opaque;
263243864069SMichael S. Tsirkin     PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(dev);
263343864069SMichael S. Tsirkin     uint16_t cmd = pci_get_word(dev->config + PCI_COMMAND);
263477d6f4eaSMichael S. Tsirkin     int i;
263543864069SMichael S. Tsirkin 
263643864069SMichael S. Tsirkin     if (!(cmd & PCI_COMMAND_MEMORY)) {
263743864069SMichael S. Tsirkin         return;
263843864069SMichael S. Tsirkin     }
263943864069SMichael S. Tsirkin 
264043864069SMichael S. Tsirkin     if (pc->is_bridge) {
264143864069SMichael S. Tsirkin         pcibus_t base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
264243864069SMichael S. Tsirkin         pcibus_t limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
264343864069SMichael S. Tsirkin 
264443864069SMichael S. Tsirkin         base = MAX(base, 0x1ULL << 32);
264543864069SMichael S. Tsirkin 
264643864069SMichael S. Tsirkin         if (limit >= base) {
264743864069SMichael S. Tsirkin             Range pref_range;
2648a0efbf16SMarkus Armbruster             range_set_bounds(&pref_range, base, limit);
264943864069SMichael S. Tsirkin             range_extend(range, &pref_range);
265043864069SMichael S. Tsirkin         }
265143864069SMichael S. Tsirkin     }
265277d6f4eaSMichael S. Tsirkin     for (i = 0; i < PCI_NUM_REGIONS; ++i) {
265377d6f4eaSMichael S. Tsirkin         PCIIORegion *r = &dev->io_regions[i];
2654a0efbf16SMarkus Armbruster         pcibus_t lob, upb;
265543864069SMichael S. Tsirkin         Range region_range;
265643864069SMichael S. Tsirkin 
265777d6f4eaSMichael S. Tsirkin         if (!r->size ||
265877d6f4eaSMichael S. Tsirkin             (r->type & PCI_BASE_ADDRESS_SPACE_IO) ||
265977d6f4eaSMichael S. Tsirkin             !(r->type & PCI_BASE_ADDRESS_MEM_TYPE_64)) {
266043864069SMichael S. Tsirkin             continue;
266143864069SMichael S. Tsirkin         }
266277d6f4eaSMichael S. Tsirkin 
2663a0efbf16SMarkus Armbruster         lob = pci_bar_address(dev, i, r->type, r->size);
2664a0efbf16SMarkus Armbruster         upb = lob + r->size - 1;
2665a0efbf16SMarkus Armbruster         if (lob == PCI_BAR_UNMAPPED) {
266677d6f4eaSMichael S. Tsirkin             continue;
266777d6f4eaSMichael S. Tsirkin         }
266843864069SMichael S. Tsirkin 
2669a0efbf16SMarkus Armbruster         lob = MAX(lob, 0x1ULL << 32);
267043864069SMichael S. Tsirkin 
2671a0efbf16SMarkus Armbruster         if (upb >= lob) {
2672a0efbf16SMarkus Armbruster             range_set_bounds(&region_range, lob, upb);
267343864069SMichael S. Tsirkin             range_extend(range, &region_range);
267443864069SMichael S. Tsirkin         }
267543864069SMichael S. Tsirkin     }
267643864069SMichael S. Tsirkin }
267743864069SMichael S. Tsirkin 
267843864069SMichael S. Tsirkin void pci_bus_get_w64_range(PCIBus *bus, Range *range)
267943864069SMichael S. Tsirkin {
2680a0efbf16SMarkus Armbruster     range_make_empty(range);
268143864069SMichael S. Tsirkin     pci_for_each_device_under_bus(bus, pci_dev_get_w64, range);
268243864069SMichael S. Tsirkin }
268343864069SMichael S. Tsirkin 
26843f1e1478SCao jin static bool pcie_has_upstream_port(PCIDevice *dev)
26853f1e1478SCao jin {
2686fd56e061SDavid Gibson     PCIDevice *parent_dev = pci_bridge_get_device(pci_get_bus(dev));
26873f1e1478SCao jin 
26883f1e1478SCao jin     /* Device associated with an upstream port.
26893f1e1478SCao jin      * As there are several types of these, it's easier to check the
26903f1e1478SCao jin      * parent device: upstream ports are always connected to
26913f1e1478SCao jin      * root or downstream ports.
26923f1e1478SCao jin      */
26933f1e1478SCao jin     return parent_dev &&
26943f1e1478SCao jin         pci_is_express(parent_dev) &&
26953f1e1478SCao jin         parent_dev->exp.exp_cap &&
26963f1e1478SCao jin         (pcie_cap_get_type(parent_dev) == PCI_EXP_TYPE_ROOT_PORT ||
26973f1e1478SCao jin          pcie_cap_get_type(parent_dev) == PCI_EXP_TYPE_DOWNSTREAM);
26983f1e1478SCao jin }
26993f1e1478SCao jin 
27003f1e1478SCao jin PCIDevice *pci_get_function_0(PCIDevice *pci_dev)
27013f1e1478SCao jin {
2702fd56e061SDavid Gibson     PCIBus *bus = pci_get_bus(pci_dev);
2703fd56e061SDavid Gibson 
27043f1e1478SCao jin     if(pcie_has_upstream_port(pci_dev)) {
27053f1e1478SCao jin         /* With an upstream PCIe port, we only support 1 device at slot 0 */
2706fd56e061SDavid Gibson         return bus->devices[0];
27073f1e1478SCao jin     } else {
27083f1e1478SCao jin         /* Other bus types might support multiple devices at slots 0-31 */
2709fd56e061SDavid Gibson         return bus->devices[PCI_DEVFN(PCI_SLOT(pci_dev->devfn), 0)];
27103f1e1478SCao jin     }
27113f1e1478SCao jin }
27123f1e1478SCao jin 
2713e1d4fb2dSPeter Xu MSIMessage pci_get_msi_message(PCIDevice *dev, int vector)
2714e1d4fb2dSPeter Xu {
2715e1d4fb2dSPeter Xu     MSIMessage msg;
2716e1d4fb2dSPeter Xu     if (msix_enabled(dev)) {
2717e1d4fb2dSPeter Xu         msg = msix_get_message(dev, vector);
2718e1d4fb2dSPeter Xu     } else if (msi_enabled(dev)) {
2719e1d4fb2dSPeter Xu         msg = msi_get_message(dev, vector);
2720e1d4fb2dSPeter Xu     } else {
2721e1d4fb2dSPeter Xu         /* Should never happen */
2722e1d4fb2dSPeter Xu         error_report("%s: unknown interrupt type", __func__);
2723e1d4fb2dSPeter Xu         abort();
2724e1d4fb2dSPeter Xu     }
2725e1d4fb2dSPeter Xu     return msg;
2726e1d4fb2dSPeter Xu }
2727e1d4fb2dSPeter Xu 
27288c43a6f0SAndreas Färber static const TypeInfo pci_device_type_info = {
2729315a1350SMichael S. Tsirkin     .name = TYPE_PCI_DEVICE,
2730315a1350SMichael S. Tsirkin     .parent = TYPE_DEVICE,
2731315a1350SMichael S. Tsirkin     .instance_size = sizeof(PCIDevice),
2732315a1350SMichael S. Tsirkin     .abstract = true,
2733315a1350SMichael S. Tsirkin     .class_size = sizeof(PCIDeviceClass),
2734315a1350SMichael S. Tsirkin     .class_init = pci_device_class_init,
27352fefa16cSEduardo Habkost     .class_base_init = pci_device_class_base_init,
2736315a1350SMichael S. Tsirkin };
2737315a1350SMichael S. Tsirkin 
2738315a1350SMichael S. Tsirkin static void pci_register_types(void)
2739315a1350SMichael S. Tsirkin {
2740315a1350SMichael S. Tsirkin     type_register_static(&pci_bus_info);
27413a861c46SAlex Williamson     type_register_static(&pcie_bus_info);
2742619f02aeSEduardo Habkost     type_register_static(&conventional_pci_interface_info);
2743619f02aeSEduardo Habkost     type_register_static(&pcie_interface_info);
2744315a1350SMichael S. Tsirkin     type_register_static(&pci_device_type_info);
2745315a1350SMichael S. Tsirkin }
2746315a1350SMichael S. Tsirkin 
2747315a1350SMichael S. Tsirkin type_init(pci_register_types)
2748