xref: /openbmc/qemu/hw/pci/pci.c (revision 8e5e0890)
1315a1350SMichael S. Tsirkin /*
2315a1350SMichael S. Tsirkin  * QEMU PCI bus manager
3315a1350SMichael S. Tsirkin  *
4315a1350SMichael S. Tsirkin  * Copyright (c) 2004 Fabrice Bellard
5315a1350SMichael S. Tsirkin  *
6315a1350SMichael S. Tsirkin  * Permission is hereby granted, free of charge, to any person obtaining a copy
7315a1350SMichael S. Tsirkin  * of this software and associated documentation files (the "Software"), to deal
8315a1350SMichael S. Tsirkin  * in the Software without restriction, including without limitation the rights
9315a1350SMichael S. Tsirkin  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10315a1350SMichael S. Tsirkin  * copies of the Software, and to permit persons to whom the Software is
11315a1350SMichael S. Tsirkin  * furnished to do so, subject to the following conditions:
12315a1350SMichael S. Tsirkin  *
13315a1350SMichael S. Tsirkin  * The above copyright notice and this permission notice shall be included in
14315a1350SMichael S. Tsirkin  * all copies or substantial portions of the Software.
15315a1350SMichael S. Tsirkin  *
16315a1350SMichael S. Tsirkin  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17315a1350SMichael S. Tsirkin  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18315a1350SMichael S. Tsirkin  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19315a1350SMichael S. Tsirkin  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20315a1350SMichael S. Tsirkin  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21315a1350SMichael S. Tsirkin  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22315a1350SMichael S. Tsirkin  * THE SOFTWARE.
23315a1350SMichael S. Tsirkin  */
24e688df6bSMarkus Armbruster 
2597d5408fSPeter Maydell #include "qemu/osdep.h"
262c65db5eSPaolo Bonzini #include "qemu/datadir.h"
277c16b5bbSPaolo Bonzini #include "qemu/units.h"
2864552b6bSMarkus Armbruster #include "hw/irq.h"
29c759b24fSMichael S. Tsirkin #include "hw/pci/pci.h"
30c759b24fSMichael S. Tsirkin #include "hw/pci/pci_bridge.h"
3106aac7bdSMichael S. Tsirkin #include "hw/pci/pci_bus.h"
32568f0690SDavid Gibson #include "hw/pci/pci_host.h"
33a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
34ce35e229SEduardo Habkost #include "hw/qdev-properties-system.h"
35ca77ee28SMarkus Armbruster #include "migration/qemu-file-types.h"
36d6454270SMarkus Armbruster #include "migration/vmstate.h"
371422e32dSPaolo Bonzini #include "net/net.h"
38b58c5c2dSMarkus Armbruster #include "sysemu/numa.h"
398eb85fb5SVladimir Sementsov-Ogievskiy #include "sysemu/runstate.h"
4046517dd4SMarkus Armbruster #include "sysemu/sysemu.h"
41c759b24fSMichael S. Tsirkin #include "hw/loader.h"
42d49b6836SMarkus Armbruster #include "qemu/error-report.h"
431de7afc9SPaolo Bonzini #include "qemu/range.h"
447828d750SDon Koch #include "trace.h"
45c759b24fSMichael S. Tsirkin #include "hw/pci/msi.h"
46c759b24fSMichael S. Tsirkin #include "hw/pci/msix.h"
475e954943SIgor Mammedov #include "hw/hotplug.h"
48e4024630SLaurent Vivier #include "hw/boards.h"
49e688df6bSMarkus Armbruster #include "qapi/error.h"
50f348b6d1SVeronia Bahaa #include "qemu/cutils.h"
51987b73b3SMarkus Armbruster #include "pci-internal.h"
52315a1350SMichael S. Tsirkin 
536096cf78SDavid Woodhouse #include "hw/xen/xen.h"
546096cf78SDavid Woodhouse #include "hw/i386/kvm/xen_evtchn.h"
556096cf78SDavid Woodhouse 
56315a1350SMichael S. Tsirkin //#define DEBUG_PCI
57315a1350SMichael S. Tsirkin #ifdef DEBUG_PCI
58315a1350SMichael S. Tsirkin # define PCI_DPRINTF(format, ...)       printf(format, ## __VA_ARGS__)
59315a1350SMichael S. Tsirkin #else
60315a1350SMichael S. Tsirkin # define PCI_DPRINTF(format, ...)       do { } while (0)
61315a1350SMichael S. Tsirkin #endif
62315a1350SMichael S. Tsirkin 
6388c725c7SCornelia Huck bool pci_available = true;
6488c725c7SCornelia Huck 
65315a1350SMichael S. Tsirkin static char *pcibus_get_dev_path(DeviceState *dev);
66315a1350SMichael S. Tsirkin static char *pcibus_get_fw_dev_path(DeviceState *dev);
67dcc20931SPaolo Bonzini static void pcibus_reset(BusState *qbus);
68ca92eb5dSAni Sinha static bool pcie_has_upstream_port(PCIDevice *dev);
69315a1350SMichael S. Tsirkin 
70315a1350SMichael S. Tsirkin static Property pci_props[] = {
71315a1350SMichael S. Tsirkin     DEFINE_PROP_PCI_DEVFN("addr", PCIDevice, devfn, -1),
72315a1350SMichael S. Tsirkin     DEFINE_PROP_STRING("romfile", PCIDevice, romfile),
7308b1df8fSPaolo Bonzini     DEFINE_PROP_UINT32("romsize", PCIDevice, romsize, -1),
74315a1350SMichael S. Tsirkin     DEFINE_PROP_UINT32("rombar",  PCIDevice, rom_bar, 1),
75315a1350SMichael S. Tsirkin     DEFINE_PROP_BIT("multifunction", PCIDevice, cap_present,
76315a1350SMichael S. Tsirkin                     QEMU_PCI_CAP_MULTIFUNCTION_BITNR, false),
776b449540SMichael S. Tsirkin     DEFINE_PROP_BIT("x-pcie-lnksta-dllla", PCIDevice, cap_present,
786b449540SMichael S. Tsirkin                     QEMU_PCIE_LNKSTA_DLLLA_BITNR, true),
79f03d8ea3SMarcel Apfelbaum     DEFINE_PROP_BIT("x-pcie-extcap-init", PCIDevice, cap_present,
80f03d8ea3SMarcel Apfelbaum                     QEMU_PCIE_EXTCAP_INIT_BITNR, true),
814f5b6a05SJens Freimann     DEFINE_PROP_STRING("failover_pair_id", PCIDevice,
824f5b6a05SJens Freimann                        failover_pair_id),
83b32bd763SIgor Mammedov     DEFINE_PROP_UINT32("acpi-index",  PCIDevice, acpi_index, 0),
845ed3dabeSLeonardo Bras     DEFINE_PROP_BIT("x-pcie-err-unc-mask", PCIDevice, cap_present,
855ed3dabeSLeonardo Bras                     QEMU_PCIE_ERR_UNC_MASK_BITNR, true),
867c228c5fSAkihiko Odaki     DEFINE_PROP_BIT("x-pcie-ari-nextfn-1", PCIDevice, cap_present,
877c228c5fSAkihiko Odaki                     QEMU_PCIE_ARI_NEXTFN_1_BITNR, false),
88315a1350SMichael S. Tsirkin     DEFINE_PROP_END_OF_LIST()
89315a1350SMichael S. Tsirkin };
90315a1350SMichael S. Tsirkin 
91d2f69df7SBandan Das static const VMStateDescription vmstate_pcibus = {
92d2f69df7SBandan Das     .name = "PCIBUS",
93d2f69df7SBandan Das     .version_id = 1,
94d2f69df7SBandan Das     .minimum_version_id = 1,
95*8e5e0890SRichard Henderson     .fields = (const VMStateField[]) {
96d2164ad3SHalil Pasic         VMSTATE_INT32_EQUAL(nirq, PCIBus, NULL),
97d2f69df7SBandan Das         VMSTATE_VARRAY_INT32(irq_count, PCIBus,
98d2f69df7SBandan Das                              nirq, 0, vmstate_info_int32,
99d2f69df7SBandan Das                              int32_t),
100d2f69df7SBandan Das         VMSTATE_END_OF_LIST()
101d2f69df7SBandan Das     }
102d2f69df7SBandan Das };
103d2f69df7SBandan Das 
104041b1c40SIgor Mammedov static gint g_cmp_uint32(gconstpointer a, gconstpointer b, gpointer user_data)
105041b1c40SIgor Mammedov {
106041b1c40SIgor Mammedov     return a - b;
107041b1c40SIgor Mammedov }
108041b1c40SIgor Mammedov 
109041b1c40SIgor Mammedov static GSequence *pci_acpi_index_list(void)
110041b1c40SIgor Mammedov {
111041b1c40SIgor Mammedov     static GSequence *used_acpi_index_list;
112041b1c40SIgor Mammedov 
113041b1c40SIgor Mammedov     if (!used_acpi_index_list) {
114041b1c40SIgor Mammedov         used_acpi_index_list = g_sequence_new(NULL);
115041b1c40SIgor Mammedov     }
116041b1c40SIgor Mammedov     return used_acpi_index_list;
117041b1c40SIgor Mammedov }
118041b1c40SIgor Mammedov 
119b86eacb8SMarcel Apfelbaum static void pci_init_bus_master(PCIDevice *pci_dev)
120b86eacb8SMarcel Apfelbaum {
121b86eacb8SMarcel Apfelbaum     AddressSpace *dma_as = pci_device_iommu_address_space(pci_dev);
122b86eacb8SMarcel Apfelbaum 
123b86eacb8SMarcel Apfelbaum     memory_region_init_alias(&pci_dev->bus_master_enable_region,
124b86eacb8SMarcel Apfelbaum                              OBJECT(pci_dev), "bus master",
125b86eacb8SMarcel Apfelbaum                              dma_as->root, 0, memory_region_size(dma_as->root));
126b86eacb8SMarcel Apfelbaum     memory_region_set_enabled(&pci_dev->bus_master_enable_region, false);
1273716d590SJason Wang     memory_region_add_subregion(&pci_dev->bus_master_container_region, 0,
1283716d590SJason Wang                                 &pci_dev->bus_master_enable_region);
129b86eacb8SMarcel Apfelbaum }
130b86eacb8SMarcel Apfelbaum 
131b86eacb8SMarcel Apfelbaum static void pcibus_machine_done(Notifier *notifier, void *data)
132b86eacb8SMarcel Apfelbaum {
133b86eacb8SMarcel Apfelbaum     PCIBus *bus = container_of(notifier, PCIBus, machine_done);
134b86eacb8SMarcel Apfelbaum     int i;
135b86eacb8SMarcel Apfelbaum 
136b86eacb8SMarcel Apfelbaum     for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
137b86eacb8SMarcel Apfelbaum         if (bus->devices[i]) {
138b86eacb8SMarcel Apfelbaum             pci_init_bus_master(bus->devices[i]);
139b86eacb8SMarcel Apfelbaum         }
140b86eacb8SMarcel Apfelbaum     }
141b86eacb8SMarcel Apfelbaum }
142b86eacb8SMarcel Apfelbaum 
143d2f69df7SBandan Das static void pci_bus_realize(BusState *qbus, Error **errp)
144d2f69df7SBandan Das {
145d2f69df7SBandan Das     PCIBus *bus = PCI_BUS(qbus);
146d2f69df7SBandan Das 
147b86eacb8SMarcel Apfelbaum     bus->machine_done.notify = pcibus_machine_done;
148b86eacb8SMarcel Apfelbaum     qemu_add_machine_init_done_notifier(&bus->machine_done);
149b86eacb8SMarcel Apfelbaum 
15099b16e8eSJuan Quintela     vmstate_register_any(NULL, &vmstate_pcibus, bus);
151d2f69df7SBandan Das }
152d2f69df7SBandan Das 
1532f57db8aSDavid Gibson static void pcie_bus_realize(BusState *qbus, Error **errp)
1542f57db8aSDavid Gibson {
1552f57db8aSDavid Gibson     PCIBus *bus = PCI_BUS(qbus);
156b52fa0eaSPhilippe Mathieu-Daudé     Error *local_err = NULL;
1572f57db8aSDavid Gibson 
158b52fa0eaSPhilippe Mathieu-Daudé     pci_bus_realize(qbus, &local_err);
159b52fa0eaSPhilippe Mathieu-Daudé     if (local_err) {
160b52fa0eaSPhilippe Mathieu-Daudé         error_propagate(errp, local_err);
161b52fa0eaSPhilippe Mathieu-Daudé         return;
162b52fa0eaSPhilippe Mathieu-Daudé     }
1632f57db8aSDavid Gibson 
1642f57db8aSDavid Gibson     /*
1652f57db8aSDavid Gibson      * A PCI-E bus can support extended config space if it's the root
1662f57db8aSDavid Gibson      * bus, or if the bus/bridge above it does as well
1672f57db8aSDavid Gibson      */
1682f57db8aSDavid Gibson     if (pci_bus_is_root(bus)) {
1692f57db8aSDavid Gibson         bus->flags |= PCI_BUS_EXTENDED_CONFIG_SPACE;
1702f57db8aSDavid Gibson     } else {
1712f57db8aSDavid Gibson         PCIBus *parent_bus = pci_get_bus(bus->parent_dev);
1722f57db8aSDavid Gibson 
1732f57db8aSDavid Gibson         if (pci_bus_allows_extended_config_space(parent_bus)) {
1742f57db8aSDavid Gibson             bus->flags |= PCI_BUS_EXTENDED_CONFIG_SPACE;
1752f57db8aSDavid Gibson         }
1762f57db8aSDavid Gibson     }
1772f57db8aSDavid Gibson }
1782f57db8aSDavid Gibson 
179b69c3c21SMarkus Armbruster static void pci_bus_unrealize(BusState *qbus)
180d2f69df7SBandan Das {
181d2f69df7SBandan Das     PCIBus *bus = PCI_BUS(qbus);
182d2f69df7SBandan Das 
183b86eacb8SMarcel Apfelbaum     qemu_remove_machine_init_done_notifier(&bus->machine_done);
184b86eacb8SMarcel Apfelbaum 
185d2f69df7SBandan Das     vmstate_unregister(NULL, &vmstate_pcibus, bus);
186d2f69df7SBandan Das }
187d2f69df7SBandan Das 
188602141d9SMarcel Apfelbaum static int pcibus_num(PCIBus *bus)
189602141d9SMarcel Apfelbaum {
190b0e5196aSDavid Gibson     if (pci_bus_is_root(bus)) {
191602141d9SMarcel Apfelbaum         return 0; /* pci host bridge */
192602141d9SMarcel Apfelbaum     }
193602141d9SMarcel Apfelbaum     return bus->parent_dev->config[PCI_SECONDARY_BUS];
194602141d9SMarcel Apfelbaum }
195602141d9SMarcel Apfelbaum 
1966a3042b2SMarcel Apfelbaum static uint16_t pcibus_numa_node(PCIBus *bus)
1976a3042b2SMarcel Apfelbaum {
1986a3042b2SMarcel Apfelbaum     return NUMA_NODE_UNASSIGNED;
1996a3042b2SMarcel Apfelbaum }
2006a3042b2SMarcel Apfelbaum 
201315a1350SMichael S. Tsirkin static void pci_bus_class_init(ObjectClass *klass, void *data)
202315a1350SMichael S. Tsirkin {
203315a1350SMichael S. Tsirkin     BusClass *k = BUS_CLASS(klass);
204ce6a28eeSMarcel Apfelbaum     PCIBusClass *pbc = PCI_BUS_CLASS(klass);
205315a1350SMichael S. Tsirkin 
206315a1350SMichael S. Tsirkin     k->print_dev = pcibus_dev_print;
207315a1350SMichael S. Tsirkin     k->get_dev_path = pcibus_get_dev_path;
208315a1350SMichael S. Tsirkin     k->get_fw_dev_path = pcibus_get_fw_dev_path;
209d2f69df7SBandan Das     k->realize = pci_bus_realize;
210d2f69df7SBandan Das     k->unrealize = pci_bus_unrealize;
211315a1350SMichael S. Tsirkin     k->reset = pcibus_reset;
212ce6a28eeSMarcel Apfelbaum 
213602141d9SMarcel Apfelbaum     pbc->bus_num = pcibus_num;
2146a3042b2SMarcel Apfelbaum     pbc->numa_node = pcibus_numa_node;
215315a1350SMichael S. Tsirkin }
216315a1350SMichael S. Tsirkin 
217315a1350SMichael S. Tsirkin static const TypeInfo pci_bus_info = {
218315a1350SMichael S. Tsirkin     .name = TYPE_PCI_BUS,
219315a1350SMichael S. Tsirkin     .parent = TYPE_BUS,
220315a1350SMichael S. Tsirkin     .instance_size = sizeof(PCIBus),
221ce6a28eeSMarcel Apfelbaum     .class_size = sizeof(PCIBusClass),
222315a1350SMichael S. Tsirkin     .class_init = pci_bus_class_init,
223315a1350SMichael S. Tsirkin };
224315a1350SMichael S. Tsirkin 
225cf04aba2SBen Widawsky static const TypeInfo cxl_interface_info = {
226cf04aba2SBen Widawsky     .name          = INTERFACE_CXL_DEVICE,
227cf04aba2SBen Widawsky     .parent        = TYPE_INTERFACE,
228cf04aba2SBen Widawsky };
229cf04aba2SBen Widawsky 
230619f02aeSEduardo Habkost static const TypeInfo pcie_interface_info = {
231619f02aeSEduardo Habkost     .name          = INTERFACE_PCIE_DEVICE,
232619f02aeSEduardo Habkost     .parent        = TYPE_INTERFACE,
233619f02aeSEduardo Habkost };
234619f02aeSEduardo Habkost 
235619f02aeSEduardo Habkost static const TypeInfo conventional_pci_interface_info = {
236619f02aeSEduardo Habkost     .name          = INTERFACE_CONVENTIONAL_PCI_DEVICE,
237619f02aeSEduardo Habkost     .parent        = TYPE_INTERFACE,
238619f02aeSEduardo Habkost };
239619f02aeSEduardo Habkost 
2401c685a90SGreg Kurz static void pcie_bus_class_init(ObjectClass *klass, void *data)
2411c685a90SGreg Kurz {
2422f57db8aSDavid Gibson     BusClass *k = BUS_CLASS(klass);
2431c685a90SGreg Kurz 
2442f57db8aSDavid Gibson     k->realize = pcie_bus_realize;
2451c685a90SGreg Kurz }
2461c685a90SGreg Kurz 
2473a861c46SAlex Williamson static const TypeInfo pcie_bus_info = {
2483a861c46SAlex Williamson     .name = TYPE_PCIE_BUS,
2493a861c46SAlex Williamson     .parent = TYPE_PCI_BUS,
2501c685a90SGreg Kurz     .class_init = pcie_bus_class_init,
2513a861c46SAlex Williamson };
2523a861c46SAlex Williamson 
2534f8db871SBen Widawsky static const TypeInfo cxl_bus_info = {
2544f8db871SBen Widawsky     .name       = TYPE_CXL_BUS,
2554f8db871SBen Widawsky     .parent     = TYPE_PCIE_BUS,
2564f8db871SBen Widawsky     .class_init = pcie_bus_class_init,
2574f8db871SBen Widawsky };
2584f8db871SBen Widawsky 
259315a1350SMichael S. Tsirkin static void pci_update_mappings(PCIDevice *d);
260d98f08f5SMarcel Apfelbaum static void pci_irq_handler(void *opaque, int irq_num, int level);
261133e9b22SMarkus Armbruster static void pci_add_option_rom(PCIDevice *pdev, bool is_default_rom, Error **);
262315a1350SMichael S. Tsirkin static void pci_del_option_rom(PCIDevice *pdev);
263315a1350SMichael S. Tsirkin 
264315a1350SMichael S. Tsirkin static uint16_t pci_default_sub_vendor_id = PCI_SUBVENDOR_ID_REDHAT_QUMRANET;
265315a1350SMichael S. Tsirkin static uint16_t pci_default_sub_device_id = PCI_SUBDEVICE_ID_QEMU;
266315a1350SMichael S. Tsirkin 
267987b73b3SMarkus Armbruster PCIHostStateList pci_host_bridges;
268315a1350SMichael S. Tsirkin 
269cf8c704dSMichael Roth int pci_bar(PCIDevice *d, int reg)
270315a1350SMichael S. Tsirkin {
271315a1350SMichael S. Tsirkin     uint8_t type;
272315a1350SMichael S. Tsirkin 
2737c0fa8dfSKnut Omang     /* PCIe virtual functions do not have their own BARs */
2747c0fa8dfSKnut Omang     assert(!pci_is_vf(d));
2757c0fa8dfSKnut Omang 
276315a1350SMichael S. Tsirkin     if (reg != PCI_ROM_SLOT)
277315a1350SMichael S. Tsirkin         return PCI_BASE_ADDRESS_0 + reg * 4;
278315a1350SMichael S. Tsirkin 
279315a1350SMichael S. Tsirkin     type = d->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION;
280315a1350SMichael S. Tsirkin     return type == PCI_HEADER_TYPE_BRIDGE ? PCI_ROM_ADDRESS1 : PCI_ROM_ADDRESS;
281315a1350SMichael S. Tsirkin }
282315a1350SMichael S. Tsirkin 
283315a1350SMichael S. Tsirkin static inline int pci_irq_state(PCIDevice *d, int irq_num)
284315a1350SMichael S. Tsirkin {
285315a1350SMichael S. Tsirkin         return (d->irq_state >> irq_num) & 0x1;
286315a1350SMichael S. Tsirkin }
287315a1350SMichael S. Tsirkin 
288315a1350SMichael S. Tsirkin static inline void pci_set_irq_state(PCIDevice *d, int irq_num, int level)
289315a1350SMichael S. Tsirkin {
290315a1350SMichael S. Tsirkin         d->irq_state &= ~(0x1 << irq_num);
291315a1350SMichael S. Tsirkin         d->irq_state |= level << irq_num;
292315a1350SMichael S. Tsirkin }
293315a1350SMichael S. Tsirkin 
294b06fe3e7SPhilippe Mathieu-Daudé static void pci_bus_change_irq_level(PCIBus *bus, int irq_num, int change)
295b06fe3e7SPhilippe Mathieu-Daudé {
296459ca8bfSMark Cave-Ayland     assert(irq_num >= 0);
297459ca8bfSMark Cave-Ayland     assert(irq_num < bus->nirq);
298b06fe3e7SPhilippe Mathieu-Daudé     bus->irq_count[irq_num] += change;
299b06fe3e7SPhilippe Mathieu-Daudé     bus->set_irq(bus->irq_opaque, irq_num, bus->irq_count[irq_num] != 0);
300b06fe3e7SPhilippe Mathieu-Daudé }
301b06fe3e7SPhilippe Mathieu-Daudé 
302315a1350SMichael S. Tsirkin static void pci_change_irq_level(PCIDevice *pci_dev, int irq_num, int change)
303315a1350SMichael S. Tsirkin {
304315a1350SMichael S. Tsirkin     PCIBus *bus;
305315a1350SMichael S. Tsirkin     for (;;) {
30628566eabSPhilippe Mathieu-Daudé         int dev_irq = irq_num;
307fd56e061SDavid Gibson         bus = pci_get_bus(pci_dev);
308f021f4e9SBernhard Beschow         assert(bus->map_irq);
309315a1350SMichael S. Tsirkin         irq_num = bus->map_irq(pci_dev, irq_num);
31028566eabSPhilippe Mathieu-Daudé         trace_pci_route_irq(dev_irq, DEVICE(pci_dev)->canonical_path, irq_num,
31128566eabSPhilippe Mathieu-Daudé                             pci_bus_is_root(bus) ? "root-complex"
31228566eabSPhilippe Mathieu-Daudé                                     : DEVICE(bus->parent_dev)->canonical_path);
313315a1350SMichael S. Tsirkin         if (bus->set_irq)
314315a1350SMichael S. Tsirkin             break;
315315a1350SMichael S. Tsirkin         pci_dev = bus->parent_dev;
316315a1350SMichael S. Tsirkin     }
317b06fe3e7SPhilippe Mathieu-Daudé     pci_bus_change_irq_level(bus, irq_num, change);
318315a1350SMichael S. Tsirkin }
319315a1350SMichael S. Tsirkin 
320315a1350SMichael S. Tsirkin int pci_bus_get_irq_level(PCIBus *bus, int irq_num)
321315a1350SMichael S. Tsirkin {
322315a1350SMichael S. Tsirkin     assert(irq_num >= 0);
323315a1350SMichael S. Tsirkin     assert(irq_num < bus->nirq);
324315a1350SMichael S. Tsirkin     return !!bus->irq_count[irq_num];
325315a1350SMichael S. Tsirkin }
326315a1350SMichael S. Tsirkin 
327315a1350SMichael S. Tsirkin /* Update interrupt status bit in config space on interrupt
328315a1350SMichael S. Tsirkin  * state change. */
329315a1350SMichael S. Tsirkin static void pci_update_irq_status(PCIDevice *dev)
330315a1350SMichael S. Tsirkin {
331315a1350SMichael S. Tsirkin     if (dev->irq_state) {
332315a1350SMichael S. Tsirkin         dev->config[PCI_STATUS] |= PCI_STATUS_INTERRUPT;
333315a1350SMichael S. Tsirkin     } else {
334315a1350SMichael S. Tsirkin         dev->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT;
335315a1350SMichael S. Tsirkin     }
336315a1350SMichael S. Tsirkin }
337315a1350SMichael S. Tsirkin 
338315a1350SMichael S. Tsirkin void pci_device_deassert_intx(PCIDevice *dev)
339315a1350SMichael S. Tsirkin {
340315a1350SMichael S. Tsirkin     int i;
341315a1350SMichael S. Tsirkin     for (i = 0; i < PCI_NUM_PINS; ++i) {
342d98f08f5SMarcel Apfelbaum         pci_irq_handler(dev, i, 0);
343315a1350SMichael S. Tsirkin     }
344315a1350SMichael S. Tsirkin }
345315a1350SMichael S. Tsirkin 
34608cf3dc6SJagannathan Raman static void pci_msi_trigger(PCIDevice *dev, MSIMessage msg)
34708cf3dc6SJagannathan Raman {
34808cf3dc6SJagannathan Raman     MemTxAttrs attrs = {};
34908cf3dc6SJagannathan Raman 
3506096cf78SDavid Woodhouse     /*
3516096cf78SDavid Woodhouse      * Xen uses the high bits of the address to contain some of the bits
3526096cf78SDavid Woodhouse      * of the PIRQ#. Therefore we can't just send the write cycle and
3536096cf78SDavid Woodhouse      * trust that it's caught by the APIC at 0xfee00000 because the
3546096cf78SDavid Woodhouse      * target of the write might be e.g. 0x0x1000fee46000 for PIRQ#4166.
3556096cf78SDavid Woodhouse      * So we intercept the delivery here instead of in kvm_send_msi().
3566096cf78SDavid Woodhouse      */
3576096cf78SDavid Woodhouse     if (xen_mode == XEN_EMULATE &&
3586096cf78SDavid Woodhouse         xen_evtchn_deliver_pirq_msi(msg.address, msg.data)) {
3596096cf78SDavid Woodhouse         return;
3606096cf78SDavid Woodhouse     }
36108cf3dc6SJagannathan Raman     attrs.requester_id = pci_requester_id(dev);
36208cf3dc6SJagannathan Raman     address_space_stl_le(&dev->bus_master_as, msg.address, msg.data,
36308cf3dc6SJagannathan Raman                          attrs, NULL);
36408cf3dc6SJagannathan Raman }
36508cf3dc6SJagannathan Raman 
3667c0fa8dfSKnut Omang static void pci_reset_regions(PCIDevice *dev)
367315a1350SMichael S. Tsirkin {
368315a1350SMichael S. Tsirkin     int r;
3697c0fa8dfSKnut Omang     if (pci_is_vf(dev)) {
3707c0fa8dfSKnut Omang         return;
3717c0fa8dfSKnut Omang     }
372315a1350SMichael S. Tsirkin 
3737c0fa8dfSKnut Omang     for (r = 0; r < PCI_NUM_REGIONS; ++r) {
3747c0fa8dfSKnut Omang         PCIIORegion *region = &dev->io_regions[r];
3757c0fa8dfSKnut Omang         if (!region->size) {
3767c0fa8dfSKnut Omang             continue;
3777c0fa8dfSKnut Omang         }
3787c0fa8dfSKnut Omang 
3797c0fa8dfSKnut Omang         if (!(region->type & PCI_BASE_ADDRESS_SPACE_IO) &&
3807c0fa8dfSKnut Omang             region->type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
3817c0fa8dfSKnut Omang             pci_set_quad(dev->config + pci_bar(dev, r), region->type);
3827c0fa8dfSKnut Omang         } else {
3837c0fa8dfSKnut Omang             pci_set_long(dev->config + pci_bar(dev, r), region->type);
3847c0fa8dfSKnut Omang         }
3857c0fa8dfSKnut Omang     }
3867c0fa8dfSKnut Omang }
3877c0fa8dfSKnut Omang 
3887c0fa8dfSKnut Omang static void pci_do_device_reset(PCIDevice *dev)
3897c0fa8dfSKnut Omang {
390315a1350SMichael S. Tsirkin     pci_device_deassert_intx(dev);
39158b59014SCole Robinson     assert(dev->irq_state == 0);
39258b59014SCole Robinson 
393315a1350SMichael S. Tsirkin     /* Clear all writable bits */
394315a1350SMichael S. Tsirkin     pci_word_test_and_clear_mask(dev->config + PCI_COMMAND,
395315a1350SMichael S. Tsirkin                                  pci_get_word(dev->wmask + PCI_COMMAND) |
396315a1350SMichael S. Tsirkin                                  pci_get_word(dev->w1cmask + PCI_COMMAND));
397315a1350SMichael S. Tsirkin     pci_word_test_and_clear_mask(dev->config + PCI_STATUS,
398315a1350SMichael S. Tsirkin                                  pci_get_word(dev->wmask + PCI_STATUS) |
399315a1350SMichael S. Tsirkin                                  pci_get_word(dev->w1cmask + PCI_STATUS));
4007ff81d63SBALATON Zoltan     /* Some devices make bits of PCI_INTERRUPT_LINE read only */
4017ff81d63SBALATON Zoltan     pci_byte_test_and_clear_mask(dev->config + PCI_INTERRUPT_LINE,
4027ff81d63SBALATON Zoltan                               pci_get_word(dev->wmask + PCI_INTERRUPT_LINE) |
4037ff81d63SBALATON Zoltan                               pci_get_word(dev->w1cmask + PCI_INTERRUPT_LINE));
404315a1350SMichael S. Tsirkin     dev->config[PCI_CACHE_LINE_SIZE] = 0x0;
4057c0fa8dfSKnut Omang     pci_reset_regions(dev);
406315a1350SMichael S. Tsirkin     pci_update_mappings(dev);
407315a1350SMichael S. Tsirkin 
408315a1350SMichael S. Tsirkin     msi_reset(dev);
409315a1350SMichael S. Tsirkin     msix_reset(dev);
410315a1350SMichael S. Tsirkin }
411315a1350SMichael S. Tsirkin 
412315a1350SMichael S. Tsirkin /*
413dcc20931SPaolo Bonzini  * This function is called on #RST and FLR.
414dcc20931SPaolo Bonzini  * FLR if PCI_EXP_DEVCTL_BCR_FLR is set
415315a1350SMichael S. Tsirkin  */
416dcc20931SPaolo Bonzini void pci_device_reset(PCIDevice *dev)
417dcc20931SPaolo Bonzini {
41878e4d5cbSPeter Maydell     device_cold_reset(&dev->qdev);
419dcc20931SPaolo Bonzini     pci_do_device_reset(dev);
420dcc20931SPaolo Bonzini }
421dcc20931SPaolo Bonzini 
422dcc20931SPaolo Bonzini /*
423dcc20931SPaolo Bonzini  * Trigger pci bus reset under a given bus.
42478e4d5cbSPeter Maydell  * Called via bus_cold_reset on RST# assert, after the devices
42578e4d5cbSPeter Maydell  * have been reset device_cold_reset-ed already.
426dcc20931SPaolo Bonzini  */
427dcc20931SPaolo Bonzini static void pcibus_reset(BusState *qbus)
428315a1350SMichael S. Tsirkin {
42981e3e75bSPaolo Bonzini     PCIBus *bus = DO_UPCAST(PCIBus, qbus, qbus);
430315a1350SMichael S. Tsirkin     int i;
431315a1350SMichael S. Tsirkin 
432315a1350SMichael S. Tsirkin     for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
433315a1350SMichael S. Tsirkin         if (bus->devices[i]) {
434dcc20931SPaolo Bonzini             pci_do_device_reset(bus->devices[i]);
435315a1350SMichael S. Tsirkin         }
436315a1350SMichael S. Tsirkin     }
437315a1350SMichael S. Tsirkin 
4389bdbbfc3SPaolo Bonzini     for (i = 0; i < bus->nirq; i++) {
4399bdbbfc3SPaolo Bonzini         assert(bus->irq_count[i] == 0);
4409bdbbfc3SPaolo Bonzini     }
441315a1350SMichael S. Tsirkin }
442315a1350SMichael S. Tsirkin 
4433dbc01aeSCao jin static void pci_host_bus_register(DeviceState *host)
444315a1350SMichael S. Tsirkin {
4453dbc01aeSCao jin     PCIHostState *host_bridge = PCI_HOST_BRIDGE(host);
4467588e2b0SDavid Gibson 
4477588e2b0SDavid Gibson     QLIST_INSERT_HEAD(&pci_host_bridges, host_bridge, next);
448315a1350SMichael S. Tsirkin }
449315a1350SMichael S. Tsirkin 
450c13ee169SMichael Roth static void pci_host_bus_unregister(DeviceState *host)
451c13ee169SMichael Roth {
452c13ee169SMichael Roth     PCIHostState *host_bridge = PCI_HOST_BRIDGE(host);
453c13ee169SMichael Roth 
454c13ee169SMichael Roth     QLIST_REMOVE(host_bridge, next);
455c13ee169SMichael Roth }
456c13ee169SMichael Roth 
457c473d18dSDavid Gibson PCIBus *pci_device_root_bus(const PCIDevice *d)
458315a1350SMichael S. Tsirkin {
459fd56e061SDavid Gibson     PCIBus *bus = pci_get_bus(d);
460315a1350SMichael S. Tsirkin 
461ce6a28eeSMarcel Apfelbaum     while (!pci_bus_is_root(bus)) {
462ce6a28eeSMarcel Apfelbaum         d = bus->parent_dev;
463ce6a28eeSMarcel Apfelbaum         assert(d != NULL);
464ce6a28eeSMarcel Apfelbaum 
465fd56e061SDavid Gibson         bus = pci_get_bus(d);
466315a1350SMichael S. Tsirkin     }
467315a1350SMichael S. Tsirkin 
468c473d18dSDavid Gibson     return bus;
469315a1350SMichael S. Tsirkin }
470315a1350SMichael S. Tsirkin 
471568f0690SDavid Gibson const char *pci_root_bus_path(PCIDevice *dev)
472c473d18dSDavid Gibson {
473568f0690SDavid Gibson     PCIBus *rootbus = pci_device_root_bus(dev);
474568f0690SDavid Gibson     PCIHostState *host_bridge = PCI_HOST_BRIDGE(rootbus->qbus.parent);
475568f0690SDavid Gibson     PCIHostBridgeClass *hc = PCI_HOST_BRIDGE_GET_CLASS(host_bridge);
476c473d18dSDavid Gibson 
477568f0690SDavid Gibson     assert(host_bridge->bus == rootbus);
478568f0690SDavid Gibson 
479568f0690SDavid Gibson     if (hc->root_bus_path) {
480568f0690SDavid Gibson         return (*hc->root_bus_path)(host_bridge, rootbus);
481315a1350SMichael S. Tsirkin     }
482315a1350SMichael S. Tsirkin 
483568f0690SDavid Gibson     return rootbus->qbus.name;
484315a1350SMichael S. Tsirkin }
485315a1350SMichael S. Tsirkin 
4862d64b7bbSXingang Wang bool pci_bus_bypass_iommu(PCIBus *bus)
4872d64b7bbSXingang Wang {
4882d64b7bbSXingang Wang     PCIBus *rootbus = bus;
4892d64b7bbSXingang Wang     PCIHostState *host_bridge;
4902d64b7bbSXingang Wang 
4912d64b7bbSXingang Wang     if (!pci_bus_is_root(bus)) {
4922d64b7bbSXingang Wang         rootbus = pci_device_root_bus(bus->parent_dev);
4932d64b7bbSXingang Wang     }
4942d64b7bbSXingang Wang 
4952d64b7bbSXingang Wang     host_bridge = PCI_HOST_BRIDGE(rootbus->qbus.parent);
4962d64b7bbSXingang Wang 
4972d64b7bbSXingang Wang     assert(host_bridge->bus == rootbus);
4982d64b7bbSXingang Wang 
4992d64b7bbSXingang Wang     return host_bridge->bypass_iommu;
5002d64b7bbSXingang Wang }
5012d64b7bbSXingang Wang 
5028d4cdf01SPeter Maydell static void pci_root_bus_internal_init(PCIBus *bus, DeviceState *parent,
50349909a0dSPhilippe Mathieu-Daudé                                        MemoryRegion *mem, MemoryRegion *io,
504315a1350SMichael S. Tsirkin                                        uint8_t devfn_min)
505315a1350SMichael S. Tsirkin {
506315a1350SMichael S. Tsirkin     assert(PCI_FUNC(devfn_min) == 0);
507315a1350SMichael S. Tsirkin     bus->devfn_min = devfn_min;
5088b884984SMark Cave-Ayland     bus->slot_reserved_mask = 0x0;
50949909a0dSPhilippe Mathieu-Daudé     bus->address_space_mem = mem;
51049909a0dSPhilippe Mathieu-Daudé     bus->address_space_io = io;
511b0e5196aSDavid Gibson     bus->flags |= PCI_BUS_IS_ROOT;
512315a1350SMichael S. Tsirkin 
513315a1350SMichael S. Tsirkin     /* host bridge */
514315a1350SMichael S. Tsirkin     QLIST_INIT(&bus->child);
5152b8cc89aSDavid Gibson 
5163dbc01aeSCao jin     pci_host_bus_register(parent);
517315a1350SMichael S. Tsirkin }
518315a1350SMichael S. Tsirkin 
519c13ee169SMichael Roth static void pci_bus_uninit(PCIBus *bus)
520c13ee169SMichael Roth {
521c13ee169SMichael Roth     pci_host_bus_unregister(BUS(bus)->parent);
522c13ee169SMichael Roth }
523c13ee169SMichael Roth 
524c6f16471SIgor Mammedov bool pci_bus_is_express(const PCIBus *bus)
5258c0bf9e2SAlex Williamson {
5268c0bf9e2SAlex Williamson     return object_dynamic_cast(OBJECT(bus), TYPE_PCIE_BUS);
5278c0bf9e2SAlex Williamson }
5288c0bf9e2SAlex Williamson 
5298d4cdf01SPeter Maydell void pci_root_bus_init(PCIBus *bus, size_t bus_size, DeviceState *parent,
5304fec6404SPaolo Bonzini                        const char *name,
53149909a0dSPhilippe Mathieu-Daudé                        MemoryRegion *mem, MemoryRegion *io,
53260a0e443SAlex Williamson                        uint8_t devfn_min, const char *typename)
5334fec6404SPaolo Bonzini {
534d637e1dcSPeter Maydell     qbus_init(bus, bus_size, typename, parent, name);
53549909a0dSPhilippe Mathieu-Daudé     pci_root_bus_internal_init(bus, parent, mem, io, devfn_min);
5364fec6404SPaolo Bonzini }
5374fec6404SPaolo Bonzini 
5381115ff6dSDavid Gibson PCIBus *pci_root_bus_new(DeviceState *parent, const char *name,
53949909a0dSPhilippe Mathieu-Daudé                          MemoryRegion *mem, MemoryRegion *io,
54060a0e443SAlex Williamson                          uint8_t devfn_min, const char *typename)
541315a1350SMichael S. Tsirkin {
542315a1350SMichael S. Tsirkin     PCIBus *bus;
543315a1350SMichael S. Tsirkin 
5449388d170SPeter Maydell     bus = PCI_BUS(qbus_new(typename, parent, name));
54549909a0dSPhilippe Mathieu-Daudé     pci_root_bus_internal_init(bus, parent, mem, io, devfn_min);
546315a1350SMichael S. Tsirkin     return bus;
547315a1350SMichael S. Tsirkin }
548315a1350SMichael S. Tsirkin 
549c13ee169SMichael Roth void pci_root_bus_cleanup(PCIBus *bus)
550c13ee169SMichael Roth {
551c13ee169SMichael Roth     pci_bus_uninit(bus);
55207578b0aSDavid Hildenbrand     /* the caller of the unplug hotplug handler will delete this device */
553f1483b46SMarkus Armbruster     qbus_unrealize(BUS(bus));
554c13ee169SMichael Roth }
555c13ee169SMichael Roth 
556f021f4e9SBernhard Beschow void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq,
557315a1350SMichael S. Tsirkin                   void *irq_opaque, int nirq)
558315a1350SMichael S. Tsirkin {
559315a1350SMichael S. Tsirkin     bus->set_irq = set_irq;
560315a1350SMichael S. Tsirkin     bus->irq_opaque = irq_opaque;
561315a1350SMichael S. Tsirkin     bus->nirq = nirq;
562c0b59416SBernhard Beschow     g_free(bus->irq_count);
563315a1350SMichael S. Tsirkin     bus->irq_count = g_malloc0(nirq * sizeof(bus->irq_count[0]));
564315a1350SMichael S. Tsirkin }
565315a1350SMichael S. Tsirkin 
566f021f4e9SBernhard Beschow void pci_bus_map_irqs(PCIBus *bus, pci_map_irq_fn map_irq)
567f021f4e9SBernhard Beschow {
568f021f4e9SBernhard Beschow     bus->map_irq = map_irq;
569f021f4e9SBernhard Beschow }
570f021f4e9SBernhard Beschow 
571c13ee169SMichael Roth void pci_bus_irqs_cleanup(PCIBus *bus)
572c13ee169SMichael Roth {
573c13ee169SMichael Roth     bus->set_irq = NULL;
574c13ee169SMichael Roth     bus->map_irq = NULL;
575c13ee169SMichael Roth     bus->irq_opaque = NULL;
576c13ee169SMichael Roth     bus->nirq = 0;
577c13ee169SMichael Roth     g_free(bus->irq_count);
578c0b59416SBernhard Beschow     bus->irq_count = NULL;
579c13ee169SMichael Roth }
580c13ee169SMichael Roth 
5811115ff6dSDavid Gibson PCIBus *pci_register_root_bus(DeviceState *parent, const char *name,
582315a1350SMichael S. Tsirkin                               pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
583315a1350SMichael S. Tsirkin                               void *irq_opaque,
58449909a0dSPhilippe Mathieu-Daudé                               MemoryRegion *mem, MemoryRegion *io,
5851115ff6dSDavid Gibson                               uint8_t devfn_min, int nirq,
5861115ff6dSDavid Gibson                               const char *typename)
587315a1350SMichael S. Tsirkin {
588315a1350SMichael S. Tsirkin     PCIBus *bus;
589315a1350SMichael S. Tsirkin 
59049909a0dSPhilippe Mathieu-Daudé     bus = pci_root_bus_new(parent, name, mem, io, devfn_min, typename);
591f021f4e9SBernhard Beschow     pci_bus_irqs(bus, set_irq, irq_opaque, nirq);
592f021f4e9SBernhard Beschow     pci_bus_map_irqs(bus, map_irq);
593315a1350SMichael S. Tsirkin     return bus;
594315a1350SMichael S. Tsirkin }
595315a1350SMichael S. Tsirkin 
596c13ee169SMichael Roth void pci_unregister_root_bus(PCIBus *bus)
597c13ee169SMichael Roth {
598c13ee169SMichael Roth     pci_bus_irqs_cleanup(bus);
599c13ee169SMichael Roth     pci_root_bus_cleanup(bus);
600c13ee169SMichael Roth }
601c13ee169SMichael Roth 
602315a1350SMichael S. Tsirkin int pci_bus_num(PCIBus *s)
603315a1350SMichael S. Tsirkin {
604602141d9SMarcel Apfelbaum     return PCI_BUS_GET_CLASS(s)->bus_num(s);
605315a1350SMichael S. Tsirkin }
606315a1350SMichael S. Tsirkin 
607500db1daSXingang Wang /* Returns the min and max bus numbers of a PCI bus hierarchy */
608500db1daSXingang Wang void pci_bus_range(PCIBus *bus, int *min_bus, int *max_bus)
609500db1daSXingang Wang {
610500db1daSXingang Wang     int i;
611500db1daSXingang Wang     *min_bus = *max_bus = pci_bus_num(bus);
612500db1daSXingang Wang 
613500db1daSXingang Wang     for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
614500db1daSXingang Wang         PCIDevice *dev = bus->devices[i];
615500db1daSXingang Wang 
616ad494274SIgor Mammedov         if (dev && IS_PCI_BRIDGE(dev)) {
617500db1daSXingang Wang             *min_bus = MIN(*min_bus, dev->config[PCI_SECONDARY_BUS]);
618500db1daSXingang Wang             *max_bus = MAX(*max_bus, dev->config[PCI_SUBORDINATE_BUS]);
619500db1daSXingang Wang         }
620500db1daSXingang Wang     }
621500db1daSXingang Wang }
622500db1daSXingang Wang 
6236a3042b2SMarcel Apfelbaum int pci_bus_numa_node(PCIBus *bus)
6246a3042b2SMarcel Apfelbaum {
6256a3042b2SMarcel Apfelbaum     return PCI_BUS_GET_CLASS(bus)->numa_node(bus);
626315a1350SMichael S. Tsirkin }
627315a1350SMichael S. Tsirkin 
6282c21ee76SJianjun Duan static int get_pci_config_device(QEMUFile *f, void *pv, size_t size,
62903fee66fSMarc-André Lureau                                  const VMStateField *field)
630315a1350SMichael S. Tsirkin {
631315a1350SMichael S. Tsirkin     PCIDevice *s = container_of(pv, PCIDevice, config);
632315a1350SMichael S. Tsirkin     uint8_t *config;
633315a1350SMichael S. Tsirkin     int i;
634315a1350SMichael S. Tsirkin 
635315a1350SMichael S. Tsirkin     assert(size == pci_config_size(s));
636315a1350SMichael S. Tsirkin     config = g_malloc(size);
637315a1350SMichael S. Tsirkin 
638315a1350SMichael S. Tsirkin     qemu_get_buffer(f, config, size);
639315a1350SMichael S. Tsirkin     for (i = 0; i < size; ++i) {
640315a1350SMichael S. Tsirkin         if ((config[i] ^ s->config[i]) &
641315a1350SMichael S. Tsirkin             s->cmask[i] & ~s->wmask[i] & ~s->w1cmask[i]) {
6427c59364dSDr. David Alan Gilbert             error_report("%s: Bad config data: i=0x%x read: %x device: %x "
6437c59364dSDr. David Alan Gilbert                          "cmask: %x wmask: %x w1cmask:%x", __func__,
6447c59364dSDr. David Alan Gilbert                          i, config[i], s->config[i],
6457c59364dSDr. David Alan Gilbert                          s->cmask[i], s->wmask[i], s->w1cmask[i]);
646315a1350SMichael S. Tsirkin             g_free(config);
647315a1350SMichael S. Tsirkin             return -EINVAL;
648315a1350SMichael S. Tsirkin         }
649315a1350SMichael S. Tsirkin     }
650315a1350SMichael S. Tsirkin     memcpy(s->config, config, size);
651315a1350SMichael S. Tsirkin 
652315a1350SMichael S. Tsirkin     pci_update_mappings(s);
653ad494274SIgor Mammedov     if (IS_PCI_BRIDGE(s)) {
654ad494274SIgor Mammedov         pci_bridge_update_mappings(PCI_BRIDGE(s));
655e78e9ae4SDon Koch     }
656315a1350SMichael S. Tsirkin 
657315a1350SMichael S. Tsirkin     memory_region_set_enabled(&s->bus_master_enable_region,
658315a1350SMichael S. Tsirkin                               pci_get_word(s->config + PCI_COMMAND)
659315a1350SMichael S. Tsirkin                               & PCI_COMMAND_MASTER);
660315a1350SMichael S. Tsirkin 
661315a1350SMichael S. Tsirkin     g_free(config);
662315a1350SMichael S. Tsirkin     return 0;
663315a1350SMichael S. Tsirkin }
664315a1350SMichael S. Tsirkin 
665315a1350SMichael S. Tsirkin /* just put buffer */
6662c21ee76SJianjun Duan static int put_pci_config_device(QEMUFile *f, void *pv, size_t size,
6673ddba9a9SMarkus Armbruster                                  const VMStateField *field, JSONWriter *vmdesc)
668315a1350SMichael S. Tsirkin {
669315a1350SMichael S. Tsirkin     const uint8_t **v = pv;
670315a1350SMichael S. Tsirkin     assert(size == pci_config_size(container_of(pv, PCIDevice, config)));
671315a1350SMichael S. Tsirkin     qemu_put_buffer(f, *v, size);
6722c21ee76SJianjun Duan 
6732c21ee76SJianjun Duan     return 0;
674315a1350SMichael S. Tsirkin }
675315a1350SMichael S. Tsirkin 
676*8e5e0890SRichard Henderson static const VMStateInfo vmstate_info_pci_config = {
677315a1350SMichael S. Tsirkin     .name = "pci config",
678315a1350SMichael S. Tsirkin     .get  = get_pci_config_device,
679315a1350SMichael S. Tsirkin     .put  = put_pci_config_device,
680315a1350SMichael S. Tsirkin };
681315a1350SMichael S. Tsirkin 
6822c21ee76SJianjun Duan static int get_pci_irq_state(QEMUFile *f, void *pv, size_t size,
68303fee66fSMarc-André Lureau                              const VMStateField *field)
684315a1350SMichael S. Tsirkin {
685315a1350SMichael S. Tsirkin     PCIDevice *s = container_of(pv, PCIDevice, irq_state);
686315a1350SMichael S. Tsirkin     uint32_t irq_state[PCI_NUM_PINS];
687315a1350SMichael S. Tsirkin     int i;
688315a1350SMichael S. Tsirkin     for (i = 0; i < PCI_NUM_PINS; ++i) {
689315a1350SMichael S. Tsirkin         irq_state[i] = qemu_get_be32(f);
690315a1350SMichael S. Tsirkin         if (irq_state[i] != 0x1 && irq_state[i] != 0) {
691315a1350SMichael S. Tsirkin             fprintf(stderr, "irq state %d: must be 0 or 1.\n",
692315a1350SMichael S. Tsirkin                     irq_state[i]);
693315a1350SMichael S. Tsirkin             return -EINVAL;
694315a1350SMichael S. Tsirkin         }
695315a1350SMichael S. Tsirkin     }
696315a1350SMichael S. Tsirkin 
697315a1350SMichael S. Tsirkin     for (i = 0; i < PCI_NUM_PINS; ++i) {
698315a1350SMichael S. Tsirkin         pci_set_irq_state(s, i, irq_state[i]);
699315a1350SMichael S. Tsirkin     }
700315a1350SMichael S. Tsirkin 
701315a1350SMichael S. Tsirkin     return 0;
702315a1350SMichael S. Tsirkin }
703315a1350SMichael S. Tsirkin 
7042c21ee76SJianjun Duan static int put_pci_irq_state(QEMUFile *f, void *pv, size_t size,
7053ddba9a9SMarkus Armbruster                              const VMStateField *field, JSONWriter *vmdesc)
706315a1350SMichael S. Tsirkin {
707315a1350SMichael S. Tsirkin     int i;
708315a1350SMichael S. Tsirkin     PCIDevice *s = container_of(pv, PCIDevice, irq_state);
709315a1350SMichael S. Tsirkin 
710315a1350SMichael S. Tsirkin     for (i = 0; i < PCI_NUM_PINS; ++i) {
711315a1350SMichael S. Tsirkin         qemu_put_be32(f, pci_irq_state(s, i));
712315a1350SMichael S. Tsirkin     }
7132c21ee76SJianjun Duan 
7142c21ee76SJianjun Duan     return 0;
715315a1350SMichael S. Tsirkin }
716315a1350SMichael S. Tsirkin 
717*8e5e0890SRichard Henderson static const VMStateInfo vmstate_info_pci_irq_state = {
718315a1350SMichael S. Tsirkin     .name = "pci irq state",
719315a1350SMichael S. Tsirkin     .get  = get_pci_irq_state,
720315a1350SMichael S. Tsirkin     .put  = put_pci_irq_state,
721315a1350SMichael S. Tsirkin };
722315a1350SMichael S. Tsirkin 
72320daa90aSDr. David Alan Gilbert static bool migrate_is_pcie(void *opaque, int version_id)
72420daa90aSDr. David Alan Gilbert {
72520daa90aSDr. David Alan Gilbert     return pci_is_express((PCIDevice *)opaque);
72620daa90aSDr. David Alan Gilbert }
72720daa90aSDr. David Alan Gilbert 
72820daa90aSDr. David Alan Gilbert static bool migrate_is_not_pcie(void *opaque, int version_id)
72920daa90aSDr. David Alan Gilbert {
73020daa90aSDr. David Alan Gilbert     return !pci_is_express((PCIDevice *)opaque);
73120daa90aSDr. David Alan Gilbert }
73220daa90aSDr. David Alan Gilbert 
733315a1350SMichael S. Tsirkin const VMStateDescription vmstate_pci_device = {
734315a1350SMichael S. Tsirkin     .name = "PCIDevice",
735315a1350SMichael S. Tsirkin     .version_id = 2,
736315a1350SMichael S. Tsirkin     .minimum_version_id = 1,
737*8e5e0890SRichard Henderson     .fields = (const VMStateField[]) {
7383476436aSMichael S. Tsirkin         VMSTATE_INT32_POSITIVE_LE(version_id, PCIDevice),
73920daa90aSDr. David Alan Gilbert         VMSTATE_BUFFER_UNSAFE_INFO_TEST(config, PCIDevice,
74020daa90aSDr. David Alan Gilbert                                    migrate_is_not_pcie,
74120daa90aSDr. David Alan Gilbert                                    0, vmstate_info_pci_config,
742315a1350SMichael S. Tsirkin                                    PCI_CONFIG_SPACE_SIZE),
74320daa90aSDr. David Alan Gilbert         VMSTATE_BUFFER_UNSAFE_INFO_TEST(config, PCIDevice,
74420daa90aSDr. David Alan Gilbert                                    migrate_is_pcie,
74520daa90aSDr. David Alan Gilbert                                    0, vmstate_info_pci_config,
746315a1350SMichael S. Tsirkin                                    PCIE_CONFIG_SPACE_SIZE),
747315a1350SMichael S. Tsirkin         VMSTATE_BUFFER_UNSAFE_INFO(irq_state, PCIDevice, 2,
748315a1350SMichael S. Tsirkin                                    vmstate_info_pci_irq_state,
749315a1350SMichael S. Tsirkin                                    PCI_NUM_PINS * sizeof(int32_t)),
750315a1350SMichael S. Tsirkin         VMSTATE_END_OF_LIST()
751315a1350SMichael S. Tsirkin     }
752315a1350SMichael S. Tsirkin };
753315a1350SMichael S. Tsirkin 
754315a1350SMichael S. Tsirkin 
755315a1350SMichael S. Tsirkin void pci_device_save(PCIDevice *s, QEMUFile *f)
756315a1350SMichael S. Tsirkin {
757315a1350SMichael S. Tsirkin     /* Clear interrupt status bit: it is implicit
758315a1350SMichael S. Tsirkin      * in irq_state which we are saving.
759315a1350SMichael S. Tsirkin      * This makes us compatible with old devices
760315a1350SMichael S. Tsirkin      * which never set or clear this bit. */
761315a1350SMichael S. Tsirkin     s->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT;
76220daa90aSDr. David Alan Gilbert     vmstate_save_state(f, &vmstate_pci_device, s, NULL);
763315a1350SMichael S. Tsirkin     /* Restore the interrupt status bit. */
764315a1350SMichael S. Tsirkin     pci_update_irq_status(s);
765315a1350SMichael S. Tsirkin }
766315a1350SMichael S. Tsirkin 
767315a1350SMichael S. Tsirkin int pci_device_load(PCIDevice *s, QEMUFile *f)
768315a1350SMichael S. Tsirkin {
769315a1350SMichael S. Tsirkin     int ret;
77020daa90aSDr. David Alan Gilbert     ret = vmstate_load_state(f, &vmstate_pci_device, s, s->version_id);
771315a1350SMichael S. Tsirkin     /* Restore the interrupt status bit. */
772315a1350SMichael S. Tsirkin     pci_update_irq_status(s);
773315a1350SMichael S. Tsirkin     return ret;
774315a1350SMichael S. Tsirkin }
775315a1350SMichael S. Tsirkin 
776315a1350SMichael S. Tsirkin static void pci_set_default_subsystem_id(PCIDevice *pci_dev)
777315a1350SMichael S. Tsirkin {
778315a1350SMichael S. Tsirkin     pci_set_word(pci_dev->config + PCI_SUBSYSTEM_VENDOR_ID,
779315a1350SMichael S. Tsirkin                  pci_default_sub_vendor_id);
780315a1350SMichael S. Tsirkin     pci_set_word(pci_dev->config + PCI_SUBSYSTEM_ID,
781315a1350SMichael S. Tsirkin                  pci_default_sub_device_id);
782315a1350SMichael S. Tsirkin }
783315a1350SMichael S. Tsirkin 
784315a1350SMichael S. Tsirkin /*
785315a1350SMichael S. Tsirkin  * Parse [[<domain>:]<bus>:]<slot>, return -1 on error if funcp == NULL
786315a1350SMichael S. Tsirkin  *       [[<domain>:]<bus>:]<slot>.<func>, return -1 on error
787315a1350SMichael S. Tsirkin  */
7886dbcb819SMarkus Armbruster static int pci_parse_devaddr(const char *addr, int *domp, int *busp,
789315a1350SMichael S. Tsirkin                              unsigned int *slotp, unsigned int *funcp)
790315a1350SMichael S. Tsirkin {
791315a1350SMichael S. Tsirkin     const char *p;
792315a1350SMichael S. Tsirkin     char *e;
793315a1350SMichael S. Tsirkin     unsigned long val;
794315a1350SMichael S. Tsirkin     unsigned long dom = 0, bus = 0;
795315a1350SMichael S. Tsirkin     unsigned int slot = 0;
796315a1350SMichael S. Tsirkin     unsigned int func = 0;
797315a1350SMichael S. Tsirkin 
798315a1350SMichael S. Tsirkin     p = addr;
799315a1350SMichael S. Tsirkin     val = strtoul(p, &e, 16);
800315a1350SMichael S. Tsirkin     if (e == p)
801315a1350SMichael S. Tsirkin         return -1;
802315a1350SMichael S. Tsirkin     if (*e == ':') {
803315a1350SMichael S. Tsirkin         bus = val;
804315a1350SMichael S. Tsirkin         p = e + 1;
805315a1350SMichael S. Tsirkin         val = strtoul(p, &e, 16);
806315a1350SMichael S. Tsirkin         if (e == p)
807315a1350SMichael S. Tsirkin             return -1;
808315a1350SMichael S. Tsirkin         if (*e == ':') {
809315a1350SMichael S. Tsirkin             dom = bus;
810315a1350SMichael S. Tsirkin             bus = val;
811315a1350SMichael S. Tsirkin             p = e + 1;
812315a1350SMichael S. Tsirkin             val = strtoul(p, &e, 16);
813315a1350SMichael S. Tsirkin             if (e == p)
814315a1350SMichael S. Tsirkin                 return -1;
815315a1350SMichael S. Tsirkin         }
816315a1350SMichael S. Tsirkin     }
817315a1350SMichael S. Tsirkin 
818315a1350SMichael S. Tsirkin     slot = val;
819315a1350SMichael S. Tsirkin 
820315a1350SMichael S. Tsirkin     if (funcp != NULL) {
821315a1350SMichael S. Tsirkin         if (*e != '.')
822315a1350SMichael S. Tsirkin             return -1;
823315a1350SMichael S. Tsirkin 
824315a1350SMichael S. Tsirkin         p = e + 1;
825315a1350SMichael S. Tsirkin         val = strtoul(p, &e, 16);
826315a1350SMichael S. Tsirkin         if (e == p)
827315a1350SMichael S. Tsirkin             return -1;
828315a1350SMichael S. Tsirkin 
829315a1350SMichael S. Tsirkin         func = val;
830315a1350SMichael S. Tsirkin     }
831315a1350SMichael S. Tsirkin 
832315a1350SMichael S. Tsirkin     /* if funcp == NULL func is 0 */
833315a1350SMichael S. Tsirkin     if (dom > 0xffff || bus > 0xff || slot > 0x1f || func > 7)
834315a1350SMichael S. Tsirkin         return -1;
835315a1350SMichael S. Tsirkin 
836315a1350SMichael S. Tsirkin     if (*e)
837315a1350SMichael S. Tsirkin         return -1;
838315a1350SMichael S. Tsirkin 
839315a1350SMichael S. Tsirkin     *domp = dom;
840315a1350SMichael S. Tsirkin     *busp = bus;
841315a1350SMichael S. Tsirkin     *slotp = slot;
842315a1350SMichael S. Tsirkin     if (funcp != NULL)
843315a1350SMichael S. Tsirkin         *funcp = func;
844315a1350SMichael S. Tsirkin     return 0;
845315a1350SMichael S. Tsirkin }
846315a1350SMichael S. Tsirkin 
847315a1350SMichael S. Tsirkin static void pci_init_cmask(PCIDevice *dev)
848315a1350SMichael S. Tsirkin {
849315a1350SMichael S. Tsirkin     pci_set_word(dev->cmask + PCI_VENDOR_ID, 0xffff);
850315a1350SMichael S. Tsirkin     pci_set_word(dev->cmask + PCI_DEVICE_ID, 0xffff);
851315a1350SMichael S. Tsirkin     dev->cmask[PCI_STATUS] = PCI_STATUS_CAP_LIST;
852315a1350SMichael S. Tsirkin     dev->cmask[PCI_REVISION_ID] = 0xff;
853315a1350SMichael S. Tsirkin     dev->cmask[PCI_CLASS_PROG] = 0xff;
854315a1350SMichael S. Tsirkin     pci_set_word(dev->cmask + PCI_CLASS_DEVICE, 0xffff);
855315a1350SMichael S. Tsirkin     dev->cmask[PCI_HEADER_TYPE] = 0xff;
856315a1350SMichael S. Tsirkin     dev->cmask[PCI_CAPABILITY_LIST] = 0xff;
857315a1350SMichael S. Tsirkin }
858315a1350SMichael S. Tsirkin 
859315a1350SMichael S. Tsirkin static void pci_init_wmask(PCIDevice *dev)
860315a1350SMichael S. Tsirkin {
861315a1350SMichael S. Tsirkin     int config_size = pci_config_size(dev);
862315a1350SMichael S. Tsirkin 
863315a1350SMichael S. Tsirkin     dev->wmask[PCI_CACHE_LINE_SIZE] = 0xff;
864315a1350SMichael S. Tsirkin     dev->wmask[PCI_INTERRUPT_LINE] = 0xff;
865315a1350SMichael S. Tsirkin     pci_set_word(dev->wmask + PCI_COMMAND,
866315a1350SMichael S. Tsirkin                  PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
867315a1350SMichael S. Tsirkin                  PCI_COMMAND_INTX_DISABLE);
868315a1350SMichael S. Tsirkin     pci_word_test_and_set_mask(dev->wmask + PCI_COMMAND, PCI_COMMAND_SERR);
869315a1350SMichael S. Tsirkin 
870315a1350SMichael S. Tsirkin     memset(dev->wmask + PCI_CONFIG_HEADER_SIZE, 0xff,
871315a1350SMichael S. Tsirkin            config_size - PCI_CONFIG_HEADER_SIZE);
872315a1350SMichael S. Tsirkin }
873315a1350SMichael S. Tsirkin 
874315a1350SMichael S. Tsirkin static void pci_init_w1cmask(PCIDevice *dev)
875315a1350SMichael S. Tsirkin {
876315a1350SMichael S. Tsirkin     /*
877315a1350SMichael S. Tsirkin      * Note: It's okay to set w1cmask even for readonly bits as
878315a1350SMichael S. Tsirkin      * long as their value is hardwired to 0.
879315a1350SMichael S. Tsirkin      */
880315a1350SMichael S. Tsirkin     pci_set_word(dev->w1cmask + PCI_STATUS,
881315a1350SMichael S. Tsirkin                  PCI_STATUS_PARITY | PCI_STATUS_SIG_TARGET_ABORT |
882315a1350SMichael S. Tsirkin                  PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_REC_MASTER_ABORT |
883315a1350SMichael S. Tsirkin                  PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_DETECTED_PARITY);
884315a1350SMichael S. Tsirkin }
885315a1350SMichael S. Tsirkin 
886315a1350SMichael S. Tsirkin static void pci_init_mask_bridge(PCIDevice *d)
887315a1350SMichael S. Tsirkin {
888315a1350SMichael S. Tsirkin     /* PCI_PRIMARY_BUS, PCI_SECONDARY_BUS, PCI_SUBORDINATE_BUS and
8894565917bSMichael S. Tsirkin        PCI_SEC_LATENCY_TIMER */
890315a1350SMichael S. Tsirkin     memset(d->wmask + PCI_PRIMARY_BUS, 0xff, 4);
891315a1350SMichael S. Tsirkin 
892315a1350SMichael S. Tsirkin     /* base and limit */
893315a1350SMichael S. Tsirkin     d->wmask[PCI_IO_BASE] = PCI_IO_RANGE_MASK & 0xff;
894315a1350SMichael S. Tsirkin     d->wmask[PCI_IO_LIMIT] = PCI_IO_RANGE_MASK & 0xff;
895315a1350SMichael S. Tsirkin     pci_set_word(d->wmask + PCI_MEMORY_BASE,
896315a1350SMichael S. Tsirkin                  PCI_MEMORY_RANGE_MASK & 0xffff);
897315a1350SMichael S. Tsirkin     pci_set_word(d->wmask + PCI_MEMORY_LIMIT,
898315a1350SMichael S. Tsirkin                  PCI_MEMORY_RANGE_MASK & 0xffff);
899315a1350SMichael S. Tsirkin     pci_set_word(d->wmask + PCI_PREF_MEMORY_BASE,
900315a1350SMichael S. Tsirkin                  PCI_PREF_RANGE_MASK & 0xffff);
901315a1350SMichael S. Tsirkin     pci_set_word(d->wmask + PCI_PREF_MEMORY_LIMIT,
902315a1350SMichael S. Tsirkin                  PCI_PREF_RANGE_MASK & 0xffff);
903315a1350SMichael S. Tsirkin 
904315a1350SMichael S. Tsirkin     /* PCI_PREF_BASE_UPPER32 and PCI_PREF_LIMIT_UPPER32 */
905315a1350SMichael S. Tsirkin     memset(d->wmask + PCI_PREF_BASE_UPPER32, 0xff, 8);
906315a1350SMichael S. Tsirkin 
907315a1350SMichael S. Tsirkin     /* Supported memory and i/o types */
908315a1350SMichael S. Tsirkin     d->config[PCI_IO_BASE] |= PCI_IO_RANGE_TYPE_16;
909315a1350SMichael S. Tsirkin     d->config[PCI_IO_LIMIT] |= PCI_IO_RANGE_TYPE_16;
910315a1350SMichael S. Tsirkin     pci_word_test_and_set_mask(d->config + PCI_PREF_MEMORY_BASE,
911315a1350SMichael S. Tsirkin                                PCI_PREF_RANGE_TYPE_64);
912315a1350SMichael S. Tsirkin     pci_word_test_and_set_mask(d->config + PCI_PREF_MEMORY_LIMIT,
913315a1350SMichael S. Tsirkin                                PCI_PREF_RANGE_TYPE_64);
914315a1350SMichael S. Tsirkin 
915ba7d8515SAlex Williamson     /*
916ba7d8515SAlex Williamson      * TODO: Bridges default to 10-bit VGA decoding but we currently only
917ba7d8515SAlex Williamson      * implement 16-bit decoding (no alias support).
918ba7d8515SAlex Williamson      */
919315a1350SMichael S. Tsirkin     pci_set_word(d->wmask + PCI_BRIDGE_CONTROL,
920315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_PARITY |
921315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_SERR |
922315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_ISA |
923315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_VGA |
924315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_VGA_16BIT |
925315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_MASTER_ABORT |
926315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_BUS_RESET |
927315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_FAST_BACK |
928315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_DISCARD |
929315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_SEC_DISCARD |
930315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_DISCARD_SERR);
931315a1350SMichael S. Tsirkin     /* Below does not do anything as we never set this bit, put here for
932315a1350SMichael S. Tsirkin      * completeness. */
933315a1350SMichael S. Tsirkin     pci_set_word(d->w1cmask + PCI_BRIDGE_CONTROL,
934315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_DISCARD_STATUS);
935315a1350SMichael S. Tsirkin     d->cmask[PCI_IO_BASE] |= PCI_IO_RANGE_TYPE_MASK;
936315a1350SMichael S. Tsirkin     d->cmask[PCI_IO_LIMIT] |= PCI_IO_RANGE_TYPE_MASK;
937315a1350SMichael S. Tsirkin     pci_word_test_and_set_mask(d->cmask + PCI_PREF_MEMORY_BASE,
938315a1350SMichael S. Tsirkin                                PCI_PREF_RANGE_TYPE_MASK);
939315a1350SMichael S. Tsirkin     pci_word_test_and_set_mask(d->cmask + PCI_PREF_MEMORY_LIMIT,
940315a1350SMichael S. Tsirkin                                PCI_PREF_RANGE_TYPE_MASK);
941315a1350SMichael S. Tsirkin }
942315a1350SMichael S. Tsirkin 
943133e9b22SMarkus Armbruster static void pci_init_multifunction(PCIBus *bus, PCIDevice *dev, Error **errp)
944315a1350SMichael S. Tsirkin {
945315a1350SMichael S. Tsirkin     uint8_t slot = PCI_SLOT(dev->devfn);
946315a1350SMichael S. Tsirkin     uint8_t func;
947315a1350SMichael S. Tsirkin 
948315a1350SMichael S. Tsirkin     if (dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
949315a1350SMichael S. Tsirkin         dev->config[PCI_HEADER_TYPE] |= PCI_HEADER_TYPE_MULTI_FUNCTION;
950315a1350SMichael S. Tsirkin     }
951315a1350SMichael S. Tsirkin 
952315a1350SMichael S. Tsirkin     /*
9537c0fa8dfSKnut Omang      * With SR/IOV and ARI, a device at function 0 need not be a multifunction
9547c0fa8dfSKnut Omang      * device, as it may just be a VF that ended up with function 0 in
9557c0fa8dfSKnut Omang      * the legacy PCI interpretation. Avoid failing in such cases:
9567c0fa8dfSKnut Omang      */
9577c0fa8dfSKnut Omang     if (pci_is_vf(dev) &&
9587c0fa8dfSKnut Omang         dev->exp.sriov_vf.pf->cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
9597c0fa8dfSKnut Omang         return;
9607c0fa8dfSKnut Omang     }
9617c0fa8dfSKnut Omang 
9627c0fa8dfSKnut Omang     /*
963315a1350SMichael S. Tsirkin      * multifunction bit is interpreted in two ways as follows.
964315a1350SMichael S. Tsirkin      *   - all functions must set the bit to 1.
965315a1350SMichael S. Tsirkin      *     Example: Intel X53
966315a1350SMichael S. Tsirkin      *   - function 0 must set the bit, but the rest function (> 0)
967315a1350SMichael S. Tsirkin      *     is allowed to leave the bit to 0.
968315a1350SMichael S. Tsirkin      *     Example: PIIX3(also in qemu), PIIX4(also in qemu), ICH10,
969315a1350SMichael S. Tsirkin      *
970315a1350SMichael S. Tsirkin      * So OS (at least Linux) checks the bit of only function 0,
971315a1350SMichael S. Tsirkin      * and doesn't see the bit of function > 0.
972315a1350SMichael S. Tsirkin      *
973315a1350SMichael S. Tsirkin      * The below check allows both interpretation.
974315a1350SMichael S. Tsirkin      */
975315a1350SMichael S. Tsirkin     if (PCI_FUNC(dev->devfn)) {
976315a1350SMichael S. Tsirkin         PCIDevice *f0 = bus->devices[PCI_DEVFN(slot, 0)];
977315a1350SMichael S. Tsirkin         if (f0 && !(f0->cap_present & QEMU_PCI_CAP_MULTIFUNCTION)) {
978315a1350SMichael S. Tsirkin             /* function 0 should set multifunction bit */
979133e9b22SMarkus Armbruster             error_setg(errp, "PCI: single function device can't be populated "
980315a1350SMichael S. Tsirkin                        "in function %x.%x", slot, PCI_FUNC(dev->devfn));
981133e9b22SMarkus Armbruster             return;
982315a1350SMichael S. Tsirkin         }
983133e9b22SMarkus Armbruster         return;
984315a1350SMichael S. Tsirkin     }
985315a1350SMichael S. Tsirkin 
986315a1350SMichael S. Tsirkin     if (dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
987133e9b22SMarkus Armbruster         return;
988315a1350SMichael S. Tsirkin     }
989315a1350SMichael S. Tsirkin     /* function 0 indicates single function, so function > 0 must be NULL */
990315a1350SMichael S. Tsirkin     for (func = 1; func < PCI_FUNC_MAX; ++func) {
991315a1350SMichael S. Tsirkin         if (bus->devices[PCI_DEVFN(slot, func)]) {
992133e9b22SMarkus Armbruster             error_setg(errp, "PCI: %x.0 indicates single function, "
993315a1350SMichael S. Tsirkin                        "but %x.%x is already populated.",
994315a1350SMichael S. Tsirkin                        slot, slot, func);
995133e9b22SMarkus Armbruster             return;
996315a1350SMichael S. Tsirkin         }
997315a1350SMichael S. Tsirkin     }
998315a1350SMichael S. Tsirkin }
999315a1350SMichael S. Tsirkin 
1000315a1350SMichael S. Tsirkin static void pci_config_alloc(PCIDevice *pci_dev)
1001315a1350SMichael S. Tsirkin {
1002315a1350SMichael S. Tsirkin     int config_size = pci_config_size(pci_dev);
1003315a1350SMichael S. Tsirkin 
1004315a1350SMichael S. Tsirkin     pci_dev->config = g_malloc0(config_size);
1005315a1350SMichael S. Tsirkin     pci_dev->cmask = g_malloc0(config_size);
1006315a1350SMichael S. Tsirkin     pci_dev->wmask = g_malloc0(config_size);
1007315a1350SMichael S. Tsirkin     pci_dev->w1cmask = g_malloc0(config_size);
1008315a1350SMichael S. Tsirkin     pci_dev->used = g_malloc0(config_size);
1009315a1350SMichael S. Tsirkin }
1010315a1350SMichael S. Tsirkin 
1011315a1350SMichael S. Tsirkin static void pci_config_free(PCIDevice *pci_dev)
1012315a1350SMichael S. Tsirkin {
1013315a1350SMichael S. Tsirkin     g_free(pci_dev->config);
1014315a1350SMichael S. Tsirkin     g_free(pci_dev->cmask);
1015315a1350SMichael S. Tsirkin     g_free(pci_dev->wmask);
1016315a1350SMichael S. Tsirkin     g_free(pci_dev->w1cmask);
1017315a1350SMichael S. Tsirkin     g_free(pci_dev->used);
1018315a1350SMichael S. Tsirkin }
1019315a1350SMichael S. Tsirkin 
102030607764SMarcel Apfelbaum static void do_pci_unregister_device(PCIDevice *pci_dev)
102130607764SMarcel Apfelbaum {
1022fd56e061SDavid Gibson     pci_get_bus(pci_dev)->devices[pci_dev->devfn] = NULL;
102330607764SMarcel Apfelbaum     pci_config_free(pci_dev);
102430607764SMarcel Apfelbaum 
10256096cf78SDavid Woodhouse     if (xen_mode == XEN_EMULATE) {
10266096cf78SDavid Woodhouse         xen_evtchn_remove_pci_device(pci_dev);
10276096cf78SDavid Woodhouse     }
1028193982c6SAlexey Kardashevskiy     if (memory_region_is_mapped(&pci_dev->bus_master_enable_region)) {
1029c53598edSAlexey Kardashevskiy         memory_region_del_subregion(&pci_dev->bus_master_container_region,
1030c53598edSAlexey Kardashevskiy                                     &pci_dev->bus_master_enable_region);
1031193982c6SAlexey Kardashevskiy     }
103230607764SMarcel Apfelbaum     address_space_destroy(&pci_dev->bus_master_as);
103330607764SMarcel Apfelbaum }
103430607764SMarcel Apfelbaum 
10354a94b3aaSPeter Xu /* Extract PCIReqIDCache into BDF format */
10364a94b3aaSPeter Xu static uint16_t pci_req_id_cache_extract(PCIReqIDCache *cache)
10374a94b3aaSPeter Xu {
10384a94b3aaSPeter Xu     uint8_t bus_n;
10394a94b3aaSPeter Xu     uint16_t result;
10404a94b3aaSPeter Xu 
10414a94b3aaSPeter Xu     switch (cache->type) {
10424a94b3aaSPeter Xu     case PCI_REQ_ID_BDF:
10434a94b3aaSPeter Xu         result = pci_get_bdf(cache->dev);
10444a94b3aaSPeter Xu         break;
10454a94b3aaSPeter Xu     case PCI_REQ_ID_SECONDARY_BUS:
1046fd56e061SDavid Gibson         bus_n = pci_dev_bus_num(cache->dev);
10474a94b3aaSPeter Xu         result = PCI_BUILD_BDF(bus_n, 0);
10484a94b3aaSPeter Xu         break;
10494a94b3aaSPeter Xu     default:
1050eaf27fabSMarkus Armbruster         error_report("Invalid PCI requester ID cache type: %d",
10514a94b3aaSPeter Xu                      cache->type);
10524a94b3aaSPeter Xu         exit(1);
10534a94b3aaSPeter Xu         break;
10544a94b3aaSPeter Xu     }
10554a94b3aaSPeter Xu 
10564a94b3aaSPeter Xu     return result;
10574a94b3aaSPeter Xu }
10584a94b3aaSPeter Xu 
10594a94b3aaSPeter Xu /* Parse bridges up to the root complex and return requester ID
10604a94b3aaSPeter Xu  * cache for specific device.  For full PCIe topology, the cache
10614a94b3aaSPeter Xu  * result would be exactly the same as getting BDF of the device.
10624a94b3aaSPeter Xu  * However, several tricks are required when system mixed up with
10634a94b3aaSPeter Xu  * legacy PCI devices and PCIe-to-PCI bridges.
10644a94b3aaSPeter Xu  *
10654a94b3aaSPeter Xu  * Here we cache the proxy device (and type) not requester ID since
10664a94b3aaSPeter Xu  * bus number might change from time to time.
10674a94b3aaSPeter Xu  */
10684a94b3aaSPeter Xu static PCIReqIDCache pci_req_id_cache_get(PCIDevice *dev)
10694a94b3aaSPeter Xu {
10704a94b3aaSPeter Xu     PCIDevice *parent;
10714a94b3aaSPeter Xu     PCIReqIDCache cache = {
10724a94b3aaSPeter Xu         .dev = dev,
10734a94b3aaSPeter Xu         .type = PCI_REQ_ID_BDF,
10744a94b3aaSPeter Xu     };
10754a94b3aaSPeter Xu 
1076fd56e061SDavid Gibson     while (!pci_bus_is_root(pci_get_bus(dev))) {
10774a94b3aaSPeter Xu         /* We are under PCI/PCIe bridges */
1078fd56e061SDavid Gibson         parent = pci_get_bus(dev)->parent_dev;
10794a94b3aaSPeter Xu         if (pci_is_express(parent)) {
10804a94b3aaSPeter Xu             if (pcie_cap_get_type(parent) == PCI_EXP_TYPE_PCI_BRIDGE) {
10814a94b3aaSPeter Xu                 /* When we pass through PCIe-to-PCI/PCIX bridges, we
10824a94b3aaSPeter Xu                  * override the requester ID using secondary bus
10834a94b3aaSPeter Xu                  * number of parent bridge with zeroed devfn
10844a94b3aaSPeter Xu                  * (pcie-to-pci bridge spec chap 2.3). */
10854a94b3aaSPeter Xu                 cache.type = PCI_REQ_ID_SECONDARY_BUS;
10864a94b3aaSPeter Xu                 cache.dev = dev;
10874a94b3aaSPeter Xu             }
10884a94b3aaSPeter Xu         } else {
10894a94b3aaSPeter Xu             /* Legacy PCI, override requester ID with the bridge's
10904a94b3aaSPeter Xu              * BDF upstream.  When the root complex connects to
10914a94b3aaSPeter Xu              * legacy PCI devices (including buses), it can only
10924a94b3aaSPeter Xu              * obtain requester ID info from directly attached
10934a94b3aaSPeter Xu              * devices.  If devices are attached under bridges, only
10944a94b3aaSPeter Xu              * the requester ID of the bridge that is directly
10954a94b3aaSPeter Xu              * attached to the root complex can be recognized. */
10964a94b3aaSPeter Xu             cache.type = PCI_REQ_ID_BDF;
10974a94b3aaSPeter Xu             cache.dev = parent;
10984a94b3aaSPeter Xu         }
10994a94b3aaSPeter Xu         dev = parent;
11004a94b3aaSPeter Xu     }
11014a94b3aaSPeter Xu 
11024a94b3aaSPeter Xu     return cache;
11034a94b3aaSPeter Xu }
11044a94b3aaSPeter Xu 
11054a94b3aaSPeter Xu uint16_t pci_requester_id(PCIDevice *dev)
11064a94b3aaSPeter Xu {
11074a94b3aaSPeter Xu     return pci_req_id_cache_extract(&dev->requester_id_cache);
11084a94b3aaSPeter Xu }
11094a94b3aaSPeter Xu 
11109b717a3aSMark Cave-Ayland static bool pci_bus_devfn_available(PCIBus *bus, int devfn)
11119b717a3aSMark Cave-Ayland {
11129b717a3aSMark Cave-Ayland     return !(bus->devices[devfn]);
11139b717a3aSMark Cave-Ayland }
11149b717a3aSMark Cave-Ayland 
11158b884984SMark Cave-Ayland static bool pci_bus_devfn_reserved(PCIBus *bus, int devfn)
11168b884984SMark Cave-Ayland {
11178b884984SMark Cave-Ayland     return bus->slot_reserved_mask & (1UL << PCI_SLOT(devfn));
11188b884984SMark Cave-Ayland }
11198b884984SMark Cave-Ayland 
1120b93fe7f2SChuck Zmudzinski uint32_t pci_bus_get_slot_reserved_mask(PCIBus *bus)
1121b93fe7f2SChuck Zmudzinski {
1122b93fe7f2SChuck Zmudzinski     return bus->slot_reserved_mask;
1123b93fe7f2SChuck Zmudzinski }
1124b93fe7f2SChuck Zmudzinski 
1125b93fe7f2SChuck Zmudzinski void pci_bus_set_slot_reserved_mask(PCIBus *bus, uint32_t mask)
1126b93fe7f2SChuck Zmudzinski {
1127b93fe7f2SChuck Zmudzinski     bus->slot_reserved_mask |= mask;
1128b93fe7f2SChuck Zmudzinski }
1129b93fe7f2SChuck Zmudzinski 
1130b93fe7f2SChuck Zmudzinski void pci_bus_clear_slot_reserved_mask(PCIBus *bus, uint32_t mask)
1131b93fe7f2SChuck Zmudzinski {
1132b93fe7f2SChuck Zmudzinski     bus->slot_reserved_mask &= ~mask;
1133b93fe7f2SChuck Zmudzinski }
1134b93fe7f2SChuck Zmudzinski 
1135315a1350SMichael S. Tsirkin /* -1 for devfn means auto assign */
1136fd56e061SDavid Gibson static PCIDevice *do_pci_register_device(PCIDevice *pci_dev,
1137133e9b22SMarkus Armbruster                                          const char *name, int devfn,
1138133e9b22SMarkus Armbruster                                          Error **errp)
1139315a1350SMichael S. Tsirkin {
1140315a1350SMichael S. Tsirkin     PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev);
1141315a1350SMichael S. Tsirkin     PCIConfigReadFunc *config_read = pc->config_read;
1142315a1350SMichael S. Tsirkin     PCIConfigWriteFunc *config_write = pc->config_write;
1143133e9b22SMarkus Armbruster     Error *local_err = NULL;
11443f1e1478SCao jin     DeviceState *dev = DEVICE(pci_dev);
1145fd56e061SDavid Gibson     PCIBus *bus = pci_get_bus(pci_dev);
1146ad494274SIgor Mammedov     bool is_bridge = IS_PCI_BRIDGE(pci_dev);
11473f1e1478SCao jin 
11480144f6f1SMarcel Apfelbaum     /* Only pci bridges can be attached to extra PCI root buses */
1149ad494274SIgor Mammedov     if (pci_bus_is_root(bus) && bus->parent_dev && !is_bridge) {
11500144f6f1SMarcel Apfelbaum         error_setg(errp,
11510144f6f1SMarcel Apfelbaum                    "PCI: Only PCI/PCIe bridges can be plugged into %s",
11520144f6f1SMarcel Apfelbaum                     bus->parent_dev->name);
11530144f6f1SMarcel Apfelbaum         return NULL;
11540144f6f1SMarcel Apfelbaum     }
1155315a1350SMichael S. Tsirkin 
1156315a1350SMichael S. Tsirkin     if (devfn < 0) {
1157315a1350SMichael S. Tsirkin         for(devfn = bus->devfn_min ; devfn < ARRAY_SIZE(bus->devices);
1158315a1350SMichael S. Tsirkin             devfn += PCI_FUNC_MAX) {
11598b884984SMark Cave-Ayland             if (pci_bus_devfn_available(bus, devfn) &&
11608b884984SMark Cave-Ayland                    !pci_bus_devfn_reserved(bus, devfn)) {
1161315a1350SMichael S. Tsirkin                 goto found;
1162315a1350SMichael S. Tsirkin             }
11639b717a3aSMark Cave-Ayland         }
11648b884984SMark Cave-Ayland         error_setg(errp, "PCI: no slot/function available for %s, all in use "
11658b884984SMark Cave-Ayland                    "or reserved", name);
1166315a1350SMichael S. Tsirkin         return NULL;
1167315a1350SMichael S. Tsirkin     found: ;
11688b884984SMark Cave-Ayland     } else if (pci_bus_devfn_reserved(bus, devfn)) {
11698b884984SMark Cave-Ayland         error_setg(errp, "PCI: slot %d function %d not available for %s,"
11708b884984SMark Cave-Ayland                    " reserved",
11718b884984SMark Cave-Ayland                    PCI_SLOT(devfn), PCI_FUNC(devfn), name);
11728b884984SMark Cave-Ayland         return NULL;
11739b717a3aSMark Cave-Ayland     } else if (!pci_bus_devfn_available(bus, devfn)) {
1174133e9b22SMarkus Armbruster         error_setg(errp, "PCI: slot %d function %d not available for %s,"
1175ad003b9eSZhenzhong Duan                    " in use by %s,id=%s",
1176133e9b22SMarkus Armbruster                    PCI_SLOT(devfn), PCI_FUNC(devfn), name,
1177ad003b9eSZhenzhong Duan                    bus->devices[devfn]->name, bus->devices[devfn]->qdev.id);
1178315a1350SMichael S. Tsirkin         return NULL;
117967d045a0SAni Sinha     } /*
118067d045a0SAni Sinha        * Populating function 0 triggers a scan from the guest that
118167d045a0SAni Sinha        * exposes other non-zero functions. Hence we need to ensure that
118267d045a0SAni Sinha        * function 0 wasn't added yet.
118367d045a0SAni Sinha        */
118467d045a0SAni Sinha     else if (dev->hotplugged &&
11857c0fa8dfSKnut Omang              !pci_is_vf(pci_dev) &&
11863f1e1478SCao jin              pci_get_function_0(pci_dev)) {
11873298bbceSJulia Suvorova         error_setg(errp, "PCI: slot %d function 0 already occupied by %s,"
11883f1e1478SCao jin                    " new func %s cannot be exposed to guest.",
1189d93ddfb1SMichael S. Tsirkin                    PCI_SLOT(pci_get_function_0(pci_dev)->devfn),
1190d93ddfb1SMichael S. Tsirkin                    pci_get_function_0(pci_dev)->name,
11913f1e1478SCao jin                    name);
11923f1e1478SCao jin 
11933f1e1478SCao jin        return NULL;
1194315a1350SMichael S. Tsirkin     }
1195e00387d5SAvi Kivity 
1196efc8188eSLe Tan     pci_dev->devfn = devfn;
11974a94b3aaSPeter Xu     pci_dev->requester_id_cache = pci_req_id_cache_get(pci_dev);
1198d06bce95SAlexey Kardashevskiy     pstrcpy(pci_dev->name, sizeof(pci_dev->name), name);
1199e00387d5SAvi Kivity 
12003716d590SJason Wang     memory_region_init(&pci_dev->bus_master_container_region, OBJECT(pci_dev),
12013716d590SJason Wang                        "bus master container", UINT64_MAX);
12023716d590SJason Wang     address_space_init(&pci_dev->bus_master_as,
12033716d590SJason Wang                        &pci_dev->bus_master_container_region, pci_dev->name);
12043716d590SJason Wang 
12052f181fbdSPaolo Bonzini     if (phase_check(PHASE_MACHINE_READY)) {
1206b86eacb8SMarcel Apfelbaum         pci_init_bus_master(pci_dev);
1207b86eacb8SMarcel Apfelbaum     }
1208315a1350SMichael S. Tsirkin     pci_dev->irq_state = 0;
1209315a1350SMichael S. Tsirkin     pci_config_alloc(pci_dev);
1210315a1350SMichael S. Tsirkin 
1211315a1350SMichael S. Tsirkin     pci_config_set_vendor_id(pci_dev->config, pc->vendor_id);
1212315a1350SMichael S. Tsirkin     pci_config_set_device_id(pci_dev->config, pc->device_id);
1213315a1350SMichael S. Tsirkin     pci_config_set_revision(pci_dev->config, pc->revision);
1214315a1350SMichael S. Tsirkin     pci_config_set_class(pci_dev->config, pc->class_id);
1215315a1350SMichael S. Tsirkin 
1216ad494274SIgor Mammedov     if (!is_bridge) {
1217315a1350SMichael S. Tsirkin         if (pc->subsystem_vendor_id || pc->subsystem_id) {
1218315a1350SMichael S. Tsirkin             pci_set_word(pci_dev->config + PCI_SUBSYSTEM_VENDOR_ID,
1219315a1350SMichael S. Tsirkin                          pc->subsystem_vendor_id);
1220315a1350SMichael S. Tsirkin             pci_set_word(pci_dev->config + PCI_SUBSYSTEM_ID,
1221315a1350SMichael S. Tsirkin                          pc->subsystem_id);
1222315a1350SMichael S. Tsirkin         } else {
1223315a1350SMichael S. Tsirkin             pci_set_default_subsystem_id(pci_dev);
1224315a1350SMichael S. Tsirkin         }
1225315a1350SMichael S. Tsirkin     } else {
1226315a1350SMichael S. Tsirkin         /* subsystem_vendor_id/subsystem_id are only for header type 0 */
1227315a1350SMichael S. Tsirkin         assert(!pc->subsystem_vendor_id);
1228315a1350SMichael S. Tsirkin         assert(!pc->subsystem_id);
1229315a1350SMichael S. Tsirkin     }
1230315a1350SMichael S. Tsirkin     pci_init_cmask(pci_dev);
1231315a1350SMichael S. Tsirkin     pci_init_wmask(pci_dev);
1232315a1350SMichael S. Tsirkin     pci_init_w1cmask(pci_dev);
1233ad494274SIgor Mammedov     if (is_bridge) {
1234315a1350SMichael S. Tsirkin         pci_init_mask_bridge(pci_dev);
1235315a1350SMichael S. Tsirkin     }
1236133e9b22SMarkus Armbruster     pci_init_multifunction(bus, pci_dev, &local_err);
1237133e9b22SMarkus Armbruster     if (local_err) {
1238133e9b22SMarkus Armbruster         error_propagate(errp, local_err);
123930607764SMarcel Apfelbaum         do_pci_unregister_device(pci_dev);
1240315a1350SMichael S. Tsirkin         return NULL;
1241315a1350SMichael S. Tsirkin     }
1242315a1350SMichael S. Tsirkin 
1243315a1350SMichael S. Tsirkin     if (!config_read)
1244315a1350SMichael S. Tsirkin         config_read = pci_default_read_config;
1245315a1350SMichael S. Tsirkin     if (!config_write)
1246315a1350SMichael S. Tsirkin         config_write = pci_default_write_config;
1247315a1350SMichael S. Tsirkin     pci_dev->config_read = config_read;
1248315a1350SMichael S. Tsirkin     pci_dev->config_write = config_write;
1249315a1350SMichael S. Tsirkin     bus->devices[devfn] = pci_dev;
1250315a1350SMichael S. Tsirkin     pci_dev->version_id = 2; /* Current pci device vmstate version */
1251315a1350SMichael S. Tsirkin     return pci_dev;
1252315a1350SMichael S. Tsirkin }
1253315a1350SMichael S. Tsirkin 
1254315a1350SMichael S. Tsirkin static void pci_unregister_io_regions(PCIDevice *pci_dev)
1255315a1350SMichael S. Tsirkin {
1256315a1350SMichael S. Tsirkin     PCIIORegion *r;
1257315a1350SMichael S. Tsirkin     int i;
1258315a1350SMichael S. Tsirkin 
1259315a1350SMichael S. Tsirkin     for(i = 0; i < PCI_NUM_REGIONS; i++) {
1260315a1350SMichael S. Tsirkin         r = &pci_dev->io_regions[i];
1261315a1350SMichael S. Tsirkin         if (!r->size || r->addr == PCI_BAR_UNMAPPED)
1262315a1350SMichael S. Tsirkin             continue;
1263315a1350SMichael S. Tsirkin         memory_region_del_subregion(r->address_space, r->memory);
1264315a1350SMichael S. Tsirkin     }
1265e01fd687SAlex Williamson 
1266e01fd687SAlex Williamson     pci_unregister_vga(pci_dev);
1267315a1350SMichael S. Tsirkin }
1268315a1350SMichael S. Tsirkin 
1269b69c3c21SMarkus Armbruster static void pci_qdev_unrealize(DeviceState *dev)
1270315a1350SMichael S. Tsirkin {
1271315a1350SMichael S. Tsirkin     PCIDevice *pci_dev = PCI_DEVICE(dev);
1272315a1350SMichael S. Tsirkin     PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev);
1273315a1350SMichael S. Tsirkin 
1274315a1350SMichael S. Tsirkin     pci_unregister_io_regions(pci_dev);
1275315a1350SMichael S. Tsirkin     pci_del_option_rom(pci_dev);
1276315a1350SMichael S. Tsirkin 
1277315a1350SMichael S. Tsirkin     if (pc->exit) {
1278315a1350SMichael S. Tsirkin         pc->exit(pci_dev);
1279315a1350SMichael S. Tsirkin     }
1280315a1350SMichael S. Tsirkin 
12813936161fSHerongguang (Stephen)     pci_device_deassert_intx(pci_dev);
1282315a1350SMichael S. Tsirkin     do_pci_unregister_device(pci_dev);
128308cf3dc6SJagannathan Raman 
128408cf3dc6SJagannathan Raman     pci_dev->msi_trigger = NULL;
1285041b1c40SIgor Mammedov 
1286041b1c40SIgor Mammedov     /*
1287041b1c40SIgor Mammedov      * clean up acpi-index so it could reused by another device
1288041b1c40SIgor Mammedov      */
1289041b1c40SIgor Mammedov     if (pci_dev->acpi_index) {
1290041b1c40SIgor Mammedov         GSequence *used_indexes = pci_acpi_index_list();
1291041b1c40SIgor Mammedov 
1292041b1c40SIgor Mammedov         g_sequence_remove(g_sequence_lookup(used_indexes,
1293041b1c40SIgor Mammedov                           GINT_TO_POINTER(pci_dev->acpi_index),
1294041b1c40SIgor Mammedov                           g_cmp_uint32, NULL));
1295041b1c40SIgor Mammedov     }
1296315a1350SMichael S. Tsirkin }
1297315a1350SMichael S. Tsirkin 
1298315a1350SMichael S. Tsirkin void pci_register_bar(PCIDevice *pci_dev, int region_num,
1299315a1350SMichael S. Tsirkin                       uint8_t type, MemoryRegion *memory)
1300315a1350SMichael S. Tsirkin {
1301315a1350SMichael S. Tsirkin     PCIIORegion *r;
13025178ecd8SCao jin     uint32_t addr; /* offset in pci config space */
1303315a1350SMichael S. Tsirkin     uint64_t wmask;
1304315a1350SMichael S. Tsirkin     pcibus_t size = memory_region_size(memory);
13056a5b19caSBen Widawsky     uint8_t hdr_type;
1306315a1350SMichael S. Tsirkin 
13077c0fa8dfSKnut Omang     assert(!pci_is_vf(pci_dev)); /* VFs must use pcie_sriov_vf_register_bar */
1308315a1350SMichael S. Tsirkin     assert(region_num >= 0);
1309315a1350SMichael S. Tsirkin     assert(region_num < PCI_NUM_REGIONS);
13102c729dc8SBen Widawsky     assert(is_power_of_2(size));
1311315a1350SMichael S. Tsirkin 
13126a5b19caSBen Widawsky     /* A PCI bridge device (with Type 1 header) may only have at most 2 BARs */
13136a5b19caSBen Widawsky     hdr_type =
13146a5b19caSBen Widawsky         pci_dev->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION;
13156a5b19caSBen Widawsky     assert(hdr_type != PCI_HEADER_TYPE_BRIDGE || region_num < 2);
13166a5b19caSBen Widawsky 
1317315a1350SMichael S. Tsirkin     r = &pci_dev->io_regions[region_num];
1318315a1350SMichael S. Tsirkin     r->addr = PCI_BAR_UNMAPPED;
1319315a1350SMichael S. Tsirkin     r->size = size;
1320315a1350SMichael S. Tsirkin     r->type = type;
13215178ecd8SCao jin     r->memory = memory;
13225178ecd8SCao jin     r->address_space = type & PCI_BASE_ADDRESS_SPACE_IO
1323fd56e061SDavid Gibson                         ? pci_get_bus(pci_dev)->address_space_io
1324fd56e061SDavid Gibson                         : pci_get_bus(pci_dev)->address_space_mem;
1325315a1350SMichael S. Tsirkin 
1326315a1350SMichael S. Tsirkin     wmask = ~(size - 1);
1327315a1350SMichael S. Tsirkin     if (region_num == PCI_ROM_SLOT) {
1328315a1350SMichael S. Tsirkin         /* ROM enable bit is writable */
1329315a1350SMichael S. Tsirkin         wmask |= PCI_ROM_ADDRESS_ENABLE;
1330315a1350SMichael S. Tsirkin     }
13315178ecd8SCao jin 
13325178ecd8SCao jin     addr = pci_bar(pci_dev, region_num);
1333315a1350SMichael S. Tsirkin     pci_set_long(pci_dev->config + addr, type);
13345178ecd8SCao jin 
1335315a1350SMichael S. Tsirkin     if (!(r->type & PCI_BASE_ADDRESS_SPACE_IO) &&
1336315a1350SMichael S. Tsirkin         r->type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
1337315a1350SMichael S. Tsirkin         pci_set_quad(pci_dev->wmask + addr, wmask);
1338315a1350SMichael S. Tsirkin         pci_set_quad(pci_dev->cmask + addr, ~0ULL);
1339315a1350SMichael S. Tsirkin     } else {
1340315a1350SMichael S. Tsirkin         pci_set_long(pci_dev->wmask + addr, wmask & 0xffffffff);
1341315a1350SMichael S. Tsirkin         pci_set_long(pci_dev->cmask + addr, 0xffffffff);
1342315a1350SMichael S. Tsirkin     }
1343315a1350SMichael S. Tsirkin }
1344315a1350SMichael S. Tsirkin 
1345e01fd687SAlex Williamson static void pci_update_vga(PCIDevice *pci_dev)
1346e01fd687SAlex Williamson {
1347e01fd687SAlex Williamson     uint16_t cmd;
1348e01fd687SAlex Williamson 
1349e01fd687SAlex Williamson     if (!pci_dev->has_vga) {
1350e01fd687SAlex Williamson         return;
1351e01fd687SAlex Williamson     }
1352e01fd687SAlex Williamson 
1353e01fd687SAlex Williamson     cmd = pci_get_word(pci_dev->config + PCI_COMMAND);
1354e01fd687SAlex Williamson 
1355e01fd687SAlex Williamson     memory_region_set_enabled(pci_dev->vga_regions[QEMU_PCI_VGA_MEM],
1356e01fd687SAlex Williamson                               cmd & PCI_COMMAND_MEMORY);
1357e01fd687SAlex Williamson     memory_region_set_enabled(pci_dev->vga_regions[QEMU_PCI_VGA_IO_LO],
1358e01fd687SAlex Williamson                               cmd & PCI_COMMAND_IO);
1359e01fd687SAlex Williamson     memory_region_set_enabled(pci_dev->vga_regions[QEMU_PCI_VGA_IO_HI],
1360e01fd687SAlex Williamson                               cmd & PCI_COMMAND_IO);
1361e01fd687SAlex Williamson }
1362e01fd687SAlex Williamson 
1363e01fd687SAlex Williamson void pci_register_vga(PCIDevice *pci_dev, MemoryRegion *mem,
1364e01fd687SAlex Williamson                       MemoryRegion *io_lo, MemoryRegion *io_hi)
1365e01fd687SAlex Williamson {
1366fd56e061SDavid Gibson     PCIBus *bus = pci_get_bus(pci_dev);
1367fd56e061SDavid Gibson 
1368e01fd687SAlex Williamson     assert(!pci_dev->has_vga);
1369e01fd687SAlex Williamson 
1370e01fd687SAlex Williamson     assert(memory_region_size(mem) == QEMU_PCI_VGA_MEM_SIZE);
1371e01fd687SAlex Williamson     pci_dev->vga_regions[QEMU_PCI_VGA_MEM] = mem;
1372fd56e061SDavid Gibson     memory_region_add_subregion_overlap(bus->address_space_mem,
1373e01fd687SAlex Williamson                                         QEMU_PCI_VGA_MEM_BASE, mem, 1);
1374e01fd687SAlex Williamson 
1375e01fd687SAlex Williamson     assert(memory_region_size(io_lo) == QEMU_PCI_VGA_IO_LO_SIZE);
1376e01fd687SAlex Williamson     pci_dev->vga_regions[QEMU_PCI_VGA_IO_LO] = io_lo;
1377fd56e061SDavid Gibson     memory_region_add_subregion_overlap(bus->address_space_io,
1378e01fd687SAlex Williamson                                         QEMU_PCI_VGA_IO_LO_BASE, io_lo, 1);
1379e01fd687SAlex Williamson 
1380e01fd687SAlex Williamson     assert(memory_region_size(io_hi) == QEMU_PCI_VGA_IO_HI_SIZE);
1381e01fd687SAlex Williamson     pci_dev->vga_regions[QEMU_PCI_VGA_IO_HI] = io_hi;
1382fd56e061SDavid Gibson     memory_region_add_subregion_overlap(bus->address_space_io,
1383e01fd687SAlex Williamson                                         QEMU_PCI_VGA_IO_HI_BASE, io_hi, 1);
1384e01fd687SAlex Williamson     pci_dev->has_vga = true;
1385e01fd687SAlex Williamson 
1386e01fd687SAlex Williamson     pci_update_vga(pci_dev);
1387e01fd687SAlex Williamson }
1388e01fd687SAlex Williamson 
1389e01fd687SAlex Williamson void pci_unregister_vga(PCIDevice *pci_dev)
1390e01fd687SAlex Williamson {
1391fd56e061SDavid Gibson     PCIBus *bus = pci_get_bus(pci_dev);
1392fd56e061SDavid Gibson 
1393e01fd687SAlex Williamson     if (!pci_dev->has_vga) {
1394e01fd687SAlex Williamson         return;
1395e01fd687SAlex Williamson     }
1396e01fd687SAlex Williamson 
1397fd56e061SDavid Gibson     memory_region_del_subregion(bus->address_space_mem,
1398e01fd687SAlex Williamson                                 pci_dev->vga_regions[QEMU_PCI_VGA_MEM]);
1399fd56e061SDavid Gibson     memory_region_del_subregion(bus->address_space_io,
1400e01fd687SAlex Williamson                                 pci_dev->vga_regions[QEMU_PCI_VGA_IO_LO]);
1401fd56e061SDavid Gibson     memory_region_del_subregion(bus->address_space_io,
1402e01fd687SAlex Williamson                                 pci_dev->vga_regions[QEMU_PCI_VGA_IO_HI]);
1403e01fd687SAlex Williamson     pci_dev->has_vga = false;
1404e01fd687SAlex Williamson }
1405e01fd687SAlex Williamson 
1406315a1350SMichael S. Tsirkin pcibus_t pci_get_bar_addr(PCIDevice *pci_dev, int region_num)
1407315a1350SMichael S. Tsirkin {
1408315a1350SMichael S. Tsirkin     return pci_dev->io_regions[region_num].addr;
1409315a1350SMichael S. Tsirkin }
1410315a1350SMichael S. Tsirkin 
14117c0fa8dfSKnut Omang static pcibus_t pci_config_get_bar_addr(PCIDevice *d, int reg,
14127c0fa8dfSKnut Omang                                         uint8_t type, pcibus_t size)
14137c0fa8dfSKnut Omang {
14147c0fa8dfSKnut Omang     pcibus_t new_addr;
14157c0fa8dfSKnut Omang     if (!pci_is_vf(d)) {
14167c0fa8dfSKnut Omang         int bar = pci_bar(d, reg);
14177c0fa8dfSKnut Omang         if (type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
14187c0fa8dfSKnut Omang             new_addr = pci_get_quad(d->config + bar);
14197c0fa8dfSKnut Omang         } else {
14207c0fa8dfSKnut Omang             new_addr = pci_get_long(d->config + bar);
14217c0fa8dfSKnut Omang         }
14227c0fa8dfSKnut Omang     } else {
14237c0fa8dfSKnut Omang         PCIDevice *pf = d->exp.sriov_vf.pf;
14247c0fa8dfSKnut Omang         uint16_t sriov_cap = pf->exp.sriov_cap;
14257c0fa8dfSKnut Omang         int bar = sriov_cap + PCI_SRIOV_BAR + reg * 4;
14267c0fa8dfSKnut Omang         uint16_t vf_offset =
14277c0fa8dfSKnut Omang             pci_get_word(pf->config + sriov_cap + PCI_SRIOV_VF_OFFSET);
14287c0fa8dfSKnut Omang         uint16_t vf_stride =
14297c0fa8dfSKnut Omang             pci_get_word(pf->config + sriov_cap + PCI_SRIOV_VF_STRIDE);
14307c0fa8dfSKnut Omang         uint32_t vf_num = (d->devfn - (pf->devfn + vf_offset)) / vf_stride;
14317c0fa8dfSKnut Omang 
14327c0fa8dfSKnut Omang         if (type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
14337c0fa8dfSKnut Omang             new_addr = pci_get_quad(pf->config + bar);
14347c0fa8dfSKnut Omang         } else {
14357c0fa8dfSKnut Omang             new_addr = pci_get_long(pf->config + bar);
14367c0fa8dfSKnut Omang         }
14377c0fa8dfSKnut Omang         new_addr += vf_num * size;
14387c0fa8dfSKnut Omang     }
14397c0fa8dfSKnut Omang     /* The ROM slot has a specific enable bit, keep it intact */
14407c0fa8dfSKnut Omang     if (reg != PCI_ROM_SLOT) {
14417c0fa8dfSKnut Omang         new_addr &= ~(size - 1);
14427c0fa8dfSKnut Omang     }
14437c0fa8dfSKnut Omang     return new_addr;
14447c0fa8dfSKnut Omang }
14457c0fa8dfSKnut Omang 
14467c0fa8dfSKnut Omang pcibus_t pci_bar_address(PCIDevice *d,
1447315a1350SMichael S. Tsirkin                          int reg, uint8_t type, pcibus_t size)
1448315a1350SMichael S. Tsirkin {
1449315a1350SMichael S. Tsirkin     pcibus_t new_addr, last_addr;
1450315a1350SMichael S. Tsirkin     uint16_t cmd = pci_get_word(d->config + PCI_COMMAND);
1451271233f2SPhilippe Mathieu-Daudé     MachineClass *mc = MACHINE_GET_CLASS(qdev_get_machine());
1452e4024630SLaurent Vivier     bool allow_0_address = mc->pci_allow_0_address;
1453315a1350SMichael S. Tsirkin 
1454315a1350SMichael S. Tsirkin     if (type & PCI_BASE_ADDRESS_SPACE_IO) {
1455315a1350SMichael S. Tsirkin         if (!(cmd & PCI_COMMAND_IO)) {
1456315a1350SMichael S. Tsirkin             return PCI_BAR_UNMAPPED;
1457315a1350SMichael S. Tsirkin         }
14587c0fa8dfSKnut Omang         new_addr = pci_config_get_bar_addr(d, reg, type, size);
1459315a1350SMichael S. Tsirkin         last_addr = new_addr + size - 1;
14609f1a029aSHervé Poussineau         /* Check if 32 bit BAR wraps around explicitly.
14619f1a029aSHervé Poussineau          * TODO: make priorities correct and remove this work around.
14629f1a029aSHervé Poussineau          */
1463e4024630SLaurent Vivier         if (last_addr <= new_addr || last_addr >= UINT32_MAX ||
1464e4024630SLaurent Vivier             (!allow_0_address && new_addr == 0)) {
1465315a1350SMichael S. Tsirkin             return PCI_BAR_UNMAPPED;
1466315a1350SMichael S. Tsirkin         }
1467315a1350SMichael S. Tsirkin         return new_addr;
1468315a1350SMichael S. Tsirkin     }
1469315a1350SMichael S. Tsirkin 
1470315a1350SMichael S. Tsirkin     if (!(cmd & PCI_COMMAND_MEMORY)) {
1471315a1350SMichael S. Tsirkin         return PCI_BAR_UNMAPPED;
1472315a1350SMichael S. Tsirkin     }
14737c0fa8dfSKnut Omang     new_addr = pci_config_get_bar_addr(d, reg, type, size);
1474315a1350SMichael S. Tsirkin     /* the ROM slot has a specific enable bit */
1475315a1350SMichael S. Tsirkin     if (reg == PCI_ROM_SLOT && !(new_addr & PCI_ROM_ADDRESS_ENABLE)) {
1476315a1350SMichael S. Tsirkin         return PCI_BAR_UNMAPPED;
1477315a1350SMichael S. Tsirkin     }
1478315a1350SMichael S. Tsirkin     new_addr &= ~(size - 1);
1479315a1350SMichael S. Tsirkin     last_addr = new_addr + size - 1;
1480315a1350SMichael S. Tsirkin     /* NOTE: we do not support wrapping */
1481315a1350SMichael S. Tsirkin     /* XXX: as we cannot support really dynamic
1482315a1350SMichael S. Tsirkin        mappings, we handle specific values as invalid
1483315a1350SMichael S. Tsirkin        mappings. */
1484e4024630SLaurent Vivier     if (last_addr <= new_addr || last_addr == PCI_BAR_UNMAPPED ||
1485e4024630SLaurent Vivier         (!allow_0_address && new_addr == 0)) {
1486315a1350SMichael S. Tsirkin         return PCI_BAR_UNMAPPED;
1487315a1350SMichael S. Tsirkin     }
1488315a1350SMichael S. Tsirkin 
1489315a1350SMichael S. Tsirkin     /* Now pcibus_t is 64bit.
1490315a1350SMichael S. Tsirkin      * Check if 32 bit BAR wraps around explicitly.
1491315a1350SMichael S. Tsirkin      * Without this, PC ide doesn't work well.
1492315a1350SMichael S. Tsirkin      * TODO: remove this work around.
1493315a1350SMichael S. Tsirkin      */
1494315a1350SMichael S. Tsirkin     if  (!(type & PCI_BASE_ADDRESS_MEM_TYPE_64) && last_addr >= UINT32_MAX) {
1495315a1350SMichael S. Tsirkin         return PCI_BAR_UNMAPPED;
1496315a1350SMichael S. Tsirkin     }
1497315a1350SMichael S. Tsirkin 
1498315a1350SMichael S. Tsirkin     /*
1499315a1350SMichael S. Tsirkin      * OS is allowed to set BAR beyond its addressable
1500315a1350SMichael S. Tsirkin      * bits. For example, 32 bit OS can set 64bit bar
1501315a1350SMichael S. Tsirkin      * to >4G. Check it. TODO: we might need to support
1502315a1350SMichael S. Tsirkin      * it in the future for e.g. PAE.
1503315a1350SMichael S. Tsirkin      */
1504315a1350SMichael S. Tsirkin     if (last_addr >= HWADDR_MAX) {
1505315a1350SMichael S. Tsirkin         return PCI_BAR_UNMAPPED;
1506315a1350SMichael S. Tsirkin     }
1507315a1350SMichael S. Tsirkin 
1508315a1350SMichael S. Tsirkin     return new_addr;
1509315a1350SMichael S. Tsirkin }
1510315a1350SMichael S. Tsirkin 
1511315a1350SMichael S. Tsirkin static void pci_update_mappings(PCIDevice *d)
1512315a1350SMichael S. Tsirkin {
1513315a1350SMichael S. Tsirkin     PCIIORegion *r;
1514315a1350SMichael S. Tsirkin     int i;
1515315a1350SMichael S. Tsirkin     pcibus_t new_addr;
1516315a1350SMichael S. Tsirkin 
1517315a1350SMichael S. Tsirkin     for(i = 0; i < PCI_NUM_REGIONS; i++) {
1518315a1350SMichael S. Tsirkin         r = &d->io_regions[i];
1519315a1350SMichael S. Tsirkin 
1520315a1350SMichael S. Tsirkin         /* this region isn't registered */
1521315a1350SMichael S. Tsirkin         if (!r->size)
1522315a1350SMichael S. Tsirkin             continue;
1523315a1350SMichael S. Tsirkin 
1524315a1350SMichael S. Tsirkin         new_addr = pci_bar_address(d, i, r->type, r->size);
152523786d13SGerd Hoffmann         if (!d->has_power) {
152623786d13SGerd Hoffmann             new_addr = PCI_BAR_UNMAPPED;
152723786d13SGerd Hoffmann         }
1528315a1350SMichael S. Tsirkin 
1529315a1350SMichael S. Tsirkin         /* This bar isn't changed */
1530315a1350SMichael S. Tsirkin         if (new_addr == r->addr)
1531315a1350SMichael S. Tsirkin             continue;
1532315a1350SMichael S. Tsirkin 
1533315a1350SMichael S. Tsirkin         /* now do the real mapping */
1534315a1350SMichael S. Tsirkin         if (r->addr != PCI_BAR_UNMAPPED) {
1535deeb956cSLaurent Vivier             trace_pci_update_mappings_del(d->name, pci_dev_bus_num(d),
15367828d750SDon Koch                                           PCI_SLOT(d->devfn),
15370f288f85SLaszlo Ersek                                           PCI_FUNC(d->devfn),
15387828d750SDon Koch                                           i, r->addr, r->size);
1539315a1350SMichael S. Tsirkin             memory_region_del_subregion(r->address_space, r->memory);
1540315a1350SMichael S. Tsirkin         }
1541315a1350SMichael S. Tsirkin         r->addr = new_addr;
1542315a1350SMichael S. Tsirkin         if (r->addr != PCI_BAR_UNMAPPED) {
1543deeb956cSLaurent Vivier             trace_pci_update_mappings_add(d->name, pci_dev_bus_num(d),
15447828d750SDon Koch                                           PCI_SLOT(d->devfn),
15450f288f85SLaszlo Ersek                                           PCI_FUNC(d->devfn),
15467828d750SDon Koch                                           i, r->addr, r->size);
1547315a1350SMichael S. Tsirkin             memory_region_add_subregion_overlap(r->address_space,
1548315a1350SMichael S. Tsirkin                                                 r->addr, r->memory, 1);
1549315a1350SMichael S. Tsirkin         }
1550315a1350SMichael S. Tsirkin     }
1551e01fd687SAlex Williamson 
1552e01fd687SAlex Williamson     pci_update_vga(d);
1553315a1350SMichael S. Tsirkin }
1554315a1350SMichael S. Tsirkin 
1555315a1350SMichael S. Tsirkin static inline int pci_irq_disabled(PCIDevice *d)
1556315a1350SMichael S. Tsirkin {
1557315a1350SMichael S. Tsirkin     return pci_get_word(d->config + PCI_COMMAND) & PCI_COMMAND_INTX_DISABLE;
1558315a1350SMichael S. Tsirkin }
1559315a1350SMichael S. Tsirkin 
1560315a1350SMichael S. Tsirkin /* Called after interrupt disabled field update in config space,
1561315a1350SMichael S. Tsirkin  * assert/deassert interrupts if necessary.
1562315a1350SMichael S. Tsirkin  * Gets original interrupt disable bit value (before update). */
1563315a1350SMichael S. Tsirkin static void pci_update_irq_disabled(PCIDevice *d, int was_irq_disabled)
1564315a1350SMichael S. Tsirkin {
1565315a1350SMichael S. Tsirkin     int i, disabled = pci_irq_disabled(d);
1566315a1350SMichael S. Tsirkin     if (disabled == was_irq_disabled)
1567315a1350SMichael S. Tsirkin         return;
1568315a1350SMichael S. Tsirkin     for (i = 0; i < PCI_NUM_PINS; ++i) {
1569315a1350SMichael S. Tsirkin         int state = pci_irq_state(d, i);
1570315a1350SMichael S. Tsirkin         pci_change_irq_level(d, i, disabled ? -state : state);
1571315a1350SMichael S. Tsirkin     }
1572315a1350SMichael S. Tsirkin }
1573315a1350SMichael S. Tsirkin 
1574315a1350SMichael S. Tsirkin uint32_t pci_default_read_config(PCIDevice *d,
1575315a1350SMichael S. Tsirkin                                  uint32_t address, int len)
1576315a1350SMichael S. Tsirkin {
1577315a1350SMichael S. Tsirkin     uint32_t val = 0;
1578315a1350SMichael S. Tsirkin 
1579f7d6a635SPrasad J Pandit     assert(address + len <= pci_config_size(d));
1580f7d6a635SPrasad J Pandit 
1581727b4866SAlex Williamson     if (pci_is_express_downstream_port(d) &&
1582727b4866SAlex Williamson         ranges_overlap(address, len, d->exp.exp_cap + PCI_EXP_LNKSTA, 2)) {
1583727b4866SAlex Williamson         pcie_sync_bridge_lnk(d);
1584727b4866SAlex Williamson     }
1585315a1350SMichael S. Tsirkin     memcpy(&val, d->config + address, len);
1586315a1350SMichael S. Tsirkin     return le32_to_cpu(val);
1587315a1350SMichael S. Tsirkin }
1588315a1350SMichael S. Tsirkin 
1589d7efb7e0SKnut Omang void pci_default_write_config(PCIDevice *d, uint32_t addr, uint32_t val_in, int l)
1590315a1350SMichael S. Tsirkin {
1591315a1350SMichael S. Tsirkin     int i, was_irq_disabled = pci_irq_disabled(d);
1592d7efb7e0SKnut Omang     uint32_t val = val_in;
1593315a1350SMichael S. Tsirkin 
1594f7d6a635SPrasad J Pandit     assert(addr + l <= pci_config_size(d));
1595f7d6a635SPrasad J Pandit 
1596315a1350SMichael S. Tsirkin     for (i = 0; i < l; val >>= 8, ++i) {
1597315a1350SMichael S. Tsirkin         uint8_t wmask = d->wmask[addr + i];
1598315a1350SMichael S. Tsirkin         uint8_t w1cmask = d->w1cmask[addr + i];
1599315a1350SMichael S. Tsirkin         assert(!(wmask & w1cmask));
1600315a1350SMichael S. Tsirkin         d->config[addr + i] = (d->config[addr + i] & ~wmask) | (val & wmask);
1601315a1350SMichael S. Tsirkin         d->config[addr + i] &= ~(val & w1cmask); /* W1C: Write 1 to Clear */
1602315a1350SMichael S. Tsirkin     }
1603315a1350SMichael S. Tsirkin     if (ranges_overlap(addr, l, PCI_BASE_ADDRESS_0, 24) ||
1604315a1350SMichael S. Tsirkin         ranges_overlap(addr, l, PCI_ROM_ADDRESS, 4) ||
1605315a1350SMichael S. Tsirkin         ranges_overlap(addr, l, PCI_ROM_ADDRESS1, 4) ||
1606315a1350SMichael S. Tsirkin         range_covers_byte(addr, l, PCI_COMMAND))
1607315a1350SMichael S. Tsirkin         pci_update_mappings(d);
1608315a1350SMichael S. Tsirkin 
16090f936247SGuoyi Tu     if (ranges_overlap(addr, l, PCI_COMMAND, 2)) {
1610315a1350SMichael S. Tsirkin         pci_update_irq_disabled(d, was_irq_disabled);
1611315a1350SMichael S. Tsirkin         memory_region_set_enabled(&d->bus_master_enable_region,
161223786d13SGerd Hoffmann                                   (pci_get_word(d->config + PCI_COMMAND)
161323786d13SGerd Hoffmann                                    & PCI_COMMAND_MASTER) && d->has_power);
1614315a1350SMichael S. Tsirkin     }
1615315a1350SMichael S. Tsirkin 
1616d7efb7e0SKnut Omang     msi_write_config(d, addr, val_in, l);
1617d7efb7e0SKnut Omang     msix_write_config(d, addr, val_in, l);
16187c0fa8dfSKnut Omang     pcie_sriov_config_write(d, addr, val_in, l);
1619315a1350SMichael S. Tsirkin }
1620315a1350SMichael S. Tsirkin 
1621315a1350SMichael S. Tsirkin /***********************************************************/
1622315a1350SMichael S. Tsirkin /* generic PCI irq support */
1623315a1350SMichael S. Tsirkin 
1624315a1350SMichael S. Tsirkin /* 0 <= irq_num <= 3. level must be 0 or 1 */
1625d98f08f5SMarcel Apfelbaum static void pci_irq_handler(void *opaque, int irq_num, int level)
1626315a1350SMichael S. Tsirkin {
1627315a1350SMichael S. Tsirkin     PCIDevice *pci_dev = opaque;
1628315a1350SMichael S. Tsirkin     int change;
1629315a1350SMichael S. Tsirkin 
16308ddf5432SIsaku Yamahata     assert(0 <= irq_num && irq_num < PCI_NUM_PINS);
16318ddf5432SIsaku Yamahata     assert(level == 0 || level == 1);
1632315a1350SMichael S. Tsirkin     change = level - pci_irq_state(pci_dev, irq_num);
1633315a1350SMichael S. Tsirkin     if (!change)
1634315a1350SMichael S. Tsirkin         return;
1635315a1350SMichael S. Tsirkin 
1636315a1350SMichael S. Tsirkin     pci_set_irq_state(pci_dev, irq_num, level);
1637315a1350SMichael S. Tsirkin     pci_update_irq_status(pci_dev);
1638315a1350SMichael S. Tsirkin     if (pci_irq_disabled(pci_dev))
1639315a1350SMichael S. Tsirkin         return;
1640315a1350SMichael S. Tsirkin     pci_change_irq_level(pci_dev, irq_num, change);
1641315a1350SMichael S. Tsirkin }
1642315a1350SMichael S. Tsirkin 
1643d98f08f5SMarcel Apfelbaum qemu_irq pci_allocate_irq(PCIDevice *pci_dev)
1644d98f08f5SMarcel Apfelbaum {
1645d98f08f5SMarcel Apfelbaum     int intx = pci_intx(pci_dev);
16468ddf5432SIsaku Yamahata     assert(0 <= intx && intx < PCI_NUM_PINS);
1647d98f08f5SMarcel Apfelbaum 
1648d98f08f5SMarcel Apfelbaum     return qemu_allocate_irq(pci_irq_handler, pci_dev, intx);
1649d98f08f5SMarcel Apfelbaum }
1650d98f08f5SMarcel Apfelbaum 
1651d98f08f5SMarcel Apfelbaum void pci_set_irq(PCIDevice *pci_dev, int level)
1652d98f08f5SMarcel Apfelbaum {
1653d98f08f5SMarcel Apfelbaum     int intx = pci_intx(pci_dev);
1654d98f08f5SMarcel Apfelbaum     pci_irq_handler(pci_dev, intx, level);
1655d98f08f5SMarcel Apfelbaum }
1656d98f08f5SMarcel Apfelbaum 
1657315a1350SMichael S. Tsirkin /* Special hooks used by device assignment */
1658315a1350SMichael S. Tsirkin void pci_bus_set_route_irq_fn(PCIBus *bus, pci_route_irq_fn route_intx_to_irq)
1659315a1350SMichael S. Tsirkin {
16600889464aSAlex Williamson     assert(pci_bus_is_root(bus));
1661315a1350SMichael S. Tsirkin     bus->route_intx_to_irq = route_intx_to_irq;
1662315a1350SMichael S. Tsirkin }
1663315a1350SMichael S. Tsirkin 
1664315a1350SMichael S. Tsirkin PCIINTxRoute pci_device_route_intx_to_irq(PCIDevice *dev, int pin)
1665315a1350SMichael S. Tsirkin {
1666315a1350SMichael S. Tsirkin     PCIBus *bus;
1667315a1350SMichael S. Tsirkin 
1668315a1350SMichael S. Tsirkin     do {
166928566eabSPhilippe Mathieu-Daudé         int dev_irq = pin;
1670fd56e061SDavid Gibson         bus = pci_get_bus(dev);
1671315a1350SMichael S. Tsirkin         pin = bus->map_irq(dev, pin);
167228566eabSPhilippe Mathieu-Daudé         trace_pci_route_irq(dev_irq, DEVICE(dev)->canonical_path, pin,
167328566eabSPhilippe Mathieu-Daudé                             pci_bus_is_root(bus) ? "root-complex"
167428566eabSPhilippe Mathieu-Daudé                                     : DEVICE(bus->parent_dev)->canonical_path);
1675315a1350SMichael S. Tsirkin         dev = bus->parent_dev;
1676315a1350SMichael S. Tsirkin     } while (dev);
1677315a1350SMichael S. Tsirkin 
1678315a1350SMichael S. Tsirkin     if (!bus->route_intx_to_irq) {
1679312fd5f2SMarkus Armbruster         error_report("PCI: Bug - unimplemented PCI INTx routing (%s)",
1680315a1350SMichael S. Tsirkin                      object_get_typename(OBJECT(bus->qbus.parent)));
1681315a1350SMichael S. Tsirkin         return (PCIINTxRoute) { PCI_INTX_DISABLED, -1 };
1682315a1350SMichael S. Tsirkin     }
1683315a1350SMichael S. Tsirkin 
1684315a1350SMichael S. Tsirkin     return bus->route_intx_to_irq(bus->irq_opaque, pin);
1685315a1350SMichael S. Tsirkin }
1686315a1350SMichael S. Tsirkin 
1687315a1350SMichael S. Tsirkin bool pci_intx_route_changed(PCIINTxRoute *old, PCIINTxRoute *new)
1688315a1350SMichael S. Tsirkin {
1689315a1350SMichael S. Tsirkin     return old->mode != new->mode || old->irq != new->irq;
1690315a1350SMichael S. Tsirkin }
1691315a1350SMichael S. Tsirkin 
1692315a1350SMichael S. Tsirkin void pci_bus_fire_intx_routing_notifier(PCIBus *bus)
1693315a1350SMichael S. Tsirkin {
1694315a1350SMichael S. Tsirkin     PCIDevice *dev;
1695315a1350SMichael S. Tsirkin     PCIBus *sec;
1696315a1350SMichael S. Tsirkin     int i;
1697315a1350SMichael S. Tsirkin 
1698315a1350SMichael S. Tsirkin     for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
1699315a1350SMichael S. Tsirkin         dev = bus->devices[i];
1700315a1350SMichael S. Tsirkin         if (dev && dev->intx_routing_notifier) {
1701315a1350SMichael S. Tsirkin             dev->intx_routing_notifier(dev);
1702315a1350SMichael S. Tsirkin         }
1703e5368f0dSAlex Williamson     }
1704e5368f0dSAlex Williamson 
1705315a1350SMichael S. Tsirkin     QLIST_FOREACH(sec, &bus->child, sibling) {
1706315a1350SMichael S. Tsirkin         pci_bus_fire_intx_routing_notifier(sec);
1707315a1350SMichael S. Tsirkin     }
1708315a1350SMichael S. Tsirkin }
1709315a1350SMichael S. Tsirkin 
1710315a1350SMichael S. Tsirkin void pci_device_set_intx_routing_notifier(PCIDevice *dev,
1711315a1350SMichael S. Tsirkin                                           PCIINTxRoutingNotifier notifier)
1712315a1350SMichael S. Tsirkin {
1713315a1350SMichael S. Tsirkin     dev->intx_routing_notifier = notifier;
1714315a1350SMichael S. Tsirkin }
1715315a1350SMichael S. Tsirkin 
1716315a1350SMichael S. Tsirkin /*
1717315a1350SMichael S. Tsirkin  * PCI-to-PCI bridge specification
1718315a1350SMichael S. Tsirkin  * 9.1: Interrupt routing. Table 9-1
1719315a1350SMichael S. Tsirkin  *
1720315a1350SMichael S. Tsirkin  * the PCI Express Base Specification, Revision 2.1
17219d724e0bSPhilippe Mathieu-Daudé  * 2.2.8.1: INTx interrupt signaling - Rules
1722315a1350SMichael S. Tsirkin  *          the Implementation Note
1723315a1350SMichael S. Tsirkin  *          Table 2-20
1724315a1350SMichael S. Tsirkin  */
1725315a1350SMichael S. Tsirkin /*
1726315a1350SMichael S. Tsirkin  * 0 <= pin <= 3 0 = INTA, 1 = INTB, 2 = INTC, 3 = INTD
1727315a1350SMichael S. Tsirkin  * 0-origin unlike PCI interrupt pin register.
1728315a1350SMichael S. Tsirkin  */
1729315a1350SMichael S. Tsirkin int pci_swizzle_map_irq_fn(PCIDevice *pci_dev, int pin)
1730315a1350SMichael S. Tsirkin {
1731e8ec4adfSGreg Kurz     return pci_swizzle(PCI_SLOT(pci_dev->devfn), pin);
1732315a1350SMichael S. Tsirkin }
1733315a1350SMichael S. Tsirkin 
1734315a1350SMichael S. Tsirkin /***********************************************************/
1735315a1350SMichael S. Tsirkin /* monitor info on PCI */
1736315a1350SMichael S. Tsirkin 
1737315a1350SMichael S. Tsirkin static const pci_class_desc pci_class_descriptions[] =
1738315a1350SMichael S. Tsirkin {
1739315a1350SMichael S. Tsirkin     { 0x0001, "VGA controller", "display"},
1740315a1350SMichael S. Tsirkin     { 0x0100, "SCSI controller", "scsi"},
1741315a1350SMichael S. Tsirkin     { 0x0101, "IDE controller", "ide"},
1742315a1350SMichael S. Tsirkin     { 0x0102, "Floppy controller", "fdc"},
1743315a1350SMichael S. Tsirkin     { 0x0103, "IPI controller", "ipi"},
1744315a1350SMichael S. Tsirkin     { 0x0104, "RAID controller", "raid"},
1745315a1350SMichael S. Tsirkin     { 0x0106, "SATA controller"},
1746315a1350SMichael S. Tsirkin     { 0x0107, "SAS controller"},
1747315a1350SMichael S. Tsirkin     { 0x0180, "Storage controller"},
1748315a1350SMichael S. Tsirkin     { 0x0200, "Ethernet controller", "ethernet"},
1749315a1350SMichael S. Tsirkin     { 0x0201, "Token Ring controller", "token-ring"},
1750315a1350SMichael S. Tsirkin     { 0x0202, "FDDI controller", "fddi"},
1751315a1350SMichael S. Tsirkin     { 0x0203, "ATM controller", "atm"},
1752315a1350SMichael S. Tsirkin     { 0x0280, "Network controller"},
1753315a1350SMichael S. Tsirkin     { 0x0300, "VGA controller", "display", 0x00ff},
1754315a1350SMichael S. Tsirkin     { 0x0301, "XGA controller"},
1755315a1350SMichael S. Tsirkin     { 0x0302, "3D controller"},
1756315a1350SMichael S. Tsirkin     { 0x0380, "Display controller"},
1757315a1350SMichael S. Tsirkin     { 0x0400, "Video controller", "video"},
1758315a1350SMichael S. Tsirkin     { 0x0401, "Audio controller", "sound"},
1759315a1350SMichael S. Tsirkin     { 0x0402, "Phone"},
1760315a1350SMichael S. Tsirkin     { 0x0403, "Audio controller", "sound"},
1761315a1350SMichael S. Tsirkin     { 0x0480, "Multimedia controller"},
1762315a1350SMichael S. Tsirkin     { 0x0500, "RAM controller", "memory"},
1763315a1350SMichael S. Tsirkin     { 0x0501, "Flash controller", "flash"},
1764315a1350SMichael S. Tsirkin     { 0x0580, "Memory controller"},
1765315a1350SMichael S. Tsirkin     { 0x0600, "Host bridge", "host"},
1766315a1350SMichael S. Tsirkin     { 0x0601, "ISA bridge", "isa"},
1767315a1350SMichael S. Tsirkin     { 0x0602, "EISA bridge", "eisa"},
1768315a1350SMichael S. Tsirkin     { 0x0603, "MC bridge", "mca"},
17694c41425dSGerd Hoffmann     { 0x0604, "PCI bridge", "pci-bridge"},
1770315a1350SMichael S. Tsirkin     { 0x0605, "PCMCIA bridge", "pcmcia"},
1771315a1350SMichael S. Tsirkin     { 0x0606, "NUBUS bridge", "nubus"},
1772315a1350SMichael S. Tsirkin     { 0x0607, "CARDBUS bridge", "cardbus"},
1773315a1350SMichael S. Tsirkin     { 0x0608, "RACEWAY bridge"},
1774315a1350SMichael S. Tsirkin     { 0x0680, "Bridge"},
1775315a1350SMichael S. Tsirkin     { 0x0700, "Serial port", "serial"},
1776315a1350SMichael S. Tsirkin     { 0x0701, "Parallel port", "parallel"},
1777315a1350SMichael S. Tsirkin     { 0x0800, "Interrupt controller", "interrupt-controller"},
1778315a1350SMichael S. Tsirkin     { 0x0801, "DMA controller", "dma-controller"},
1779315a1350SMichael S. Tsirkin     { 0x0802, "Timer", "timer"},
1780315a1350SMichael S. Tsirkin     { 0x0803, "RTC", "rtc"},
1781315a1350SMichael S. Tsirkin     { 0x0900, "Keyboard", "keyboard"},
1782315a1350SMichael S. Tsirkin     { 0x0901, "Pen", "pen"},
1783315a1350SMichael S. Tsirkin     { 0x0902, "Mouse", "mouse"},
1784315a1350SMichael S. Tsirkin     { 0x0A00, "Dock station", "dock", 0x00ff},
1785315a1350SMichael S. Tsirkin     { 0x0B00, "i386 cpu", "cpu", 0x00ff},
1786d1e9e646SRebecca Cran     { 0x0c00, "Firewire controller", "firewire"},
1787315a1350SMichael S. Tsirkin     { 0x0c01, "Access bus controller", "access-bus"},
1788315a1350SMichael S. Tsirkin     { 0x0c02, "SSA controller", "ssa"},
1789315a1350SMichael S. Tsirkin     { 0x0c03, "USB controller", "usb"},
1790315a1350SMichael S. Tsirkin     { 0x0c04, "Fibre channel controller", "fibre-channel"},
1791315a1350SMichael S. Tsirkin     { 0x0c05, "SMBus"},
1792315a1350SMichael S. Tsirkin     { 0, NULL}
1793315a1350SMichael S. Tsirkin };
1794315a1350SMichael S. Tsirkin 
17952914fc61SPeter Xu void pci_for_each_device_under_bus_reverse(PCIBus *bus,
1796b3dcf94fSPeter Xu                                            pci_bus_dev_fn fn,
1797a8eeafdaSGreg Kurz                                            void *opaque)
1798a8eeafdaSGreg Kurz {
1799a8eeafdaSGreg Kurz     PCIDevice *d;
1800a8eeafdaSGreg Kurz     int devfn;
1801a8eeafdaSGreg Kurz 
1802a8eeafdaSGreg Kurz     for (devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) {
1803a8eeafdaSGreg Kurz         d = bus->devices[ARRAY_SIZE(bus->devices) - 1 - devfn];
1804a8eeafdaSGreg Kurz         if (d) {
1805a8eeafdaSGreg Kurz             fn(bus, d, opaque);
1806a8eeafdaSGreg Kurz         }
1807a8eeafdaSGreg Kurz     }
1808a8eeafdaSGreg Kurz }
1809a8eeafdaSGreg Kurz 
1810a8eeafdaSGreg Kurz void pci_for_each_device_reverse(PCIBus *bus, int bus_num,
1811b3dcf94fSPeter Xu                                  pci_bus_dev_fn fn, void *opaque)
1812a8eeafdaSGreg Kurz {
1813a8eeafdaSGreg Kurz     bus = pci_find_bus_nr(bus, bus_num);
1814a8eeafdaSGreg Kurz 
1815a8eeafdaSGreg Kurz     if (bus) {
1816a8eeafdaSGreg Kurz         pci_for_each_device_under_bus_reverse(bus, fn, opaque);
1817a8eeafdaSGreg Kurz     }
1818a8eeafdaSGreg Kurz }
1819a8eeafdaSGreg Kurz 
18202914fc61SPeter Xu void pci_for_each_device_under_bus(PCIBus *bus,
1821b3dcf94fSPeter Xu                                    pci_bus_dev_fn fn, void *opaque)
1822315a1350SMichael S. Tsirkin {
1823315a1350SMichael S. Tsirkin     PCIDevice *d;
1824315a1350SMichael S. Tsirkin     int devfn;
1825315a1350SMichael S. Tsirkin 
1826315a1350SMichael S. Tsirkin     for(devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) {
1827315a1350SMichael S. Tsirkin         d = bus->devices[devfn];
1828315a1350SMichael S. Tsirkin         if (d) {
1829315a1350SMichael S. Tsirkin             fn(bus, d, opaque);
1830315a1350SMichael S. Tsirkin         }
1831315a1350SMichael S. Tsirkin     }
1832315a1350SMichael S. Tsirkin }
1833315a1350SMichael S. Tsirkin 
1834315a1350SMichael S. Tsirkin void pci_for_each_device(PCIBus *bus, int bus_num,
1835b3dcf94fSPeter Xu                          pci_bus_dev_fn fn, void *opaque)
1836315a1350SMichael S. Tsirkin {
1837315a1350SMichael S. Tsirkin     bus = pci_find_bus_nr(bus, bus_num);
1838315a1350SMichael S. Tsirkin 
1839315a1350SMichael S. Tsirkin     if (bus) {
1840315a1350SMichael S. Tsirkin         pci_for_each_device_under_bus(bus, fn, opaque);
1841315a1350SMichael S. Tsirkin     }
1842315a1350SMichael S. Tsirkin }
1843315a1350SMichael S. Tsirkin 
1844987b73b3SMarkus Armbruster const pci_class_desc *get_class_desc(int class)
1845315a1350SMichael S. Tsirkin {
1846315a1350SMichael S. Tsirkin     const pci_class_desc *desc;
1847315a1350SMichael S. Tsirkin 
1848315a1350SMichael S. Tsirkin     desc = pci_class_descriptions;
1849315a1350SMichael S. Tsirkin     while (desc->desc && class != desc->class) {
1850315a1350SMichael S. Tsirkin         desc++;
1851315a1350SMichael S. Tsirkin     }
1852315a1350SMichael S. Tsirkin 
1853315a1350SMichael S. Tsirkin     return desc;
1854315a1350SMichael S. Tsirkin }
1855315a1350SMichael S. Tsirkin 
1856315a1350SMichael S. Tsirkin /* Initialize a PCI NIC.  */
185751f7cb97SThomas Huth PCIDevice *pci_nic_init_nofail(NICInfo *nd, PCIBus *rootbus,
185829b358f9SDavid Gibson                                const char *default_model,
185951f7cb97SThomas Huth                                const char *default_devaddr)
1860315a1350SMichael S. Tsirkin {
1861315a1350SMichael S. Tsirkin     const char *devaddr = nd->devaddr ? nd->devaddr : default_devaddr;
186252310c3fSPaolo Bonzini     GPtrArray *pci_nic_models;
1863315a1350SMichael S. Tsirkin     PCIBus *bus;
1864315a1350SMichael S. Tsirkin     PCIDevice *pci_dev;
1865315a1350SMichael S. Tsirkin     DeviceState *dev;
186651f7cb97SThomas Huth     int devfn;
1867315a1350SMichael S. Tsirkin     int i;
18682ad778b8SDavid Gibson     int dom, busnr;
18692ad778b8SDavid Gibson     unsigned slot;
1870315a1350SMichael S. Tsirkin 
187152310c3fSPaolo Bonzini     if (nd->model && !strcmp(nd->model, "virtio")) {
187252310c3fSPaolo Bonzini         g_free(nd->model);
187352310c3fSPaolo Bonzini         nd->model = g_strdup("virtio-net-pci");
187452310c3fSPaolo Bonzini     }
187552310c3fSPaolo Bonzini 
1876c6941b3bSThomas Huth     pci_nic_models = qemu_get_nic_models(TYPE_PCI_DEVICE);
187752310c3fSPaolo Bonzini 
187852310c3fSPaolo Bonzini     if (qemu_show_nic_models(nd->model, (const char **)pci_nic_models->pdata)) {
187951f7cb97SThomas Huth         exit(0);
188051f7cb97SThomas Huth     }
188151f7cb97SThomas Huth 
188252310c3fSPaolo Bonzini     i = qemu_find_nic_model(nd, (const char **)pci_nic_models->pdata,
188352310c3fSPaolo Bonzini                             default_model);
188451f7cb97SThomas Huth     if (i < 0) {
188551f7cb97SThomas Huth         exit(1);
188651f7cb97SThomas Huth     }
1887315a1350SMichael S. Tsirkin 
18882ad778b8SDavid Gibson     if (!rootbus) {
18892ad778b8SDavid Gibson         error_report("No primary PCI bus");
18902ad778b8SDavid Gibson         exit(1);
18912ad778b8SDavid Gibson     }
18922ad778b8SDavid Gibson 
18932ad778b8SDavid Gibson     assert(!rootbus->parent_dev);
18942ad778b8SDavid Gibson 
18952ad778b8SDavid Gibson     if (!devaddr) {
18962ad778b8SDavid Gibson         devfn = -1;
18972ad778b8SDavid Gibson         busnr = 0;
18982ad778b8SDavid Gibson     } else {
18992ad778b8SDavid Gibson         if (pci_parse_devaddr(devaddr, &dom, &busnr, &slot, NULL) < 0) {
19002ad778b8SDavid Gibson             error_report("Invalid PCI device address %s for device %s",
19012ad778b8SDavid Gibson                          devaddr, nd->model);
19022ad778b8SDavid Gibson             exit(1);
19032ad778b8SDavid Gibson         }
19042ad778b8SDavid Gibson 
19052ad778b8SDavid Gibson         if (dom != 0) {
19062ad778b8SDavid Gibson             error_report("No support for non-zero PCI domains");
19072ad778b8SDavid Gibson             exit(1);
19082ad778b8SDavid Gibson         }
19092ad778b8SDavid Gibson 
19102ad778b8SDavid Gibson         devfn = PCI_DEVFN(slot, 0);
19112ad778b8SDavid Gibson     }
19122ad778b8SDavid Gibson 
19132ad778b8SDavid Gibson     bus = pci_find_bus_nr(rootbus, busnr);
1914315a1350SMichael S. Tsirkin     if (!bus) {
1915315a1350SMichael S. Tsirkin         error_report("Invalid PCI device address %s for device %s",
191652310c3fSPaolo Bonzini                      devaddr, nd->model);
191751f7cb97SThomas Huth         exit(1);
1918315a1350SMichael S. Tsirkin     }
1919315a1350SMichael S. Tsirkin 
19209307d06dSMarkus Armbruster     pci_dev = pci_new(devfn, nd->model);
1921315a1350SMichael S. Tsirkin     dev = &pci_dev->qdev;
1922315a1350SMichael S. Tsirkin     qdev_set_nic_properties(dev, nd);
19239307d06dSMarkus Armbruster     pci_realize_and_unref(pci_dev, bus, &error_fatal);
192452310c3fSPaolo Bonzini     g_ptr_array_free(pci_nic_models, true);
192551f7cb97SThomas Huth     return pci_dev;
1926315a1350SMichael S. Tsirkin }
1927315a1350SMichael S. Tsirkin 
1928315a1350SMichael S. Tsirkin PCIDevice *pci_vga_init(PCIBus *bus)
1929315a1350SMichael S. Tsirkin {
1930f9bcb2d6SGautam Agrawal     vga_interface_created = true;
1931315a1350SMichael S. Tsirkin     switch (vga_interface_type) {
1932315a1350SMichael S. Tsirkin     case VGA_CIRRUS:
1933315a1350SMichael S. Tsirkin         return pci_create_simple(bus, -1, "cirrus-vga");
1934315a1350SMichael S. Tsirkin     case VGA_QXL:
1935315a1350SMichael S. Tsirkin         return pci_create_simple(bus, -1, "qxl-vga");
1936315a1350SMichael S. Tsirkin     case VGA_STD:
1937315a1350SMichael S. Tsirkin         return pci_create_simple(bus, -1, "VGA");
1938315a1350SMichael S. Tsirkin     case VGA_VMWARE:
1939315a1350SMichael S. Tsirkin         return pci_create_simple(bus, -1, "vmware-svga");
1940a94f0c5cSGerd Hoffmann     case VGA_VIRTIO:
1941a94f0c5cSGerd Hoffmann         return pci_create_simple(bus, -1, "virtio-vga");
1942315a1350SMichael S. Tsirkin     case VGA_NONE:
1943315a1350SMichael S. Tsirkin     default: /* Other non-PCI types. Checking for unsupported types is already
1944315a1350SMichael S. Tsirkin                 done in vl.c. */
1945315a1350SMichael S. Tsirkin         return NULL;
1946315a1350SMichael S. Tsirkin     }
1947315a1350SMichael S. Tsirkin }
1948315a1350SMichael S. Tsirkin 
1949315a1350SMichael S. Tsirkin /* Whether a given bus number is in range of the secondary
1950315a1350SMichael S. Tsirkin  * bus of the given bridge device. */
1951315a1350SMichael S. Tsirkin static bool pci_secondary_bus_in_range(PCIDevice *dev, int bus_num)
1952315a1350SMichael S. Tsirkin {
1953315a1350SMichael S. Tsirkin     return !(pci_get_word(dev->config + PCI_BRIDGE_CONTROL) &
1954315a1350SMichael S. Tsirkin              PCI_BRIDGE_CTL_BUS_RESET) /* Don't walk the bus if it's reset. */ &&
195509e5b819SMarcel Apfelbaum         dev->config[PCI_SECONDARY_BUS] <= bus_num &&
1956315a1350SMichael S. Tsirkin         bus_num <= dev->config[PCI_SUBORDINATE_BUS];
1957315a1350SMichael S. Tsirkin }
1958315a1350SMichael S. Tsirkin 
195909e5b819SMarcel Apfelbaum /* Whether a given bus number is in a range of a root bus */
196009e5b819SMarcel Apfelbaum static bool pci_root_bus_in_range(PCIBus *bus, int bus_num)
196109e5b819SMarcel Apfelbaum {
196209e5b819SMarcel Apfelbaum     int i;
196309e5b819SMarcel Apfelbaum 
196409e5b819SMarcel Apfelbaum     for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
196509e5b819SMarcel Apfelbaum         PCIDevice *dev = bus->devices[i];
196609e5b819SMarcel Apfelbaum 
1967ad494274SIgor Mammedov         if (dev && IS_PCI_BRIDGE(dev)) {
196809e5b819SMarcel Apfelbaum             if (pci_secondary_bus_in_range(dev, bus_num)) {
196909e5b819SMarcel Apfelbaum                 return true;
197009e5b819SMarcel Apfelbaum             }
197109e5b819SMarcel Apfelbaum         }
197209e5b819SMarcel Apfelbaum     }
197309e5b819SMarcel Apfelbaum 
197409e5b819SMarcel Apfelbaum     return false;
197509e5b819SMarcel Apfelbaum }
197609e5b819SMarcel Apfelbaum 
1977987b73b3SMarkus Armbruster PCIBus *pci_find_bus_nr(PCIBus *bus, int bus_num)
1978315a1350SMichael S. Tsirkin {
1979315a1350SMichael S. Tsirkin     PCIBus *sec;
1980315a1350SMichael S. Tsirkin 
1981315a1350SMichael S. Tsirkin     if (!bus) {
1982315a1350SMichael S. Tsirkin         return NULL;
1983315a1350SMichael S. Tsirkin     }
1984315a1350SMichael S. Tsirkin 
1985315a1350SMichael S. Tsirkin     if (pci_bus_num(bus) == bus_num) {
1986315a1350SMichael S. Tsirkin         return bus;
1987315a1350SMichael S. Tsirkin     }
1988315a1350SMichael S. Tsirkin 
1989315a1350SMichael S. Tsirkin     /* Consider all bus numbers in range for the host pci bridge. */
19900889464aSAlex Williamson     if (!pci_bus_is_root(bus) &&
1991315a1350SMichael S. Tsirkin         !pci_secondary_bus_in_range(bus->parent_dev, bus_num)) {
1992315a1350SMichael S. Tsirkin         return NULL;
1993315a1350SMichael S. Tsirkin     }
1994315a1350SMichael S. Tsirkin 
1995315a1350SMichael S. Tsirkin     /* try child bus */
1996315a1350SMichael S. Tsirkin     for (; bus; bus = sec) {
1997315a1350SMichael S. Tsirkin         QLIST_FOREACH(sec, &bus->child, sibling) {
199809e5b819SMarcel Apfelbaum             if (pci_bus_num(sec) == bus_num) {
1999315a1350SMichael S. Tsirkin                 return sec;
2000315a1350SMichael S. Tsirkin             }
200109e5b819SMarcel Apfelbaum             /* PXB buses assumed to be children of bus 0 */
200209e5b819SMarcel Apfelbaum             if (pci_bus_is_root(sec)) {
200309e5b819SMarcel Apfelbaum                 if (pci_root_bus_in_range(sec, bus_num)) {
200409e5b819SMarcel Apfelbaum                     break;
200509e5b819SMarcel Apfelbaum                 }
200609e5b819SMarcel Apfelbaum             } else {
2007315a1350SMichael S. Tsirkin                 if (pci_secondary_bus_in_range(sec->parent_dev, bus_num)) {
2008315a1350SMichael S. Tsirkin                     break;
2009315a1350SMichael S. Tsirkin                 }
2010315a1350SMichael S. Tsirkin             }
2011315a1350SMichael S. Tsirkin         }
201209e5b819SMarcel Apfelbaum     }
2013315a1350SMichael S. Tsirkin 
2014315a1350SMichael S. Tsirkin     return NULL;
2015315a1350SMichael S. Tsirkin }
2016315a1350SMichael S. Tsirkin 
2017b3dcf94fSPeter Xu void pci_for_each_bus_depth_first(PCIBus *bus, pci_bus_ret_fn begin,
2018b3dcf94fSPeter Xu                                   pci_bus_fn end, void *parent_state)
2019eb0acfddSMichael S. Tsirkin {
2020eb0acfddSMichael S. Tsirkin     PCIBus *sec;
2021eb0acfddSMichael S. Tsirkin     void *state;
2022eb0acfddSMichael S. Tsirkin 
2023eb0acfddSMichael S. Tsirkin     if (!bus) {
2024eb0acfddSMichael S. Tsirkin         return;
2025eb0acfddSMichael S. Tsirkin     }
2026eb0acfddSMichael S. Tsirkin 
2027eb0acfddSMichael S. Tsirkin     if (begin) {
2028eb0acfddSMichael S. Tsirkin         state = begin(bus, parent_state);
2029eb0acfddSMichael S. Tsirkin     } else {
2030eb0acfddSMichael S. Tsirkin         state = parent_state;
2031eb0acfddSMichael S. Tsirkin     }
2032eb0acfddSMichael S. Tsirkin 
2033eb0acfddSMichael S. Tsirkin     QLIST_FOREACH(sec, &bus->child, sibling) {
2034eb0acfddSMichael S. Tsirkin         pci_for_each_bus_depth_first(sec, begin, end, state);
2035eb0acfddSMichael S. Tsirkin     }
2036eb0acfddSMichael S. Tsirkin 
2037eb0acfddSMichael S. Tsirkin     if (end) {
2038eb0acfddSMichael S. Tsirkin         end(bus, state);
2039eb0acfddSMichael S. Tsirkin     }
2040eb0acfddSMichael S. Tsirkin }
2041eb0acfddSMichael S. Tsirkin 
2042eb0acfddSMichael S. Tsirkin 
2043315a1350SMichael S. Tsirkin PCIDevice *pci_find_device(PCIBus *bus, int bus_num, uint8_t devfn)
2044315a1350SMichael S. Tsirkin {
2045315a1350SMichael S. Tsirkin     bus = pci_find_bus_nr(bus, bus_num);
2046315a1350SMichael S. Tsirkin 
2047315a1350SMichael S. Tsirkin     if (!bus)
2048315a1350SMichael S. Tsirkin         return NULL;
2049315a1350SMichael S. Tsirkin 
2050315a1350SMichael S. Tsirkin     return bus->devices[devfn];
2051315a1350SMichael S. Tsirkin }
2052315a1350SMichael S. Tsirkin 
2053041b1c40SIgor Mammedov #define ONBOARD_INDEX_MAX (16 * 1024 - 1)
2054041b1c40SIgor Mammedov 
2055133e9b22SMarkus Armbruster static void pci_qdev_realize(DeviceState *qdev, Error **errp)
2056315a1350SMichael S. Tsirkin {
2057315a1350SMichael S. Tsirkin     PCIDevice *pci_dev = (PCIDevice *)qdev;
2058315a1350SMichael S. Tsirkin     PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev);
2059d61a363dSYoni Bettan     ObjectClass *klass = OBJECT_CLASS(pc);
2060133e9b22SMarkus Armbruster     Error *local_err = NULL;
2061315a1350SMichael S. Tsirkin     bool is_default_rom;
20624f5b6a05SJens Freimann     uint16_t class_id;
2063315a1350SMichael S. Tsirkin 
2064041b1c40SIgor Mammedov     /*
2065041b1c40SIgor Mammedov      * capped by systemd (see: udev-builtin-net_id.c)
2066041b1c40SIgor Mammedov      * as it's the only known user honor it to avoid users
2067041b1c40SIgor Mammedov      * misconfigure QEMU and then wonder why acpi-index doesn't work
2068041b1c40SIgor Mammedov      */
2069041b1c40SIgor Mammedov     if (pci_dev->acpi_index > ONBOARD_INDEX_MAX) {
2070041b1c40SIgor Mammedov         error_setg(errp, "acpi-index should be less or equal to %u",
2071041b1c40SIgor Mammedov                    ONBOARD_INDEX_MAX);
2072041b1c40SIgor Mammedov         return;
2073041b1c40SIgor Mammedov     }
2074041b1c40SIgor Mammedov 
2075041b1c40SIgor Mammedov     /*
2076041b1c40SIgor Mammedov      * make sure that acpi-index is unique across all present PCI devices
2077041b1c40SIgor Mammedov      */
2078041b1c40SIgor Mammedov     if (pci_dev->acpi_index) {
2079041b1c40SIgor Mammedov         GSequence *used_indexes = pci_acpi_index_list();
2080041b1c40SIgor Mammedov 
2081041b1c40SIgor Mammedov         if (g_sequence_lookup(used_indexes,
2082041b1c40SIgor Mammedov                               GINT_TO_POINTER(pci_dev->acpi_index),
2083041b1c40SIgor Mammedov                               g_cmp_uint32, NULL)) {
2084041b1c40SIgor Mammedov             error_setg(errp, "a PCI device with acpi-index = %" PRIu32
2085041b1c40SIgor Mammedov                        " already exist", pci_dev->acpi_index);
2086041b1c40SIgor Mammedov             return;
2087041b1c40SIgor Mammedov         }
2088041b1c40SIgor Mammedov         g_sequence_insert_sorted(used_indexes,
2089041b1c40SIgor Mammedov                                  GINT_TO_POINTER(pci_dev->acpi_index),
2090041b1c40SIgor Mammedov                                  g_cmp_uint32, NULL);
2091041b1c40SIgor Mammedov     }
2092041b1c40SIgor Mammedov 
209308b1df8fSPaolo Bonzini     if (pci_dev->romsize != -1 && !is_power_of_2(pci_dev->romsize)) {
209408b1df8fSPaolo Bonzini         error_setg(errp, "ROM size %u is not a power of two", pci_dev->romsize);
209508b1df8fSPaolo Bonzini         return;
209608b1df8fSPaolo Bonzini     }
209708b1df8fSPaolo Bonzini 
2098d61a363dSYoni Bettan     /* initialize cap_present for pci_is_express() and pci_config_size(),
2099d61a363dSYoni Bettan      * Note that hybrid PCIs are not set automatically and need to manage
2100d61a363dSYoni Bettan      * QEMU_PCI_CAP_EXPRESS manually */
2101d61a363dSYoni Bettan     if (object_class_dynamic_cast(klass, INTERFACE_PCIE_DEVICE) &&
2102d61a363dSYoni Bettan        !object_class_dynamic_cast(klass, INTERFACE_CONVENTIONAL_PCI_DEVICE)) {
2103315a1350SMichael S. Tsirkin         pci_dev->cap_present |= QEMU_PCI_CAP_EXPRESS;
2104315a1350SMichael S. Tsirkin     }
2105315a1350SMichael S. Tsirkin 
2106cf04aba2SBen Widawsky     if (object_class_dynamic_cast(klass, INTERFACE_CXL_DEVICE)) {
2107cf04aba2SBen Widawsky         pci_dev->cap_present |= QEMU_PCIE_CAP_CXL;
2108cf04aba2SBen Widawsky     }
2109cf04aba2SBen Widawsky 
2110fd56e061SDavid Gibson     pci_dev = do_pci_register_device(pci_dev,
2111315a1350SMichael S. Tsirkin                                      object_get_typename(OBJECT(qdev)),
2112133e9b22SMarkus Armbruster                                      pci_dev->devfn, errp);
2113315a1350SMichael S. Tsirkin     if (pci_dev == NULL)
2114133e9b22SMarkus Armbruster         return;
21152897ae02SIgor Mammedov 
21167ee6c1e1SMarkus Armbruster     if (pc->realize) {
21177ee6c1e1SMarkus Armbruster         pc->realize(pci_dev, &local_err);
21187ee6c1e1SMarkus Armbruster         if (local_err) {
21197ee6c1e1SMarkus Armbruster             error_propagate(errp, local_err);
2120315a1350SMichael S. Tsirkin             do_pci_unregister_device(pci_dev);
2121133e9b22SMarkus Armbruster             return;
2122315a1350SMichael S. Tsirkin         }
2123315a1350SMichael S. Tsirkin     }
2124315a1350SMichael S. Tsirkin 
2125ca92eb5dSAni Sinha     /*
2126ca92eb5dSAni Sinha      * A PCIe Downstream Port that do not have ARI Forwarding enabled must
2127ca92eb5dSAni Sinha      * associate only Device 0 with the device attached to the bus
2128ca92eb5dSAni Sinha      * representing the Link from the Port (PCIe base spec rev 4.0 ver 0.3,
2129ca92eb5dSAni Sinha      * sec 7.3.1).
2130ca92eb5dSAni Sinha      * With ARI, PCI_SLOT() can return non-zero value as the traditional
2131ca92eb5dSAni Sinha      * 5-bit Device Number and 3-bit Function Number fields in its associated
2132ca92eb5dSAni Sinha      * Routing IDs, Requester IDs and Completer IDs are interpreted as a
2133ca92eb5dSAni Sinha      * single 8-bit Function Number. Hence, ignore ARI capable devices.
2134ca92eb5dSAni Sinha      */
2135ca92eb5dSAni Sinha     if (pci_is_express(pci_dev) &&
2136ca92eb5dSAni Sinha         !pcie_find_capability(pci_dev, PCI_EXT_CAP_ID_ARI) &&
2137ca92eb5dSAni Sinha         pcie_has_upstream_port(pci_dev) &&
2138ca92eb5dSAni Sinha         PCI_SLOT(pci_dev->devfn)) {
2139ca92eb5dSAni Sinha         warn_report("PCI: slot %d is not valid for %s,"
2140ca92eb5dSAni Sinha                     " parent device only allows plugging into slot 0.",
2141ca92eb5dSAni Sinha                     PCI_SLOT(pci_dev->devfn), pci_dev->name);
2142ca92eb5dSAni Sinha     }
2143ca92eb5dSAni Sinha 
21444f5b6a05SJens Freimann     if (pci_dev->failover_pair_id) {
21454f5b6a05SJens Freimann         if (!pci_bus_is_express(pci_get_bus(pci_dev))) {
21464f5b6a05SJens Freimann             error_setg(errp, "failover primary device must be on "
21474f5b6a05SJens Freimann                              "PCIExpress bus");
2148b69c3c21SMarkus Armbruster             pci_qdev_unrealize(DEVICE(pci_dev));
21494f5b6a05SJens Freimann             return;
21504f5b6a05SJens Freimann         }
21514f5b6a05SJens Freimann         class_id = pci_get_word(pci_dev->config + PCI_CLASS_DEVICE);
21524f5b6a05SJens Freimann         if (class_id != PCI_CLASS_NETWORK_ETHERNET) {
21534f5b6a05SJens Freimann             error_setg(errp, "failover primary device is not an "
21544f5b6a05SJens Freimann                              "Ethernet device");
2155b69c3c21SMarkus Armbruster             pci_qdev_unrealize(DEVICE(pci_dev));
21564f5b6a05SJens Freimann             return;
21574f5b6a05SJens Freimann         }
2158b01a4901SLaurent Vivier         if ((pci_dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION)
2159b01a4901SLaurent Vivier             || (PCI_FUNC(pci_dev->devfn) != 0)) {
21604f5b6a05SJens Freimann             error_setg(errp, "failover: primary device must be in its own "
21614f5b6a05SJens Freimann                               "PCI slot");
2162b69c3c21SMarkus Armbruster             pci_qdev_unrealize(DEVICE(pci_dev));
21634f5b6a05SJens Freimann             return;
21644f5b6a05SJens Freimann         }
2165a1190ab6SJens Freimann         qdev->allow_unplug_during_migration = true;
21664f5b6a05SJens Freimann     }
21674f5b6a05SJens Freimann 
2168315a1350SMichael S. Tsirkin     /* rom loading */
2169315a1350SMichael S. Tsirkin     is_default_rom = false;
2170315a1350SMichael S. Tsirkin     if (pci_dev->romfile == NULL && pc->romfile != NULL) {
2171315a1350SMichael S. Tsirkin         pci_dev->romfile = g_strdup(pc->romfile);
2172315a1350SMichael S. Tsirkin         is_default_rom = true;
2173315a1350SMichael S. Tsirkin     }
2174178e785fSMarcel Apfelbaum 
2175133e9b22SMarkus Armbruster     pci_add_option_rom(pci_dev, is_default_rom, &local_err);
2176133e9b22SMarkus Armbruster     if (local_err) {
2177133e9b22SMarkus Armbruster         error_propagate(errp, local_err);
2178b69c3c21SMarkus Armbruster         pci_qdev_unrealize(DEVICE(pci_dev));
2179133e9b22SMarkus Armbruster         return;
2180178e785fSMarcel Apfelbaum     }
218123786d13SGerd Hoffmann 
218223786d13SGerd Hoffmann     pci_set_power(pci_dev, true);
218308cf3dc6SJagannathan Raman 
218408cf3dc6SJagannathan Raman     pci_dev->msi_trigger = pci_msi_trigger;
2185315a1350SMichael S. Tsirkin }
2186315a1350SMichael S. Tsirkin 
2187c925f40aSBernhard Beschow static PCIDevice *pci_new_internal(int devfn, bool multifunction,
21887411aa63SMarkus Armbruster                                    const char *name)
21897411aa63SMarkus Armbruster {
21907411aa63SMarkus Armbruster     DeviceState *dev;
21917411aa63SMarkus Armbruster 
21927411aa63SMarkus Armbruster     dev = qdev_new(name);
21937411aa63SMarkus Armbruster     qdev_prop_set_int32(dev, "addr", devfn);
21947411aa63SMarkus Armbruster     qdev_prop_set_bit(dev, "multifunction", multifunction);
21957411aa63SMarkus Armbruster     return PCI_DEVICE(dev);
21967411aa63SMarkus Armbruster }
21977411aa63SMarkus Armbruster 
2198c925f40aSBernhard Beschow PCIDevice *pci_new_multifunction(int devfn, const char *name)
2199c925f40aSBernhard Beschow {
2200c925f40aSBernhard Beschow     return pci_new_internal(devfn, true, name);
2201c925f40aSBernhard Beschow }
2202c925f40aSBernhard Beschow 
22037411aa63SMarkus Armbruster PCIDevice *pci_new(int devfn, const char *name)
22047411aa63SMarkus Armbruster {
2205c925f40aSBernhard Beschow     return pci_new_internal(devfn, false, name);
22067411aa63SMarkus Armbruster }
22077411aa63SMarkus Armbruster 
22087411aa63SMarkus Armbruster bool pci_realize_and_unref(PCIDevice *dev, PCIBus *bus, Error **errp)
22097411aa63SMarkus Armbruster {
22107411aa63SMarkus Armbruster     return qdev_realize_and_unref(&dev->qdev, &bus->qbus, errp);
22117411aa63SMarkus Armbruster }
22127411aa63SMarkus Armbruster 
2213315a1350SMichael S. Tsirkin PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn,
2214315a1350SMichael S. Tsirkin                                            const char *name)
2215315a1350SMichael S. Tsirkin {
2216c925f40aSBernhard Beschow     PCIDevice *dev = pci_new_multifunction(devfn, name);
22179307d06dSMarkus Armbruster     pci_realize_and_unref(dev, bus, &error_fatal);
2218315a1350SMichael S. Tsirkin     return dev;
2219315a1350SMichael S. Tsirkin }
2220315a1350SMichael S. Tsirkin 
2221315a1350SMichael S. Tsirkin PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name)
2222315a1350SMichael S. Tsirkin {
2223e052944aSBernhard Beschow     PCIDevice *dev = pci_new(devfn, name);
2224e052944aSBernhard Beschow     pci_realize_and_unref(dev, bus, &error_fatal);
2225e052944aSBernhard Beschow     return dev;
2226315a1350SMichael S. Tsirkin }
2227315a1350SMichael S. Tsirkin 
2228315a1350SMichael S. Tsirkin static uint8_t pci_find_space(PCIDevice *pdev, uint8_t size)
2229315a1350SMichael S. Tsirkin {
2230315a1350SMichael S. Tsirkin     int offset = PCI_CONFIG_HEADER_SIZE;
2231315a1350SMichael S. Tsirkin     int i;
2232315a1350SMichael S. Tsirkin     for (i = PCI_CONFIG_HEADER_SIZE; i < PCI_CONFIG_SPACE_SIZE; ++i) {
2233315a1350SMichael S. Tsirkin         if (pdev->used[i])
2234315a1350SMichael S. Tsirkin             offset = i + 1;
2235315a1350SMichael S. Tsirkin         else if (i - offset + 1 == size)
2236315a1350SMichael S. Tsirkin             return offset;
2237315a1350SMichael S. Tsirkin     }
2238315a1350SMichael S. Tsirkin     return 0;
2239315a1350SMichael S. Tsirkin }
2240315a1350SMichael S. Tsirkin 
2241315a1350SMichael S. Tsirkin static uint8_t pci_find_capability_list(PCIDevice *pdev, uint8_t cap_id,
2242315a1350SMichael S. Tsirkin                                         uint8_t *prev_p)
2243315a1350SMichael S. Tsirkin {
2244315a1350SMichael S. Tsirkin     uint8_t next, prev;
2245315a1350SMichael S. Tsirkin 
2246315a1350SMichael S. Tsirkin     if (!(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST))
2247315a1350SMichael S. Tsirkin         return 0;
2248315a1350SMichael S. Tsirkin 
2249315a1350SMichael S. Tsirkin     for (prev = PCI_CAPABILITY_LIST; (next = pdev->config[prev]);
2250315a1350SMichael S. Tsirkin          prev = next + PCI_CAP_LIST_NEXT)
2251315a1350SMichael S. Tsirkin         if (pdev->config[next + PCI_CAP_LIST_ID] == cap_id)
2252315a1350SMichael S. Tsirkin             break;
2253315a1350SMichael S. Tsirkin 
2254315a1350SMichael S. Tsirkin     if (prev_p)
2255315a1350SMichael S. Tsirkin         *prev_p = prev;
2256315a1350SMichael S. Tsirkin     return next;
2257315a1350SMichael S. Tsirkin }
2258315a1350SMichael S. Tsirkin 
2259315a1350SMichael S. Tsirkin static uint8_t pci_find_capability_at_offset(PCIDevice *pdev, uint8_t offset)
2260315a1350SMichael S. Tsirkin {
2261315a1350SMichael S. Tsirkin     uint8_t next, prev, found = 0;
2262315a1350SMichael S. Tsirkin 
2263315a1350SMichael S. Tsirkin     if (!(pdev->used[offset])) {
2264315a1350SMichael S. Tsirkin         return 0;
2265315a1350SMichael S. Tsirkin     }
2266315a1350SMichael S. Tsirkin 
2267315a1350SMichael S. Tsirkin     assert(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST);
2268315a1350SMichael S. Tsirkin 
2269315a1350SMichael S. Tsirkin     for (prev = PCI_CAPABILITY_LIST; (next = pdev->config[prev]);
2270315a1350SMichael S. Tsirkin          prev = next + PCI_CAP_LIST_NEXT) {
2271315a1350SMichael S. Tsirkin         if (next <= offset && next > found) {
2272315a1350SMichael S. Tsirkin             found = next;
2273315a1350SMichael S. Tsirkin         }
2274315a1350SMichael S. Tsirkin     }
2275315a1350SMichael S. Tsirkin     return found;
2276315a1350SMichael S. Tsirkin }
2277315a1350SMichael S. Tsirkin 
2278315a1350SMichael S. Tsirkin /* Patch the PCI vendor and device ids in a PCI rom image if necessary.
2279315a1350SMichael S. Tsirkin    This is needed for an option rom which is used for more than one device. */
22807c16b5bbSPaolo Bonzini static void pci_patch_ids(PCIDevice *pdev, uint8_t *ptr, uint32_t size)
2281315a1350SMichael S. Tsirkin {
2282315a1350SMichael S. Tsirkin     uint16_t vendor_id;
2283315a1350SMichael S. Tsirkin     uint16_t device_id;
2284315a1350SMichael S. Tsirkin     uint16_t rom_vendor_id;
2285315a1350SMichael S. Tsirkin     uint16_t rom_device_id;
2286315a1350SMichael S. Tsirkin     uint16_t rom_magic;
2287315a1350SMichael S. Tsirkin     uint16_t pcir_offset;
2288315a1350SMichael S. Tsirkin     uint8_t checksum;
2289315a1350SMichael S. Tsirkin 
2290315a1350SMichael S. Tsirkin     /* Words in rom data are little endian (like in PCI configuration),
2291315a1350SMichael S. Tsirkin        so they can be read / written with pci_get_word / pci_set_word. */
2292315a1350SMichael S. Tsirkin 
2293315a1350SMichael S. Tsirkin     /* Only a valid rom will be patched. */
2294315a1350SMichael S. Tsirkin     rom_magic = pci_get_word(ptr);
2295315a1350SMichael S. Tsirkin     if (rom_magic != 0xaa55) {
2296315a1350SMichael S. Tsirkin         PCI_DPRINTF("Bad ROM magic %04x\n", rom_magic);
2297315a1350SMichael S. Tsirkin         return;
2298315a1350SMichael S. Tsirkin     }
2299315a1350SMichael S. Tsirkin     pcir_offset = pci_get_word(ptr + 0x18);
2300315a1350SMichael S. Tsirkin     if (pcir_offset + 8 >= size || memcmp(ptr + pcir_offset, "PCIR", 4)) {
2301315a1350SMichael S. Tsirkin         PCI_DPRINTF("Bad PCIR offset 0x%x or signature\n", pcir_offset);
2302315a1350SMichael S. Tsirkin         return;
2303315a1350SMichael S. Tsirkin     }
2304315a1350SMichael S. Tsirkin 
2305315a1350SMichael S. Tsirkin     vendor_id = pci_get_word(pdev->config + PCI_VENDOR_ID);
2306315a1350SMichael S. Tsirkin     device_id = pci_get_word(pdev->config + PCI_DEVICE_ID);
2307315a1350SMichael S. Tsirkin     rom_vendor_id = pci_get_word(ptr + pcir_offset + 4);
2308315a1350SMichael S. Tsirkin     rom_device_id = pci_get_word(ptr + pcir_offset + 6);
2309315a1350SMichael S. Tsirkin 
2310315a1350SMichael S. Tsirkin     PCI_DPRINTF("%s: ROM id %04x%04x / PCI id %04x%04x\n", pdev->romfile,
2311315a1350SMichael S. Tsirkin                 vendor_id, device_id, rom_vendor_id, rom_device_id);
2312315a1350SMichael S. Tsirkin 
2313315a1350SMichael S. Tsirkin     checksum = ptr[6];
2314315a1350SMichael S. Tsirkin 
2315315a1350SMichael S. Tsirkin     if (vendor_id != rom_vendor_id) {
2316315a1350SMichael S. Tsirkin         /* Patch vendor id and checksum (at offset 6 for etherboot roms). */
2317315a1350SMichael S. Tsirkin         checksum += (uint8_t)rom_vendor_id + (uint8_t)(rom_vendor_id >> 8);
2318315a1350SMichael S. Tsirkin         checksum -= (uint8_t)vendor_id + (uint8_t)(vendor_id >> 8);
2319315a1350SMichael S. Tsirkin         PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr[6], checksum);
2320315a1350SMichael S. Tsirkin         ptr[6] = checksum;
2321315a1350SMichael S. Tsirkin         pci_set_word(ptr + pcir_offset + 4, vendor_id);
2322315a1350SMichael S. Tsirkin     }
2323315a1350SMichael S. Tsirkin 
2324315a1350SMichael S. Tsirkin     if (device_id != rom_device_id) {
2325315a1350SMichael S. Tsirkin         /* Patch device id and checksum (at offset 6 for etherboot roms). */
2326315a1350SMichael S. Tsirkin         checksum += (uint8_t)rom_device_id + (uint8_t)(rom_device_id >> 8);
2327315a1350SMichael S. Tsirkin         checksum -= (uint8_t)device_id + (uint8_t)(device_id >> 8);
2328315a1350SMichael S. Tsirkin         PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr[6], checksum);
2329315a1350SMichael S. Tsirkin         ptr[6] = checksum;
2330315a1350SMichael S. Tsirkin         pci_set_word(ptr + pcir_offset + 6, device_id);
2331315a1350SMichael S. Tsirkin     }
2332315a1350SMichael S. Tsirkin }
2333315a1350SMichael S. Tsirkin 
2334315a1350SMichael S. Tsirkin /* Add an option rom for the device */
2335133e9b22SMarkus Armbruster static void pci_add_option_rom(PCIDevice *pdev, bool is_default_rom,
2336133e9b22SMarkus Armbruster                                Error **errp)
2337315a1350SMichael S. Tsirkin {
23388eb85fb5SVladimir Sementsov-Ogievskiy     int64_t size = 0;
23395b52692fSVladimir Sementsov-Ogievskiy     g_autofree char *path = NULL;
2340315a1350SMichael S. Tsirkin     char name[32];
2341315a1350SMichael S. Tsirkin     const VMStateDescription *vmsd;
2342315a1350SMichael S. Tsirkin 
23438eb85fb5SVladimir Sementsov-Ogievskiy     /*
23448eb85fb5SVladimir Sementsov-Ogievskiy      * In case of incoming migration ROM will come with migration stream, no
23458eb85fb5SVladimir Sementsov-Ogievskiy      * reason to load the file.  Neither we want to fail if local ROM file
23468eb85fb5SVladimir Sementsov-Ogievskiy      * mismatches with specified romsize.
23478eb85fb5SVladimir Sementsov-Ogievskiy      */
23488eb85fb5SVladimir Sementsov-Ogievskiy     bool load_file = !runstate_check(RUN_STATE_INMIGRATE);
23498eb85fb5SVladimir Sementsov-Ogievskiy 
23504ab049c7SVladimir Sementsov-Ogievskiy     if (!pdev->romfile || !strlen(pdev->romfile)) {
2351133e9b22SMarkus Armbruster         return;
23524ab049c7SVladimir Sementsov-Ogievskiy     }
2353315a1350SMichael S. Tsirkin 
2354315a1350SMichael S. Tsirkin     if (!pdev->rom_bar) {
2355315a1350SMichael S. Tsirkin         /*
2356315a1350SMichael S. Tsirkin          * Load rom via fw_cfg instead of creating a rom bar,
2357315a1350SMichael S. Tsirkin          * for 0.11 compatibility.
2358315a1350SMichael S. Tsirkin          */
2359315a1350SMichael S. Tsirkin         int class = pci_get_word(pdev->config + PCI_CLASS_DEVICE);
2360db80c7b9SMarcel Apfelbaum 
2361db80c7b9SMarcel Apfelbaum         /*
2362db80c7b9SMarcel Apfelbaum          * Hot-plugged devices can't use the option ROM
2363db80c7b9SMarcel Apfelbaum          * if the rom bar is disabled.
2364db80c7b9SMarcel Apfelbaum          */
2365db80c7b9SMarcel Apfelbaum         if (DEVICE(pdev)->hotplugged) {
2366133e9b22SMarkus Armbruster             error_setg(errp, "Hot-plugged device without ROM bar"
2367133e9b22SMarkus Armbruster                        " can't have an option ROM");
2368133e9b22SMarkus Armbruster             return;
2369db80c7b9SMarcel Apfelbaum         }
2370db80c7b9SMarcel Apfelbaum 
2371315a1350SMichael S. Tsirkin         if (class == 0x0300) {
2372315a1350SMichael S. Tsirkin             rom_add_vga(pdev->romfile);
2373315a1350SMichael S. Tsirkin         } else {
2374315a1350SMichael S. Tsirkin             rom_add_option(pdev->romfile, -1);
2375315a1350SMichael S. Tsirkin         }
2376133e9b22SMarkus Armbruster         return;
2377315a1350SMichael S. Tsirkin     }
2378315a1350SMichael S. Tsirkin 
23798eb85fb5SVladimir Sementsov-Ogievskiy     if (load_file || pdev->romsize == -1) {
2380315a1350SMichael S. Tsirkin         path = qemu_find_file(QEMU_FILE_TYPE_BIOS, pdev->romfile);
2381315a1350SMichael S. Tsirkin         if (path == NULL) {
2382315a1350SMichael S. Tsirkin             path = g_strdup(pdev->romfile);
2383315a1350SMichael S. Tsirkin         }
2384315a1350SMichael S. Tsirkin 
2385315a1350SMichael S. Tsirkin         size = get_image_size(path);
2386315a1350SMichael S. Tsirkin         if (size < 0) {
2387133e9b22SMarkus Armbruster             error_setg(errp, "failed to find romfile \"%s\"", pdev->romfile);
2388133e9b22SMarkus Armbruster             return;
23898c7f3dd0SStefan Hajnoczi         } else if (size == 0) {
2390133e9b22SMarkus Armbruster             error_setg(errp, "romfile \"%s\" is empty", pdev->romfile);
2391133e9b22SMarkus Armbruster             return;
23927c16b5bbSPaolo Bonzini         } else if (size > 2 * GiB) {
23938eb85fb5SVladimir Sementsov-Ogievskiy             error_setg(errp,
23948eb85fb5SVladimir Sementsov-Ogievskiy                        "romfile \"%s\" too large (size cannot exceed 2 GiB)",
23957c16b5bbSPaolo Bonzini                        pdev->romfile);
23967c16b5bbSPaolo Bonzini             return;
2397315a1350SMichael S. Tsirkin         }
239808b1df8fSPaolo Bonzini         if (pdev->romsize != -1) {
239908b1df8fSPaolo Bonzini             if (size > pdev->romsize) {
24004ab049c7SVladimir Sementsov-Ogievskiy                 error_setg(errp, "romfile \"%s\" (%u bytes) "
24014ab049c7SVladimir Sementsov-Ogievskiy                            "is too large for ROM size %u",
240208b1df8fSPaolo Bonzini                            pdev->romfile, (uint32_t)size, pdev->romsize);
240308b1df8fSPaolo Bonzini                 return;
240408b1df8fSPaolo Bonzini             }
240508b1df8fSPaolo Bonzini         } else {
240608b1df8fSPaolo Bonzini             pdev->romsize = pow2ceil(size);
240708b1df8fSPaolo Bonzini         }
24088eb85fb5SVladimir Sementsov-Ogievskiy     }
2409315a1350SMichael S. Tsirkin 
2410315a1350SMichael S. Tsirkin     vmsd = qdev_get_vmsd(DEVICE(pdev));
24114ab049c7SVladimir Sementsov-Ogievskiy     snprintf(name, sizeof(name), "%s.rom",
24124ab049c7SVladimir Sementsov-Ogievskiy              vmsd ? vmsd->name : object_get_typename(OBJECT(pdev)));
2413315a1350SMichael S. Tsirkin 
2414315a1350SMichael S. Tsirkin     pdev->has_rom = true;
24154ab049c7SVladimir Sementsov-Ogievskiy     memory_region_init_rom(&pdev->rom, OBJECT(pdev), name, pdev->romsize,
24164ab049c7SVladimir Sementsov-Ogievskiy                            &error_fatal);
24174ab049c7SVladimir Sementsov-Ogievskiy 
24188eb85fb5SVladimir Sementsov-Ogievskiy     if (load_file) {
24198eb85fb5SVladimir Sementsov-Ogievskiy         void *ptr = memory_region_get_ram_ptr(&pdev->rom);
24208eb85fb5SVladimir Sementsov-Ogievskiy 
242136bde091SPeter Maydell         if (load_image_size(path, ptr, size) < 0) {
242236bde091SPeter Maydell             error_setg(errp, "failed to load romfile \"%s\"", pdev->romfile);
242336bde091SPeter Maydell             return;
242436bde091SPeter Maydell         }
2425315a1350SMichael S. Tsirkin 
2426315a1350SMichael S. Tsirkin         if (is_default_rom) {
2427315a1350SMichael S. Tsirkin             /* Only the default rom images will be patched (if needed). */
2428315a1350SMichael S. Tsirkin             pci_patch_ids(pdev, ptr, size);
2429315a1350SMichael S. Tsirkin         }
24308eb85fb5SVladimir Sementsov-Ogievskiy     }
2431315a1350SMichael S. Tsirkin 
2432315a1350SMichael S. Tsirkin     pci_register_bar(pdev, PCI_ROM_SLOT, 0, &pdev->rom);
2433315a1350SMichael S. Tsirkin }
2434315a1350SMichael S. Tsirkin 
2435315a1350SMichael S. Tsirkin static void pci_del_option_rom(PCIDevice *pdev)
2436315a1350SMichael S. Tsirkin {
2437315a1350SMichael S. Tsirkin     if (!pdev->has_rom)
2438315a1350SMichael S. Tsirkin         return;
2439315a1350SMichael S. Tsirkin 
2440315a1350SMichael S. Tsirkin     vmstate_unregister_ram(&pdev->rom, &pdev->qdev);
2441315a1350SMichael S. Tsirkin     pdev->has_rom = false;
2442315a1350SMichael S. Tsirkin }
2443315a1350SMichael S. Tsirkin 
2444315a1350SMichael S. Tsirkin /*
244527841278SMao Zhongyi  * On success, pci_add_capability() returns a positive value
2446eacbc632SMao Zhongyi  * that the offset of the pci capability.
2447eacbc632SMao Zhongyi  * On failure, it sets an error and returns a negative error
2448eacbc632SMao Zhongyi  * code.
2449eacbc632SMao Zhongyi  */
245027841278SMao Zhongyi int pci_add_capability(PCIDevice *pdev, uint8_t cap_id,
2451cd9aa33eSLaszlo Ersek                        uint8_t offset, uint8_t size,
2452cd9aa33eSLaszlo Ersek                        Error **errp)
2453cd9aa33eSLaszlo Ersek {
2454315a1350SMichael S. Tsirkin     uint8_t *config;
2455315a1350SMichael S. Tsirkin     int i, overlapping_cap;
2456315a1350SMichael S. Tsirkin 
2457315a1350SMichael S. Tsirkin     if (!offset) {
2458315a1350SMichael S. Tsirkin         offset = pci_find_space(pdev, size);
245997fe42f1SCao jin         /* out of PCI config space is programming error */
246097fe42f1SCao jin         assert(offset);
2461315a1350SMichael S. Tsirkin     } else {
2462315a1350SMichael S. Tsirkin         /* Verify that capabilities don't overlap.  Note: device assignment
2463315a1350SMichael S. Tsirkin          * depends on this check to verify that the device is not broken.
2464315a1350SMichael S. Tsirkin          * Should never trigger for emulated devices, but it's helpful
2465315a1350SMichael S. Tsirkin          * for debugging these. */
2466315a1350SMichael S. Tsirkin         for (i = offset; i < offset + size; i++) {
2467315a1350SMichael S. Tsirkin             overlapping_cap = pci_find_capability_at_offset(pdev, i);
2468315a1350SMichael S. Tsirkin             if (overlapping_cap) {
2469cd9aa33eSLaszlo Ersek                 error_setg(errp, "%s:%02x:%02x.%x "
2470315a1350SMichael S. Tsirkin                            "Attempt to add PCI capability %x at offset "
2471cd9aa33eSLaszlo Ersek                            "%x overlaps existing capability %x at offset %x",
2472fd56e061SDavid Gibson                            pci_root_bus_path(pdev), pci_dev_bus_num(pdev),
2473315a1350SMichael S. Tsirkin                            PCI_SLOT(pdev->devfn), PCI_FUNC(pdev->devfn),
2474315a1350SMichael S. Tsirkin                            cap_id, offset, overlapping_cap, i);
2475315a1350SMichael S. Tsirkin                 return -EINVAL;
2476315a1350SMichael S. Tsirkin             }
2477315a1350SMichael S. Tsirkin         }
2478315a1350SMichael S. Tsirkin     }
2479315a1350SMichael S. Tsirkin 
2480315a1350SMichael S. Tsirkin     config = pdev->config + offset;
2481315a1350SMichael S. Tsirkin     config[PCI_CAP_LIST_ID] = cap_id;
2482315a1350SMichael S. Tsirkin     config[PCI_CAP_LIST_NEXT] = pdev->config[PCI_CAPABILITY_LIST];
2483315a1350SMichael S. Tsirkin     pdev->config[PCI_CAPABILITY_LIST] = offset;
2484315a1350SMichael S. Tsirkin     pdev->config[PCI_STATUS] |= PCI_STATUS_CAP_LIST;
2485315a1350SMichael S. Tsirkin     memset(pdev->used + offset, 0xFF, QEMU_ALIGN_UP(size, 4));
2486315a1350SMichael S. Tsirkin     /* Make capability read-only by default */
2487315a1350SMichael S. Tsirkin     memset(pdev->wmask + offset, 0, size);
2488315a1350SMichael S. Tsirkin     /* Check capability by default */
2489315a1350SMichael S. Tsirkin     memset(pdev->cmask + offset, 0xFF, size);
2490315a1350SMichael S. Tsirkin     return offset;
2491315a1350SMichael S. Tsirkin }
2492315a1350SMichael S. Tsirkin 
2493315a1350SMichael S. Tsirkin /* Unlink capability from the pci config space. */
2494315a1350SMichael S. Tsirkin void pci_del_capability(PCIDevice *pdev, uint8_t cap_id, uint8_t size)
2495315a1350SMichael S. Tsirkin {
2496315a1350SMichael S. Tsirkin     uint8_t prev, offset = pci_find_capability_list(pdev, cap_id, &prev);
2497315a1350SMichael S. Tsirkin     if (!offset)
2498315a1350SMichael S. Tsirkin         return;
2499315a1350SMichael S. Tsirkin     pdev->config[prev] = pdev->config[offset + PCI_CAP_LIST_NEXT];
2500315a1350SMichael S. Tsirkin     /* Make capability writable again */
2501315a1350SMichael S. Tsirkin     memset(pdev->wmask + offset, 0xff, size);
2502315a1350SMichael S. Tsirkin     memset(pdev->w1cmask + offset, 0, size);
2503315a1350SMichael S. Tsirkin     /* Clear cmask as device-specific registers can't be checked */
2504315a1350SMichael S. Tsirkin     memset(pdev->cmask + offset, 0, size);
2505315a1350SMichael S. Tsirkin     memset(pdev->used + offset, 0, QEMU_ALIGN_UP(size, 4));
2506315a1350SMichael S. Tsirkin 
2507315a1350SMichael S. Tsirkin     if (!pdev->config[PCI_CAPABILITY_LIST])
2508315a1350SMichael S. Tsirkin         pdev->config[PCI_STATUS] &= ~PCI_STATUS_CAP_LIST;
2509315a1350SMichael S. Tsirkin }
2510315a1350SMichael S. Tsirkin 
2511315a1350SMichael S. Tsirkin uint8_t pci_find_capability(PCIDevice *pdev, uint8_t cap_id)
2512315a1350SMichael S. Tsirkin {
2513315a1350SMichael S. Tsirkin     return pci_find_capability_list(pdev, cap_id, NULL);
2514315a1350SMichael S. Tsirkin }
2515315a1350SMichael S. Tsirkin 
2516315a1350SMichael S. Tsirkin static char *pci_dev_fw_name(DeviceState *dev, char *buf, int len)
2517315a1350SMichael S. Tsirkin {
2518315a1350SMichael S. Tsirkin     PCIDevice *d = (PCIDevice *)dev;
2519315a1350SMichael S. Tsirkin     const char *name = NULL;
2520315a1350SMichael S. Tsirkin     const pci_class_desc *desc =  pci_class_descriptions;
2521315a1350SMichael S. Tsirkin     int class = pci_get_word(d->config + PCI_CLASS_DEVICE);
2522315a1350SMichael S. Tsirkin 
2523315a1350SMichael S. Tsirkin     while (desc->desc &&
2524315a1350SMichael S. Tsirkin           (class & ~desc->fw_ign_bits) !=
2525315a1350SMichael S. Tsirkin           (desc->class & ~desc->fw_ign_bits)) {
2526315a1350SMichael S. Tsirkin         desc++;
2527315a1350SMichael S. Tsirkin     }
2528315a1350SMichael S. Tsirkin 
2529315a1350SMichael S. Tsirkin     if (desc->desc) {
2530315a1350SMichael S. Tsirkin         name = desc->fw_name;
2531315a1350SMichael S. Tsirkin     }
2532315a1350SMichael S. Tsirkin 
2533315a1350SMichael S. Tsirkin     if (name) {
2534315a1350SMichael S. Tsirkin         pstrcpy(buf, len, name);
2535315a1350SMichael S. Tsirkin     } else {
2536315a1350SMichael S. Tsirkin         snprintf(buf, len, "pci%04x,%04x",
2537315a1350SMichael S. Tsirkin                  pci_get_word(d->config + PCI_VENDOR_ID),
2538315a1350SMichael S. Tsirkin                  pci_get_word(d->config + PCI_DEVICE_ID));
2539315a1350SMichael S. Tsirkin     }
2540315a1350SMichael S. Tsirkin 
2541315a1350SMichael S. Tsirkin     return buf;
2542315a1350SMichael S. Tsirkin }
2543315a1350SMichael S. Tsirkin 
2544315a1350SMichael S. Tsirkin static char *pcibus_get_fw_dev_path(DeviceState *dev)
2545315a1350SMichael S. Tsirkin {
2546315a1350SMichael S. Tsirkin     PCIDevice *d = (PCIDevice *)dev;
254736f18c69SClaudio Fontana     char name[33];
254836f18c69SClaudio Fontana     int has_func = !!PCI_FUNC(d->devfn);
2549315a1350SMichael S. Tsirkin 
255036f18c69SClaudio Fontana     return g_strdup_printf("%s@%x%s%.*x",
255136f18c69SClaudio Fontana                            pci_dev_fw_name(dev, name, sizeof(name)),
255236f18c69SClaudio Fontana                            PCI_SLOT(d->devfn),
255336f18c69SClaudio Fontana                            has_func ? "," : "",
255436f18c69SClaudio Fontana                            has_func,
255536f18c69SClaudio Fontana                            PCI_FUNC(d->devfn));
2556315a1350SMichael S. Tsirkin }
2557315a1350SMichael S. Tsirkin 
2558315a1350SMichael S. Tsirkin static char *pcibus_get_dev_path(DeviceState *dev)
2559315a1350SMichael S. Tsirkin {
2560315a1350SMichael S. Tsirkin     PCIDevice *d = container_of(dev, PCIDevice, qdev);
2561315a1350SMichael S. Tsirkin     PCIDevice *t;
2562315a1350SMichael S. Tsirkin     int slot_depth;
2563315a1350SMichael S. Tsirkin     /* Path format: Domain:00:Slot.Function:Slot.Function....:Slot.Function.
2564315a1350SMichael S. Tsirkin      * 00 is added here to make this format compatible with
2565315a1350SMichael S. Tsirkin      * domain:Bus:Slot.Func for systems without nested PCI bridges.
2566315a1350SMichael S. Tsirkin      * Slot.Function list specifies the slot and function numbers for all
2567315a1350SMichael S. Tsirkin      * devices on the path from root to the specific device. */
2568568f0690SDavid Gibson     const char *root_bus_path;
2569568f0690SDavid Gibson     int root_bus_len;
2570315a1350SMichael S. Tsirkin     char slot[] = ":SS.F";
2571315a1350SMichael S. Tsirkin     int slot_len = sizeof slot - 1 /* For '\0' */;
2572315a1350SMichael S. Tsirkin     int path_len;
2573315a1350SMichael S. Tsirkin     char *path, *p;
2574315a1350SMichael S. Tsirkin     int s;
2575315a1350SMichael S. Tsirkin 
2576568f0690SDavid Gibson     root_bus_path = pci_root_bus_path(d);
2577568f0690SDavid Gibson     root_bus_len = strlen(root_bus_path);
2578568f0690SDavid Gibson 
2579315a1350SMichael S. Tsirkin     /* Calculate # of slots on path between device and root. */;
2580315a1350SMichael S. Tsirkin     slot_depth = 0;
2581fd56e061SDavid Gibson     for (t = d; t; t = pci_get_bus(t)->parent_dev) {
2582315a1350SMichael S. Tsirkin         ++slot_depth;
2583315a1350SMichael S. Tsirkin     }
2584315a1350SMichael S. Tsirkin 
2585568f0690SDavid Gibson     path_len = root_bus_len + slot_len * slot_depth;
2586315a1350SMichael S. Tsirkin 
2587315a1350SMichael S. Tsirkin     /* Allocate memory, fill in the terminating null byte. */
2588315a1350SMichael S. Tsirkin     path = g_malloc(path_len + 1 /* For '\0' */);
2589315a1350SMichael S. Tsirkin     path[path_len] = '\0';
2590315a1350SMichael S. Tsirkin 
2591568f0690SDavid Gibson     memcpy(path, root_bus_path, root_bus_len);
2592315a1350SMichael S. Tsirkin 
2593315a1350SMichael S. Tsirkin     /* Fill in slot numbers. We walk up from device to root, so need to print
2594315a1350SMichael S. Tsirkin      * them in the reverse order, last to first. */
2595315a1350SMichael S. Tsirkin     p = path + path_len;
2596fd56e061SDavid Gibson     for (t = d; t; t = pci_get_bus(t)->parent_dev) {
2597315a1350SMichael S. Tsirkin         p -= slot_len;
2598315a1350SMichael S. Tsirkin         s = snprintf(slot, sizeof slot, ":%02x.%x",
2599315a1350SMichael S. Tsirkin                      PCI_SLOT(t->devfn), PCI_FUNC(t->devfn));
2600315a1350SMichael S. Tsirkin         assert(s == slot_len);
2601315a1350SMichael S. Tsirkin         memcpy(p, slot, slot_len);
2602315a1350SMichael S. Tsirkin     }
2603315a1350SMichael S. Tsirkin 
2604315a1350SMichael S. Tsirkin     return path;
2605315a1350SMichael S. Tsirkin }
2606315a1350SMichael S. Tsirkin 
2607315a1350SMichael S. Tsirkin static int pci_qdev_find_recursive(PCIBus *bus,
2608315a1350SMichael S. Tsirkin                                    const char *id, PCIDevice **pdev)
2609315a1350SMichael S. Tsirkin {
2610315a1350SMichael S. Tsirkin     DeviceState *qdev = qdev_find_recursive(&bus->qbus, id);
2611315a1350SMichael S. Tsirkin     if (!qdev) {
2612315a1350SMichael S. Tsirkin         return -ENODEV;
2613315a1350SMichael S. Tsirkin     }
2614315a1350SMichael S. Tsirkin 
2615315a1350SMichael S. Tsirkin     /* roughly check if given qdev is pci device */
2616315a1350SMichael S. Tsirkin     if (object_dynamic_cast(OBJECT(qdev), TYPE_PCI_DEVICE)) {
2617315a1350SMichael S. Tsirkin         *pdev = PCI_DEVICE(qdev);
2618315a1350SMichael S. Tsirkin         return 0;
2619315a1350SMichael S. Tsirkin     }
2620315a1350SMichael S. Tsirkin     return -EINVAL;
2621315a1350SMichael S. Tsirkin }
2622315a1350SMichael S. Tsirkin 
2623315a1350SMichael S. Tsirkin int pci_qdev_find_device(const char *id, PCIDevice **pdev)
2624315a1350SMichael S. Tsirkin {
26257588e2b0SDavid Gibson     PCIHostState *host_bridge;
2626315a1350SMichael S. Tsirkin     int rc = -ENODEV;
2627315a1350SMichael S. Tsirkin 
26287588e2b0SDavid Gibson     QLIST_FOREACH(host_bridge, &pci_host_bridges, next) {
26297588e2b0SDavid Gibson         int tmp = pci_qdev_find_recursive(host_bridge->bus, id, pdev);
2630315a1350SMichael S. Tsirkin         if (!tmp) {
2631315a1350SMichael S. Tsirkin             rc = 0;
2632315a1350SMichael S. Tsirkin             break;
2633315a1350SMichael S. Tsirkin         }
2634315a1350SMichael S. Tsirkin         if (tmp != -ENODEV) {
2635315a1350SMichael S. Tsirkin             rc = tmp;
2636315a1350SMichael S. Tsirkin         }
2637315a1350SMichael S. Tsirkin     }
2638315a1350SMichael S. Tsirkin 
2639315a1350SMichael S. Tsirkin     return rc;
2640315a1350SMichael S. Tsirkin }
2641315a1350SMichael S. Tsirkin 
2642315a1350SMichael S. Tsirkin MemoryRegion *pci_address_space(PCIDevice *dev)
2643315a1350SMichael S. Tsirkin {
2644fd56e061SDavid Gibson     return pci_get_bus(dev)->address_space_mem;
2645315a1350SMichael S. Tsirkin }
2646315a1350SMichael S. Tsirkin 
2647315a1350SMichael S. Tsirkin MemoryRegion *pci_address_space_io(PCIDevice *dev)
2648315a1350SMichael S. Tsirkin {
2649fd56e061SDavid Gibson     return pci_get_bus(dev)->address_space_io;
2650315a1350SMichael S. Tsirkin }
2651315a1350SMichael S. Tsirkin 
2652315a1350SMichael S. Tsirkin static void pci_device_class_init(ObjectClass *klass, void *data)
2653315a1350SMichael S. Tsirkin {
2654315a1350SMichael S. Tsirkin     DeviceClass *k = DEVICE_CLASS(klass);
26557ee6c1e1SMarkus Armbruster 
2656133e9b22SMarkus Armbruster     k->realize = pci_qdev_realize;
2657133e9b22SMarkus Armbruster     k->unrealize = pci_qdev_unrealize;
2658315a1350SMichael S. Tsirkin     k->bus_type = TYPE_PCI_BUS;
26594f67d30bSMarc-André Lureau     device_class_set_props(k, pci_props);
2660315a1350SMichael S. Tsirkin }
2661315a1350SMichael S. Tsirkin 
26622fefa16cSEduardo Habkost static void pci_device_class_base_init(ObjectClass *klass, void *data)
26632fefa16cSEduardo Habkost {
26642fefa16cSEduardo Habkost     if (!object_class_is_abstract(klass)) {
26652fefa16cSEduardo Habkost         ObjectClass *conventional =
26662fefa16cSEduardo Habkost             object_class_dynamic_cast(klass, INTERFACE_CONVENTIONAL_PCI_DEVICE);
26672fefa16cSEduardo Habkost         ObjectClass *pcie =
26682fefa16cSEduardo Habkost             object_class_dynamic_cast(klass, INTERFACE_PCIE_DEVICE);
2669d86d3019SBen Widawsky         ObjectClass *cxl =
2670d86d3019SBen Widawsky             object_class_dynamic_cast(klass, INTERFACE_CXL_DEVICE);
2671d86d3019SBen Widawsky         assert(conventional || pcie || cxl);
26722fefa16cSEduardo Habkost     }
26732fefa16cSEduardo Habkost }
26742fefa16cSEduardo Habkost 
26759eda7d37SAlexey Kardashevskiy AddressSpace *pci_device_iommu_address_space(PCIDevice *dev)
26769eda7d37SAlexey Kardashevskiy {
2677fd56e061SDavid Gibson     PCIBus *bus = pci_get_bus(dev);
26785af2ae23SBenjamin Herrenschmidt     PCIBus *iommu_bus = bus;
267977ef8f8dSAlex Williamson     uint8_t devfn = dev->devfn;
26809eda7d37SAlexey Kardashevskiy 
2681ba7d12ebSYi Liu     while (iommu_bus && !iommu_bus->iommu_ops && iommu_bus->parent_dev) {
268277ef8f8dSAlex Williamson         PCIBus *parent_bus = pci_get_bus(iommu_bus->parent_dev);
268377ef8f8dSAlex Williamson 
268477ef8f8dSAlex Williamson         /*
268577ef8f8dSAlex Williamson          * The requester ID of the provided device may be aliased, as seen from
268677ef8f8dSAlex Williamson          * the IOMMU, due to topology limitations.  The IOMMU relies on a
268777ef8f8dSAlex Williamson          * requester ID to provide a unique AddressSpace for devices, but
268877ef8f8dSAlex Williamson          * conventional PCI buses pre-date such concepts.  Instead, the PCIe-
268977ef8f8dSAlex Williamson          * to-PCI bridge creates and accepts transactions on behalf of down-
269077ef8f8dSAlex Williamson          * stream devices.  When doing so, all downstream devices are masked
269177ef8f8dSAlex Williamson          * (aliased) behind a single requester ID.  The requester ID used
269277ef8f8dSAlex Williamson          * depends on the format of the bridge devices.  Proper PCIe-to-PCI
269377ef8f8dSAlex Williamson          * bridges, with a PCIe capability indicating such, follow the
269477ef8f8dSAlex Williamson          * guidelines of chapter 2.3 of the PCIe-to-PCI/X bridge specification,
269577ef8f8dSAlex Williamson          * where the bridge uses the seconary bus as the bridge portion of the
269677ef8f8dSAlex Williamson          * requester ID and devfn of 00.0.  For other bridges, typically those
269777ef8f8dSAlex Williamson          * found on the root complex such as the dmi-to-pci-bridge, we follow
269877ef8f8dSAlex Williamson          * the convention of typical bare-metal hardware, which uses the
269977ef8f8dSAlex Williamson          * requester ID of the bridge itself.  There are device specific
270077ef8f8dSAlex Williamson          * exceptions to these rules, but these are the defaults that the
270177ef8f8dSAlex Williamson          * Linux kernel uses when determining DMA aliases itself and believed
270277ef8f8dSAlex Williamson          * to be true for the bare metal equivalents of the devices emulated
270377ef8f8dSAlex Williamson          * in QEMU.
270477ef8f8dSAlex Williamson          */
270577ef8f8dSAlex Williamson         if (!pci_bus_is_express(iommu_bus)) {
270677ef8f8dSAlex Williamson             PCIDevice *parent = iommu_bus->parent_dev;
270777ef8f8dSAlex Williamson 
270877ef8f8dSAlex Williamson             if (pci_is_express(parent) &&
270977ef8f8dSAlex Williamson                 pcie_cap_get_type(parent) == PCI_EXP_TYPE_PCI_BRIDGE) {
271077ef8f8dSAlex Williamson                 devfn = PCI_DEVFN(0, 0);
271177ef8f8dSAlex Williamson                 bus = iommu_bus;
271277ef8f8dSAlex Williamson             } else {
271377ef8f8dSAlex Williamson                 devfn = parent->devfn;
271477ef8f8dSAlex Williamson                 bus = parent_bus;
271577ef8f8dSAlex Williamson             }
271677ef8f8dSAlex Williamson         }
271777ef8f8dSAlex Williamson 
271877ef8f8dSAlex Williamson         iommu_bus = parent_bus;
27199eda7d37SAlexey Kardashevskiy     }
2720ba7d12ebSYi Liu     if (!pci_bus_bypass_iommu(bus) && iommu_bus->iommu_ops) {
2721ba7d12ebSYi Liu         return iommu_bus->iommu_ops->get_address_space(bus,
2722ba7d12ebSYi Liu                                  iommu_bus->iommu_opaque, devfn);
27239eda7d37SAlexey Kardashevskiy     }
27249eda7d37SAlexey Kardashevskiy     return &address_space_memory;
27259eda7d37SAlexey Kardashevskiy }
27269eda7d37SAlexey Kardashevskiy 
2727ba7d12ebSYi Liu void pci_setup_iommu(PCIBus *bus, const PCIIOMMUOps *ops, void *opaque)
2728315a1350SMichael S. Tsirkin {
2729ba7d12ebSYi Liu     /*
2730ba7d12ebSYi Liu      * If called, pci_setup_iommu() should provide a minimum set of
2731ba7d12ebSYi Liu      * useful callbacks for the bus.
2732ba7d12ebSYi Liu      */
2733ba7d12ebSYi Liu     assert(ops);
2734ba7d12ebSYi Liu     assert(ops->get_address_space);
2735ba7d12ebSYi Liu 
2736ba7d12ebSYi Liu     bus->iommu_ops = ops;
2737e00387d5SAvi Kivity     bus->iommu_opaque = opaque;
2738315a1350SMichael S. Tsirkin }
2739315a1350SMichael S. Tsirkin 
274043864069SMichael S. Tsirkin static void pci_dev_get_w64(PCIBus *b, PCIDevice *dev, void *opaque)
274143864069SMichael S. Tsirkin {
274243864069SMichael S. Tsirkin     Range *range = opaque;
274343864069SMichael S. Tsirkin     uint16_t cmd = pci_get_word(dev->config + PCI_COMMAND);
274477d6f4eaSMichael S. Tsirkin     int i;
274543864069SMichael S. Tsirkin 
274643864069SMichael S. Tsirkin     if (!(cmd & PCI_COMMAND_MEMORY)) {
274743864069SMichael S. Tsirkin         return;
274843864069SMichael S. Tsirkin     }
274943864069SMichael S. Tsirkin 
2750ad494274SIgor Mammedov     if (IS_PCI_BRIDGE(dev)) {
275143864069SMichael S. Tsirkin         pcibus_t base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
275243864069SMichael S. Tsirkin         pcibus_t limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
275343864069SMichael S. Tsirkin 
275443864069SMichael S. Tsirkin         base = MAX(base, 0x1ULL << 32);
275543864069SMichael S. Tsirkin 
275643864069SMichael S. Tsirkin         if (limit >= base) {
275743864069SMichael S. Tsirkin             Range pref_range;
2758a0efbf16SMarkus Armbruster             range_set_bounds(&pref_range, base, limit);
275943864069SMichael S. Tsirkin             range_extend(range, &pref_range);
276043864069SMichael S. Tsirkin         }
276143864069SMichael S. Tsirkin     }
276277d6f4eaSMichael S. Tsirkin     for (i = 0; i < PCI_NUM_REGIONS; ++i) {
276377d6f4eaSMichael S. Tsirkin         PCIIORegion *r = &dev->io_regions[i];
2764a0efbf16SMarkus Armbruster         pcibus_t lob, upb;
276543864069SMichael S. Tsirkin         Range region_range;
276643864069SMichael S. Tsirkin 
276777d6f4eaSMichael S. Tsirkin         if (!r->size ||
276877d6f4eaSMichael S. Tsirkin             (r->type & PCI_BASE_ADDRESS_SPACE_IO) ||
276977d6f4eaSMichael S. Tsirkin             !(r->type & PCI_BASE_ADDRESS_MEM_TYPE_64)) {
277043864069SMichael S. Tsirkin             continue;
277143864069SMichael S. Tsirkin         }
277277d6f4eaSMichael S. Tsirkin 
2773a0efbf16SMarkus Armbruster         lob = pci_bar_address(dev, i, r->type, r->size);
2774a0efbf16SMarkus Armbruster         upb = lob + r->size - 1;
2775a0efbf16SMarkus Armbruster         if (lob == PCI_BAR_UNMAPPED) {
277677d6f4eaSMichael S. Tsirkin             continue;
277777d6f4eaSMichael S. Tsirkin         }
277843864069SMichael S. Tsirkin 
2779a0efbf16SMarkus Armbruster         lob = MAX(lob, 0x1ULL << 32);
278043864069SMichael S. Tsirkin 
2781a0efbf16SMarkus Armbruster         if (upb >= lob) {
2782a0efbf16SMarkus Armbruster             range_set_bounds(&region_range, lob, upb);
278343864069SMichael S. Tsirkin             range_extend(range, &region_range);
278443864069SMichael S. Tsirkin         }
278543864069SMichael S. Tsirkin     }
278643864069SMichael S. Tsirkin }
278743864069SMichael S. Tsirkin 
278843864069SMichael S. Tsirkin void pci_bus_get_w64_range(PCIBus *bus, Range *range)
278943864069SMichael S. Tsirkin {
2790a0efbf16SMarkus Armbruster     range_make_empty(range);
279143864069SMichael S. Tsirkin     pci_for_each_device_under_bus(bus, pci_dev_get_w64, range);
279243864069SMichael S. Tsirkin }
279343864069SMichael S. Tsirkin 
27943f1e1478SCao jin static bool pcie_has_upstream_port(PCIDevice *dev)
27953f1e1478SCao jin {
2796fd56e061SDavid Gibson     PCIDevice *parent_dev = pci_bridge_get_device(pci_get_bus(dev));
27973f1e1478SCao jin 
27983f1e1478SCao jin     /* Device associated with an upstream port.
27993f1e1478SCao jin      * As there are several types of these, it's easier to check the
28003f1e1478SCao jin      * parent device: upstream ports are always connected to
28013f1e1478SCao jin      * root or downstream ports.
28023f1e1478SCao jin      */
28033f1e1478SCao jin     return parent_dev &&
28043f1e1478SCao jin         pci_is_express(parent_dev) &&
28053f1e1478SCao jin         parent_dev->exp.exp_cap &&
28063f1e1478SCao jin         (pcie_cap_get_type(parent_dev) == PCI_EXP_TYPE_ROOT_PORT ||
28073f1e1478SCao jin          pcie_cap_get_type(parent_dev) == PCI_EXP_TYPE_DOWNSTREAM);
28083f1e1478SCao jin }
28093f1e1478SCao jin 
28103f1e1478SCao jin PCIDevice *pci_get_function_0(PCIDevice *pci_dev)
28113f1e1478SCao jin {
2812fd56e061SDavid Gibson     PCIBus *bus = pci_get_bus(pci_dev);
2813fd56e061SDavid Gibson 
28143f1e1478SCao jin     if(pcie_has_upstream_port(pci_dev)) {
28153f1e1478SCao jin         /* With an upstream PCIe port, we only support 1 device at slot 0 */
2816fd56e061SDavid Gibson         return bus->devices[0];
28173f1e1478SCao jin     } else {
28183f1e1478SCao jin         /* Other bus types might support multiple devices at slots 0-31 */
2819fd56e061SDavid Gibson         return bus->devices[PCI_DEVFN(PCI_SLOT(pci_dev->devfn), 0)];
28203f1e1478SCao jin     }
28213f1e1478SCao jin }
28223f1e1478SCao jin 
2823e1d4fb2dSPeter Xu MSIMessage pci_get_msi_message(PCIDevice *dev, int vector)
2824e1d4fb2dSPeter Xu {
2825e1d4fb2dSPeter Xu     MSIMessage msg;
2826e1d4fb2dSPeter Xu     if (msix_enabled(dev)) {
2827e1d4fb2dSPeter Xu         msg = msix_get_message(dev, vector);
2828e1d4fb2dSPeter Xu     } else if (msi_enabled(dev)) {
2829e1d4fb2dSPeter Xu         msg = msi_get_message(dev, vector);
2830e1d4fb2dSPeter Xu     } else {
2831e1d4fb2dSPeter Xu         /* Should never happen */
2832e1d4fb2dSPeter Xu         error_report("%s: unknown interrupt type", __func__);
2833e1d4fb2dSPeter Xu         abort();
2834e1d4fb2dSPeter Xu     }
2835e1d4fb2dSPeter Xu     return msg;
2836e1d4fb2dSPeter Xu }
2837e1d4fb2dSPeter Xu 
283823786d13SGerd Hoffmann void pci_set_power(PCIDevice *d, bool state)
283923786d13SGerd Hoffmann {
284023786d13SGerd Hoffmann     if (d->has_power == state) {
284123786d13SGerd Hoffmann         return;
284223786d13SGerd Hoffmann     }
284323786d13SGerd Hoffmann 
284423786d13SGerd Hoffmann     d->has_power = state;
284523786d13SGerd Hoffmann     pci_update_mappings(d);
284623786d13SGerd Hoffmann     memory_region_set_enabled(&d->bus_master_enable_region,
284723786d13SGerd Hoffmann                               (pci_get_word(d->config + PCI_COMMAND)
284823786d13SGerd Hoffmann                                & PCI_COMMAND_MASTER) && d->has_power);
284923786d13SGerd Hoffmann     if (!d->has_power) {
285023786d13SGerd Hoffmann         pci_device_reset(d);
285123786d13SGerd Hoffmann     }
285223786d13SGerd Hoffmann }
285323786d13SGerd Hoffmann 
28548c43a6f0SAndreas Färber static const TypeInfo pci_device_type_info = {
2855315a1350SMichael S. Tsirkin     .name = TYPE_PCI_DEVICE,
2856315a1350SMichael S. Tsirkin     .parent = TYPE_DEVICE,
2857315a1350SMichael S. Tsirkin     .instance_size = sizeof(PCIDevice),
2858315a1350SMichael S. Tsirkin     .abstract = true,
2859315a1350SMichael S. Tsirkin     .class_size = sizeof(PCIDeviceClass),
2860315a1350SMichael S. Tsirkin     .class_init = pci_device_class_init,
28612fefa16cSEduardo Habkost     .class_base_init = pci_device_class_base_init,
2862315a1350SMichael S. Tsirkin };
2863315a1350SMichael S. Tsirkin 
2864315a1350SMichael S. Tsirkin static void pci_register_types(void)
2865315a1350SMichael S. Tsirkin {
2866315a1350SMichael S. Tsirkin     type_register_static(&pci_bus_info);
28673a861c46SAlex Williamson     type_register_static(&pcie_bus_info);
28684f8db871SBen Widawsky     type_register_static(&cxl_bus_info);
2869619f02aeSEduardo Habkost     type_register_static(&conventional_pci_interface_info);
2870cf04aba2SBen Widawsky     type_register_static(&cxl_interface_info);
2871619f02aeSEduardo Habkost     type_register_static(&pcie_interface_info);
2872315a1350SMichael S. Tsirkin     type_register_static(&pci_device_type_info);
2873315a1350SMichael S. Tsirkin }
2874315a1350SMichael S. Tsirkin 
2875315a1350SMichael S. Tsirkin type_init(pci_register_types)
2876