xref: /openbmc/qemu/hw/pci/pci.c (revision 85c6e4fa)
1315a1350SMichael S. Tsirkin /*
2315a1350SMichael S. Tsirkin  * QEMU PCI bus manager
3315a1350SMichael S. Tsirkin  *
4315a1350SMichael S. Tsirkin  * Copyright (c) 2004 Fabrice Bellard
5315a1350SMichael S. Tsirkin  *
6315a1350SMichael S. Tsirkin  * Permission is hereby granted, free of charge, to any person obtaining a copy
7315a1350SMichael S. Tsirkin  * of this software and associated documentation files (the "Software"), to deal
8315a1350SMichael S. Tsirkin  * in the Software without restriction, including without limitation the rights
9315a1350SMichael S. Tsirkin  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10315a1350SMichael S. Tsirkin  * copies of the Software, and to permit persons to whom the Software is
11315a1350SMichael S. Tsirkin  * furnished to do so, subject to the following conditions:
12315a1350SMichael S. Tsirkin  *
13315a1350SMichael S. Tsirkin  * The above copyright notice and this permission notice shall be included in
14315a1350SMichael S. Tsirkin  * all copies or substantial portions of the Software.
15315a1350SMichael S. Tsirkin  *
16315a1350SMichael S. Tsirkin  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17315a1350SMichael S. Tsirkin  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18315a1350SMichael S. Tsirkin  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19315a1350SMichael S. Tsirkin  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20315a1350SMichael S. Tsirkin  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21315a1350SMichael S. Tsirkin  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22315a1350SMichael S. Tsirkin  * THE SOFTWARE.
23315a1350SMichael S. Tsirkin  */
24c759b24fSMichael S. Tsirkin #include "hw/hw.h"
25c759b24fSMichael S. Tsirkin #include "hw/pci/pci.h"
26c759b24fSMichael S. Tsirkin #include "hw/pci/pci_bridge.h"
2706aac7bdSMichael S. Tsirkin #include "hw/pci/pci_bus.h"
28568f0690SDavid Gibson #include "hw/pci/pci_host.h"
2983c9089eSPaolo Bonzini #include "monitor/monitor.h"
301422e32dSPaolo Bonzini #include "net/net.h"
319c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
32c759b24fSMichael S. Tsirkin #include "hw/loader.h"
331de7afc9SPaolo Bonzini #include "qemu/range.h"
34315a1350SMichael S. Tsirkin #include "qmp-commands.h"
35c759b24fSMichael S. Tsirkin #include "hw/pci/msi.h"
36c759b24fSMichael S. Tsirkin #include "hw/pci/msix.h"
37022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
38315a1350SMichael S. Tsirkin 
39315a1350SMichael S. Tsirkin //#define DEBUG_PCI
40315a1350SMichael S. Tsirkin #ifdef DEBUG_PCI
41315a1350SMichael S. Tsirkin # define PCI_DPRINTF(format, ...)       printf(format, ## __VA_ARGS__)
42315a1350SMichael S. Tsirkin #else
43315a1350SMichael S. Tsirkin # define PCI_DPRINTF(format, ...)       do { } while (0)
44315a1350SMichael S. Tsirkin #endif
45315a1350SMichael S. Tsirkin 
46315a1350SMichael S. Tsirkin static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent);
47315a1350SMichael S. Tsirkin static char *pcibus_get_dev_path(DeviceState *dev);
48315a1350SMichael S. Tsirkin static char *pcibus_get_fw_dev_path(DeviceState *dev);
49315a1350SMichael S. Tsirkin static int pcibus_reset(BusState *qbus);
50315a1350SMichael S. Tsirkin 
51315a1350SMichael S. Tsirkin static Property pci_props[] = {
52315a1350SMichael S. Tsirkin     DEFINE_PROP_PCI_DEVFN("addr", PCIDevice, devfn, -1),
53315a1350SMichael S. Tsirkin     DEFINE_PROP_STRING("romfile", PCIDevice, romfile),
54315a1350SMichael S. Tsirkin     DEFINE_PROP_UINT32("rombar",  PCIDevice, rom_bar, 1),
55315a1350SMichael S. Tsirkin     DEFINE_PROP_BIT("multifunction", PCIDevice, cap_present,
56315a1350SMichael S. Tsirkin                     QEMU_PCI_CAP_MULTIFUNCTION_BITNR, false),
57315a1350SMichael S. Tsirkin     DEFINE_PROP_BIT("command_serr_enable", PCIDevice, cap_present,
58315a1350SMichael S. Tsirkin                     QEMU_PCI_CAP_SERR_BITNR, true),
59315a1350SMichael S. Tsirkin     DEFINE_PROP_END_OF_LIST()
60315a1350SMichael S. Tsirkin };
61315a1350SMichael S. Tsirkin 
62315a1350SMichael S. Tsirkin static void pci_bus_class_init(ObjectClass *klass, void *data)
63315a1350SMichael S. Tsirkin {
64315a1350SMichael S. Tsirkin     BusClass *k = BUS_CLASS(klass);
65315a1350SMichael S. Tsirkin 
66315a1350SMichael S. Tsirkin     k->print_dev = pcibus_dev_print;
67315a1350SMichael S. Tsirkin     k->get_dev_path = pcibus_get_dev_path;
68315a1350SMichael S. Tsirkin     k->get_fw_dev_path = pcibus_get_fw_dev_path;
69315a1350SMichael S. Tsirkin     k->reset = pcibus_reset;
70315a1350SMichael S. Tsirkin }
71315a1350SMichael S. Tsirkin 
72315a1350SMichael S. Tsirkin static const TypeInfo pci_bus_info = {
73315a1350SMichael S. Tsirkin     .name = TYPE_PCI_BUS,
74315a1350SMichael S. Tsirkin     .parent = TYPE_BUS,
75315a1350SMichael S. Tsirkin     .instance_size = sizeof(PCIBus),
76315a1350SMichael S. Tsirkin     .class_init = pci_bus_class_init,
77315a1350SMichael S. Tsirkin };
78315a1350SMichael S. Tsirkin 
793a861c46SAlex Williamson static const TypeInfo pcie_bus_info = {
803a861c46SAlex Williamson     .name = TYPE_PCIE_BUS,
813a861c46SAlex Williamson     .parent = TYPE_PCI_BUS,
823a861c46SAlex Williamson };
833a861c46SAlex Williamson 
84315a1350SMichael S. Tsirkin static PCIBus *pci_find_bus_nr(PCIBus *bus, int bus_num);
85315a1350SMichael S. Tsirkin static void pci_update_mappings(PCIDevice *d);
86315a1350SMichael S. Tsirkin static void pci_set_irq(void *opaque, int irq_num, int level);
87315a1350SMichael S. Tsirkin static int pci_add_option_rom(PCIDevice *pdev, bool is_default_rom);
88315a1350SMichael S. Tsirkin static void pci_del_option_rom(PCIDevice *pdev);
89315a1350SMichael S. Tsirkin 
90315a1350SMichael S. Tsirkin static uint16_t pci_default_sub_vendor_id = PCI_SUBVENDOR_ID_REDHAT_QUMRANET;
91315a1350SMichael S. Tsirkin static uint16_t pci_default_sub_device_id = PCI_SUBDEVICE_ID_QEMU;
92315a1350SMichael S. Tsirkin 
93315a1350SMichael S. Tsirkin struct PCIHostBus {
94315a1350SMichael S. Tsirkin     int domain;
95315a1350SMichael S. Tsirkin     struct PCIBus *bus;
96315a1350SMichael S. Tsirkin     QLIST_ENTRY(PCIHostBus) next;
97315a1350SMichael S. Tsirkin };
98315a1350SMichael S. Tsirkin static QLIST_HEAD(, PCIHostBus) host_buses;
99315a1350SMichael S. Tsirkin 
100315a1350SMichael S. Tsirkin static const VMStateDescription vmstate_pcibus = {
101315a1350SMichael S. Tsirkin     .name = "PCIBUS",
102315a1350SMichael S. Tsirkin     .version_id = 1,
103315a1350SMichael S. Tsirkin     .minimum_version_id = 1,
104315a1350SMichael S. Tsirkin     .minimum_version_id_old = 1,
105315a1350SMichael S. Tsirkin     .fields      = (VMStateField []) {
106315a1350SMichael S. Tsirkin         VMSTATE_INT32_EQUAL(nirq, PCIBus),
107315a1350SMichael S. Tsirkin         VMSTATE_VARRAY_INT32(irq_count, PCIBus, nirq, 0, vmstate_info_int32, int32_t),
108315a1350SMichael S. Tsirkin         VMSTATE_END_OF_LIST()
109315a1350SMichael S. Tsirkin     }
110315a1350SMichael S. Tsirkin };
111315a1350SMichael S. Tsirkin static int pci_bar(PCIDevice *d, int reg)
112315a1350SMichael S. Tsirkin {
113315a1350SMichael S. Tsirkin     uint8_t type;
114315a1350SMichael S. Tsirkin 
115315a1350SMichael S. Tsirkin     if (reg != PCI_ROM_SLOT)
116315a1350SMichael S. Tsirkin         return PCI_BASE_ADDRESS_0 + reg * 4;
117315a1350SMichael S. Tsirkin 
118315a1350SMichael S. Tsirkin     type = d->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION;
119315a1350SMichael S. Tsirkin     return type == PCI_HEADER_TYPE_BRIDGE ? PCI_ROM_ADDRESS1 : PCI_ROM_ADDRESS;
120315a1350SMichael S. Tsirkin }
121315a1350SMichael S. Tsirkin 
122315a1350SMichael S. Tsirkin static inline int pci_irq_state(PCIDevice *d, int irq_num)
123315a1350SMichael S. Tsirkin {
124315a1350SMichael S. Tsirkin 	return (d->irq_state >> irq_num) & 0x1;
125315a1350SMichael S. Tsirkin }
126315a1350SMichael S. Tsirkin 
127315a1350SMichael S. Tsirkin static inline void pci_set_irq_state(PCIDevice *d, int irq_num, int level)
128315a1350SMichael S. Tsirkin {
129315a1350SMichael S. Tsirkin 	d->irq_state &= ~(0x1 << irq_num);
130315a1350SMichael S. Tsirkin 	d->irq_state |= level << irq_num;
131315a1350SMichael S. Tsirkin }
132315a1350SMichael S. Tsirkin 
133315a1350SMichael S. Tsirkin static void pci_change_irq_level(PCIDevice *pci_dev, int irq_num, int change)
134315a1350SMichael S. Tsirkin {
135315a1350SMichael S. Tsirkin     PCIBus *bus;
136315a1350SMichael S. Tsirkin     for (;;) {
137315a1350SMichael S. Tsirkin         bus = pci_dev->bus;
138315a1350SMichael S. Tsirkin         irq_num = bus->map_irq(pci_dev, irq_num);
139315a1350SMichael S. Tsirkin         if (bus->set_irq)
140315a1350SMichael S. Tsirkin             break;
141315a1350SMichael S. Tsirkin         pci_dev = bus->parent_dev;
142315a1350SMichael S. Tsirkin     }
143315a1350SMichael S. Tsirkin     bus->irq_count[irq_num] += change;
144315a1350SMichael S. Tsirkin     bus->set_irq(bus->irq_opaque, irq_num, bus->irq_count[irq_num] != 0);
145315a1350SMichael S. Tsirkin }
146315a1350SMichael S. Tsirkin 
147315a1350SMichael S. Tsirkin int pci_bus_get_irq_level(PCIBus *bus, int irq_num)
148315a1350SMichael S. Tsirkin {
149315a1350SMichael S. Tsirkin     assert(irq_num >= 0);
150315a1350SMichael S. Tsirkin     assert(irq_num < bus->nirq);
151315a1350SMichael S. Tsirkin     return !!bus->irq_count[irq_num];
152315a1350SMichael S. Tsirkin }
153315a1350SMichael S. Tsirkin 
154315a1350SMichael S. Tsirkin /* Update interrupt status bit in config space on interrupt
155315a1350SMichael S. Tsirkin  * state change. */
156315a1350SMichael S. Tsirkin static void pci_update_irq_status(PCIDevice *dev)
157315a1350SMichael S. Tsirkin {
158315a1350SMichael S. Tsirkin     if (dev->irq_state) {
159315a1350SMichael S. Tsirkin         dev->config[PCI_STATUS] |= PCI_STATUS_INTERRUPT;
160315a1350SMichael S. Tsirkin     } else {
161315a1350SMichael S. Tsirkin         dev->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT;
162315a1350SMichael S. Tsirkin     }
163315a1350SMichael S. Tsirkin }
164315a1350SMichael S. Tsirkin 
165315a1350SMichael S. Tsirkin void pci_device_deassert_intx(PCIDevice *dev)
166315a1350SMichael S. Tsirkin {
167315a1350SMichael S. Tsirkin     int i;
168315a1350SMichael S. Tsirkin     for (i = 0; i < PCI_NUM_PINS; ++i) {
169315a1350SMichael S. Tsirkin         qemu_set_irq(dev->irq[i], 0);
170315a1350SMichael S. Tsirkin     }
171315a1350SMichael S. Tsirkin }
172315a1350SMichael S. Tsirkin 
173315a1350SMichael S. Tsirkin /*
174315a1350SMichael S. Tsirkin  * This function is called on #RST and FLR.
175315a1350SMichael S. Tsirkin  * FLR if PCI_EXP_DEVCTL_BCR_FLR is set
176315a1350SMichael S. Tsirkin  */
177315a1350SMichael S. Tsirkin void pci_device_reset(PCIDevice *dev)
178315a1350SMichael S. Tsirkin {
179315a1350SMichael S. Tsirkin     int r;
180315a1350SMichael S. Tsirkin 
181315a1350SMichael S. Tsirkin     qdev_reset_all(&dev->qdev);
182315a1350SMichael S. Tsirkin 
183315a1350SMichael S. Tsirkin     dev->irq_state = 0;
184315a1350SMichael S. Tsirkin     pci_update_irq_status(dev);
185315a1350SMichael S. Tsirkin     pci_device_deassert_intx(dev);
186315a1350SMichael S. Tsirkin     /* Clear all writable bits */
187315a1350SMichael S. Tsirkin     pci_word_test_and_clear_mask(dev->config + PCI_COMMAND,
188315a1350SMichael S. Tsirkin                                  pci_get_word(dev->wmask + PCI_COMMAND) |
189315a1350SMichael S. Tsirkin                                  pci_get_word(dev->w1cmask + PCI_COMMAND));
190315a1350SMichael S. Tsirkin     pci_word_test_and_clear_mask(dev->config + PCI_STATUS,
191315a1350SMichael S. Tsirkin                                  pci_get_word(dev->wmask + PCI_STATUS) |
192315a1350SMichael S. Tsirkin                                  pci_get_word(dev->w1cmask + PCI_STATUS));
193315a1350SMichael S. Tsirkin     dev->config[PCI_CACHE_LINE_SIZE] = 0x0;
194315a1350SMichael S. Tsirkin     dev->config[PCI_INTERRUPT_LINE] = 0x0;
195315a1350SMichael S. Tsirkin     for (r = 0; r < PCI_NUM_REGIONS; ++r) {
196315a1350SMichael S. Tsirkin         PCIIORegion *region = &dev->io_regions[r];
197315a1350SMichael S. Tsirkin         if (!region->size) {
198315a1350SMichael S. Tsirkin             continue;
199315a1350SMichael S. Tsirkin         }
200315a1350SMichael S. Tsirkin 
201315a1350SMichael S. Tsirkin         if (!(region->type & PCI_BASE_ADDRESS_SPACE_IO) &&
202315a1350SMichael S. Tsirkin             region->type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
203315a1350SMichael S. Tsirkin             pci_set_quad(dev->config + pci_bar(dev, r), region->type);
204315a1350SMichael S. Tsirkin         } else {
205315a1350SMichael S. Tsirkin             pci_set_long(dev->config + pci_bar(dev, r), region->type);
206315a1350SMichael S. Tsirkin         }
207315a1350SMichael S. Tsirkin     }
208315a1350SMichael S. Tsirkin     pci_update_mappings(dev);
209315a1350SMichael S. Tsirkin 
210315a1350SMichael S. Tsirkin     msi_reset(dev);
211315a1350SMichael S. Tsirkin     msix_reset(dev);
212315a1350SMichael S. Tsirkin }
213315a1350SMichael S. Tsirkin 
214315a1350SMichael S. Tsirkin /*
215315a1350SMichael S. Tsirkin  * Trigger pci bus reset under a given bus.
216315a1350SMichael S. Tsirkin  * To be called on RST# assert.
217315a1350SMichael S. Tsirkin  */
218315a1350SMichael S. Tsirkin void pci_bus_reset(PCIBus *bus)
219315a1350SMichael S. Tsirkin {
220315a1350SMichael S. Tsirkin     int i;
221315a1350SMichael S. Tsirkin 
222315a1350SMichael S. Tsirkin     for (i = 0; i < bus->nirq; i++) {
223315a1350SMichael S. Tsirkin         bus->irq_count[i] = 0;
224315a1350SMichael S. Tsirkin     }
225315a1350SMichael S. Tsirkin     for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
226315a1350SMichael S. Tsirkin         if (bus->devices[i]) {
227315a1350SMichael S. Tsirkin             pci_device_reset(bus->devices[i]);
228315a1350SMichael S. Tsirkin         }
229315a1350SMichael S. Tsirkin     }
230315a1350SMichael S. Tsirkin }
231315a1350SMichael S. Tsirkin 
232315a1350SMichael S. Tsirkin static int pcibus_reset(BusState *qbus)
233315a1350SMichael S. Tsirkin {
234315a1350SMichael S. Tsirkin     pci_bus_reset(DO_UPCAST(PCIBus, qbus, qbus));
235315a1350SMichael S. Tsirkin 
236315a1350SMichael S. Tsirkin     /* topology traverse is done by pci_bus_reset().
237315a1350SMichael S. Tsirkin        Tell qbus/qdev walker not to traverse the tree */
238315a1350SMichael S. Tsirkin     return 1;
239315a1350SMichael S. Tsirkin }
240315a1350SMichael S. Tsirkin 
241315a1350SMichael S. Tsirkin static void pci_host_bus_register(int domain, PCIBus *bus)
242315a1350SMichael S. Tsirkin {
243315a1350SMichael S. Tsirkin     struct PCIHostBus *host;
244315a1350SMichael S. Tsirkin     host = g_malloc0(sizeof(*host));
245315a1350SMichael S. Tsirkin     host->domain = domain;
246315a1350SMichael S. Tsirkin     host->bus = bus;
247315a1350SMichael S. Tsirkin     QLIST_INSERT_HEAD(&host_buses, host, next);
248315a1350SMichael S. Tsirkin }
249315a1350SMichael S. Tsirkin 
2501ef7a2a2SDavid Gibson PCIBus *pci_find_primary_bus(void)
251315a1350SMichael S. Tsirkin {
252315a1350SMichael S. Tsirkin     struct PCIHostBus *host;
253315a1350SMichael S. Tsirkin 
254315a1350SMichael S. Tsirkin     QLIST_FOREACH(host, &host_buses, next) {
2551ef7a2a2SDavid Gibson         if (host->domain == 0) {
256315a1350SMichael S. Tsirkin             return host->bus;
257315a1350SMichael S. Tsirkin         }
258315a1350SMichael S. Tsirkin     }
259315a1350SMichael S. Tsirkin 
260315a1350SMichael S. Tsirkin     return NULL;
261315a1350SMichael S. Tsirkin }
262315a1350SMichael S. Tsirkin 
263c473d18dSDavid Gibson PCIBus *pci_device_root_bus(const PCIDevice *d)
264315a1350SMichael S. Tsirkin {
265c473d18dSDavid Gibson     PCIBus *bus = d->bus;
266315a1350SMichael S. Tsirkin 
267315a1350SMichael S. Tsirkin     while ((d = bus->parent_dev) != NULL) {
268315a1350SMichael S. Tsirkin         bus = d->bus;
269315a1350SMichael S. Tsirkin     }
270315a1350SMichael S. Tsirkin 
271c473d18dSDavid Gibson     return bus;
272c473d18dSDavid Gibson }
273c473d18dSDavid Gibson 
274568f0690SDavid Gibson const char *pci_root_bus_path(PCIDevice *dev)
275c473d18dSDavid Gibson {
276568f0690SDavid Gibson     PCIBus *rootbus = pci_device_root_bus(dev);
277568f0690SDavid Gibson     PCIHostState *host_bridge = PCI_HOST_BRIDGE(rootbus->qbus.parent);
278568f0690SDavid Gibson     PCIHostBridgeClass *hc = PCI_HOST_BRIDGE_GET_CLASS(host_bridge);
279c473d18dSDavid Gibson 
280568f0690SDavid Gibson     assert(!rootbus->parent_dev);
281568f0690SDavid Gibson     assert(host_bridge->bus == rootbus);
282568f0690SDavid Gibson 
283568f0690SDavid Gibson     if (hc->root_bus_path) {
284568f0690SDavid Gibson         return (*hc->root_bus_path)(host_bridge, rootbus);
285315a1350SMichael S. Tsirkin     }
286315a1350SMichael S. Tsirkin 
287568f0690SDavid Gibson     return rootbus->qbus.name;
288315a1350SMichael S. Tsirkin }
289315a1350SMichael S. Tsirkin 
2904fec6404SPaolo Bonzini static void pci_bus_init(PCIBus *bus, DeviceState *parent,
291315a1350SMichael S. Tsirkin                          const char *name,
292315a1350SMichael S. Tsirkin                          MemoryRegion *address_space_mem,
293315a1350SMichael S. Tsirkin                          MemoryRegion *address_space_io,
294315a1350SMichael S. Tsirkin                          uint8_t devfn_min)
295315a1350SMichael S. Tsirkin {
296315a1350SMichael S. Tsirkin     assert(PCI_FUNC(devfn_min) == 0);
297315a1350SMichael S. Tsirkin     bus->devfn_min = devfn_min;
298315a1350SMichael S. Tsirkin     bus->address_space_mem = address_space_mem;
299315a1350SMichael S. Tsirkin     bus->address_space_io = address_space_io;
300315a1350SMichael S. Tsirkin 
301315a1350SMichael S. Tsirkin     /* host bridge */
302315a1350SMichael S. Tsirkin     QLIST_INIT(&bus->child);
303315a1350SMichael S. Tsirkin     pci_host_bus_register(0, bus); /* for now only pci domain 0 is supported */
304315a1350SMichael S. Tsirkin 
305315a1350SMichael S. Tsirkin     vmstate_register(NULL, -1, &vmstate_pcibus, bus);
306315a1350SMichael S. Tsirkin }
307315a1350SMichael S. Tsirkin 
3088c0bf9e2SAlex Williamson bool pci_bus_is_express(PCIBus *bus)
3098c0bf9e2SAlex Williamson {
3108c0bf9e2SAlex Williamson     return object_dynamic_cast(OBJECT(bus), TYPE_PCIE_BUS);
3118c0bf9e2SAlex Williamson }
3128c0bf9e2SAlex Williamson 
3130889464aSAlex Williamson bool pci_bus_is_root(PCIBus *bus)
3140889464aSAlex Williamson {
3150889464aSAlex Williamson     return !bus->parent_dev;
3160889464aSAlex Williamson }
3170889464aSAlex Williamson 
3184fec6404SPaolo Bonzini void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent,
3194fec6404SPaolo Bonzini                          const char *name,
3204fec6404SPaolo Bonzini                          MemoryRegion *address_space_mem,
3214fec6404SPaolo Bonzini                          MemoryRegion *address_space_io,
32260a0e443SAlex Williamson                          uint8_t devfn_min, const char *typename)
3234fec6404SPaolo Bonzini {
32460a0e443SAlex Williamson     qbus_create_inplace(bus, typename, parent, name);
3254fec6404SPaolo Bonzini     pci_bus_init(bus, parent, name, address_space_mem,
3264fec6404SPaolo Bonzini                  address_space_io, devfn_min);
3274fec6404SPaolo Bonzini }
3284fec6404SPaolo Bonzini 
329315a1350SMichael S. Tsirkin PCIBus *pci_bus_new(DeviceState *parent, const char *name,
330315a1350SMichael S. Tsirkin                     MemoryRegion *address_space_mem,
331315a1350SMichael S. Tsirkin                     MemoryRegion *address_space_io,
33260a0e443SAlex Williamson                     uint8_t devfn_min, const char *typename)
333315a1350SMichael S. Tsirkin {
334315a1350SMichael S. Tsirkin     PCIBus *bus;
335315a1350SMichael S. Tsirkin 
33660a0e443SAlex Williamson     bus = PCI_BUS(qbus_create(typename, parent, name));
3374fec6404SPaolo Bonzini     pci_bus_init(bus, parent, name, address_space_mem,
338315a1350SMichael S. Tsirkin                  address_space_io, devfn_min);
339315a1350SMichael S. Tsirkin     return bus;
340315a1350SMichael S. Tsirkin }
341315a1350SMichael S. Tsirkin 
342315a1350SMichael S. Tsirkin void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
343315a1350SMichael S. Tsirkin                   void *irq_opaque, int nirq)
344315a1350SMichael S. Tsirkin {
345315a1350SMichael S. Tsirkin     bus->set_irq = set_irq;
346315a1350SMichael S. Tsirkin     bus->map_irq = map_irq;
347315a1350SMichael S. Tsirkin     bus->irq_opaque = irq_opaque;
348315a1350SMichael S. Tsirkin     bus->nirq = nirq;
349315a1350SMichael S. Tsirkin     bus->irq_count = g_malloc0(nirq * sizeof(bus->irq_count[0]));
350315a1350SMichael S. Tsirkin }
351315a1350SMichael S. Tsirkin 
352315a1350SMichael S. Tsirkin void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug, DeviceState *qdev)
353315a1350SMichael S. Tsirkin {
354315a1350SMichael S. Tsirkin     bus->qbus.allow_hotplug = 1;
355315a1350SMichael S. Tsirkin     bus->hotplug = hotplug;
356315a1350SMichael S. Tsirkin     bus->hotplug_qdev = qdev;
357315a1350SMichael S. Tsirkin }
358315a1350SMichael S. Tsirkin 
359315a1350SMichael S. Tsirkin PCIBus *pci_register_bus(DeviceState *parent, const char *name,
360315a1350SMichael S. Tsirkin                          pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
361315a1350SMichael S. Tsirkin                          void *irq_opaque,
362315a1350SMichael S. Tsirkin                          MemoryRegion *address_space_mem,
363315a1350SMichael S. Tsirkin                          MemoryRegion *address_space_io,
36460a0e443SAlex Williamson                          uint8_t devfn_min, int nirq, const char *typename)
365315a1350SMichael S. Tsirkin {
366315a1350SMichael S. Tsirkin     PCIBus *bus;
367315a1350SMichael S. Tsirkin 
368315a1350SMichael S. Tsirkin     bus = pci_bus_new(parent, name, address_space_mem,
36960a0e443SAlex Williamson                       address_space_io, devfn_min, typename);
370315a1350SMichael S. Tsirkin     pci_bus_irqs(bus, set_irq, map_irq, irq_opaque, nirq);
371315a1350SMichael S. Tsirkin     return bus;
372315a1350SMichael S. Tsirkin }
373315a1350SMichael S. Tsirkin 
374315a1350SMichael S. Tsirkin int pci_bus_num(PCIBus *s)
375315a1350SMichael S. Tsirkin {
3760889464aSAlex Williamson     if (pci_bus_is_root(s))
377315a1350SMichael S. Tsirkin         return 0;       /* pci host bridge */
378315a1350SMichael S. Tsirkin     return s->parent_dev->config[PCI_SECONDARY_BUS];
379315a1350SMichael S. Tsirkin }
380315a1350SMichael S. Tsirkin 
381315a1350SMichael S. Tsirkin static int get_pci_config_device(QEMUFile *f, void *pv, size_t size)
382315a1350SMichael S. Tsirkin {
383315a1350SMichael S. Tsirkin     PCIDevice *s = container_of(pv, PCIDevice, config);
384315a1350SMichael S. Tsirkin     uint8_t *config;
385315a1350SMichael S. Tsirkin     int i;
386315a1350SMichael S. Tsirkin 
387315a1350SMichael S. Tsirkin     assert(size == pci_config_size(s));
388315a1350SMichael S. Tsirkin     config = g_malloc(size);
389315a1350SMichael S. Tsirkin 
390315a1350SMichael S. Tsirkin     qemu_get_buffer(f, config, size);
391315a1350SMichael S. Tsirkin     for (i = 0; i < size; ++i) {
392315a1350SMichael S. Tsirkin         if ((config[i] ^ s->config[i]) &
393315a1350SMichael S. Tsirkin             s->cmask[i] & ~s->wmask[i] & ~s->w1cmask[i]) {
394315a1350SMichael S. Tsirkin             g_free(config);
395315a1350SMichael S. Tsirkin             return -EINVAL;
396315a1350SMichael S. Tsirkin         }
397315a1350SMichael S. Tsirkin     }
398315a1350SMichael S. Tsirkin     memcpy(s->config, config, size);
399315a1350SMichael S. Tsirkin 
400315a1350SMichael S. Tsirkin     pci_update_mappings(s);
401315a1350SMichael S. Tsirkin 
402315a1350SMichael S. Tsirkin     memory_region_set_enabled(&s->bus_master_enable_region,
403315a1350SMichael S. Tsirkin                               pci_get_word(s->config + PCI_COMMAND)
404315a1350SMichael S. Tsirkin                               & PCI_COMMAND_MASTER);
405315a1350SMichael S. Tsirkin 
406315a1350SMichael S. Tsirkin     g_free(config);
407315a1350SMichael S. Tsirkin     return 0;
408315a1350SMichael S. Tsirkin }
409315a1350SMichael S. Tsirkin 
410315a1350SMichael S. Tsirkin /* just put buffer */
411315a1350SMichael S. Tsirkin static void put_pci_config_device(QEMUFile *f, void *pv, size_t size)
412315a1350SMichael S. Tsirkin {
413315a1350SMichael S. Tsirkin     const uint8_t **v = pv;
414315a1350SMichael S. Tsirkin     assert(size == pci_config_size(container_of(pv, PCIDevice, config)));
415315a1350SMichael S. Tsirkin     qemu_put_buffer(f, *v, size);
416315a1350SMichael S. Tsirkin }
417315a1350SMichael S. Tsirkin 
418315a1350SMichael S. Tsirkin static VMStateInfo vmstate_info_pci_config = {
419315a1350SMichael S. Tsirkin     .name = "pci config",
420315a1350SMichael S. Tsirkin     .get  = get_pci_config_device,
421315a1350SMichael S. Tsirkin     .put  = put_pci_config_device,
422315a1350SMichael S. Tsirkin };
423315a1350SMichael S. Tsirkin 
424315a1350SMichael S. Tsirkin static int get_pci_irq_state(QEMUFile *f, void *pv, size_t size)
425315a1350SMichael S. Tsirkin {
426315a1350SMichael S. Tsirkin     PCIDevice *s = container_of(pv, PCIDevice, irq_state);
427315a1350SMichael S. Tsirkin     uint32_t irq_state[PCI_NUM_PINS];
428315a1350SMichael S. Tsirkin     int i;
429315a1350SMichael S. Tsirkin     for (i = 0; i < PCI_NUM_PINS; ++i) {
430315a1350SMichael S. Tsirkin         irq_state[i] = qemu_get_be32(f);
431315a1350SMichael S. Tsirkin         if (irq_state[i] != 0x1 && irq_state[i] != 0) {
432315a1350SMichael S. Tsirkin             fprintf(stderr, "irq state %d: must be 0 or 1.\n",
433315a1350SMichael S. Tsirkin                     irq_state[i]);
434315a1350SMichael S. Tsirkin             return -EINVAL;
435315a1350SMichael S. Tsirkin         }
436315a1350SMichael S. Tsirkin     }
437315a1350SMichael S. Tsirkin 
438315a1350SMichael S. Tsirkin     for (i = 0; i < PCI_NUM_PINS; ++i) {
439315a1350SMichael S. Tsirkin         pci_set_irq_state(s, i, irq_state[i]);
440315a1350SMichael S. Tsirkin     }
441315a1350SMichael S. Tsirkin 
442315a1350SMichael S. Tsirkin     return 0;
443315a1350SMichael S. Tsirkin }
444315a1350SMichael S. Tsirkin 
445315a1350SMichael S. Tsirkin static void put_pci_irq_state(QEMUFile *f, void *pv, size_t size)
446315a1350SMichael S. Tsirkin {
447315a1350SMichael S. Tsirkin     int i;
448315a1350SMichael S. Tsirkin     PCIDevice *s = container_of(pv, PCIDevice, irq_state);
449315a1350SMichael S. Tsirkin 
450315a1350SMichael S. Tsirkin     for (i = 0; i < PCI_NUM_PINS; ++i) {
451315a1350SMichael S. Tsirkin         qemu_put_be32(f, pci_irq_state(s, i));
452315a1350SMichael S. Tsirkin     }
453315a1350SMichael S. Tsirkin }
454315a1350SMichael S. Tsirkin 
455315a1350SMichael S. Tsirkin static VMStateInfo vmstate_info_pci_irq_state = {
456315a1350SMichael S. Tsirkin     .name = "pci irq state",
457315a1350SMichael S. Tsirkin     .get  = get_pci_irq_state,
458315a1350SMichael S. Tsirkin     .put  = put_pci_irq_state,
459315a1350SMichael S. Tsirkin };
460315a1350SMichael S. Tsirkin 
461315a1350SMichael S. Tsirkin const VMStateDescription vmstate_pci_device = {
462315a1350SMichael S. Tsirkin     .name = "PCIDevice",
463315a1350SMichael S. Tsirkin     .version_id = 2,
464315a1350SMichael S. Tsirkin     .minimum_version_id = 1,
465315a1350SMichael S. Tsirkin     .minimum_version_id_old = 1,
466315a1350SMichael S. Tsirkin     .fields      = (VMStateField []) {
467315a1350SMichael S. Tsirkin         VMSTATE_INT32_LE(version_id, PCIDevice),
468315a1350SMichael S. Tsirkin         VMSTATE_BUFFER_UNSAFE_INFO(config, PCIDevice, 0,
469315a1350SMichael S. Tsirkin                                    vmstate_info_pci_config,
470315a1350SMichael S. Tsirkin                                    PCI_CONFIG_SPACE_SIZE),
471315a1350SMichael S. Tsirkin         VMSTATE_BUFFER_UNSAFE_INFO(irq_state, PCIDevice, 2,
472315a1350SMichael S. Tsirkin 				   vmstate_info_pci_irq_state,
473315a1350SMichael S. Tsirkin 				   PCI_NUM_PINS * sizeof(int32_t)),
474315a1350SMichael S. Tsirkin         VMSTATE_END_OF_LIST()
475315a1350SMichael S. Tsirkin     }
476315a1350SMichael S. Tsirkin };
477315a1350SMichael S. Tsirkin 
478315a1350SMichael S. Tsirkin const VMStateDescription vmstate_pcie_device = {
479315a1350SMichael S. Tsirkin     .name = "PCIEDevice",
480315a1350SMichael S. Tsirkin     .version_id = 2,
481315a1350SMichael S. Tsirkin     .minimum_version_id = 1,
482315a1350SMichael S. Tsirkin     .minimum_version_id_old = 1,
483315a1350SMichael S. Tsirkin     .fields      = (VMStateField []) {
484315a1350SMichael S. Tsirkin         VMSTATE_INT32_LE(version_id, PCIDevice),
485315a1350SMichael S. Tsirkin         VMSTATE_BUFFER_UNSAFE_INFO(config, PCIDevice, 0,
486315a1350SMichael S. Tsirkin                                    vmstate_info_pci_config,
487315a1350SMichael S. Tsirkin                                    PCIE_CONFIG_SPACE_SIZE),
488315a1350SMichael S. Tsirkin         VMSTATE_BUFFER_UNSAFE_INFO(irq_state, PCIDevice, 2,
489315a1350SMichael S. Tsirkin 				   vmstate_info_pci_irq_state,
490315a1350SMichael S. Tsirkin 				   PCI_NUM_PINS * sizeof(int32_t)),
491315a1350SMichael S. Tsirkin         VMSTATE_END_OF_LIST()
492315a1350SMichael S. Tsirkin     }
493315a1350SMichael S. Tsirkin };
494315a1350SMichael S. Tsirkin 
495315a1350SMichael S. Tsirkin static inline const VMStateDescription *pci_get_vmstate(PCIDevice *s)
496315a1350SMichael S. Tsirkin {
497315a1350SMichael S. Tsirkin     return pci_is_express(s) ? &vmstate_pcie_device : &vmstate_pci_device;
498315a1350SMichael S. Tsirkin }
499315a1350SMichael S. Tsirkin 
500315a1350SMichael S. Tsirkin void pci_device_save(PCIDevice *s, QEMUFile *f)
501315a1350SMichael S. Tsirkin {
502315a1350SMichael S. Tsirkin     /* Clear interrupt status bit: it is implicit
503315a1350SMichael S. Tsirkin      * in irq_state which we are saving.
504315a1350SMichael S. Tsirkin      * This makes us compatible with old devices
505315a1350SMichael S. Tsirkin      * which never set or clear this bit. */
506315a1350SMichael S. Tsirkin     s->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT;
507315a1350SMichael S. Tsirkin     vmstate_save_state(f, pci_get_vmstate(s), s);
508315a1350SMichael S. Tsirkin     /* Restore the interrupt status bit. */
509315a1350SMichael S. Tsirkin     pci_update_irq_status(s);
510315a1350SMichael S. Tsirkin }
511315a1350SMichael S. Tsirkin 
512315a1350SMichael S. Tsirkin int pci_device_load(PCIDevice *s, QEMUFile *f)
513315a1350SMichael S. Tsirkin {
514315a1350SMichael S. Tsirkin     int ret;
515315a1350SMichael S. Tsirkin     ret = vmstate_load_state(f, pci_get_vmstate(s), s, s->version_id);
516315a1350SMichael S. Tsirkin     /* Restore the interrupt status bit. */
517315a1350SMichael S. Tsirkin     pci_update_irq_status(s);
518315a1350SMichael S. Tsirkin     return ret;
519315a1350SMichael S. Tsirkin }
520315a1350SMichael S. Tsirkin 
521315a1350SMichael S. Tsirkin static void pci_set_default_subsystem_id(PCIDevice *pci_dev)
522315a1350SMichael S. Tsirkin {
523315a1350SMichael S. Tsirkin     pci_set_word(pci_dev->config + PCI_SUBSYSTEM_VENDOR_ID,
524315a1350SMichael S. Tsirkin                  pci_default_sub_vendor_id);
525315a1350SMichael S. Tsirkin     pci_set_word(pci_dev->config + PCI_SUBSYSTEM_ID,
526315a1350SMichael S. Tsirkin                  pci_default_sub_device_id);
527315a1350SMichael S. Tsirkin }
528315a1350SMichael S. Tsirkin 
529315a1350SMichael S. Tsirkin /*
530315a1350SMichael S. Tsirkin  * Parse [[<domain>:]<bus>:]<slot>, return -1 on error if funcp == NULL
531315a1350SMichael S. Tsirkin  *       [[<domain>:]<bus>:]<slot>.<func>, return -1 on error
532315a1350SMichael S. Tsirkin  */
5336ac363b5SDavid Gibson int pci_parse_devaddr(const char *addr, int *domp, int *busp,
534315a1350SMichael S. Tsirkin                       unsigned int *slotp, unsigned int *funcp)
535315a1350SMichael S. Tsirkin {
536315a1350SMichael S. Tsirkin     const char *p;
537315a1350SMichael S. Tsirkin     char *e;
538315a1350SMichael S. Tsirkin     unsigned long val;
539315a1350SMichael S. Tsirkin     unsigned long dom = 0, bus = 0;
540315a1350SMichael S. Tsirkin     unsigned int slot = 0;
541315a1350SMichael S. Tsirkin     unsigned int func = 0;
542315a1350SMichael S. Tsirkin 
543315a1350SMichael S. Tsirkin     p = addr;
544315a1350SMichael S. Tsirkin     val = strtoul(p, &e, 16);
545315a1350SMichael S. Tsirkin     if (e == p)
546315a1350SMichael S. Tsirkin 	return -1;
547315a1350SMichael S. Tsirkin     if (*e == ':') {
548315a1350SMichael S. Tsirkin 	bus = val;
549315a1350SMichael S. Tsirkin 	p = e + 1;
550315a1350SMichael S. Tsirkin 	val = strtoul(p, &e, 16);
551315a1350SMichael S. Tsirkin 	if (e == p)
552315a1350SMichael S. Tsirkin 	    return -1;
553315a1350SMichael S. Tsirkin 	if (*e == ':') {
554315a1350SMichael S. Tsirkin 	    dom = bus;
555315a1350SMichael S. Tsirkin 	    bus = val;
556315a1350SMichael S. Tsirkin 	    p = e + 1;
557315a1350SMichael S. Tsirkin 	    val = strtoul(p, &e, 16);
558315a1350SMichael S. Tsirkin 	    if (e == p)
559315a1350SMichael S. Tsirkin 		return -1;
560315a1350SMichael S. Tsirkin 	}
561315a1350SMichael S. Tsirkin     }
562315a1350SMichael S. Tsirkin 
563315a1350SMichael S. Tsirkin     slot = val;
564315a1350SMichael S. Tsirkin 
565315a1350SMichael S. Tsirkin     if (funcp != NULL) {
566315a1350SMichael S. Tsirkin         if (*e != '.')
567315a1350SMichael S. Tsirkin             return -1;
568315a1350SMichael S. Tsirkin 
569315a1350SMichael S. Tsirkin         p = e + 1;
570315a1350SMichael S. Tsirkin         val = strtoul(p, &e, 16);
571315a1350SMichael S. Tsirkin         if (e == p)
572315a1350SMichael S. Tsirkin             return -1;
573315a1350SMichael S. Tsirkin 
574315a1350SMichael S. Tsirkin         func = val;
575315a1350SMichael S. Tsirkin     }
576315a1350SMichael S. Tsirkin 
577315a1350SMichael S. Tsirkin     /* if funcp == NULL func is 0 */
578315a1350SMichael S. Tsirkin     if (dom > 0xffff || bus > 0xff || slot > 0x1f || func > 7)
579315a1350SMichael S. Tsirkin 	return -1;
580315a1350SMichael S. Tsirkin 
581315a1350SMichael S. Tsirkin     if (*e)
582315a1350SMichael S. Tsirkin 	return -1;
583315a1350SMichael S. Tsirkin 
584315a1350SMichael S. Tsirkin     *domp = dom;
585315a1350SMichael S. Tsirkin     *busp = bus;
586315a1350SMichael S. Tsirkin     *slotp = slot;
587315a1350SMichael S. Tsirkin     if (funcp != NULL)
588315a1350SMichael S. Tsirkin         *funcp = func;
589315a1350SMichael S. Tsirkin     return 0;
590315a1350SMichael S. Tsirkin }
591315a1350SMichael S. Tsirkin 
592*85c6e4faSDavid Gibson PCIBus *pci_get_bus_devfn(int *devfnp, PCIBus *root, const char *devaddr)
593315a1350SMichael S. Tsirkin {
594315a1350SMichael S. Tsirkin     int dom, bus;
595315a1350SMichael S. Tsirkin     unsigned slot;
596315a1350SMichael S. Tsirkin 
597*85c6e4faSDavid Gibson     assert(!root->parent_dev);
598*85c6e4faSDavid Gibson 
5991ef7a2a2SDavid Gibson     if (!root) {
6001ef7a2a2SDavid Gibson         fprintf(stderr, "No primary PCI bus\n");
6011ef7a2a2SDavid Gibson         return NULL;
6021ef7a2a2SDavid Gibson     }
6031ef7a2a2SDavid Gibson 
604315a1350SMichael S. Tsirkin     if (!devaddr) {
605315a1350SMichael S. Tsirkin         *devfnp = -1;
6061ef7a2a2SDavid Gibson         return pci_find_bus_nr(root, 0);
607315a1350SMichael S. Tsirkin     }
608315a1350SMichael S. Tsirkin 
609315a1350SMichael S. Tsirkin     if (pci_parse_devaddr(devaddr, &dom, &bus, &slot, NULL) < 0) {
610315a1350SMichael S. Tsirkin         return NULL;
611315a1350SMichael S. Tsirkin     }
612315a1350SMichael S. Tsirkin 
6131ef7a2a2SDavid Gibson     if (dom != 0) {
6141ef7a2a2SDavid Gibson         fprintf(stderr, "No support for non-zero PCI domains\n");
6151ef7a2a2SDavid Gibson         return NULL;
6161ef7a2a2SDavid Gibson     }
6171ef7a2a2SDavid Gibson 
618315a1350SMichael S. Tsirkin     *devfnp = PCI_DEVFN(slot, 0);
6191ef7a2a2SDavid Gibson     return pci_find_bus_nr(root, bus);
620315a1350SMichael S. Tsirkin }
621315a1350SMichael S. Tsirkin 
622315a1350SMichael S. Tsirkin static void pci_init_cmask(PCIDevice *dev)
623315a1350SMichael S. Tsirkin {
624315a1350SMichael S. Tsirkin     pci_set_word(dev->cmask + PCI_VENDOR_ID, 0xffff);
625315a1350SMichael S. Tsirkin     pci_set_word(dev->cmask + PCI_DEVICE_ID, 0xffff);
626315a1350SMichael S. Tsirkin     dev->cmask[PCI_STATUS] = PCI_STATUS_CAP_LIST;
627315a1350SMichael S. Tsirkin     dev->cmask[PCI_REVISION_ID] = 0xff;
628315a1350SMichael S. Tsirkin     dev->cmask[PCI_CLASS_PROG] = 0xff;
629315a1350SMichael S. Tsirkin     pci_set_word(dev->cmask + PCI_CLASS_DEVICE, 0xffff);
630315a1350SMichael S. Tsirkin     dev->cmask[PCI_HEADER_TYPE] = 0xff;
631315a1350SMichael S. Tsirkin     dev->cmask[PCI_CAPABILITY_LIST] = 0xff;
632315a1350SMichael S. Tsirkin }
633315a1350SMichael S. Tsirkin 
634315a1350SMichael S. Tsirkin static void pci_init_wmask(PCIDevice *dev)
635315a1350SMichael S. Tsirkin {
636315a1350SMichael S. Tsirkin     int config_size = pci_config_size(dev);
637315a1350SMichael S. Tsirkin 
638315a1350SMichael S. Tsirkin     dev->wmask[PCI_CACHE_LINE_SIZE] = 0xff;
639315a1350SMichael S. Tsirkin     dev->wmask[PCI_INTERRUPT_LINE] = 0xff;
640315a1350SMichael S. Tsirkin     pci_set_word(dev->wmask + PCI_COMMAND,
641315a1350SMichael S. Tsirkin                  PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
642315a1350SMichael S. Tsirkin                  PCI_COMMAND_INTX_DISABLE);
643315a1350SMichael S. Tsirkin     if (dev->cap_present & QEMU_PCI_CAP_SERR) {
644315a1350SMichael S. Tsirkin         pci_word_test_and_set_mask(dev->wmask + PCI_COMMAND, PCI_COMMAND_SERR);
645315a1350SMichael S. Tsirkin     }
646315a1350SMichael S. Tsirkin 
647315a1350SMichael S. Tsirkin     memset(dev->wmask + PCI_CONFIG_HEADER_SIZE, 0xff,
648315a1350SMichael S. Tsirkin            config_size - PCI_CONFIG_HEADER_SIZE);
649315a1350SMichael S. Tsirkin }
650315a1350SMichael S. Tsirkin 
651315a1350SMichael S. Tsirkin static void pci_init_w1cmask(PCIDevice *dev)
652315a1350SMichael S. Tsirkin {
653315a1350SMichael S. Tsirkin     /*
654315a1350SMichael S. Tsirkin      * Note: It's okay to set w1cmask even for readonly bits as
655315a1350SMichael S. Tsirkin      * long as their value is hardwired to 0.
656315a1350SMichael S. Tsirkin      */
657315a1350SMichael S. Tsirkin     pci_set_word(dev->w1cmask + PCI_STATUS,
658315a1350SMichael S. Tsirkin                  PCI_STATUS_PARITY | PCI_STATUS_SIG_TARGET_ABORT |
659315a1350SMichael S. Tsirkin                  PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_REC_MASTER_ABORT |
660315a1350SMichael S. Tsirkin                  PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_DETECTED_PARITY);
661315a1350SMichael S. Tsirkin }
662315a1350SMichael S. Tsirkin 
663315a1350SMichael S. Tsirkin static void pci_init_mask_bridge(PCIDevice *d)
664315a1350SMichael S. Tsirkin {
665315a1350SMichael S. Tsirkin     /* PCI_PRIMARY_BUS, PCI_SECONDARY_BUS, PCI_SUBORDINATE_BUS and
666315a1350SMichael S. Tsirkin        PCI_SEC_LETENCY_TIMER */
667315a1350SMichael S. Tsirkin     memset(d->wmask + PCI_PRIMARY_BUS, 0xff, 4);
668315a1350SMichael S. Tsirkin 
669315a1350SMichael S. Tsirkin     /* base and limit */
670315a1350SMichael S. Tsirkin     d->wmask[PCI_IO_BASE] = PCI_IO_RANGE_MASK & 0xff;
671315a1350SMichael S. Tsirkin     d->wmask[PCI_IO_LIMIT] = PCI_IO_RANGE_MASK & 0xff;
672315a1350SMichael S. Tsirkin     pci_set_word(d->wmask + PCI_MEMORY_BASE,
673315a1350SMichael S. Tsirkin                  PCI_MEMORY_RANGE_MASK & 0xffff);
674315a1350SMichael S. Tsirkin     pci_set_word(d->wmask + PCI_MEMORY_LIMIT,
675315a1350SMichael S. Tsirkin                  PCI_MEMORY_RANGE_MASK & 0xffff);
676315a1350SMichael S. Tsirkin     pci_set_word(d->wmask + PCI_PREF_MEMORY_BASE,
677315a1350SMichael S. Tsirkin                  PCI_PREF_RANGE_MASK & 0xffff);
678315a1350SMichael S. Tsirkin     pci_set_word(d->wmask + PCI_PREF_MEMORY_LIMIT,
679315a1350SMichael S. Tsirkin                  PCI_PREF_RANGE_MASK & 0xffff);
680315a1350SMichael S. Tsirkin 
681315a1350SMichael S. Tsirkin     /* PCI_PREF_BASE_UPPER32 and PCI_PREF_LIMIT_UPPER32 */
682315a1350SMichael S. Tsirkin     memset(d->wmask + PCI_PREF_BASE_UPPER32, 0xff, 8);
683315a1350SMichael S. Tsirkin 
684315a1350SMichael S. Tsirkin     /* Supported memory and i/o types */
685315a1350SMichael S. Tsirkin     d->config[PCI_IO_BASE] |= PCI_IO_RANGE_TYPE_16;
686315a1350SMichael S. Tsirkin     d->config[PCI_IO_LIMIT] |= PCI_IO_RANGE_TYPE_16;
687315a1350SMichael S. Tsirkin     pci_word_test_and_set_mask(d->config + PCI_PREF_MEMORY_BASE,
688315a1350SMichael S. Tsirkin                                PCI_PREF_RANGE_TYPE_64);
689315a1350SMichael S. Tsirkin     pci_word_test_and_set_mask(d->config + PCI_PREF_MEMORY_LIMIT,
690315a1350SMichael S. Tsirkin                                PCI_PREF_RANGE_TYPE_64);
691315a1350SMichael S. Tsirkin 
692ba7d8515SAlex Williamson     /*
693ba7d8515SAlex Williamson      * TODO: Bridges default to 10-bit VGA decoding but we currently only
694ba7d8515SAlex Williamson      * implement 16-bit decoding (no alias support).
695ba7d8515SAlex Williamson      */
696315a1350SMichael S. Tsirkin     pci_set_word(d->wmask + PCI_BRIDGE_CONTROL,
697315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_PARITY |
698315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_SERR |
699315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_ISA |
700315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_VGA |
701315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_VGA_16BIT |
702315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_MASTER_ABORT |
703315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_BUS_RESET |
704315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_FAST_BACK |
705315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_DISCARD |
706315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_SEC_DISCARD |
707315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_DISCARD_SERR);
708315a1350SMichael S. Tsirkin     /* Below does not do anything as we never set this bit, put here for
709315a1350SMichael S. Tsirkin      * completeness. */
710315a1350SMichael S. Tsirkin     pci_set_word(d->w1cmask + PCI_BRIDGE_CONTROL,
711315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_DISCARD_STATUS);
712315a1350SMichael S. Tsirkin     d->cmask[PCI_IO_BASE] |= PCI_IO_RANGE_TYPE_MASK;
713315a1350SMichael S. Tsirkin     d->cmask[PCI_IO_LIMIT] |= PCI_IO_RANGE_TYPE_MASK;
714315a1350SMichael S. Tsirkin     pci_word_test_and_set_mask(d->cmask + PCI_PREF_MEMORY_BASE,
715315a1350SMichael S. Tsirkin                                PCI_PREF_RANGE_TYPE_MASK);
716315a1350SMichael S. Tsirkin     pci_word_test_and_set_mask(d->cmask + PCI_PREF_MEMORY_LIMIT,
717315a1350SMichael S. Tsirkin                                PCI_PREF_RANGE_TYPE_MASK);
718315a1350SMichael S. Tsirkin }
719315a1350SMichael S. Tsirkin 
720315a1350SMichael S. Tsirkin static int pci_init_multifunction(PCIBus *bus, PCIDevice *dev)
721315a1350SMichael S. Tsirkin {
722315a1350SMichael S. Tsirkin     uint8_t slot = PCI_SLOT(dev->devfn);
723315a1350SMichael S. Tsirkin     uint8_t func;
724315a1350SMichael S. Tsirkin 
725315a1350SMichael S. Tsirkin     if (dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
726315a1350SMichael S. Tsirkin         dev->config[PCI_HEADER_TYPE] |= PCI_HEADER_TYPE_MULTI_FUNCTION;
727315a1350SMichael S. Tsirkin     }
728315a1350SMichael S. Tsirkin 
729315a1350SMichael S. Tsirkin     /*
730315a1350SMichael S. Tsirkin      * multifunction bit is interpreted in two ways as follows.
731315a1350SMichael S. Tsirkin      *   - all functions must set the bit to 1.
732315a1350SMichael S. Tsirkin      *     Example: Intel X53
733315a1350SMichael S. Tsirkin      *   - function 0 must set the bit, but the rest function (> 0)
734315a1350SMichael S. Tsirkin      *     is allowed to leave the bit to 0.
735315a1350SMichael S. Tsirkin      *     Example: PIIX3(also in qemu), PIIX4(also in qemu), ICH10,
736315a1350SMichael S. Tsirkin      *
737315a1350SMichael S. Tsirkin      * So OS (at least Linux) checks the bit of only function 0,
738315a1350SMichael S. Tsirkin      * and doesn't see the bit of function > 0.
739315a1350SMichael S. Tsirkin      *
740315a1350SMichael S. Tsirkin      * The below check allows both interpretation.
741315a1350SMichael S. Tsirkin      */
742315a1350SMichael S. Tsirkin     if (PCI_FUNC(dev->devfn)) {
743315a1350SMichael S. Tsirkin         PCIDevice *f0 = bus->devices[PCI_DEVFN(slot, 0)];
744315a1350SMichael S. Tsirkin         if (f0 && !(f0->cap_present & QEMU_PCI_CAP_MULTIFUNCTION)) {
745315a1350SMichael S. Tsirkin             /* function 0 should set multifunction bit */
746315a1350SMichael S. Tsirkin             error_report("PCI: single function device can't be populated "
747315a1350SMichael S. Tsirkin                          "in function %x.%x", slot, PCI_FUNC(dev->devfn));
748315a1350SMichael S. Tsirkin             return -1;
749315a1350SMichael S. Tsirkin         }
750315a1350SMichael S. Tsirkin         return 0;
751315a1350SMichael S. Tsirkin     }
752315a1350SMichael S. Tsirkin 
753315a1350SMichael S. Tsirkin     if (dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
754315a1350SMichael S. Tsirkin         return 0;
755315a1350SMichael S. Tsirkin     }
756315a1350SMichael S. Tsirkin     /* function 0 indicates single function, so function > 0 must be NULL */
757315a1350SMichael S. Tsirkin     for (func = 1; func < PCI_FUNC_MAX; ++func) {
758315a1350SMichael S. Tsirkin         if (bus->devices[PCI_DEVFN(slot, func)]) {
759315a1350SMichael S. Tsirkin             error_report("PCI: %x.0 indicates single function, "
760315a1350SMichael S. Tsirkin                          "but %x.%x is already populated.",
761315a1350SMichael S. Tsirkin                          slot, slot, func);
762315a1350SMichael S. Tsirkin             return -1;
763315a1350SMichael S. Tsirkin         }
764315a1350SMichael S. Tsirkin     }
765315a1350SMichael S. Tsirkin     return 0;
766315a1350SMichael S. Tsirkin }
767315a1350SMichael S. Tsirkin 
768315a1350SMichael S. Tsirkin static void pci_config_alloc(PCIDevice *pci_dev)
769315a1350SMichael S. Tsirkin {
770315a1350SMichael S. Tsirkin     int config_size = pci_config_size(pci_dev);
771315a1350SMichael S. Tsirkin 
772315a1350SMichael S. Tsirkin     pci_dev->config = g_malloc0(config_size);
773315a1350SMichael S. Tsirkin     pci_dev->cmask = g_malloc0(config_size);
774315a1350SMichael S. Tsirkin     pci_dev->wmask = g_malloc0(config_size);
775315a1350SMichael S. Tsirkin     pci_dev->w1cmask = g_malloc0(config_size);
776315a1350SMichael S. Tsirkin     pci_dev->used = g_malloc0(config_size);
777315a1350SMichael S. Tsirkin }
778315a1350SMichael S. Tsirkin 
779315a1350SMichael S. Tsirkin static void pci_config_free(PCIDevice *pci_dev)
780315a1350SMichael S. Tsirkin {
781315a1350SMichael S. Tsirkin     g_free(pci_dev->config);
782315a1350SMichael S. Tsirkin     g_free(pci_dev->cmask);
783315a1350SMichael S. Tsirkin     g_free(pci_dev->wmask);
784315a1350SMichael S. Tsirkin     g_free(pci_dev->w1cmask);
785315a1350SMichael S. Tsirkin     g_free(pci_dev->used);
786315a1350SMichael S. Tsirkin }
787315a1350SMichael S. Tsirkin 
788315a1350SMichael S. Tsirkin /* -1 for devfn means auto assign */
789315a1350SMichael S. Tsirkin static PCIDevice *do_pci_register_device(PCIDevice *pci_dev, PCIBus *bus,
790315a1350SMichael S. Tsirkin                                          const char *name, int devfn)
791315a1350SMichael S. Tsirkin {
792315a1350SMichael S. Tsirkin     PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev);
793315a1350SMichael S. Tsirkin     PCIConfigReadFunc *config_read = pc->config_read;
794315a1350SMichael S. Tsirkin     PCIConfigWriteFunc *config_write = pc->config_write;
795e00387d5SAvi Kivity     AddressSpace *dma_as;
796315a1350SMichael S. Tsirkin 
797315a1350SMichael S. Tsirkin     if (devfn < 0) {
798315a1350SMichael S. Tsirkin         for(devfn = bus->devfn_min ; devfn < ARRAY_SIZE(bus->devices);
799315a1350SMichael S. Tsirkin             devfn += PCI_FUNC_MAX) {
800315a1350SMichael S. Tsirkin             if (!bus->devices[devfn])
801315a1350SMichael S. Tsirkin                 goto found;
802315a1350SMichael S. Tsirkin         }
803315a1350SMichael S. Tsirkin         error_report("PCI: no slot/function available for %s, all in use", name);
804315a1350SMichael S. Tsirkin         return NULL;
805315a1350SMichael S. Tsirkin     found: ;
806315a1350SMichael S. Tsirkin     } else if (bus->devices[devfn]) {
807315a1350SMichael S. Tsirkin         error_report("PCI: slot %d function %d not available for %s, in use by %s",
808315a1350SMichael S. Tsirkin                      PCI_SLOT(devfn), PCI_FUNC(devfn), name, bus->devices[devfn]->name);
809315a1350SMichael S. Tsirkin         return NULL;
810315a1350SMichael S. Tsirkin     }
811e00387d5SAvi Kivity 
812315a1350SMichael S. Tsirkin     pci_dev->bus = bus;
813e00387d5SAvi Kivity     if (bus->iommu_fn) {
814e00387d5SAvi Kivity         dma_as = bus->iommu_fn(bus, bus->iommu_opaque, devfn);
815315a1350SMichael S. Tsirkin     } else {
816315a1350SMichael S. Tsirkin         /* FIXME: inherit memory region from bus creator */
817e00387d5SAvi Kivity         dma_as = &address_space_memory;
818e00387d5SAvi Kivity     }
819e00387d5SAvi Kivity 
820315a1350SMichael S. Tsirkin     memory_region_init_alias(&pci_dev->bus_master_enable_region, "bus master",
821e00387d5SAvi Kivity                              dma_as->root, 0, memory_region_size(dma_as->root));
822315a1350SMichael S. Tsirkin     memory_region_set_enabled(&pci_dev->bus_master_enable_region, false);
8237dca8043SAlexey Kardashevskiy     address_space_init(&pci_dev->bus_master_as, &pci_dev->bus_master_enable_region,
8247dca8043SAlexey Kardashevskiy                        name);
82524addbc7SPaolo Bonzini 
826315a1350SMichael S. Tsirkin     pci_dev->devfn = devfn;
827315a1350SMichael S. Tsirkin     pstrcpy(pci_dev->name, sizeof(pci_dev->name), name);
828315a1350SMichael S. Tsirkin     pci_dev->irq_state = 0;
829315a1350SMichael S. Tsirkin     pci_config_alloc(pci_dev);
830315a1350SMichael S. Tsirkin 
831315a1350SMichael S. Tsirkin     pci_config_set_vendor_id(pci_dev->config, pc->vendor_id);
832315a1350SMichael S. Tsirkin     pci_config_set_device_id(pci_dev->config, pc->device_id);
833315a1350SMichael S. Tsirkin     pci_config_set_revision(pci_dev->config, pc->revision);
834315a1350SMichael S. Tsirkin     pci_config_set_class(pci_dev->config, pc->class_id);
835315a1350SMichael S. Tsirkin 
836315a1350SMichael S. Tsirkin     if (!pc->is_bridge) {
837315a1350SMichael S. Tsirkin         if (pc->subsystem_vendor_id || pc->subsystem_id) {
838315a1350SMichael S. Tsirkin             pci_set_word(pci_dev->config + PCI_SUBSYSTEM_VENDOR_ID,
839315a1350SMichael S. Tsirkin                          pc->subsystem_vendor_id);
840315a1350SMichael S. Tsirkin             pci_set_word(pci_dev->config + PCI_SUBSYSTEM_ID,
841315a1350SMichael S. Tsirkin                          pc->subsystem_id);
842315a1350SMichael S. Tsirkin         } else {
843315a1350SMichael S. Tsirkin             pci_set_default_subsystem_id(pci_dev);
844315a1350SMichael S. Tsirkin         }
845315a1350SMichael S. Tsirkin     } else {
846315a1350SMichael S. Tsirkin         /* subsystem_vendor_id/subsystem_id are only for header type 0 */
847315a1350SMichael S. Tsirkin         assert(!pc->subsystem_vendor_id);
848315a1350SMichael S. Tsirkin         assert(!pc->subsystem_id);
849315a1350SMichael S. Tsirkin     }
850315a1350SMichael S. Tsirkin     pci_init_cmask(pci_dev);
851315a1350SMichael S. Tsirkin     pci_init_wmask(pci_dev);
852315a1350SMichael S. Tsirkin     pci_init_w1cmask(pci_dev);
853315a1350SMichael S. Tsirkin     if (pc->is_bridge) {
854315a1350SMichael S. Tsirkin         pci_init_mask_bridge(pci_dev);
855315a1350SMichael S. Tsirkin     }
856315a1350SMichael S. Tsirkin     if (pci_init_multifunction(bus, pci_dev)) {
857315a1350SMichael S. Tsirkin         pci_config_free(pci_dev);
858315a1350SMichael S. Tsirkin         return NULL;
859315a1350SMichael S. Tsirkin     }
860315a1350SMichael S. Tsirkin 
861315a1350SMichael S. Tsirkin     if (!config_read)
862315a1350SMichael S. Tsirkin         config_read = pci_default_read_config;
863315a1350SMichael S. Tsirkin     if (!config_write)
864315a1350SMichael S. Tsirkin         config_write = pci_default_write_config;
865315a1350SMichael S. Tsirkin     pci_dev->config_read = config_read;
866315a1350SMichael S. Tsirkin     pci_dev->config_write = config_write;
867315a1350SMichael S. Tsirkin     bus->devices[devfn] = pci_dev;
868315a1350SMichael S. Tsirkin     pci_dev->irq = qemu_allocate_irqs(pci_set_irq, pci_dev, PCI_NUM_PINS);
869315a1350SMichael S. Tsirkin     pci_dev->version_id = 2; /* Current pci device vmstate version */
870315a1350SMichael S. Tsirkin     return pci_dev;
871315a1350SMichael S. Tsirkin }
872315a1350SMichael S. Tsirkin 
873315a1350SMichael S. Tsirkin static void do_pci_unregister_device(PCIDevice *pci_dev)
874315a1350SMichael S. Tsirkin {
875315a1350SMichael S. Tsirkin     qemu_free_irqs(pci_dev->irq);
876315a1350SMichael S. Tsirkin     pci_dev->bus->devices[pci_dev->devfn] = NULL;
877315a1350SMichael S. Tsirkin     pci_config_free(pci_dev);
878315a1350SMichael S. Tsirkin 
879315a1350SMichael S. Tsirkin     address_space_destroy(&pci_dev->bus_master_as);
880315a1350SMichael S. Tsirkin     memory_region_destroy(&pci_dev->bus_master_enable_region);
881315a1350SMichael S. Tsirkin }
882315a1350SMichael S. Tsirkin 
883315a1350SMichael S. Tsirkin static void pci_unregister_io_regions(PCIDevice *pci_dev)
884315a1350SMichael S. Tsirkin {
885315a1350SMichael S. Tsirkin     PCIIORegion *r;
886315a1350SMichael S. Tsirkin     int i;
887315a1350SMichael S. Tsirkin 
888315a1350SMichael S. Tsirkin     for(i = 0; i < PCI_NUM_REGIONS; i++) {
889315a1350SMichael S. Tsirkin         r = &pci_dev->io_regions[i];
890315a1350SMichael S. Tsirkin         if (!r->size || r->addr == PCI_BAR_UNMAPPED)
891315a1350SMichael S. Tsirkin             continue;
892315a1350SMichael S. Tsirkin         memory_region_del_subregion(r->address_space, r->memory);
893315a1350SMichael S. Tsirkin     }
894e01fd687SAlex Williamson 
895e01fd687SAlex Williamson     pci_unregister_vga(pci_dev);
896315a1350SMichael S. Tsirkin }
897315a1350SMichael S. Tsirkin 
898315a1350SMichael S. Tsirkin static int pci_unregister_device(DeviceState *dev)
899315a1350SMichael S. Tsirkin {
900315a1350SMichael S. Tsirkin     PCIDevice *pci_dev = PCI_DEVICE(dev);
901315a1350SMichael S. Tsirkin     PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev);
902315a1350SMichael S. Tsirkin 
903315a1350SMichael S. Tsirkin     pci_unregister_io_regions(pci_dev);
904315a1350SMichael S. Tsirkin     pci_del_option_rom(pci_dev);
905315a1350SMichael S. Tsirkin 
906315a1350SMichael S. Tsirkin     if (pc->exit) {
907315a1350SMichael S. Tsirkin         pc->exit(pci_dev);
908315a1350SMichael S. Tsirkin     }
909315a1350SMichael S. Tsirkin 
910315a1350SMichael S. Tsirkin     do_pci_unregister_device(pci_dev);
911315a1350SMichael S. Tsirkin     return 0;
912315a1350SMichael S. Tsirkin }
913315a1350SMichael S. Tsirkin 
914315a1350SMichael S. Tsirkin void pci_register_bar(PCIDevice *pci_dev, int region_num,
915315a1350SMichael S. Tsirkin                       uint8_t type, MemoryRegion *memory)
916315a1350SMichael S. Tsirkin {
917315a1350SMichael S. Tsirkin     PCIIORegion *r;
918315a1350SMichael S. Tsirkin     uint32_t addr;
919315a1350SMichael S. Tsirkin     uint64_t wmask;
920315a1350SMichael S. Tsirkin     pcibus_t size = memory_region_size(memory);
921315a1350SMichael S. Tsirkin 
922315a1350SMichael S. Tsirkin     assert(region_num >= 0);
923315a1350SMichael S. Tsirkin     assert(region_num < PCI_NUM_REGIONS);
924315a1350SMichael S. Tsirkin     if (size & (size-1)) {
925315a1350SMichael S. Tsirkin         fprintf(stderr, "ERROR: PCI region size must be pow2 "
926315a1350SMichael S. Tsirkin                     "type=0x%x, size=0x%"FMT_PCIBUS"\n", type, size);
927315a1350SMichael S. Tsirkin         exit(1);
928315a1350SMichael S. Tsirkin     }
929315a1350SMichael S. Tsirkin 
930315a1350SMichael S. Tsirkin     r = &pci_dev->io_regions[region_num];
931315a1350SMichael S. Tsirkin     r->addr = PCI_BAR_UNMAPPED;
932315a1350SMichael S. Tsirkin     r->size = size;
933315a1350SMichael S. Tsirkin     r->type = type;
934315a1350SMichael S. Tsirkin     r->memory = NULL;
935315a1350SMichael S. Tsirkin 
936315a1350SMichael S. Tsirkin     wmask = ~(size - 1);
937315a1350SMichael S. Tsirkin     addr = pci_bar(pci_dev, region_num);
938315a1350SMichael S. Tsirkin     if (region_num == PCI_ROM_SLOT) {
939315a1350SMichael S. Tsirkin         /* ROM enable bit is writable */
940315a1350SMichael S. Tsirkin         wmask |= PCI_ROM_ADDRESS_ENABLE;
941315a1350SMichael S. Tsirkin     }
942315a1350SMichael S. Tsirkin     pci_set_long(pci_dev->config + addr, type);
943315a1350SMichael S. Tsirkin     if (!(r->type & PCI_BASE_ADDRESS_SPACE_IO) &&
944315a1350SMichael S. Tsirkin         r->type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
945315a1350SMichael S. Tsirkin         pci_set_quad(pci_dev->wmask + addr, wmask);
946315a1350SMichael S. Tsirkin         pci_set_quad(pci_dev->cmask + addr, ~0ULL);
947315a1350SMichael S. Tsirkin     } else {
948315a1350SMichael S. Tsirkin         pci_set_long(pci_dev->wmask + addr, wmask & 0xffffffff);
949315a1350SMichael S. Tsirkin         pci_set_long(pci_dev->cmask + addr, 0xffffffff);
950315a1350SMichael S. Tsirkin     }
951315a1350SMichael S. Tsirkin     pci_dev->io_regions[region_num].memory = memory;
952315a1350SMichael S. Tsirkin     pci_dev->io_regions[region_num].address_space
953315a1350SMichael S. Tsirkin         = type & PCI_BASE_ADDRESS_SPACE_IO
954315a1350SMichael S. Tsirkin         ? pci_dev->bus->address_space_io
955315a1350SMichael S. Tsirkin         : pci_dev->bus->address_space_mem;
956315a1350SMichael S. Tsirkin }
957315a1350SMichael S. Tsirkin 
958e01fd687SAlex Williamson static void pci_update_vga(PCIDevice *pci_dev)
959e01fd687SAlex Williamson {
960e01fd687SAlex Williamson     uint16_t cmd;
961e01fd687SAlex Williamson 
962e01fd687SAlex Williamson     if (!pci_dev->has_vga) {
963e01fd687SAlex Williamson         return;
964e01fd687SAlex Williamson     }
965e01fd687SAlex Williamson 
966e01fd687SAlex Williamson     cmd = pci_get_word(pci_dev->config + PCI_COMMAND);
967e01fd687SAlex Williamson 
968e01fd687SAlex Williamson     memory_region_set_enabled(pci_dev->vga_regions[QEMU_PCI_VGA_MEM],
969e01fd687SAlex Williamson                               cmd & PCI_COMMAND_MEMORY);
970e01fd687SAlex Williamson     memory_region_set_enabled(pci_dev->vga_regions[QEMU_PCI_VGA_IO_LO],
971e01fd687SAlex Williamson                               cmd & PCI_COMMAND_IO);
972e01fd687SAlex Williamson     memory_region_set_enabled(pci_dev->vga_regions[QEMU_PCI_VGA_IO_HI],
973e01fd687SAlex Williamson                               cmd & PCI_COMMAND_IO);
974e01fd687SAlex Williamson }
975e01fd687SAlex Williamson 
976e01fd687SAlex Williamson void pci_register_vga(PCIDevice *pci_dev, MemoryRegion *mem,
977e01fd687SAlex Williamson                       MemoryRegion *io_lo, MemoryRegion *io_hi)
978e01fd687SAlex Williamson {
979e01fd687SAlex Williamson     assert(!pci_dev->has_vga);
980e01fd687SAlex Williamson 
981e01fd687SAlex Williamson     assert(memory_region_size(mem) == QEMU_PCI_VGA_MEM_SIZE);
982e01fd687SAlex Williamson     pci_dev->vga_regions[QEMU_PCI_VGA_MEM] = mem;
983e01fd687SAlex Williamson     memory_region_add_subregion_overlap(pci_dev->bus->address_space_mem,
984e01fd687SAlex Williamson                                         QEMU_PCI_VGA_MEM_BASE, mem, 1);
985e01fd687SAlex Williamson 
986e01fd687SAlex Williamson     assert(memory_region_size(io_lo) == QEMU_PCI_VGA_IO_LO_SIZE);
987e01fd687SAlex Williamson     pci_dev->vga_regions[QEMU_PCI_VGA_IO_LO] = io_lo;
988e01fd687SAlex Williamson     memory_region_add_subregion_overlap(pci_dev->bus->address_space_io,
989e01fd687SAlex Williamson                                         QEMU_PCI_VGA_IO_LO_BASE, io_lo, 1);
990e01fd687SAlex Williamson 
991e01fd687SAlex Williamson     assert(memory_region_size(io_hi) == QEMU_PCI_VGA_IO_HI_SIZE);
992e01fd687SAlex Williamson     pci_dev->vga_regions[QEMU_PCI_VGA_IO_HI] = io_hi;
993e01fd687SAlex Williamson     memory_region_add_subregion_overlap(pci_dev->bus->address_space_io,
994e01fd687SAlex Williamson                                         QEMU_PCI_VGA_IO_HI_BASE, io_hi, 1);
995e01fd687SAlex Williamson     pci_dev->has_vga = true;
996e01fd687SAlex Williamson 
997e01fd687SAlex Williamson     pci_update_vga(pci_dev);
998e01fd687SAlex Williamson }
999e01fd687SAlex Williamson 
1000e01fd687SAlex Williamson void pci_unregister_vga(PCIDevice *pci_dev)
1001e01fd687SAlex Williamson {
1002e01fd687SAlex Williamson     if (!pci_dev->has_vga) {
1003e01fd687SAlex Williamson         return;
1004e01fd687SAlex Williamson     }
1005e01fd687SAlex Williamson 
1006e01fd687SAlex Williamson     memory_region_del_subregion(pci_dev->bus->address_space_mem,
1007e01fd687SAlex Williamson                                 pci_dev->vga_regions[QEMU_PCI_VGA_MEM]);
1008e01fd687SAlex Williamson     memory_region_del_subregion(pci_dev->bus->address_space_io,
1009e01fd687SAlex Williamson                                 pci_dev->vga_regions[QEMU_PCI_VGA_IO_LO]);
1010e01fd687SAlex Williamson     memory_region_del_subregion(pci_dev->bus->address_space_io,
1011e01fd687SAlex Williamson                                 pci_dev->vga_regions[QEMU_PCI_VGA_IO_HI]);
1012e01fd687SAlex Williamson     pci_dev->has_vga = false;
1013e01fd687SAlex Williamson }
1014e01fd687SAlex Williamson 
1015315a1350SMichael S. Tsirkin pcibus_t pci_get_bar_addr(PCIDevice *pci_dev, int region_num)
1016315a1350SMichael S. Tsirkin {
1017315a1350SMichael S. Tsirkin     return pci_dev->io_regions[region_num].addr;
1018315a1350SMichael S. Tsirkin }
1019315a1350SMichael S. Tsirkin 
1020315a1350SMichael S. Tsirkin static pcibus_t pci_bar_address(PCIDevice *d,
1021315a1350SMichael S. Tsirkin 				int reg, uint8_t type, pcibus_t size)
1022315a1350SMichael S. Tsirkin {
1023315a1350SMichael S. Tsirkin     pcibus_t new_addr, last_addr;
1024315a1350SMichael S. Tsirkin     int bar = pci_bar(d, reg);
1025315a1350SMichael S. Tsirkin     uint16_t cmd = pci_get_word(d->config + PCI_COMMAND);
1026315a1350SMichael S. Tsirkin 
1027315a1350SMichael S. Tsirkin     if (type & PCI_BASE_ADDRESS_SPACE_IO) {
1028315a1350SMichael S. Tsirkin         if (!(cmd & PCI_COMMAND_IO)) {
1029315a1350SMichael S. Tsirkin             return PCI_BAR_UNMAPPED;
1030315a1350SMichael S. Tsirkin         }
1031315a1350SMichael S. Tsirkin         new_addr = pci_get_long(d->config + bar) & ~(size - 1);
1032315a1350SMichael S. Tsirkin         last_addr = new_addr + size - 1;
1033315a1350SMichael S. Tsirkin         /* NOTE: we have only 64K ioports on PC */
1034315a1350SMichael S. Tsirkin         if (last_addr <= new_addr || new_addr == 0 || last_addr > UINT16_MAX) {
1035315a1350SMichael S. Tsirkin             return PCI_BAR_UNMAPPED;
1036315a1350SMichael S. Tsirkin         }
1037315a1350SMichael S. Tsirkin         return new_addr;
1038315a1350SMichael S. Tsirkin     }
1039315a1350SMichael S. Tsirkin 
1040315a1350SMichael S. Tsirkin     if (!(cmd & PCI_COMMAND_MEMORY)) {
1041315a1350SMichael S. Tsirkin         return PCI_BAR_UNMAPPED;
1042315a1350SMichael S. Tsirkin     }
1043315a1350SMichael S. Tsirkin     if (type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
1044315a1350SMichael S. Tsirkin         new_addr = pci_get_quad(d->config + bar);
1045315a1350SMichael S. Tsirkin     } else {
1046315a1350SMichael S. Tsirkin         new_addr = pci_get_long(d->config + bar);
1047315a1350SMichael S. Tsirkin     }
1048315a1350SMichael S. Tsirkin     /* the ROM slot has a specific enable bit */
1049315a1350SMichael S. Tsirkin     if (reg == PCI_ROM_SLOT && !(new_addr & PCI_ROM_ADDRESS_ENABLE)) {
1050315a1350SMichael S. Tsirkin         return PCI_BAR_UNMAPPED;
1051315a1350SMichael S. Tsirkin     }
1052315a1350SMichael S. Tsirkin     new_addr &= ~(size - 1);
1053315a1350SMichael S. Tsirkin     last_addr = new_addr + size - 1;
1054315a1350SMichael S. Tsirkin     /* NOTE: we do not support wrapping */
1055315a1350SMichael S. Tsirkin     /* XXX: as we cannot support really dynamic
1056315a1350SMichael S. Tsirkin        mappings, we handle specific values as invalid
1057315a1350SMichael S. Tsirkin        mappings. */
1058315a1350SMichael S. Tsirkin     if (last_addr <= new_addr || new_addr == 0 ||
1059315a1350SMichael S. Tsirkin         last_addr == PCI_BAR_UNMAPPED) {
1060315a1350SMichael S. Tsirkin         return PCI_BAR_UNMAPPED;
1061315a1350SMichael S. Tsirkin     }
1062315a1350SMichael S. Tsirkin 
1063315a1350SMichael S. Tsirkin     /* Now pcibus_t is 64bit.
1064315a1350SMichael S. Tsirkin      * Check if 32 bit BAR wraps around explicitly.
1065315a1350SMichael S. Tsirkin      * Without this, PC ide doesn't work well.
1066315a1350SMichael S. Tsirkin      * TODO: remove this work around.
1067315a1350SMichael S. Tsirkin      */
1068315a1350SMichael S. Tsirkin     if  (!(type & PCI_BASE_ADDRESS_MEM_TYPE_64) && last_addr >= UINT32_MAX) {
1069315a1350SMichael S. Tsirkin         return PCI_BAR_UNMAPPED;
1070315a1350SMichael S. Tsirkin     }
1071315a1350SMichael S. Tsirkin 
1072315a1350SMichael S. Tsirkin     /*
1073315a1350SMichael S. Tsirkin      * OS is allowed to set BAR beyond its addressable
1074315a1350SMichael S. Tsirkin      * bits. For example, 32 bit OS can set 64bit bar
1075315a1350SMichael S. Tsirkin      * to >4G. Check it. TODO: we might need to support
1076315a1350SMichael S. Tsirkin      * it in the future for e.g. PAE.
1077315a1350SMichael S. Tsirkin      */
1078315a1350SMichael S. Tsirkin     if (last_addr >= HWADDR_MAX) {
1079315a1350SMichael S. Tsirkin         return PCI_BAR_UNMAPPED;
1080315a1350SMichael S. Tsirkin     }
1081315a1350SMichael S. Tsirkin 
1082315a1350SMichael S. Tsirkin     return new_addr;
1083315a1350SMichael S. Tsirkin }
1084315a1350SMichael S. Tsirkin 
1085315a1350SMichael S. Tsirkin static void pci_update_mappings(PCIDevice *d)
1086315a1350SMichael S. Tsirkin {
1087315a1350SMichael S. Tsirkin     PCIIORegion *r;
1088315a1350SMichael S. Tsirkin     int i;
1089315a1350SMichael S. Tsirkin     pcibus_t new_addr;
1090315a1350SMichael S. Tsirkin 
1091315a1350SMichael S. Tsirkin     for(i = 0; i < PCI_NUM_REGIONS; i++) {
1092315a1350SMichael S. Tsirkin         r = &d->io_regions[i];
1093315a1350SMichael S. Tsirkin 
1094315a1350SMichael S. Tsirkin         /* this region isn't registered */
1095315a1350SMichael S. Tsirkin         if (!r->size)
1096315a1350SMichael S. Tsirkin             continue;
1097315a1350SMichael S. Tsirkin 
1098315a1350SMichael S. Tsirkin         new_addr = pci_bar_address(d, i, r->type, r->size);
1099315a1350SMichael S. Tsirkin 
1100315a1350SMichael S. Tsirkin         /* This bar isn't changed */
1101315a1350SMichael S. Tsirkin         if (new_addr == r->addr)
1102315a1350SMichael S. Tsirkin             continue;
1103315a1350SMichael S. Tsirkin 
1104315a1350SMichael S. Tsirkin         /* now do the real mapping */
1105315a1350SMichael S. Tsirkin         if (r->addr != PCI_BAR_UNMAPPED) {
1106315a1350SMichael S. Tsirkin             memory_region_del_subregion(r->address_space, r->memory);
1107315a1350SMichael S. Tsirkin         }
1108315a1350SMichael S. Tsirkin         r->addr = new_addr;
1109315a1350SMichael S. Tsirkin         if (r->addr != PCI_BAR_UNMAPPED) {
1110315a1350SMichael S. Tsirkin             memory_region_add_subregion_overlap(r->address_space,
1111315a1350SMichael S. Tsirkin                                                 r->addr, r->memory, 1);
1112315a1350SMichael S. Tsirkin         }
1113315a1350SMichael S. Tsirkin     }
1114e01fd687SAlex Williamson 
1115e01fd687SAlex Williamson     pci_update_vga(d);
1116315a1350SMichael S. Tsirkin }
1117315a1350SMichael S. Tsirkin 
1118315a1350SMichael S. Tsirkin static inline int pci_irq_disabled(PCIDevice *d)
1119315a1350SMichael S. Tsirkin {
1120315a1350SMichael S. Tsirkin     return pci_get_word(d->config + PCI_COMMAND) & PCI_COMMAND_INTX_DISABLE;
1121315a1350SMichael S. Tsirkin }
1122315a1350SMichael S. Tsirkin 
1123315a1350SMichael S. Tsirkin /* Called after interrupt disabled field update in config space,
1124315a1350SMichael S. Tsirkin  * assert/deassert interrupts if necessary.
1125315a1350SMichael S. Tsirkin  * Gets original interrupt disable bit value (before update). */
1126315a1350SMichael S. Tsirkin static void pci_update_irq_disabled(PCIDevice *d, int was_irq_disabled)
1127315a1350SMichael S. Tsirkin {
1128315a1350SMichael S. Tsirkin     int i, disabled = pci_irq_disabled(d);
1129315a1350SMichael S. Tsirkin     if (disabled == was_irq_disabled)
1130315a1350SMichael S. Tsirkin         return;
1131315a1350SMichael S. Tsirkin     for (i = 0; i < PCI_NUM_PINS; ++i) {
1132315a1350SMichael S. Tsirkin         int state = pci_irq_state(d, i);
1133315a1350SMichael S. Tsirkin         pci_change_irq_level(d, i, disabled ? -state : state);
1134315a1350SMichael S. Tsirkin     }
1135315a1350SMichael S. Tsirkin }
1136315a1350SMichael S. Tsirkin 
1137315a1350SMichael S. Tsirkin uint32_t pci_default_read_config(PCIDevice *d,
1138315a1350SMichael S. Tsirkin                                  uint32_t address, int len)
1139315a1350SMichael S. Tsirkin {
1140315a1350SMichael S. Tsirkin     uint32_t val = 0;
1141315a1350SMichael S. Tsirkin 
1142315a1350SMichael S. Tsirkin     memcpy(&val, d->config + address, len);
1143315a1350SMichael S. Tsirkin     return le32_to_cpu(val);
1144315a1350SMichael S. Tsirkin }
1145315a1350SMichael S. Tsirkin 
1146315a1350SMichael S. Tsirkin void pci_default_write_config(PCIDevice *d, uint32_t addr, uint32_t val, int l)
1147315a1350SMichael S. Tsirkin {
1148315a1350SMichael S. Tsirkin     int i, was_irq_disabled = pci_irq_disabled(d);
1149315a1350SMichael S. Tsirkin 
1150315a1350SMichael S. Tsirkin     for (i = 0; i < l; val >>= 8, ++i) {
1151315a1350SMichael S. Tsirkin         uint8_t wmask = d->wmask[addr + i];
1152315a1350SMichael S. Tsirkin         uint8_t w1cmask = d->w1cmask[addr + i];
1153315a1350SMichael S. Tsirkin         assert(!(wmask & w1cmask));
1154315a1350SMichael S. Tsirkin         d->config[addr + i] = (d->config[addr + i] & ~wmask) | (val & wmask);
1155315a1350SMichael S. Tsirkin         d->config[addr + i] &= ~(val & w1cmask); /* W1C: Write 1 to Clear */
1156315a1350SMichael S. Tsirkin     }
1157315a1350SMichael S. Tsirkin     if (ranges_overlap(addr, l, PCI_BASE_ADDRESS_0, 24) ||
1158315a1350SMichael S. Tsirkin         ranges_overlap(addr, l, PCI_ROM_ADDRESS, 4) ||
1159315a1350SMichael S. Tsirkin         ranges_overlap(addr, l, PCI_ROM_ADDRESS1, 4) ||
1160315a1350SMichael S. Tsirkin         range_covers_byte(addr, l, PCI_COMMAND))
1161315a1350SMichael S. Tsirkin         pci_update_mappings(d);
1162315a1350SMichael S. Tsirkin 
1163315a1350SMichael S. Tsirkin     if (range_covers_byte(addr, l, PCI_COMMAND)) {
1164315a1350SMichael S. Tsirkin         pci_update_irq_disabled(d, was_irq_disabled);
1165315a1350SMichael S. Tsirkin         memory_region_set_enabled(&d->bus_master_enable_region,
1166315a1350SMichael S. Tsirkin                                   pci_get_word(d->config + PCI_COMMAND)
1167315a1350SMichael S. Tsirkin                                     & PCI_COMMAND_MASTER);
1168315a1350SMichael S. Tsirkin     }
1169315a1350SMichael S. Tsirkin 
1170315a1350SMichael S. Tsirkin     msi_write_config(d, addr, val, l);
1171315a1350SMichael S. Tsirkin     msix_write_config(d, addr, val, l);
1172315a1350SMichael S. Tsirkin }
1173315a1350SMichael S. Tsirkin 
1174315a1350SMichael S. Tsirkin /***********************************************************/
1175315a1350SMichael S. Tsirkin /* generic PCI irq support */
1176315a1350SMichael S. Tsirkin 
1177315a1350SMichael S. Tsirkin /* 0 <= irq_num <= 3. level must be 0 or 1 */
1178315a1350SMichael S. Tsirkin static void pci_set_irq(void *opaque, int irq_num, int level)
1179315a1350SMichael S. Tsirkin {
1180315a1350SMichael S. Tsirkin     PCIDevice *pci_dev = opaque;
1181315a1350SMichael S. Tsirkin     int change;
1182315a1350SMichael S. Tsirkin 
1183315a1350SMichael S. Tsirkin     change = level - pci_irq_state(pci_dev, irq_num);
1184315a1350SMichael S. Tsirkin     if (!change)
1185315a1350SMichael S. Tsirkin         return;
1186315a1350SMichael S. Tsirkin 
1187315a1350SMichael S. Tsirkin     pci_set_irq_state(pci_dev, irq_num, level);
1188315a1350SMichael S. Tsirkin     pci_update_irq_status(pci_dev);
1189315a1350SMichael S. Tsirkin     if (pci_irq_disabled(pci_dev))
1190315a1350SMichael S. Tsirkin         return;
1191315a1350SMichael S. Tsirkin     pci_change_irq_level(pci_dev, irq_num, change);
1192315a1350SMichael S. Tsirkin }
1193315a1350SMichael S. Tsirkin 
1194315a1350SMichael S. Tsirkin /* Special hooks used by device assignment */
1195315a1350SMichael S. Tsirkin void pci_bus_set_route_irq_fn(PCIBus *bus, pci_route_irq_fn route_intx_to_irq)
1196315a1350SMichael S. Tsirkin {
11970889464aSAlex Williamson     assert(pci_bus_is_root(bus));
1198315a1350SMichael S. Tsirkin     bus->route_intx_to_irq = route_intx_to_irq;
1199315a1350SMichael S. Tsirkin }
1200315a1350SMichael S. Tsirkin 
1201315a1350SMichael S. Tsirkin PCIINTxRoute pci_device_route_intx_to_irq(PCIDevice *dev, int pin)
1202315a1350SMichael S. Tsirkin {
1203315a1350SMichael S. Tsirkin     PCIBus *bus;
1204315a1350SMichael S. Tsirkin 
1205315a1350SMichael S. Tsirkin     do {
1206315a1350SMichael S. Tsirkin          bus = dev->bus;
1207315a1350SMichael S. Tsirkin          pin = bus->map_irq(dev, pin);
1208315a1350SMichael S. Tsirkin          dev = bus->parent_dev;
1209315a1350SMichael S. Tsirkin     } while (dev);
1210315a1350SMichael S. Tsirkin 
1211315a1350SMichael S. Tsirkin     if (!bus->route_intx_to_irq) {
1212312fd5f2SMarkus Armbruster         error_report("PCI: Bug - unimplemented PCI INTx routing (%s)",
1213315a1350SMichael S. Tsirkin                      object_get_typename(OBJECT(bus->qbus.parent)));
1214315a1350SMichael S. Tsirkin         return (PCIINTxRoute) { PCI_INTX_DISABLED, -1 };
1215315a1350SMichael S. Tsirkin     }
1216315a1350SMichael S. Tsirkin 
1217315a1350SMichael S. Tsirkin     return bus->route_intx_to_irq(bus->irq_opaque, pin);
1218315a1350SMichael S. Tsirkin }
1219315a1350SMichael S. Tsirkin 
1220315a1350SMichael S. Tsirkin bool pci_intx_route_changed(PCIINTxRoute *old, PCIINTxRoute *new)
1221315a1350SMichael S. Tsirkin {
1222315a1350SMichael S. Tsirkin     return old->mode != new->mode || old->irq != new->irq;
1223315a1350SMichael S. Tsirkin }
1224315a1350SMichael S. Tsirkin 
1225315a1350SMichael S. Tsirkin void pci_bus_fire_intx_routing_notifier(PCIBus *bus)
1226315a1350SMichael S. Tsirkin {
1227315a1350SMichael S. Tsirkin     PCIDevice *dev;
1228315a1350SMichael S. Tsirkin     PCIBus *sec;
1229315a1350SMichael S. Tsirkin     int i;
1230315a1350SMichael S. Tsirkin 
1231315a1350SMichael S. Tsirkin     for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
1232315a1350SMichael S. Tsirkin         dev = bus->devices[i];
1233315a1350SMichael S. Tsirkin         if (dev && dev->intx_routing_notifier) {
1234315a1350SMichael S. Tsirkin             dev->intx_routing_notifier(dev);
1235315a1350SMichael S. Tsirkin         }
1236e5368f0dSAlex Williamson     }
1237e5368f0dSAlex Williamson 
1238315a1350SMichael S. Tsirkin     QLIST_FOREACH(sec, &bus->child, sibling) {
1239315a1350SMichael S. Tsirkin         pci_bus_fire_intx_routing_notifier(sec);
1240315a1350SMichael S. Tsirkin     }
1241315a1350SMichael S. Tsirkin }
1242315a1350SMichael S. Tsirkin 
1243315a1350SMichael S. Tsirkin void pci_device_set_intx_routing_notifier(PCIDevice *dev,
1244315a1350SMichael S. Tsirkin                                           PCIINTxRoutingNotifier notifier)
1245315a1350SMichael S. Tsirkin {
1246315a1350SMichael S. Tsirkin     dev->intx_routing_notifier = notifier;
1247315a1350SMichael S. Tsirkin }
1248315a1350SMichael S. Tsirkin 
1249315a1350SMichael S. Tsirkin /*
1250315a1350SMichael S. Tsirkin  * PCI-to-PCI bridge specification
1251315a1350SMichael S. Tsirkin  * 9.1: Interrupt routing. Table 9-1
1252315a1350SMichael S. Tsirkin  *
1253315a1350SMichael S. Tsirkin  * the PCI Express Base Specification, Revision 2.1
1254315a1350SMichael S. Tsirkin  * 2.2.8.1: INTx interrutp signaling - Rules
1255315a1350SMichael S. Tsirkin  *          the Implementation Note
1256315a1350SMichael S. Tsirkin  *          Table 2-20
1257315a1350SMichael S. Tsirkin  */
1258315a1350SMichael S. Tsirkin /*
1259315a1350SMichael S. Tsirkin  * 0 <= pin <= 3 0 = INTA, 1 = INTB, 2 = INTC, 3 = INTD
1260315a1350SMichael S. Tsirkin  * 0-origin unlike PCI interrupt pin register.
1261315a1350SMichael S. Tsirkin  */
1262315a1350SMichael S. Tsirkin int pci_swizzle_map_irq_fn(PCIDevice *pci_dev, int pin)
1263315a1350SMichael S. Tsirkin {
1264315a1350SMichael S. Tsirkin     return (pin + PCI_SLOT(pci_dev->devfn)) % PCI_NUM_PINS;
1265315a1350SMichael S. Tsirkin }
1266315a1350SMichael S. Tsirkin 
1267315a1350SMichael S. Tsirkin /***********************************************************/
1268315a1350SMichael S. Tsirkin /* monitor info on PCI */
1269315a1350SMichael S. Tsirkin 
1270315a1350SMichael S. Tsirkin typedef struct {
1271315a1350SMichael S. Tsirkin     uint16_t class;
1272315a1350SMichael S. Tsirkin     const char *desc;
1273315a1350SMichael S. Tsirkin     const char *fw_name;
1274315a1350SMichael S. Tsirkin     uint16_t fw_ign_bits;
1275315a1350SMichael S. Tsirkin } pci_class_desc;
1276315a1350SMichael S. Tsirkin 
1277315a1350SMichael S. Tsirkin static const pci_class_desc pci_class_descriptions[] =
1278315a1350SMichael S. Tsirkin {
1279315a1350SMichael S. Tsirkin     { 0x0001, "VGA controller", "display"},
1280315a1350SMichael S. Tsirkin     { 0x0100, "SCSI controller", "scsi"},
1281315a1350SMichael S. Tsirkin     { 0x0101, "IDE controller", "ide"},
1282315a1350SMichael S. Tsirkin     { 0x0102, "Floppy controller", "fdc"},
1283315a1350SMichael S. Tsirkin     { 0x0103, "IPI controller", "ipi"},
1284315a1350SMichael S. Tsirkin     { 0x0104, "RAID controller", "raid"},
1285315a1350SMichael S. Tsirkin     { 0x0106, "SATA controller"},
1286315a1350SMichael S. Tsirkin     { 0x0107, "SAS controller"},
1287315a1350SMichael S. Tsirkin     { 0x0180, "Storage controller"},
1288315a1350SMichael S. Tsirkin     { 0x0200, "Ethernet controller", "ethernet"},
1289315a1350SMichael S. Tsirkin     { 0x0201, "Token Ring controller", "token-ring"},
1290315a1350SMichael S. Tsirkin     { 0x0202, "FDDI controller", "fddi"},
1291315a1350SMichael S. Tsirkin     { 0x0203, "ATM controller", "atm"},
1292315a1350SMichael S. Tsirkin     { 0x0280, "Network controller"},
1293315a1350SMichael S. Tsirkin     { 0x0300, "VGA controller", "display", 0x00ff},
1294315a1350SMichael S. Tsirkin     { 0x0301, "XGA controller"},
1295315a1350SMichael S. Tsirkin     { 0x0302, "3D controller"},
1296315a1350SMichael S. Tsirkin     { 0x0380, "Display controller"},
1297315a1350SMichael S. Tsirkin     { 0x0400, "Video controller", "video"},
1298315a1350SMichael S. Tsirkin     { 0x0401, "Audio controller", "sound"},
1299315a1350SMichael S. Tsirkin     { 0x0402, "Phone"},
1300315a1350SMichael S. Tsirkin     { 0x0403, "Audio controller", "sound"},
1301315a1350SMichael S. Tsirkin     { 0x0480, "Multimedia controller"},
1302315a1350SMichael S. Tsirkin     { 0x0500, "RAM controller", "memory"},
1303315a1350SMichael S. Tsirkin     { 0x0501, "Flash controller", "flash"},
1304315a1350SMichael S. Tsirkin     { 0x0580, "Memory controller"},
1305315a1350SMichael S. Tsirkin     { 0x0600, "Host bridge", "host"},
1306315a1350SMichael S. Tsirkin     { 0x0601, "ISA bridge", "isa"},
1307315a1350SMichael S. Tsirkin     { 0x0602, "EISA bridge", "eisa"},
1308315a1350SMichael S. Tsirkin     { 0x0603, "MC bridge", "mca"},
1309315a1350SMichael S. Tsirkin     { 0x0604, "PCI bridge", "pci"},
1310315a1350SMichael S. Tsirkin     { 0x0605, "PCMCIA bridge", "pcmcia"},
1311315a1350SMichael S. Tsirkin     { 0x0606, "NUBUS bridge", "nubus"},
1312315a1350SMichael S. Tsirkin     { 0x0607, "CARDBUS bridge", "cardbus"},
1313315a1350SMichael S. Tsirkin     { 0x0608, "RACEWAY bridge"},
1314315a1350SMichael S. Tsirkin     { 0x0680, "Bridge"},
1315315a1350SMichael S. Tsirkin     { 0x0700, "Serial port", "serial"},
1316315a1350SMichael S. Tsirkin     { 0x0701, "Parallel port", "parallel"},
1317315a1350SMichael S. Tsirkin     { 0x0800, "Interrupt controller", "interrupt-controller"},
1318315a1350SMichael S. Tsirkin     { 0x0801, "DMA controller", "dma-controller"},
1319315a1350SMichael S. Tsirkin     { 0x0802, "Timer", "timer"},
1320315a1350SMichael S. Tsirkin     { 0x0803, "RTC", "rtc"},
1321315a1350SMichael S. Tsirkin     { 0x0900, "Keyboard", "keyboard"},
1322315a1350SMichael S. Tsirkin     { 0x0901, "Pen", "pen"},
1323315a1350SMichael S. Tsirkin     { 0x0902, "Mouse", "mouse"},
1324315a1350SMichael S. Tsirkin     { 0x0A00, "Dock station", "dock", 0x00ff},
1325315a1350SMichael S. Tsirkin     { 0x0B00, "i386 cpu", "cpu", 0x00ff},
1326315a1350SMichael S. Tsirkin     { 0x0c00, "Fireware contorller", "fireware"},
1327315a1350SMichael S. Tsirkin     { 0x0c01, "Access bus controller", "access-bus"},
1328315a1350SMichael S. Tsirkin     { 0x0c02, "SSA controller", "ssa"},
1329315a1350SMichael S. Tsirkin     { 0x0c03, "USB controller", "usb"},
1330315a1350SMichael S. Tsirkin     { 0x0c04, "Fibre channel controller", "fibre-channel"},
1331315a1350SMichael S. Tsirkin     { 0x0c05, "SMBus"},
1332315a1350SMichael S. Tsirkin     { 0, NULL}
1333315a1350SMichael S. Tsirkin };
1334315a1350SMichael S. Tsirkin 
1335315a1350SMichael S. Tsirkin static void pci_for_each_device_under_bus(PCIBus *bus,
1336315a1350SMichael S. Tsirkin                                           void (*fn)(PCIBus *b, PCIDevice *d,
1337315a1350SMichael S. Tsirkin                                                      void *opaque),
1338315a1350SMichael S. Tsirkin                                           void *opaque)
1339315a1350SMichael S. Tsirkin {
1340315a1350SMichael S. Tsirkin     PCIDevice *d;
1341315a1350SMichael S. Tsirkin     int devfn;
1342315a1350SMichael S. Tsirkin 
1343315a1350SMichael S. Tsirkin     for(devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) {
1344315a1350SMichael S. Tsirkin         d = bus->devices[devfn];
1345315a1350SMichael S. Tsirkin         if (d) {
1346315a1350SMichael S. Tsirkin             fn(bus, d, opaque);
1347315a1350SMichael S. Tsirkin         }
1348315a1350SMichael S. Tsirkin     }
1349315a1350SMichael S. Tsirkin }
1350315a1350SMichael S. Tsirkin 
1351315a1350SMichael S. Tsirkin void pci_for_each_device(PCIBus *bus, int bus_num,
1352315a1350SMichael S. Tsirkin                          void (*fn)(PCIBus *b, PCIDevice *d, void *opaque),
1353315a1350SMichael S. Tsirkin                          void *opaque)
1354315a1350SMichael S. Tsirkin {
1355315a1350SMichael S. Tsirkin     bus = pci_find_bus_nr(bus, bus_num);
1356315a1350SMichael S. Tsirkin 
1357315a1350SMichael S. Tsirkin     if (bus) {
1358315a1350SMichael S. Tsirkin         pci_for_each_device_under_bus(bus, fn, opaque);
1359315a1350SMichael S. Tsirkin     }
1360315a1350SMichael S. Tsirkin }
1361315a1350SMichael S. Tsirkin 
1362315a1350SMichael S. Tsirkin static const pci_class_desc *get_class_desc(int class)
1363315a1350SMichael S. Tsirkin {
1364315a1350SMichael S. Tsirkin     const pci_class_desc *desc;
1365315a1350SMichael S. Tsirkin 
1366315a1350SMichael S. Tsirkin     desc = pci_class_descriptions;
1367315a1350SMichael S. Tsirkin     while (desc->desc && class != desc->class) {
1368315a1350SMichael S. Tsirkin         desc++;
1369315a1350SMichael S. Tsirkin     }
1370315a1350SMichael S. Tsirkin 
1371315a1350SMichael S. Tsirkin     return desc;
1372315a1350SMichael S. Tsirkin }
1373315a1350SMichael S. Tsirkin 
1374315a1350SMichael S. Tsirkin static PciDeviceInfoList *qmp_query_pci_devices(PCIBus *bus, int bus_num);
1375315a1350SMichael S. Tsirkin 
1376315a1350SMichael S. Tsirkin static PciMemoryRegionList *qmp_query_pci_regions(const PCIDevice *dev)
1377315a1350SMichael S. Tsirkin {
1378315a1350SMichael S. Tsirkin     PciMemoryRegionList *head = NULL, *cur_item = NULL;
1379315a1350SMichael S. Tsirkin     int i;
1380315a1350SMichael S. Tsirkin 
1381315a1350SMichael S. Tsirkin     for (i = 0; i < PCI_NUM_REGIONS; i++) {
1382315a1350SMichael S. Tsirkin         const PCIIORegion *r = &dev->io_regions[i];
1383315a1350SMichael S. Tsirkin         PciMemoryRegionList *region;
1384315a1350SMichael S. Tsirkin 
1385315a1350SMichael S. Tsirkin         if (!r->size) {
1386315a1350SMichael S. Tsirkin             continue;
1387315a1350SMichael S. Tsirkin         }
1388315a1350SMichael S. Tsirkin 
1389315a1350SMichael S. Tsirkin         region = g_malloc0(sizeof(*region));
1390315a1350SMichael S. Tsirkin         region->value = g_malloc0(sizeof(*region->value));
1391315a1350SMichael S. Tsirkin 
1392315a1350SMichael S. Tsirkin         if (r->type & PCI_BASE_ADDRESS_SPACE_IO) {
1393315a1350SMichael S. Tsirkin             region->value->type = g_strdup("io");
1394315a1350SMichael S. Tsirkin         } else {
1395315a1350SMichael S. Tsirkin             region->value->type = g_strdup("memory");
1396315a1350SMichael S. Tsirkin             region->value->has_prefetch = true;
1397315a1350SMichael S. Tsirkin             region->value->prefetch = !!(r->type & PCI_BASE_ADDRESS_MEM_PREFETCH);
1398315a1350SMichael S. Tsirkin             region->value->has_mem_type_64 = true;
1399315a1350SMichael S. Tsirkin             region->value->mem_type_64 = !!(r->type & PCI_BASE_ADDRESS_MEM_TYPE_64);
1400315a1350SMichael S. Tsirkin         }
1401315a1350SMichael S. Tsirkin 
1402315a1350SMichael S. Tsirkin         region->value->bar = i;
1403315a1350SMichael S. Tsirkin         region->value->address = r->addr;
1404315a1350SMichael S. Tsirkin         region->value->size = r->size;
1405315a1350SMichael S. Tsirkin 
1406315a1350SMichael S. Tsirkin         /* XXX: waiting for the qapi to support GSList */
1407315a1350SMichael S. Tsirkin         if (!cur_item) {
1408315a1350SMichael S. Tsirkin             head = cur_item = region;
1409315a1350SMichael S. Tsirkin         } else {
1410315a1350SMichael S. Tsirkin             cur_item->next = region;
1411315a1350SMichael S. Tsirkin             cur_item = region;
1412315a1350SMichael S. Tsirkin         }
1413315a1350SMichael S. Tsirkin     }
1414315a1350SMichael S. Tsirkin 
1415315a1350SMichael S. Tsirkin     return head;
1416315a1350SMichael S. Tsirkin }
1417315a1350SMichael S. Tsirkin 
1418315a1350SMichael S. Tsirkin static PciBridgeInfo *qmp_query_pci_bridge(PCIDevice *dev, PCIBus *bus,
1419315a1350SMichael S. Tsirkin                                            int bus_num)
1420315a1350SMichael S. Tsirkin {
1421315a1350SMichael S. Tsirkin     PciBridgeInfo *info;
1422315a1350SMichael S. Tsirkin 
1423315a1350SMichael S. Tsirkin     info = g_malloc0(sizeof(*info));
1424315a1350SMichael S. Tsirkin 
1425315a1350SMichael S. Tsirkin     info->bus.number = dev->config[PCI_PRIMARY_BUS];
1426315a1350SMichael S. Tsirkin     info->bus.secondary = dev->config[PCI_SECONDARY_BUS];
1427315a1350SMichael S. Tsirkin     info->bus.subordinate = dev->config[PCI_SUBORDINATE_BUS];
1428315a1350SMichael S. Tsirkin 
1429315a1350SMichael S. Tsirkin     info->bus.io_range = g_malloc0(sizeof(*info->bus.io_range));
1430315a1350SMichael S. Tsirkin     info->bus.io_range->base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_IO);
1431315a1350SMichael S. Tsirkin     info->bus.io_range->limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_IO);
1432315a1350SMichael S. Tsirkin 
1433315a1350SMichael S. Tsirkin     info->bus.memory_range = g_malloc0(sizeof(*info->bus.memory_range));
1434315a1350SMichael S. Tsirkin     info->bus.memory_range->base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_MEMORY);
1435315a1350SMichael S. Tsirkin     info->bus.memory_range->limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_MEMORY);
1436315a1350SMichael S. Tsirkin 
1437315a1350SMichael S. Tsirkin     info->bus.prefetchable_range = g_malloc0(sizeof(*info->bus.prefetchable_range));
1438315a1350SMichael S. Tsirkin     info->bus.prefetchable_range->base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
1439315a1350SMichael S. Tsirkin     info->bus.prefetchable_range->limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
1440315a1350SMichael S. Tsirkin 
1441315a1350SMichael S. Tsirkin     if (dev->config[PCI_SECONDARY_BUS] != 0) {
1442315a1350SMichael S. Tsirkin         PCIBus *child_bus = pci_find_bus_nr(bus, dev->config[PCI_SECONDARY_BUS]);
1443315a1350SMichael S. Tsirkin         if (child_bus) {
1444315a1350SMichael S. Tsirkin             info->has_devices = true;
1445315a1350SMichael S. Tsirkin             info->devices = qmp_query_pci_devices(child_bus, dev->config[PCI_SECONDARY_BUS]);
1446315a1350SMichael S. Tsirkin         }
1447315a1350SMichael S. Tsirkin     }
1448315a1350SMichael S. Tsirkin 
1449315a1350SMichael S. Tsirkin     return info;
1450315a1350SMichael S. Tsirkin }
1451315a1350SMichael S. Tsirkin 
1452315a1350SMichael S. Tsirkin static PciDeviceInfo *qmp_query_pci_device(PCIDevice *dev, PCIBus *bus,
1453315a1350SMichael S. Tsirkin                                            int bus_num)
1454315a1350SMichael S. Tsirkin {
1455315a1350SMichael S. Tsirkin     const pci_class_desc *desc;
1456315a1350SMichael S. Tsirkin     PciDeviceInfo *info;
1457315a1350SMichael S. Tsirkin     uint8_t type;
1458315a1350SMichael S. Tsirkin     int class;
1459315a1350SMichael S. Tsirkin 
1460315a1350SMichael S. Tsirkin     info = g_malloc0(sizeof(*info));
1461315a1350SMichael S. Tsirkin     info->bus = bus_num;
1462315a1350SMichael S. Tsirkin     info->slot = PCI_SLOT(dev->devfn);
1463315a1350SMichael S. Tsirkin     info->function = PCI_FUNC(dev->devfn);
1464315a1350SMichael S. Tsirkin 
1465315a1350SMichael S. Tsirkin     class = pci_get_word(dev->config + PCI_CLASS_DEVICE);
1466315a1350SMichael S. Tsirkin     info->class_info.class = class;
1467315a1350SMichael S. Tsirkin     desc = get_class_desc(class);
1468315a1350SMichael S. Tsirkin     if (desc->desc) {
1469315a1350SMichael S. Tsirkin         info->class_info.has_desc = true;
1470315a1350SMichael S. Tsirkin         info->class_info.desc = g_strdup(desc->desc);
1471315a1350SMichael S. Tsirkin     }
1472315a1350SMichael S. Tsirkin 
1473315a1350SMichael S. Tsirkin     info->id.vendor = pci_get_word(dev->config + PCI_VENDOR_ID);
1474315a1350SMichael S. Tsirkin     info->id.device = pci_get_word(dev->config + PCI_DEVICE_ID);
1475315a1350SMichael S. Tsirkin     info->regions = qmp_query_pci_regions(dev);
1476315a1350SMichael S. Tsirkin     info->qdev_id = g_strdup(dev->qdev.id ? dev->qdev.id : "");
1477315a1350SMichael S. Tsirkin 
1478315a1350SMichael S. Tsirkin     if (dev->config[PCI_INTERRUPT_PIN] != 0) {
1479315a1350SMichael S. Tsirkin         info->has_irq = true;
1480315a1350SMichael S. Tsirkin         info->irq = dev->config[PCI_INTERRUPT_LINE];
1481315a1350SMichael S. Tsirkin     }
1482315a1350SMichael S. Tsirkin 
1483315a1350SMichael S. Tsirkin     type = dev->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION;
1484315a1350SMichael S. Tsirkin     if (type == PCI_HEADER_TYPE_BRIDGE) {
1485315a1350SMichael S. Tsirkin         info->has_pci_bridge = true;
1486315a1350SMichael S. Tsirkin         info->pci_bridge = qmp_query_pci_bridge(dev, bus, bus_num);
1487315a1350SMichael S. Tsirkin     }
1488315a1350SMichael S. Tsirkin 
1489315a1350SMichael S. Tsirkin     return info;
1490315a1350SMichael S. Tsirkin }
1491315a1350SMichael S. Tsirkin 
1492315a1350SMichael S. Tsirkin static PciDeviceInfoList *qmp_query_pci_devices(PCIBus *bus, int bus_num)
1493315a1350SMichael S. Tsirkin {
1494315a1350SMichael S. Tsirkin     PciDeviceInfoList *info, *head = NULL, *cur_item = NULL;
1495315a1350SMichael S. Tsirkin     PCIDevice *dev;
1496315a1350SMichael S. Tsirkin     int devfn;
1497315a1350SMichael S. Tsirkin 
1498315a1350SMichael S. Tsirkin     for (devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) {
1499315a1350SMichael S. Tsirkin         dev = bus->devices[devfn];
1500315a1350SMichael S. Tsirkin         if (dev) {
1501315a1350SMichael S. Tsirkin             info = g_malloc0(sizeof(*info));
1502315a1350SMichael S. Tsirkin             info->value = qmp_query_pci_device(dev, bus, bus_num);
1503315a1350SMichael S. Tsirkin 
1504315a1350SMichael S. Tsirkin             /* XXX: waiting for the qapi to support GSList */
1505315a1350SMichael S. Tsirkin             if (!cur_item) {
1506315a1350SMichael S. Tsirkin                 head = cur_item = info;
1507315a1350SMichael S. Tsirkin             } else {
1508315a1350SMichael S. Tsirkin                 cur_item->next = info;
1509315a1350SMichael S. Tsirkin                 cur_item = info;
1510315a1350SMichael S. Tsirkin             }
1511315a1350SMichael S. Tsirkin         }
1512315a1350SMichael S. Tsirkin     }
1513315a1350SMichael S. Tsirkin 
1514315a1350SMichael S. Tsirkin     return head;
1515315a1350SMichael S. Tsirkin }
1516315a1350SMichael S. Tsirkin 
1517315a1350SMichael S. Tsirkin static PciInfo *qmp_query_pci_bus(PCIBus *bus, int bus_num)
1518315a1350SMichael S. Tsirkin {
1519315a1350SMichael S. Tsirkin     PciInfo *info = NULL;
1520315a1350SMichael S. Tsirkin 
1521315a1350SMichael S. Tsirkin     bus = pci_find_bus_nr(bus, bus_num);
1522315a1350SMichael S. Tsirkin     if (bus) {
1523315a1350SMichael S. Tsirkin         info = g_malloc0(sizeof(*info));
1524315a1350SMichael S. Tsirkin         info->bus = bus_num;
1525315a1350SMichael S. Tsirkin         info->devices = qmp_query_pci_devices(bus, bus_num);
1526315a1350SMichael S. Tsirkin     }
1527315a1350SMichael S. Tsirkin 
1528315a1350SMichael S. Tsirkin     return info;
1529315a1350SMichael S. Tsirkin }
1530315a1350SMichael S. Tsirkin 
1531315a1350SMichael S. Tsirkin PciInfoList *qmp_query_pci(Error **errp)
1532315a1350SMichael S. Tsirkin {
1533315a1350SMichael S. Tsirkin     PciInfoList *info, *head = NULL, *cur_item = NULL;
1534315a1350SMichael S. Tsirkin     struct PCIHostBus *host;
1535315a1350SMichael S. Tsirkin 
1536315a1350SMichael S. Tsirkin     QLIST_FOREACH(host, &host_buses, next) {
1537315a1350SMichael S. Tsirkin         info = g_malloc0(sizeof(*info));
1538315a1350SMichael S. Tsirkin         info->value = qmp_query_pci_bus(host->bus, 0);
1539315a1350SMichael S. Tsirkin 
1540315a1350SMichael S. Tsirkin         /* XXX: waiting for the qapi to support GSList */
1541315a1350SMichael S. Tsirkin         if (!cur_item) {
1542315a1350SMichael S. Tsirkin             head = cur_item = info;
1543315a1350SMichael S. Tsirkin         } else {
1544315a1350SMichael S. Tsirkin             cur_item->next = info;
1545315a1350SMichael S. Tsirkin             cur_item = info;
1546315a1350SMichael S. Tsirkin         }
1547315a1350SMichael S. Tsirkin     }
1548315a1350SMichael S. Tsirkin 
1549315a1350SMichael S. Tsirkin     return head;
1550315a1350SMichael S. Tsirkin }
1551315a1350SMichael S. Tsirkin 
1552315a1350SMichael S. Tsirkin static const char * const pci_nic_models[] = {
1553315a1350SMichael S. Tsirkin     "ne2k_pci",
1554315a1350SMichael S. Tsirkin     "i82551",
1555315a1350SMichael S. Tsirkin     "i82557b",
1556315a1350SMichael S. Tsirkin     "i82559er",
1557315a1350SMichael S. Tsirkin     "rtl8139",
1558315a1350SMichael S. Tsirkin     "e1000",
1559315a1350SMichael S. Tsirkin     "pcnet",
1560315a1350SMichael S. Tsirkin     "virtio",
1561315a1350SMichael S. Tsirkin     NULL
1562315a1350SMichael S. Tsirkin };
1563315a1350SMichael S. Tsirkin 
1564315a1350SMichael S. Tsirkin static const char * const pci_nic_names[] = {
1565315a1350SMichael S. Tsirkin     "ne2k_pci",
1566315a1350SMichael S. Tsirkin     "i82551",
1567315a1350SMichael S. Tsirkin     "i82557b",
1568315a1350SMichael S. Tsirkin     "i82559er",
1569315a1350SMichael S. Tsirkin     "rtl8139",
1570315a1350SMichael S. Tsirkin     "e1000",
1571315a1350SMichael S. Tsirkin     "pcnet",
1572315a1350SMichael S. Tsirkin     "virtio-net-pci",
1573315a1350SMichael S. Tsirkin     NULL
1574315a1350SMichael S. Tsirkin };
1575315a1350SMichael S. Tsirkin 
1576315a1350SMichael S. Tsirkin /* Initialize a PCI NIC.  */
1577315a1350SMichael S. Tsirkin /* FIXME callers should check for failure, but don't */
1578315a1350SMichael S. Tsirkin PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model,
1579315a1350SMichael S. Tsirkin                         const char *default_devaddr)
1580315a1350SMichael S. Tsirkin {
1581315a1350SMichael S. Tsirkin     const char *devaddr = nd->devaddr ? nd->devaddr : default_devaddr;
1582315a1350SMichael S. Tsirkin     PCIBus *bus;
1583315a1350SMichael S. Tsirkin     int devfn;
1584315a1350SMichael S. Tsirkin     PCIDevice *pci_dev;
1585315a1350SMichael S. Tsirkin     DeviceState *dev;
1586315a1350SMichael S. Tsirkin     int i;
1587315a1350SMichael S. Tsirkin 
1588315a1350SMichael S. Tsirkin     i = qemu_find_nic_model(nd, pci_nic_models, default_model);
1589315a1350SMichael S. Tsirkin     if (i < 0)
1590315a1350SMichael S. Tsirkin         return NULL;
1591315a1350SMichael S. Tsirkin 
1592*85c6e4faSDavid Gibson     bus = pci_get_bus_devfn(&devfn, pci_find_primary_bus(), devaddr);
1593315a1350SMichael S. Tsirkin     if (!bus) {
1594315a1350SMichael S. Tsirkin         error_report("Invalid PCI device address %s for device %s",
1595315a1350SMichael S. Tsirkin                      devaddr, pci_nic_names[i]);
1596315a1350SMichael S. Tsirkin         return NULL;
1597315a1350SMichael S. Tsirkin     }
1598315a1350SMichael S. Tsirkin 
1599315a1350SMichael S. Tsirkin     pci_dev = pci_create(bus, devfn, pci_nic_names[i]);
1600315a1350SMichael S. Tsirkin     dev = &pci_dev->qdev;
1601315a1350SMichael S. Tsirkin     qdev_set_nic_properties(dev, nd);
1602315a1350SMichael S. Tsirkin     if (qdev_init(dev) < 0)
1603315a1350SMichael S. Tsirkin         return NULL;
1604315a1350SMichael S. Tsirkin     return pci_dev;
1605315a1350SMichael S. Tsirkin }
1606315a1350SMichael S. Tsirkin 
1607315a1350SMichael S. Tsirkin PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model,
1608315a1350SMichael S. Tsirkin                                const char *default_devaddr)
1609315a1350SMichael S. Tsirkin {
1610315a1350SMichael S. Tsirkin     PCIDevice *res;
1611315a1350SMichael S. Tsirkin 
1612315a1350SMichael S. Tsirkin     if (qemu_show_nic_models(nd->model, pci_nic_models))
1613315a1350SMichael S. Tsirkin         exit(0);
1614315a1350SMichael S. Tsirkin 
1615315a1350SMichael S. Tsirkin     res = pci_nic_init(nd, default_model, default_devaddr);
1616315a1350SMichael S. Tsirkin     if (!res)
1617315a1350SMichael S. Tsirkin         exit(1);
1618315a1350SMichael S. Tsirkin     return res;
1619315a1350SMichael S. Tsirkin }
1620315a1350SMichael S. Tsirkin 
1621315a1350SMichael S. Tsirkin PCIDevice *pci_vga_init(PCIBus *bus)
1622315a1350SMichael S. Tsirkin {
1623315a1350SMichael S. Tsirkin     switch (vga_interface_type) {
1624315a1350SMichael S. Tsirkin     case VGA_CIRRUS:
1625315a1350SMichael S. Tsirkin         return pci_create_simple(bus, -1, "cirrus-vga");
1626315a1350SMichael S. Tsirkin     case VGA_QXL:
1627315a1350SMichael S. Tsirkin         return pci_create_simple(bus, -1, "qxl-vga");
1628315a1350SMichael S. Tsirkin     case VGA_STD:
1629315a1350SMichael S. Tsirkin         return pci_create_simple(bus, -1, "VGA");
1630315a1350SMichael S. Tsirkin     case VGA_VMWARE:
1631315a1350SMichael S. Tsirkin         return pci_create_simple(bus, -1, "vmware-svga");
1632315a1350SMichael S. Tsirkin     case VGA_NONE:
1633315a1350SMichael S. Tsirkin     default: /* Other non-PCI types. Checking for unsupported types is already
1634315a1350SMichael S. Tsirkin                 done in vl.c. */
1635315a1350SMichael S. Tsirkin         return NULL;
1636315a1350SMichael S. Tsirkin     }
1637315a1350SMichael S. Tsirkin }
1638315a1350SMichael S. Tsirkin 
1639315a1350SMichael S. Tsirkin /* Whether a given bus number is in range of the secondary
1640315a1350SMichael S. Tsirkin  * bus of the given bridge device. */
1641315a1350SMichael S. Tsirkin static bool pci_secondary_bus_in_range(PCIDevice *dev, int bus_num)
1642315a1350SMichael S. Tsirkin {
1643315a1350SMichael S. Tsirkin     return !(pci_get_word(dev->config + PCI_BRIDGE_CONTROL) &
1644315a1350SMichael S. Tsirkin              PCI_BRIDGE_CTL_BUS_RESET) /* Don't walk the bus if it's reset. */ &&
1645315a1350SMichael S. Tsirkin         dev->config[PCI_SECONDARY_BUS] < bus_num &&
1646315a1350SMichael S. Tsirkin         bus_num <= dev->config[PCI_SUBORDINATE_BUS];
1647315a1350SMichael S. Tsirkin }
1648315a1350SMichael S. Tsirkin 
1649315a1350SMichael S. Tsirkin static PCIBus *pci_find_bus_nr(PCIBus *bus, int bus_num)
1650315a1350SMichael S. Tsirkin {
1651315a1350SMichael S. Tsirkin     PCIBus *sec;
1652315a1350SMichael S. Tsirkin 
1653315a1350SMichael S. Tsirkin     if (!bus) {
1654315a1350SMichael S. Tsirkin         return NULL;
1655315a1350SMichael S. Tsirkin     }
1656315a1350SMichael S. Tsirkin 
1657315a1350SMichael S. Tsirkin     if (pci_bus_num(bus) == bus_num) {
1658315a1350SMichael S. Tsirkin         return bus;
1659315a1350SMichael S. Tsirkin     }
1660315a1350SMichael S. Tsirkin 
1661315a1350SMichael S. Tsirkin     /* Consider all bus numbers in range for the host pci bridge. */
16620889464aSAlex Williamson     if (!pci_bus_is_root(bus) &&
1663315a1350SMichael S. Tsirkin         !pci_secondary_bus_in_range(bus->parent_dev, bus_num)) {
1664315a1350SMichael S. Tsirkin         return NULL;
1665315a1350SMichael S. Tsirkin     }
1666315a1350SMichael S. Tsirkin 
1667315a1350SMichael S. Tsirkin     /* try child bus */
1668315a1350SMichael S. Tsirkin     for (; bus; bus = sec) {
1669315a1350SMichael S. Tsirkin         QLIST_FOREACH(sec, &bus->child, sibling) {
16700889464aSAlex Williamson             assert(!pci_bus_is_root(sec));
1671315a1350SMichael S. Tsirkin             if (sec->parent_dev->config[PCI_SECONDARY_BUS] == bus_num) {
1672315a1350SMichael S. Tsirkin                 return sec;
1673315a1350SMichael S. Tsirkin             }
1674315a1350SMichael S. Tsirkin             if (pci_secondary_bus_in_range(sec->parent_dev, bus_num)) {
1675315a1350SMichael S. Tsirkin                 break;
1676315a1350SMichael S. Tsirkin             }
1677315a1350SMichael S. Tsirkin         }
1678315a1350SMichael S. Tsirkin     }
1679315a1350SMichael S. Tsirkin 
1680315a1350SMichael S. Tsirkin     return NULL;
1681315a1350SMichael S. Tsirkin }
1682315a1350SMichael S. Tsirkin 
1683315a1350SMichael S. Tsirkin PCIDevice *pci_find_device(PCIBus *bus, int bus_num, uint8_t devfn)
1684315a1350SMichael S. Tsirkin {
1685315a1350SMichael S. Tsirkin     bus = pci_find_bus_nr(bus, bus_num);
1686315a1350SMichael S. Tsirkin 
1687315a1350SMichael S. Tsirkin     if (!bus)
1688315a1350SMichael S. Tsirkin         return NULL;
1689315a1350SMichael S. Tsirkin 
1690315a1350SMichael S. Tsirkin     return bus->devices[devfn];
1691315a1350SMichael S. Tsirkin }
1692315a1350SMichael S. Tsirkin 
1693315a1350SMichael S. Tsirkin static int pci_qdev_init(DeviceState *qdev)
1694315a1350SMichael S. Tsirkin {
1695315a1350SMichael S. Tsirkin     PCIDevice *pci_dev = (PCIDevice *)qdev;
1696315a1350SMichael S. Tsirkin     PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev);
1697315a1350SMichael S. Tsirkin     PCIBus *bus;
1698315a1350SMichael S. Tsirkin     int rc;
1699315a1350SMichael S. Tsirkin     bool is_default_rom;
1700315a1350SMichael S. Tsirkin 
1701315a1350SMichael S. Tsirkin     /* initialize cap_present for pci_is_express() and pci_config_size() */
1702315a1350SMichael S. Tsirkin     if (pc->is_express) {
1703315a1350SMichael S. Tsirkin         pci_dev->cap_present |= QEMU_PCI_CAP_EXPRESS;
1704315a1350SMichael S. Tsirkin     }
1705315a1350SMichael S. Tsirkin 
1706fef7fbc9SAndreas Färber     bus = PCI_BUS(qdev_get_parent_bus(qdev));
1707315a1350SMichael S. Tsirkin     pci_dev = do_pci_register_device(pci_dev, bus,
1708315a1350SMichael S. Tsirkin                                      object_get_typename(OBJECT(qdev)),
1709315a1350SMichael S. Tsirkin                                      pci_dev->devfn);
1710315a1350SMichael S. Tsirkin     if (pci_dev == NULL)
1711315a1350SMichael S. Tsirkin         return -1;
1712315a1350SMichael S. Tsirkin     if (qdev->hotplugged && pc->no_hotplug) {
1713315a1350SMichael S. Tsirkin         qerror_report(QERR_DEVICE_NO_HOTPLUG, object_get_typename(OBJECT(pci_dev)));
1714315a1350SMichael S. Tsirkin         do_pci_unregister_device(pci_dev);
1715315a1350SMichael S. Tsirkin         return -1;
1716315a1350SMichael S. Tsirkin     }
1717315a1350SMichael S. Tsirkin     if (pc->init) {
1718315a1350SMichael S. Tsirkin         rc = pc->init(pci_dev);
1719315a1350SMichael S. Tsirkin         if (rc != 0) {
1720315a1350SMichael S. Tsirkin             do_pci_unregister_device(pci_dev);
1721315a1350SMichael S. Tsirkin             return rc;
1722315a1350SMichael S. Tsirkin         }
1723315a1350SMichael S. Tsirkin     }
1724315a1350SMichael S. Tsirkin 
1725315a1350SMichael S. Tsirkin     /* rom loading */
1726315a1350SMichael S. Tsirkin     is_default_rom = false;
1727315a1350SMichael S. Tsirkin     if (pci_dev->romfile == NULL && pc->romfile != NULL) {
1728315a1350SMichael S. Tsirkin         pci_dev->romfile = g_strdup(pc->romfile);
1729315a1350SMichael S. Tsirkin         is_default_rom = true;
1730315a1350SMichael S. Tsirkin     }
1731315a1350SMichael S. Tsirkin     pci_add_option_rom(pci_dev, is_default_rom);
1732315a1350SMichael S. Tsirkin 
1733315a1350SMichael S. Tsirkin     if (bus->hotplug) {
1734315a1350SMichael S. Tsirkin         /* Let buses differentiate between hotplug and when device is
1735315a1350SMichael S. Tsirkin          * enabled during qemu machine creation. */
1736315a1350SMichael S. Tsirkin         rc = bus->hotplug(bus->hotplug_qdev, pci_dev,
1737315a1350SMichael S. Tsirkin                           qdev->hotplugged ? PCI_HOTPLUG_ENABLED:
1738315a1350SMichael S. Tsirkin                           PCI_COLDPLUG_ENABLED);
1739315a1350SMichael S. Tsirkin         if (rc != 0) {
1740315a1350SMichael S. Tsirkin             int r = pci_unregister_device(&pci_dev->qdev);
1741315a1350SMichael S. Tsirkin             assert(!r);
1742315a1350SMichael S. Tsirkin             return rc;
1743315a1350SMichael S. Tsirkin         }
1744315a1350SMichael S. Tsirkin     }
1745315a1350SMichael S. Tsirkin     return 0;
1746315a1350SMichael S. Tsirkin }
1747315a1350SMichael S. Tsirkin 
1748315a1350SMichael S. Tsirkin static int pci_unplug_device(DeviceState *qdev)
1749315a1350SMichael S. Tsirkin {
1750315a1350SMichael S. Tsirkin     PCIDevice *dev = PCI_DEVICE(qdev);
1751315a1350SMichael S. Tsirkin     PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(dev);
1752315a1350SMichael S. Tsirkin 
1753315a1350SMichael S. Tsirkin     if (pc->no_hotplug) {
1754315a1350SMichael S. Tsirkin         qerror_report(QERR_DEVICE_NO_HOTPLUG, object_get_typename(OBJECT(dev)));
1755315a1350SMichael S. Tsirkin         return -1;
1756315a1350SMichael S. Tsirkin     }
1757315a1350SMichael S. Tsirkin     return dev->bus->hotplug(dev->bus->hotplug_qdev, dev,
1758315a1350SMichael S. Tsirkin                              PCI_HOTPLUG_DISABLED);
1759315a1350SMichael S. Tsirkin }
1760315a1350SMichael S. Tsirkin 
1761315a1350SMichael S. Tsirkin PCIDevice *pci_create_multifunction(PCIBus *bus, int devfn, bool multifunction,
1762315a1350SMichael S. Tsirkin                                     const char *name)
1763315a1350SMichael S. Tsirkin {
1764315a1350SMichael S. Tsirkin     DeviceState *dev;
1765315a1350SMichael S. Tsirkin 
1766315a1350SMichael S. Tsirkin     dev = qdev_create(&bus->qbus, name);
1767315a1350SMichael S. Tsirkin     qdev_prop_set_int32(dev, "addr", devfn);
1768315a1350SMichael S. Tsirkin     qdev_prop_set_bit(dev, "multifunction", multifunction);
1769315a1350SMichael S. Tsirkin     return PCI_DEVICE(dev);
1770315a1350SMichael S. Tsirkin }
1771315a1350SMichael S. Tsirkin 
1772315a1350SMichael S. Tsirkin PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn,
1773315a1350SMichael S. Tsirkin                                            bool multifunction,
1774315a1350SMichael S. Tsirkin                                            const char *name)
1775315a1350SMichael S. Tsirkin {
1776315a1350SMichael S. Tsirkin     PCIDevice *dev = pci_create_multifunction(bus, devfn, multifunction, name);
1777315a1350SMichael S. Tsirkin     qdev_init_nofail(&dev->qdev);
1778315a1350SMichael S. Tsirkin     return dev;
1779315a1350SMichael S. Tsirkin }
1780315a1350SMichael S. Tsirkin 
1781315a1350SMichael S. Tsirkin PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name)
1782315a1350SMichael S. Tsirkin {
1783315a1350SMichael S. Tsirkin     return pci_create_multifunction(bus, devfn, false, name);
1784315a1350SMichael S. Tsirkin }
1785315a1350SMichael S. Tsirkin 
1786315a1350SMichael S. Tsirkin PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name)
1787315a1350SMichael S. Tsirkin {
1788315a1350SMichael S. Tsirkin     return pci_create_simple_multifunction(bus, devfn, false, name);
1789315a1350SMichael S. Tsirkin }
1790315a1350SMichael S. Tsirkin 
1791315a1350SMichael S. Tsirkin static uint8_t pci_find_space(PCIDevice *pdev, uint8_t size)
1792315a1350SMichael S. Tsirkin {
1793315a1350SMichael S. Tsirkin     int offset = PCI_CONFIG_HEADER_SIZE;
1794315a1350SMichael S. Tsirkin     int i;
1795315a1350SMichael S. Tsirkin     for (i = PCI_CONFIG_HEADER_SIZE; i < PCI_CONFIG_SPACE_SIZE; ++i) {
1796315a1350SMichael S. Tsirkin         if (pdev->used[i])
1797315a1350SMichael S. Tsirkin             offset = i + 1;
1798315a1350SMichael S. Tsirkin         else if (i - offset + 1 == size)
1799315a1350SMichael S. Tsirkin             return offset;
1800315a1350SMichael S. Tsirkin     }
1801315a1350SMichael S. Tsirkin     return 0;
1802315a1350SMichael S. Tsirkin }
1803315a1350SMichael S. Tsirkin 
1804315a1350SMichael S. Tsirkin static uint8_t pci_find_capability_list(PCIDevice *pdev, uint8_t cap_id,
1805315a1350SMichael S. Tsirkin                                         uint8_t *prev_p)
1806315a1350SMichael S. Tsirkin {
1807315a1350SMichael S. Tsirkin     uint8_t next, prev;
1808315a1350SMichael S. Tsirkin 
1809315a1350SMichael S. Tsirkin     if (!(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST))
1810315a1350SMichael S. Tsirkin         return 0;
1811315a1350SMichael S. Tsirkin 
1812315a1350SMichael S. Tsirkin     for (prev = PCI_CAPABILITY_LIST; (next = pdev->config[prev]);
1813315a1350SMichael S. Tsirkin          prev = next + PCI_CAP_LIST_NEXT)
1814315a1350SMichael S. Tsirkin         if (pdev->config[next + PCI_CAP_LIST_ID] == cap_id)
1815315a1350SMichael S. Tsirkin             break;
1816315a1350SMichael S. Tsirkin 
1817315a1350SMichael S. Tsirkin     if (prev_p)
1818315a1350SMichael S. Tsirkin         *prev_p = prev;
1819315a1350SMichael S. Tsirkin     return next;
1820315a1350SMichael S. Tsirkin }
1821315a1350SMichael S. Tsirkin 
1822315a1350SMichael S. Tsirkin static uint8_t pci_find_capability_at_offset(PCIDevice *pdev, uint8_t offset)
1823315a1350SMichael S. Tsirkin {
1824315a1350SMichael S. Tsirkin     uint8_t next, prev, found = 0;
1825315a1350SMichael S. Tsirkin 
1826315a1350SMichael S. Tsirkin     if (!(pdev->used[offset])) {
1827315a1350SMichael S. Tsirkin         return 0;
1828315a1350SMichael S. Tsirkin     }
1829315a1350SMichael S. Tsirkin 
1830315a1350SMichael S. Tsirkin     assert(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST);
1831315a1350SMichael S. Tsirkin 
1832315a1350SMichael S. Tsirkin     for (prev = PCI_CAPABILITY_LIST; (next = pdev->config[prev]);
1833315a1350SMichael S. Tsirkin          prev = next + PCI_CAP_LIST_NEXT) {
1834315a1350SMichael S. Tsirkin         if (next <= offset && next > found) {
1835315a1350SMichael S. Tsirkin             found = next;
1836315a1350SMichael S. Tsirkin         }
1837315a1350SMichael S. Tsirkin     }
1838315a1350SMichael S. Tsirkin     return found;
1839315a1350SMichael S. Tsirkin }
1840315a1350SMichael S. Tsirkin 
1841315a1350SMichael S. Tsirkin /* Patch the PCI vendor and device ids in a PCI rom image if necessary.
1842315a1350SMichael S. Tsirkin    This is needed for an option rom which is used for more than one device. */
1843315a1350SMichael S. Tsirkin static void pci_patch_ids(PCIDevice *pdev, uint8_t *ptr, int size)
1844315a1350SMichael S. Tsirkin {
1845315a1350SMichael S. Tsirkin     uint16_t vendor_id;
1846315a1350SMichael S. Tsirkin     uint16_t device_id;
1847315a1350SMichael S. Tsirkin     uint16_t rom_vendor_id;
1848315a1350SMichael S. Tsirkin     uint16_t rom_device_id;
1849315a1350SMichael S. Tsirkin     uint16_t rom_magic;
1850315a1350SMichael S. Tsirkin     uint16_t pcir_offset;
1851315a1350SMichael S. Tsirkin     uint8_t checksum;
1852315a1350SMichael S. Tsirkin 
1853315a1350SMichael S. Tsirkin     /* Words in rom data are little endian (like in PCI configuration),
1854315a1350SMichael S. Tsirkin        so they can be read / written with pci_get_word / pci_set_word. */
1855315a1350SMichael S. Tsirkin 
1856315a1350SMichael S. Tsirkin     /* Only a valid rom will be patched. */
1857315a1350SMichael S. Tsirkin     rom_magic = pci_get_word(ptr);
1858315a1350SMichael S. Tsirkin     if (rom_magic != 0xaa55) {
1859315a1350SMichael S. Tsirkin         PCI_DPRINTF("Bad ROM magic %04x\n", rom_magic);
1860315a1350SMichael S. Tsirkin         return;
1861315a1350SMichael S. Tsirkin     }
1862315a1350SMichael S. Tsirkin     pcir_offset = pci_get_word(ptr + 0x18);
1863315a1350SMichael S. Tsirkin     if (pcir_offset + 8 >= size || memcmp(ptr + pcir_offset, "PCIR", 4)) {
1864315a1350SMichael S. Tsirkin         PCI_DPRINTF("Bad PCIR offset 0x%x or signature\n", pcir_offset);
1865315a1350SMichael S. Tsirkin         return;
1866315a1350SMichael S. Tsirkin     }
1867315a1350SMichael S. Tsirkin 
1868315a1350SMichael S. Tsirkin     vendor_id = pci_get_word(pdev->config + PCI_VENDOR_ID);
1869315a1350SMichael S. Tsirkin     device_id = pci_get_word(pdev->config + PCI_DEVICE_ID);
1870315a1350SMichael S. Tsirkin     rom_vendor_id = pci_get_word(ptr + pcir_offset + 4);
1871315a1350SMichael S. Tsirkin     rom_device_id = pci_get_word(ptr + pcir_offset + 6);
1872315a1350SMichael S. Tsirkin 
1873315a1350SMichael S. Tsirkin     PCI_DPRINTF("%s: ROM id %04x%04x / PCI id %04x%04x\n", pdev->romfile,
1874315a1350SMichael S. Tsirkin                 vendor_id, device_id, rom_vendor_id, rom_device_id);
1875315a1350SMichael S. Tsirkin 
1876315a1350SMichael S. Tsirkin     checksum = ptr[6];
1877315a1350SMichael S. Tsirkin 
1878315a1350SMichael S. Tsirkin     if (vendor_id != rom_vendor_id) {
1879315a1350SMichael S. Tsirkin         /* Patch vendor id and checksum (at offset 6 for etherboot roms). */
1880315a1350SMichael S. Tsirkin         checksum += (uint8_t)rom_vendor_id + (uint8_t)(rom_vendor_id >> 8);
1881315a1350SMichael S. Tsirkin         checksum -= (uint8_t)vendor_id + (uint8_t)(vendor_id >> 8);
1882315a1350SMichael S. Tsirkin         PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr[6], checksum);
1883315a1350SMichael S. Tsirkin         ptr[6] = checksum;
1884315a1350SMichael S. Tsirkin         pci_set_word(ptr + pcir_offset + 4, vendor_id);
1885315a1350SMichael S. Tsirkin     }
1886315a1350SMichael S. Tsirkin 
1887315a1350SMichael S. Tsirkin     if (device_id != rom_device_id) {
1888315a1350SMichael S. Tsirkin         /* Patch device id and checksum (at offset 6 for etherboot roms). */
1889315a1350SMichael S. Tsirkin         checksum += (uint8_t)rom_device_id + (uint8_t)(rom_device_id >> 8);
1890315a1350SMichael S. Tsirkin         checksum -= (uint8_t)device_id + (uint8_t)(device_id >> 8);
1891315a1350SMichael S. Tsirkin         PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr[6], checksum);
1892315a1350SMichael S. Tsirkin         ptr[6] = checksum;
1893315a1350SMichael S. Tsirkin         pci_set_word(ptr + pcir_offset + 6, device_id);
1894315a1350SMichael S. Tsirkin     }
1895315a1350SMichael S. Tsirkin }
1896315a1350SMichael S. Tsirkin 
1897315a1350SMichael S. Tsirkin /* Add an option rom for the device */
1898315a1350SMichael S. Tsirkin static int pci_add_option_rom(PCIDevice *pdev, bool is_default_rom)
1899315a1350SMichael S. Tsirkin {
1900315a1350SMichael S. Tsirkin     int size;
1901315a1350SMichael S. Tsirkin     char *path;
1902315a1350SMichael S. Tsirkin     void *ptr;
1903315a1350SMichael S. Tsirkin     char name[32];
1904315a1350SMichael S. Tsirkin     const VMStateDescription *vmsd;
1905315a1350SMichael S. Tsirkin 
1906315a1350SMichael S. Tsirkin     if (!pdev->romfile)
1907315a1350SMichael S. Tsirkin         return 0;
1908315a1350SMichael S. Tsirkin     if (strlen(pdev->romfile) == 0)
1909315a1350SMichael S. Tsirkin         return 0;
1910315a1350SMichael S. Tsirkin 
1911315a1350SMichael S. Tsirkin     if (!pdev->rom_bar) {
1912315a1350SMichael S. Tsirkin         /*
1913315a1350SMichael S. Tsirkin          * Load rom via fw_cfg instead of creating a rom bar,
1914315a1350SMichael S. Tsirkin          * for 0.11 compatibility.
1915315a1350SMichael S. Tsirkin          */
1916315a1350SMichael S. Tsirkin         int class = pci_get_word(pdev->config + PCI_CLASS_DEVICE);
1917315a1350SMichael S. Tsirkin         if (class == 0x0300) {
1918315a1350SMichael S. Tsirkin             rom_add_vga(pdev->romfile);
1919315a1350SMichael S. Tsirkin         } else {
1920315a1350SMichael S. Tsirkin             rom_add_option(pdev->romfile, -1);
1921315a1350SMichael S. Tsirkin         }
1922315a1350SMichael S. Tsirkin         return 0;
1923315a1350SMichael S. Tsirkin     }
1924315a1350SMichael S. Tsirkin 
1925315a1350SMichael S. Tsirkin     path = qemu_find_file(QEMU_FILE_TYPE_BIOS, pdev->romfile);
1926315a1350SMichael S. Tsirkin     if (path == NULL) {
1927315a1350SMichael S. Tsirkin         path = g_strdup(pdev->romfile);
1928315a1350SMichael S. Tsirkin     }
1929315a1350SMichael S. Tsirkin 
1930315a1350SMichael S. Tsirkin     size = get_image_size(path);
1931315a1350SMichael S. Tsirkin     if (size < 0) {
1932315a1350SMichael S. Tsirkin         error_report("%s: failed to find romfile \"%s\"",
19338c7f3dd0SStefan Hajnoczi                      __func__, pdev->romfile);
19348c7f3dd0SStefan Hajnoczi         g_free(path);
19358c7f3dd0SStefan Hajnoczi         return -1;
19368c7f3dd0SStefan Hajnoczi     } else if (size == 0) {
19378c7f3dd0SStefan Hajnoczi         error_report("%s: ignoring empty romfile \"%s\"",
19388c7f3dd0SStefan Hajnoczi                      __func__, pdev->romfile);
1939315a1350SMichael S. Tsirkin         g_free(path);
1940315a1350SMichael S. Tsirkin         return -1;
1941315a1350SMichael S. Tsirkin     }
1942315a1350SMichael S. Tsirkin     if (size & (size - 1)) {
1943315a1350SMichael S. Tsirkin         size = 1 << qemu_fls(size);
1944315a1350SMichael S. Tsirkin     }
1945315a1350SMichael S. Tsirkin 
1946315a1350SMichael S. Tsirkin     vmsd = qdev_get_vmsd(DEVICE(pdev));
1947315a1350SMichael S. Tsirkin 
1948315a1350SMichael S. Tsirkin     if (vmsd) {
1949315a1350SMichael S. Tsirkin         snprintf(name, sizeof(name), "%s.rom", vmsd->name);
1950315a1350SMichael S. Tsirkin     } else {
1951315a1350SMichael S. Tsirkin         snprintf(name, sizeof(name), "%s.rom", object_get_typename(OBJECT(pdev)));
1952315a1350SMichael S. Tsirkin     }
1953315a1350SMichael S. Tsirkin     pdev->has_rom = true;
1954315a1350SMichael S. Tsirkin     memory_region_init_ram(&pdev->rom, name, size);
1955315a1350SMichael S. Tsirkin     vmstate_register_ram(&pdev->rom, &pdev->qdev);
1956315a1350SMichael S. Tsirkin     ptr = memory_region_get_ram_ptr(&pdev->rom);
1957315a1350SMichael S. Tsirkin     load_image(path, ptr);
1958315a1350SMichael S. Tsirkin     g_free(path);
1959315a1350SMichael S. Tsirkin 
1960315a1350SMichael S. Tsirkin     if (is_default_rom) {
1961315a1350SMichael S. Tsirkin         /* Only the default rom images will be patched (if needed). */
1962315a1350SMichael S. Tsirkin         pci_patch_ids(pdev, ptr, size);
1963315a1350SMichael S. Tsirkin     }
1964315a1350SMichael S. Tsirkin 
1965315a1350SMichael S. Tsirkin     pci_register_bar(pdev, PCI_ROM_SLOT, 0, &pdev->rom);
1966315a1350SMichael S. Tsirkin 
1967315a1350SMichael S. Tsirkin     return 0;
1968315a1350SMichael S. Tsirkin }
1969315a1350SMichael S. Tsirkin 
1970315a1350SMichael S. Tsirkin static void pci_del_option_rom(PCIDevice *pdev)
1971315a1350SMichael S. Tsirkin {
1972315a1350SMichael S. Tsirkin     if (!pdev->has_rom)
1973315a1350SMichael S. Tsirkin         return;
1974315a1350SMichael S. Tsirkin 
1975315a1350SMichael S. Tsirkin     vmstate_unregister_ram(&pdev->rom, &pdev->qdev);
1976315a1350SMichael S. Tsirkin     memory_region_destroy(&pdev->rom);
1977315a1350SMichael S. Tsirkin     pdev->has_rom = false;
1978315a1350SMichael S. Tsirkin }
1979315a1350SMichael S. Tsirkin 
1980315a1350SMichael S. Tsirkin /*
1981315a1350SMichael S. Tsirkin  * if !offset
1982315a1350SMichael S. Tsirkin  * Reserve space and add capability to the linked list in pci config space
1983315a1350SMichael S. Tsirkin  *
1984315a1350SMichael S. Tsirkin  * if offset = 0,
1985315a1350SMichael S. Tsirkin  * Find and reserve space and add capability to the linked list
1986315a1350SMichael S. Tsirkin  * in pci config space */
1987315a1350SMichael S. Tsirkin int pci_add_capability(PCIDevice *pdev, uint8_t cap_id,
1988315a1350SMichael S. Tsirkin                        uint8_t offset, uint8_t size)
1989315a1350SMichael S. Tsirkin {
1990315a1350SMichael S. Tsirkin     uint8_t *config;
1991315a1350SMichael S. Tsirkin     int i, overlapping_cap;
1992315a1350SMichael S. Tsirkin 
1993315a1350SMichael S. Tsirkin     if (!offset) {
1994315a1350SMichael S. Tsirkin         offset = pci_find_space(pdev, size);
1995315a1350SMichael S. Tsirkin         if (!offset) {
1996315a1350SMichael S. Tsirkin             return -ENOSPC;
1997315a1350SMichael S. Tsirkin         }
1998315a1350SMichael S. Tsirkin     } else {
1999315a1350SMichael S. Tsirkin         /* Verify that capabilities don't overlap.  Note: device assignment
2000315a1350SMichael S. Tsirkin          * depends on this check to verify that the device is not broken.
2001315a1350SMichael S. Tsirkin          * Should never trigger for emulated devices, but it's helpful
2002315a1350SMichael S. Tsirkin          * for debugging these. */
2003315a1350SMichael S. Tsirkin         for (i = offset; i < offset + size; i++) {
2004315a1350SMichael S. Tsirkin             overlapping_cap = pci_find_capability_at_offset(pdev, i);
2005315a1350SMichael S. Tsirkin             if (overlapping_cap) {
2006568f0690SDavid Gibson                 fprintf(stderr, "ERROR: %s:%02x:%02x.%x "
2007315a1350SMichael S. Tsirkin                         "Attempt to add PCI capability %x at offset "
2008315a1350SMichael S. Tsirkin                         "%x overlaps existing capability %x at offset %x\n",
2009568f0690SDavid Gibson                         pci_root_bus_path(pdev), pci_bus_num(pdev->bus),
2010315a1350SMichael S. Tsirkin                         PCI_SLOT(pdev->devfn), PCI_FUNC(pdev->devfn),
2011315a1350SMichael S. Tsirkin                         cap_id, offset, overlapping_cap, i);
2012315a1350SMichael S. Tsirkin                 return -EINVAL;
2013315a1350SMichael S. Tsirkin             }
2014315a1350SMichael S. Tsirkin         }
2015315a1350SMichael S. Tsirkin     }
2016315a1350SMichael S. Tsirkin 
2017315a1350SMichael S. Tsirkin     config = pdev->config + offset;
2018315a1350SMichael S. Tsirkin     config[PCI_CAP_LIST_ID] = cap_id;
2019315a1350SMichael S. Tsirkin     config[PCI_CAP_LIST_NEXT] = pdev->config[PCI_CAPABILITY_LIST];
2020315a1350SMichael S. Tsirkin     pdev->config[PCI_CAPABILITY_LIST] = offset;
2021315a1350SMichael S. Tsirkin     pdev->config[PCI_STATUS] |= PCI_STATUS_CAP_LIST;
2022315a1350SMichael S. Tsirkin     memset(pdev->used + offset, 0xFF, QEMU_ALIGN_UP(size, 4));
2023315a1350SMichael S. Tsirkin     /* Make capability read-only by default */
2024315a1350SMichael S. Tsirkin     memset(pdev->wmask + offset, 0, size);
2025315a1350SMichael S. Tsirkin     /* Check capability by default */
2026315a1350SMichael S. Tsirkin     memset(pdev->cmask + offset, 0xFF, size);
2027315a1350SMichael S. Tsirkin     return offset;
2028315a1350SMichael S. Tsirkin }
2029315a1350SMichael S. Tsirkin 
2030315a1350SMichael S. Tsirkin /* Unlink capability from the pci config space. */
2031315a1350SMichael S. Tsirkin void pci_del_capability(PCIDevice *pdev, uint8_t cap_id, uint8_t size)
2032315a1350SMichael S. Tsirkin {
2033315a1350SMichael S. Tsirkin     uint8_t prev, offset = pci_find_capability_list(pdev, cap_id, &prev);
2034315a1350SMichael S. Tsirkin     if (!offset)
2035315a1350SMichael S. Tsirkin         return;
2036315a1350SMichael S. Tsirkin     pdev->config[prev] = pdev->config[offset + PCI_CAP_LIST_NEXT];
2037315a1350SMichael S. Tsirkin     /* Make capability writable again */
2038315a1350SMichael S. Tsirkin     memset(pdev->wmask + offset, 0xff, size);
2039315a1350SMichael S. Tsirkin     memset(pdev->w1cmask + offset, 0, size);
2040315a1350SMichael S. Tsirkin     /* Clear cmask as device-specific registers can't be checked */
2041315a1350SMichael S. Tsirkin     memset(pdev->cmask + offset, 0, size);
2042315a1350SMichael S. Tsirkin     memset(pdev->used + offset, 0, QEMU_ALIGN_UP(size, 4));
2043315a1350SMichael S. Tsirkin 
2044315a1350SMichael S. Tsirkin     if (!pdev->config[PCI_CAPABILITY_LIST])
2045315a1350SMichael S. Tsirkin         pdev->config[PCI_STATUS] &= ~PCI_STATUS_CAP_LIST;
2046315a1350SMichael S. Tsirkin }
2047315a1350SMichael S. Tsirkin 
2048315a1350SMichael S. Tsirkin uint8_t pci_find_capability(PCIDevice *pdev, uint8_t cap_id)
2049315a1350SMichael S. Tsirkin {
2050315a1350SMichael S. Tsirkin     return pci_find_capability_list(pdev, cap_id, NULL);
2051315a1350SMichael S. Tsirkin }
2052315a1350SMichael S. Tsirkin 
2053315a1350SMichael S. Tsirkin static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent)
2054315a1350SMichael S. Tsirkin {
2055315a1350SMichael S. Tsirkin     PCIDevice *d = (PCIDevice *)dev;
2056315a1350SMichael S. Tsirkin     const pci_class_desc *desc;
2057315a1350SMichael S. Tsirkin     char ctxt[64];
2058315a1350SMichael S. Tsirkin     PCIIORegion *r;
2059315a1350SMichael S. Tsirkin     int i, class;
2060315a1350SMichael S. Tsirkin 
2061315a1350SMichael S. Tsirkin     class = pci_get_word(d->config + PCI_CLASS_DEVICE);
2062315a1350SMichael S. Tsirkin     desc = pci_class_descriptions;
2063315a1350SMichael S. Tsirkin     while (desc->desc && class != desc->class)
2064315a1350SMichael S. Tsirkin         desc++;
2065315a1350SMichael S. Tsirkin     if (desc->desc) {
2066315a1350SMichael S. Tsirkin         snprintf(ctxt, sizeof(ctxt), "%s", desc->desc);
2067315a1350SMichael S. Tsirkin     } else {
2068315a1350SMichael S. Tsirkin         snprintf(ctxt, sizeof(ctxt), "Class %04x", class);
2069315a1350SMichael S. Tsirkin     }
2070315a1350SMichael S. Tsirkin 
2071315a1350SMichael S. Tsirkin     monitor_printf(mon, "%*sclass %s, addr %02x:%02x.%x, "
2072315a1350SMichael S. Tsirkin                    "pci id %04x:%04x (sub %04x:%04x)\n",
2073315a1350SMichael S. Tsirkin                    indent, "", ctxt, pci_bus_num(d->bus),
2074315a1350SMichael S. Tsirkin                    PCI_SLOT(d->devfn), PCI_FUNC(d->devfn),
2075315a1350SMichael S. Tsirkin                    pci_get_word(d->config + PCI_VENDOR_ID),
2076315a1350SMichael S. Tsirkin                    pci_get_word(d->config + PCI_DEVICE_ID),
2077315a1350SMichael S. Tsirkin                    pci_get_word(d->config + PCI_SUBSYSTEM_VENDOR_ID),
2078315a1350SMichael S. Tsirkin                    pci_get_word(d->config + PCI_SUBSYSTEM_ID));
2079315a1350SMichael S. Tsirkin     for (i = 0; i < PCI_NUM_REGIONS; i++) {
2080315a1350SMichael S. Tsirkin         r = &d->io_regions[i];
2081315a1350SMichael S. Tsirkin         if (!r->size)
2082315a1350SMichael S. Tsirkin             continue;
2083315a1350SMichael S. Tsirkin         monitor_printf(mon, "%*sbar %d: %s at 0x%"FMT_PCIBUS
2084315a1350SMichael S. Tsirkin                        " [0x%"FMT_PCIBUS"]\n",
2085315a1350SMichael S. Tsirkin                        indent, "",
2086315a1350SMichael S. Tsirkin                        i, r->type & PCI_BASE_ADDRESS_SPACE_IO ? "i/o" : "mem",
2087315a1350SMichael S. Tsirkin                        r->addr, r->addr + r->size - 1);
2088315a1350SMichael S. Tsirkin     }
2089315a1350SMichael S. Tsirkin }
2090315a1350SMichael S. Tsirkin 
2091315a1350SMichael S. Tsirkin static char *pci_dev_fw_name(DeviceState *dev, char *buf, int len)
2092315a1350SMichael S. Tsirkin {
2093315a1350SMichael S. Tsirkin     PCIDevice *d = (PCIDevice *)dev;
2094315a1350SMichael S. Tsirkin     const char *name = NULL;
2095315a1350SMichael S. Tsirkin     const pci_class_desc *desc =  pci_class_descriptions;
2096315a1350SMichael S. Tsirkin     int class = pci_get_word(d->config + PCI_CLASS_DEVICE);
2097315a1350SMichael S. Tsirkin 
2098315a1350SMichael S. Tsirkin     while (desc->desc &&
2099315a1350SMichael S. Tsirkin           (class & ~desc->fw_ign_bits) !=
2100315a1350SMichael S. Tsirkin           (desc->class & ~desc->fw_ign_bits)) {
2101315a1350SMichael S. Tsirkin         desc++;
2102315a1350SMichael S. Tsirkin     }
2103315a1350SMichael S. Tsirkin 
2104315a1350SMichael S. Tsirkin     if (desc->desc) {
2105315a1350SMichael S. Tsirkin         name = desc->fw_name;
2106315a1350SMichael S. Tsirkin     }
2107315a1350SMichael S. Tsirkin 
2108315a1350SMichael S. Tsirkin     if (name) {
2109315a1350SMichael S. Tsirkin         pstrcpy(buf, len, name);
2110315a1350SMichael S. Tsirkin     } else {
2111315a1350SMichael S. Tsirkin         snprintf(buf, len, "pci%04x,%04x",
2112315a1350SMichael S. Tsirkin                  pci_get_word(d->config + PCI_VENDOR_ID),
2113315a1350SMichael S. Tsirkin                  pci_get_word(d->config + PCI_DEVICE_ID));
2114315a1350SMichael S. Tsirkin     }
2115315a1350SMichael S. Tsirkin 
2116315a1350SMichael S. Tsirkin     return buf;
2117315a1350SMichael S. Tsirkin }
2118315a1350SMichael S. Tsirkin 
2119315a1350SMichael S. Tsirkin static char *pcibus_get_fw_dev_path(DeviceState *dev)
2120315a1350SMichael S. Tsirkin {
2121315a1350SMichael S. Tsirkin     PCIDevice *d = (PCIDevice *)dev;
2122315a1350SMichael S. Tsirkin     char path[50], name[33];
2123315a1350SMichael S. Tsirkin     int off;
2124315a1350SMichael S. Tsirkin 
2125315a1350SMichael S. Tsirkin     off = snprintf(path, sizeof(path), "%s@%x",
2126315a1350SMichael S. Tsirkin                    pci_dev_fw_name(dev, name, sizeof name),
2127315a1350SMichael S. Tsirkin                    PCI_SLOT(d->devfn));
2128315a1350SMichael S. Tsirkin     if (PCI_FUNC(d->devfn))
2129315a1350SMichael S. Tsirkin         snprintf(path + off, sizeof(path) + off, ",%x", PCI_FUNC(d->devfn));
2130315a1350SMichael S. Tsirkin     return g_strdup(path);
2131315a1350SMichael S. Tsirkin }
2132315a1350SMichael S. Tsirkin 
2133315a1350SMichael S. Tsirkin static char *pcibus_get_dev_path(DeviceState *dev)
2134315a1350SMichael S. Tsirkin {
2135315a1350SMichael S. Tsirkin     PCIDevice *d = container_of(dev, PCIDevice, qdev);
2136315a1350SMichael S. Tsirkin     PCIDevice *t;
2137315a1350SMichael S. Tsirkin     int slot_depth;
2138315a1350SMichael S. Tsirkin     /* Path format: Domain:00:Slot.Function:Slot.Function....:Slot.Function.
2139315a1350SMichael S. Tsirkin      * 00 is added here to make this format compatible with
2140315a1350SMichael S. Tsirkin      * domain:Bus:Slot.Func for systems without nested PCI bridges.
2141315a1350SMichael S. Tsirkin      * Slot.Function list specifies the slot and function numbers for all
2142315a1350SMichael S. Tsirkin      * devices on the path from root to the specific device. */
2143568f0690SDavid Gibson     const char *root_bus_path;
2144568f0690SDavid Gibson     int root_bus_len;
2145315a1350SMichael S. Tsirkin     char slot[] = ":SS.F";
2146315a1350SMichael S. Tsirkin     int slot_len = sizeof slot - 1 /* For '\0' */;
2147315a1350SMichael S. Tsirkin     int path_len;
2148315a1350SMichael S. Tsirkin     char *path, *p;
2149315a1350SMichael S. Tsirkin     int s;
2150315a1350SMichael S. Tsirkin 
2151568f0690SDavid Gibson     root_bus_path = pci_root_bus_path(d);
2152568f0690SDavid Gibson     root_bus_len = strlen(root_bus_path);
2153568f0690SDavid Gibson 
2154315a1350SMichael S. Tsirkin     /* Calculate # of slots on path between device and root. */;
2155315a1350SMichael S. Tsirkin     slot_depth = 0;
2156315a1350SMichael S. Tsirkin     for (t = d; t; t = t->bus->parent_dev) {
2157315a1350SMichael S. Tsirkin         ++slot_depth;
2158315a1350SMichael S. Tsirkin     }
2159315a1350SMichael S. Tsirkin 
2160568f0690SDavid Gibson     path_len = root_bus_len + slot_len * slot_depth;
2161315a1350SMichael S. Tsirkin 
2162315a1350SMichael S. Tsirkin     /* Allocate memory, fill in the terminating null byte. */
2163315a1350SMichael S. Tsirkin     path = g_malloc(path_len + 1 /* For '\0' */);
2164315a1350SMichael S. Tsirkin     path[path_len] = '\0';
2165315a1350SMichael S. Tsirkin 
2166568f0690SDavid Gibson     memcpy(path, root_bus_path, root_bus_len);
2167315a1350SMichael S. Tsirkin 
2168315a1350SMichael S. Tsirkin     /* Fill in slot numbers. We walk up from device to root, so need to print
2169315a1350SMichael S. Tsirkin      * them in the reverse order, last to first. */
2170315a1350SMichael S. Tsirkin     p = path + path_len;
2171315a1350SMichael S. Tsirkin     for (t = d; t; t = t->bus->parent_dev) {
2172315a1350SMichael S. Tsirkin         p -= slot_len;
2173315a1350SMichael S. Tsirkin         s = snprintf(slot, sizeof slot, ":%02x.%x",
2174315a1350SMichael S. Tsirkin                      PCI_SLOT(t->devfn), PCI_FUNC(t->devfn));
2175315a1350SMichael S. Tsirkin         assert(s == slot_len);
2176315a1350SMichael S. Tsirkin         memcpy(p, slot, slot_len);
2177315a1350SMichael S. Tsirkin     }
2178315a1350SMichael S. Tsirkin 
2179315a1350SMichael S. Tsirkin     return path;
2180315a1350SMichael S. Tsirkin }
2181315a1350SMichael S. Tsirkin 
2182315a1350SMichael S. Tsirkin static int pci_qdev_find_recursive(PCIBus *bus,
2183315a1350SMichael S. Tsirkin                                    const char *id, PCIDevice **pdev)
2184315a1350SMichael S. Tsirkin {
2185315a1350SMichael S. Tsirkin     DeviceState *qdev = qdev_find_recursive(&bus->qbus, id);
2186315a1350SMichael S. Tsirkin     if (!qdev) {
2187315a1350SMichael S. Tsirkin         return -ENODEV;
2188315a1350SMichael S. Tsirkin     }
2189315a1350SMichael S. Tsirkin 
2190315a1350SMichael S. Tsirkin     /* roughly check if given qdev is pci device */
2191315a1350SMichael S. Tsirkin     if (object_dynamic_cast(OBJECT(qdev), TYPE_PCI_DEVICE)) {
2192315a1350SMichael S. Tsirkin         *pdev = PCI_DEVICE(qdev);
2193315a1350SMichael S. Tsirkin         return 0;
2194315a1350SMichael S. Tsirkin     }
2195315a1350SMichael S. Tsirkin     return -EINVAL;
2196315a1350SMichael S. Tsirkin }
2197315a1350SMichael S. Tsirkin 
2198315a1350SMichael S. Tsirkin int pci_qdev_find_device(const char *id, PCIDevice **pdev)
2199315a1350SMichael S. Tsirkin {
2200315a1350SMichael S. Tsirkin     struct PCIHostBus *host;
2201315a1350SMichael S. Tsirkin     int rc = -ENODEV;
2202315a1350SMichael S. Tsirkin 
2203315a1350SMichael S. Tsirkin     QLIST_FOREACH(host, &host_buses, next) {
2204315a1350SMichael S. Tsirkin         int tmp = pci_qdev_find_recursive(host->bus, id, pdev);
2205315a1350SMichael S. Tsirkin         if (!tmp) {
2206315a1350SMichael S. Tsirkin             rc = 0;
2207315a1350SMichael S. Tsirkin             break;
2208315a1350SMichael S. Tsirkin         }
2209315a1350SMichael S. Tsirkin         if (tmp != -ENODEV) {
2210315a1350SMichael S. Tsirkin             rc = tmp;
2211315a1350SMichael S. Tsirkin         }
2212315a1350SMichael S. Tsirkin     }
2213315a1350SMichael S. Tsirkin 
2214315a1350SMichael S. Tsirkin     return rc;
2215315a1350SMichael S. Tsirkin }
2216315a1350SMichael S. Tsirkin 
2217315a1350SMichael S. Tsirkin MemoryRegion *pci_address_space(PCIDevice *dev)
2218315a1350SMichael S. Tsirkin {
2219315a1350SMichael S. Tsirkin     return dev->bus->address_space_mem;
2220315a1350SMichael S. Tsirkin }
2221315a1350SMichael S. Tsirkin 
2222315a1350SMichael S. Tsirkin MemoryRegion *pci_address_space_io(PCIDevice *dev)
2223315a1350SMichael S. Tsirkin {
2224315a1350SMichael S. Tsirkin     return dev->bus->address_space_io;
2225315a1350SMichael S. Tsirkin }
2226315a1350SMichael S. Tsirkin 
2227315a1350SMichael S. Tsirkin static void pci_device_class_init(ObjectClass *klass, void *data)
2228315a1350SMichael S. Tsirkin {
2229315a1350SMichael S. Tsirkin     DeviceClass *k = DEVICE_CLASS(klass);
2230315a1350SMichael S. Tsirkin     k->init = pci_qdev_init;
2231315a1350SMichael S. Tsirkin     k->unplug = pci_unplug_device;
2232315a1350SMichael S. Tsirkin     k->exit = pci_unregister_device;
2233315a1350SMichael S. Tsirkin     k->bus_type = TYPE_PCI_BUS;
2234315a1350SMichael S. Tsirkin     k->props = pci_props;
2235315a1350SMichael S. Tsirkin }
2236315a1350SMichael S. Tsirkin 
2237e00387d5SAvi Kivity void pci_setup_iommu(PCIBus *bus, PCIIOMMUFunc fn, void *opaque)
2238315a1350SMichael S. Tsirkin {
2239e00387d5SAvi Kivity     bus->iommu_fn = fn;
2240e00387d5SAvi Kivity     bus->iommu_opaque = opaque;
2241315a1350SMichael S. Tsirkin }
2242315a1350SMichael S. Tsirkin 
22438c43a6f0SAndreas Färber static const TypeInfo pci_device_type_info = {
2244315a1350SMichael S. Tsirkin     .name = TYPE_PCI_DEVICE,
2245315a1350SMichael S. Tsirkin     .parent = TYPE_DEVICE,
2246315a1350SMichael S. Tsirkin     .instance_size = sizeof(PCIDevice),
2247315a1350SMichael S. Tsirkin     .abstract = true,
2248315a1350SMichael S. Tsirkin     .class_size = sizeof(PCIDeviceClass),
2249315a1350SMichael S. Tsirkin     .class_init = pci_device_class_init,
2250315a1350SMichael S. Tsirkin };
2251315a1350SMichael S. Tsirkin 
2252315a1350SMichael S. Tsirkin static void pci_register_types(void)
2253315a1350SMichael S. Tsirkin {
2254315a1350SMichael S. Tsirkin     type_register_static(&pci_bus_info);
22553a861c46SAlex Williamson     type_register_static(&pcie_bus_info);
2256315a1350SMichael S. Tsirkin     type_register_static(&pci_device_type_info);
2257315a1350SMichael S. Tsirkin }
2258315a1350SMichael S. Tsirkin 
2259315a1350SMichael S. Tsirkin type_init(pci_register_types)
2260