xref: /openbmc/qemu/hw/pci/pci.c (revision 7411aa63)
1315a1350SMichael S. Tsirkin /*
2315a1350SMichael S. Tsirkin  * QEMU PCI bus manager
3315a1350SMichael S. Tsirkin  *
4315a1350SMichael S. Tsirkin  * Copyright (c) 2004 Fabrice Bellard
5315a1350SMichael S. Tsirkin  *
6315a1350SMichael S. Tsirkin  * Permission is hereby granted, free of charge, to any person obtaining a copy
7315a1350SMichael S. Tsirkin  * of this software and associated documentation files (the "Software"), to deal
8315a1350SMichael S. Tsirkin  * in the Software without restriction, including without limitation the rights
9315a1350SMichael S. Tsirkin  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10315a1350SMichael S. Tsirkin  * copies of the Software, and to permit persons to whom the Software is
11315a1350SMichael S. Tsirkin  * furnished to do so, subject to the following conditions:
12315a1350SMichael S. Tsirkin  *
13315a1350SMichael S. Tsirkin  * The above copyright notice and this permission notice shall be included in
14315a1350SMichael S. Tsirkin  * all copies or substantial portions of the Software.
15315a1350SMichael S. Tsirkin  *
16315a1350SMichael S. Tsirkin  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17315a1350SMichael S. Tsirkin  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18315a1350SMichael S. Tsirkin  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19315a1350SMichael S. Tsirkin  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20315a1350SMichael S. Tsirkin  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21315a1350SMichael S. Tsirkin  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22315a1350SMichael S. Tsirkin  * THE SOFTWARE.
23315a1350SMichael S. Tsirkin  */
24e688df6bSMarkus Armbruster 
2597d5408fSPeter Maydell #include "qemu/osdep.h"
26a8d25326SMarkus Armbruster #include "qemu-common.h"
2764552b6bSMarkus Armbruster #include "hw/irq.h"
28c759b24fSMichael S. Tsirkin #include "hw/pci/pci.h"
29c759b24fSMichael S. Tsirkin #include "hw/pci/pci_bridge.h"
3006aac7bdSMichael S. Tsirkin #include "hw/pci/pci_bus.h"
31568f0690SDavid Gibson #include "hw/pci/pci_host.h"
32a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
33ca77ee28SMarkus Armbruster #include "migration/qemu-file-types.h"
34d6454270SMarkus Armbruster #include "migration/vmstate.h"
3583c9089eSPaolo Bonzini #include "monitor/monitor.h"
361422e32dSPaolo Bonzini #include "net/net.h"
37b58c5c2dSMarkus Armbruster #include "sysemu/numa.h"
3846517dd4SMarkus Armbruster #include "sysemu/sysemu.h"
39c759b24fSMichael S. Tsirkin #include "hw/loader.h"
40d49b6836SMarkus Armbruster #include "qemu/error-report.h"
411de7afc9SPaolo Bonzini #include "qemu/range.h"
427828d750SDon Koch #include "trace.h"
43c759b24fSMichael S. Tsirkin #include "hw/pci/msi.h"
44c759b24fSMichael S. Tsirkin #include "hw/pci/msix.h"
45022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
465e954943SIgor Mammedov #include "hw/hotplug.h"
47e4024630SLaurent Vivier #include "hw/boards.h"
48e688df6bSMarkus Armbruster #include "qapi/error.h"
49112ed241SMarkus Armbruster #include "qapi/qapi-commands-misc.h"
50f348b6d1SVeronia Bahaa #include "qemu/cutils.h"
51315a1350SMichael S. Tsirkin 
52315a1350SMichael S. Tsirkin //#define DEBUG_PCI
53315a1350SMichael S. Tsirkin #ifdef DEBUG_PCI
54315a1350SMichael S. Tsirkin # define PCI_DPRINTF(format, ...)       printf(format, ## __VA_ARGS__)
55315a1350SMichael S. Tsirkin #else
56315a1350SMichael S. Tsirkin # define PCI_DPRINTF(format, ...)       do { } while (0)
57315a1350SMichael S. Tsirkin #endif
58315a1350SMichael S. Tsirkin 
5988c725c7SCornelia Huck bool pci_available = true;
6088c725c7SCornelia Huck 
61315a1350SMichael S. Tsirkin static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent);
62315a1350SMichael S. Tsirkin static char *pcibus_get_dev_path(DeviceState *dev);
63315a1350SMichael S. Tsirkin static char *pcibus_get_fw_dev_path(DeviceState *dev);
64dcc20931SPaolo Bonzini static void pcibus_reset(BusState *qbus);
65315a1350SMichael S. Tsirkin 
66315a1350SMichael S. Tsirkin static Property pci_props[] = {
67315a1350SMichael S. Tsirkin     DEFINE_PROP_PCI_DEVFN("addr", PCIDevice, devfn, -1),
68315a1350SMichael S. Tsirkin     DEFINE_PROP_STRING("romfile", PCIDevice, romfile),
69315a1350SMichael S. Tsirkin     DEFINE_PROP_UINT32("rombar",  PCIDevice, rom_bar, 1),
70315a1350SMichael S. Tsirkin     DEFINE_PROP_BIT("multifunction", PCIDevice, cap_present,
71315a1350SMichael S. Tsirkin                     QEMU_PCI_CAP_MULTIFUNCTION_BITNR, false),
726b449540SMichael S. Tsirkin     DEFINE_PROP_BIT("x-pcie-lnksta-dllla", PCIDevice, cap_present,
736b449540SMichael S. Tsirkin                     QEMU_PCIE_LNKSTA_DLLLA_BITNR, true),
74f03d8ea3SMarcel Apfelbaum     DEFINE_PROP_BIT("x-pcie-extcap-init", PCIDevice, cap_present,
75f03d8ea3SMarcel Apfelbaum                     QEMU_PCIE_EXTCAP_INIT_BITNR, true),
764f5b6a05SJens Freimann     DEFINE_PROP_STRING("failover_pair_id", PCIDevice,
774f5b6a05SJens Freimann                        failover_pair_id),
78315a1350SMichael S. Tsirkin     DEFINE_PROP_END_OF_LIST()
79315a1350SMichael S. Tsirkin };
80315a1350SMichael S. Tsirkin 
81d2f69df7SBandan Das static const VMStateDescription vmstate_pcibus = {
82d2f69df7SBandan Das     .name = "PCIBUS",
83d2f69df7SBandan Das     .version_id = 1,
84d2f69df7SBandan Das     .minimum_version_id = 1,
85d2f69df7SBandan Das     .fields = (VMStateField[]) {
86d2164ad3SHalil Pasic         VMSTATE_INT32_EQUAL(nirq, PCIBus, NULL),
87d2f69df7SBandan Das         VMSTATE_VARRAY_INT32(irq_count, PCIBus,
88d2f69df7SBandan Das                              nirq, 0, vmstate_info_int32,
89d2f69df7SBandan Das                              int32_t),
90d2f69df7SBandan Das         VMSTATE_END_OF_LIST()
91d2f69df7SBandan Das     }
92d2f69df7SBandan Das };
93d2f69df7SBandan Das 
94b86eacb8SMarcel Apfelbaum static void pci_init_bus_master(PCIDevice *pci_dev)
95b86eacb8SMarcel Apfelbaum {
96b86eacb8SMarcel Apfelbaum     AddressSpace *dma_as = pci_device_iommu_address_space(pci_dev);
97b86eacb8SMarcel Apfelbaum 
98b86eacb8SMarcel Apfelbaum     memory_region_init_alias(&pci_dev->bus_master_enable_region,
99b86eacb8SMarcel Apfelbaum                              OBJECT(pci_dev), "bus master",
100b86eacb8SMarcel Apfelbaum                              dma_as->root, 0, memory_region_size(dma_as->root));
101b86eacb8SMarcel Apfelbaum     memory_region_set_enabled(&pci_dev->bus_master_enable_region, false);
1023716d590SJason Wang     memory_region_add_subregion(&pci_dev->bus_master_container_region, 0,
1033716d590SJason Wang                                 &pci_dev->bus_master_enable_region);
104b86eacb8SMarcel Apfelbaum }
105b86eacb8SMarcel Apfelbaum 
106b86eacb8SMarcel Apfelbaum static void pcibus_machine_done(Notifier *notifier, void *data)
107b86eacb8SMarcel Apfelbaum {
108b86eacb8SMarcel Apfelbaum     PCIBus *bus = container_of(notifier, PCIBus, machine_done);
109b86eacb8SMarcel Apfelbaum     int i;
110b86eacb8SMarcel Apfelbaum 
111b86eacb8SMarcel Apfelbaum     for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
112b86eacb8SMarcel Apfelbaum         if (bus->devices[i]) {
113b86eacb8SMarcel Apfelbaum             pci_init_bus_master(bus->devices[i]);
114b86eacb8SMarcel Apfelbaum         }
115b86eacb8SMarcel Apfelbaum     }
116b86eacb8SMarcel Apfelbaum }
117b86eacb8SMarcel Apfelbaum 
118d2f69df7SBandan Das static void pci_bus_realize(BusState *qbus, Error **errp)
119d2f69df7SBandan Das {
120d2f69df7SBandan Das     PCIBus *bus = PCI_BUS(qbus);
121d2f69df7SBandan Das 
122b86eacb8SMarcel Apfelbaum     bus->machine_done.notify = pcibus_machine_done;
123b86eacb8SMarcel Apfelbaum     qemu_add_machine_init_done_notifier(&bus->machine_done);
124b86eacb8SMarcel Apfelbaum 
1251df2c9a2SPeter Xu     vmstate_register(NULL, VMSTATE_INSTANCE_ID_ANY, &vmstate_pcibus, bus);
126d2f69df7SBandan Das }
127d2f69df7SBandan Das 
1282f57db8aSDavid Gibson static void pcie_bus_realize(BusState *qbus, Error **errp)
1292f57db8aSDavid Gibson {
1302f57db8aSDavid Gibson     PCIBus *bus = PCI_BUS(qbus);
1312f57db8aSDavid Gibson 
1322f57db8aSDavid Gibson     pci_bus_realize(qbus, errp);
1332f57db8aSDavid Gibson 
1342f57db8aSDavid Gibson     /*
1352f57db8aSDavid Gibson      * A PCI-E bus can support extended config space if it's the root
1362f57db8aSDavid Gibson      * bus, or if the bus/bridge above it does as well
1372f57db8aSDavid Gibson      */
1382f57db8aSDavid Gibson     if (pci_bus_is_root(bus)) {
1392f57db8aSDavid Gibson         bus->flags |= PCI_BUS_EXTENDED_CONFIG_SPACE;
1402f57db8aSDavid Gibson     } else {
1412f57db8aSDavid Gibson         PCIBus *parent_bus = pci_get_bus(bus->parent_dev);
1422f57db8aSDavid Gibson 
1432f57db8aSDavid Gibson         if (pci_bus_allows_extended_config_space(parent_bus)) {
1442f57db8aSDavid Gibson             bus->flags |= PCI_BUS_EXTENDED_CONFIG_SPACE;
1452f57db8aSDavid Gibson         }
1462f57db8aSDavid Gibson     }
1472f57db8aSDavid Gibson }
1482f57db8aSDavid Gibson 
149b69c3c21SMarkus Armbruster static void pci_bus_unrealize(BusState *qbus)
150d2f69df7SBandan Das {
151d2f69df7SBandan Das     PCIBus *bus = PCI_BUS(qbus);
152d2f69df7SBandan Das 
153b86eacb8SMarcel Apfelbaum     qemu_remove_machine_init_done_notifier(&bus->machine_done);
154b86eacb8SMarcel Apfelbaum 
155d2f69df7SBandan Das     vmstate_unregister(NULL, &vmstate_pcibus, bus);
156d2f69df7SBandan Das }
157d2f69df7SBandan Das 
158602141d9SMarcel Apfelbaum static int pcibus_num(PCIBus *bus)
159602141d9SMarcel Apfelbaum {
160b0e5196aSDavid Gibson     if (pci_bus_is_root(bus)) {
161602141d9SMarcel Apfelbaum         return 0; /* pci host bridge */
162602141d9SMarcel Apfelbaum     }
163602141d9SMarcel Apfelbaum     return bus->parent_dev->config[PCI_SECONDARY_BUS];
164602141d9SMarcel Apfelbaum }
165602141d9SMarcel Apfelbaum 
1666a3042b2SMarcel Apfelbaum static uint16_t pcibus_numa_node(PCIBus *bus)
1676a3042b2SMarcel Apfelbaum {
1686a3042b2SMarcel Apfelbaum     return NUMA_NODE_UNASSIGNED;
1696a3042b2SMarcel Apfelbaum }
1706a3042b2SMarcel Apfelbaum 
171315a1350SMichael S. Tsirkin static void pci_bus_class_init(ObjectClass *klass, void *data)
172315a1350SMichael S. Tsirkin {
173315a1350SMichael S. Tsirkin     BusClass *k = BUS_CLASS(klass);
174ce6a28eeSMarcel Apfelbaum     PCIBusClass *pbc = PCI_BUS_CLASS(klass);
175315a1350SMichael S. Tsirkin 
176315a1350SMichael S. Tsirkin     k->print_dev = pcibus_dev_print;
177315a1350SMichael S. Tsirkin     k->get_dev_path = pcibus_get_dev_path;
178315a1350SMichael S. Tsirkin     k->get_fw_dev_path = pcibus_get_fw_dev_path;
179d2f69df7SBandan Das     k->realize = pci_bus_realize;
180d2f69df7SBandan Das     k->unrealize = pci_bus_unrealize;
181315a1350SMichael S. Tsirkin     k->reset = pcibus_reset;
182ce6a28eeSMarcel Apfelbaum 
183602141d9SMarcel Apfelbaum     pbc->bus_num = pcibus_num;
1846a3042b2SMarcel Apfelbaum     pbc->numa_node = pcibus_numa_node;
185315a1350SMichael S. Tsirkin }
186315a1350SMichael S. Tsirkin 
187315a1350SMichael S. Tsirkin static const TypeInfo pci_bus_info = {
188315a1350SMichael S. Tsirkin     .name = TYPE_PCI_BUS,
189315a1350SMichael S. Tsirkin     .parent = TYPE_BUS,
190315a1350SMichael S. Tsirkin     .instance_size = sizeof(PCIBus),
191ce6a28eeSMarcel Apfelbaum     .class_size = sizeof(PCIBusClass),
192315a1350SMichael S. Tsirkin     .class_init = pci_bus_class_init,
193315a1350SMichael S. Tsirkin };
194315a1350SMichael S. Tsirkin 
195619f02aeSEduardo Habkost static const TypeInfo pcie_interface_info = {
196619f02aeSEduardo Habkost     .name          = INTERFACE_PCIE_DEVICE,
197619f02aeSEduardo Habkost     .parent        = TYPE_INTERFACE,
198619f02aeSEduardo Habkost };
199619f02aeSEduardo Habkost 
200619f02aeSEduardo Habkost static const TypeInfo conventional_pci_interface_info = {
201619f02aeSEduardo Habkost     .name          = INTERFACE_CONVENTIONAL_PCI_DEVICE,
202619f02aeSEduardo Habkost     .parent        = TYPE_INTERFACE,
203619f02aeSEduardo Habkost };
204619f02aeSEduardo Habkost 
2051c685a90SGreg Kurz static void pcie_bus_class_init(ObjectClass *klass, void *data)
2061c685a90SGreg Kurz {
2072f57db8aSDavid Gibson     BusClass *k = BUS_CLASS(klass);
2081c685a90SGreg Kurz 
2092f57db8aSDavid Gibson     k->realize = pcie_bus_realize;
2101c685a90SGreg Kurz }
2111c685a90SGreg Kurz 
2123a861c46SAlex Williamson static const TypeInfo pcie_bus_info = {
2133a861c46SAlex Williamson     .name = TYPE_PCIE_BUS,
2143a861c46SAlex Williamson     .parent = TYPE_PCI_BUS,
2151c685a90SGreg Kurz     .class_init = pcie_bus_class_init,
2163a861c46SAlex Williamson };
2173a861c46SAlex Williamson 
218315a1350SMichael S. Tsirkin static PCIBus *pci_find_bus_nr(PCIBus *bus, int bus_num);
219315a1350SMichael S. Tsirkin static void pci_update_mappings(PCIDevice *d);
220d98f08f5SMarcel Apfelbaum static void pci_irq_handler(void *opaque, int irq_num, int level);
221133e9b22SMarkus Armbruster static void pci_add_option_rom(PCIDevice *pdev, bool is_default_rom, Error **);
222315a1350SMichael S. Tsirkin static void pci_del_option_rom(PCIDevice *pdev);
223315a1350SMichael S. Tsirkin 
224315a1350SMichael S. Tsirkin static uint16_t pci_default_sub_vendor_id = PCI_SUBVENDOR_ID_REDHAT_QUMRANET;
225315a1350SMichael S. Tsirkin static uint16_t pci_default_sub_device_id = PCI_SUBDEVICE_ID_QEMU;
226315a1350SMichael S. Tsirkin 
2277588e2b0SDavid Gibson static QLIST_HEAD(, PCIHostState) pci_host_bridges;
228315a1350SMichael S. Tsirkin 
229cf8c704dSMichael Roth int pci_bar(PCIDevice *d, int reg)
230315a1350SMichael S. Tsirkin {
231315a1350SMichael S. Tsirkin     uint8_t type;
232315a1350SMichael S. Tsirkin 
233315a1350SMichael S. Tsirkin     if (reg != PCI_ROM_SLOT)
234315a1350SMichael S. Tsirkin         return PCI_BASE_ADDRESS_0 + reg * 4;
235315a1350SMichael S. Tsirkin 
236315a1350SMichael S. Tsirkin     type = d->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION;
237315a1350SMichael S. Tsirkin     return type == PCI_HEADER_TYPE_BRIDGE ? PCI_ROM_ADDRESS1 : PCI_ROM_ADDRESS;
238315a1350SMichael S. Tsirkin }
239315a1350SMichael S. Tsirkin 
240315a1350SMichael S. Tsirkin static inline int pci_irq_state(PCIDevice *d, int irq_num)
241315a1350SMichael S. Tsirkin {
242315a1350SMichael S. Tsirkin         return (d->irq_state >> irq_num) & 0x1;
243315a1350SMichael S. Tsirkin }
244315a1350SMichael S. Tsirkin 
245315a1350SMichael S. Tsirkin static inline void pci_set_irq_state(PCIDevice *d, int irq_num, int level)
246315a1350SMichael S. Tsirkin {
247315a1350SMichael S. Tsirkin         d->irq_state &= ~(0x1 << irq_num);
248315a1350SMichael S. Tsirkin         d->irq_state |= level << irq_num;
249315a1350SMichael S. Tsirkin }
250315a1350SMichael S. Tsirkin 
251315a1350SMichael S. Tsirkin static void pci_change_irq_level(PCIDevice *pci_dev, int irq_num, int change)
252315a1350SMichael S. Tsirkin {
253315a1350SMichael S. Tsirkin     PCIBus *bus;
254315a1350SMichael S. Tsirkin     for (;;) {
255fd56e061SDavid Gibson         bus = pci_get_bus(pci_dev);
256315a1350SMichael S. Tsirkin         irq_num = bus->map_irq(pci_dev, irq_num);
257315a1350SMichael S. Tsirkin         if (bus->set_irq)
258315a1350SMichael S. Tsirkin             break;
259315a1350SMichael S. Tsirkin         pci_dev = bus->parent_dev;
260315a1350SMichael S. Tsirkin     }
261315a1350SMichael S. Tsirkin     bus->irq_count[irq_num] += change;
262315a1350SMichael S. Tsirkin     bus->set_irq(bus->irq_opaque, irq_num, bus->irq_count[irq_num] != 0);
263315a1350SMichael S. Tsirkin }
264315a1350SMichael S. Tsirkin 
265315a1350SMichael S. Tsirkin int pci_bus_get_irq_level(PCIBus *bus, int irq_num)
266315a1350SMichael S. Tsirkin {
267315a1350SMichael S. Tsirkin     assert(irq_num >= 0);
268315a1350SMichael S. Tsirkin     assert(irq_num < bus->nirq);
269315a1350SMichael S. Tsirkin     return !!bus->irq_count[irq_num];
270315a1350SMichael S. Tsirkin }
271315a1350SMichael S. Tsirkin 
272315a1350SMichael S. Tsirkin /* Update interrupt status bit in config space on interrupt
273315a1350SMichael S. Tsirkin  * state change. */
274315a1350SMichael S. Tsirkin static void pci_update_irq_status(PCIDevice *dev)
275315a1350SMichael S. Tsirkin {
276315a1350SMichael S. Tsirkin     if (dev->irq_state) {
277315a1350SMichael S. Tsirkin         dev->config[PCI_STATUS] |= PCI_STATUS_INTERRUPT;
278315a1350SMichael S. Tsirkin     } else {
279315a1350SMichael S. Tsirkin         dev->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT;
280315a1350SMichael S. Tsirkin     }
281315a1350SMichael S. Tsirkin }
282315a1350SMichael S. Tsirkin 
283315a1350SMichael S. Tsirkin void pci_device_deassert_intx(PCIDevice *dev)
284315a1350SMichael S. Tsirkin {
285315a1350SMichael S. Tsirkin     int i;
286315a1350SMichael S. Tsirkin     for (i = 0; i < PCI_NUM_PINS; ++i) {
287d98f08f5SMarcel Apfelbaum         pci_irq_handler(dev, i, 0);
288315a1350SMichael S. Tsirkin     }
289315a1350SMichael S. Tsirkin }
290315a1350SMichael S. Tsirkin 
291dcc20931SPaolo Bonzini static void pci_do_device_reset(PCIDevice *dev)
292315a1350SMichael S. Tsirkin {
293315a1350SMichael S. Tsirkin     int r;
294315a1350SMichael S. Tsirkin 
295315a1350SMichael S. Tsirkin     pci_device_deassert_intx(dev);
29658b59014SCole Robinson     assert(dev->irq_state == 0);
29758b59014SCole Robinson 
298315a1350SMichael S. Tsirkin     /* Clear all writable bits */
299315a1350SMichael S. Tsirkin     pci_word_test_and_clear_mask(dev->config + PCI_COMMAND,
300315a1350SMichael S. Tsirkin                                  pci_get_word(dev->wmask + PCI_COMMAND) |
301315a1350SMichael S. Tsirkin                                  pci_get_word(dev->w1cmask + PCI_COMMAND));
302315a1350SMichael S. Tsirkin     pci_word_test_and_clear_mask(dev->config + PCI_STATUS,
303315a1350SMichael S. Tsirkin                                  pci_get_word(dev->wmask + PCI_STATUS) |
304315a1350SMichael S. Tsirkin                                  pci_get_word(dev->w1cmask + PCI_STATUS));
3057ff81d63SBALATON Zoltan     /* Some devices make bits of PCI_INTERRUPT_LINE read only */
3067ff81d63SBALATON Zoltan     pci_byte_test_and_clear_mask(dev->config + PCI_INTERRUPT_LINE,
3077ff81d63SBALATON Zoltan                               pci_get_word(dev->wmask + PCI_INTERRUPT_LINE) |
3087ff81d63SBALATON Zoltan                               pci_get_word(dev->w1cmask + PCI_INTERRUPT_LINE));
309315a1350SMichael S. Tsirkin     dev->config[PCI_CACHE_LINE_SIZE] = 0x0;
310315a1350SMichael S. Tsirkin     for (r = 0; r < PCI_NUM_REGIONS; ++r) {
311315a1350SMichael S. Tsirkin         PCIIORegion *region = &dev->io_regions[r];
312315a1350SMichael S. Tsirkin         if (!region->size) {
313315a1350SMichael S. Tsirkin             continue;
314315a1350SMichael S. Tsirkin         }
315315a1350SMichael S. Tsirkin 
316315a1350SMichael S. Tsirkin         if (!(region->type & PCI_BASE_ADDRESS_SPACE_IO) &&
317315a1350SMichael S. Tsirkin             region->type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
318315a1350SMichael S. Tsirkin             pci_set_quad(dev->config + pci_bar(dev, r), region->type);
319315a1350SMichael S. Tsirkin         } else {
320315a1350SMichael S. Tsirkin             pci_set_long(dev->config + pci_bar(dev, r), region->type);
321315a1350SMichael S. Tsirkin         }
322315a1350SMichael S. Tsirkin     }
323315a1350SMichael S. Tsirkin     pci_update_mappings(dev);
324315a1350SMichael S. Tsirkin 
325315a1350SMichael S. Tsirkin     msi_reset(dev);
326315a1350SMichael S. Tsirkin     msix_reset(dev);
327315a1350SMichael S. Tsirkin }
328315a1350SMichael S. Tsirkin 
329315a1350SMichael S. Tsirkin /*
330dcc20931SPaolo Bonzini  * This function is called on #RST and FLR.
331dcc20931SPaolo Bonzini  * FLR if PCI_EXP_DEVCTL_BCR_FLR is set
332315a1350SMichael S. Tsirkin  */
333dcc20931SPaolo Bonzini void pci_device_reset(PCIDevice *dev)
334dcc20931SPaolo Bonzini {
335dcc20931SPaolo Bonzini     qdev_reset_all(&dev->qdev);
336dcc20931SPaolo Bonzini     pci_do_device_reset(dev);
337dcc20931SPaolo Bonzini }
338dcc20931SPaolo Bonzini 
339dcc20931SPaolo Bonzini /*
340dcc20931SPaolo Bonzini  * Trigger pci bus reset under a given bus.
341dcc20931SPaolo Bonzini  * Called via qbus_reset_all on RST# assert, after the devices
342dcc20931SPaolo Bonzini  * have been reset qdev_reset_all-ed already.
343dcc20931SPaolo Bonzini  */
344dcc20931SPaolo Bonzini static void pcibus_reset(BusState *qbus)
345315a1350SMichael S. Tsirkin {
34681e3e75bSPaolo Bonzini     PCIBus *bus = DO_UPCAST(PCIBus, qbus, qbus);
347315a1350SMichael S. Tsirkin     int i;
348315a1350SMichael S. Tsirkin 
349315a1350SMichael S. Tsirkin     for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
350315a1350SMichael S. Tsirkin         if (bus->devices[i]) {
351dcc20931SPaolo Bonzini             pci_do_device_reset(bus->devices[i]);
352315a1350SMichael S. Tsirkin         }
353315a1350SMichael S. Tsirkin     }
354315a1350SMichael S. Tsirkin 
3559bdbbfc3SPaolo Bonzini     for (i = 0; i < bus->nirq; i++) {
3569bdbbfc3SPaolo Bonzini         assert(bus->irq_count[i] == 0);
3579bdbbfc3SPaolo Bonzini     }
358315a1350SMichael S. Tsirkin }
359315a1350SMichael S. Tsirkin 
3603dbc01aeSCao jin static void pci_host_bus_register(DeviceState *host)
361315a1350SMichael S. Tsirkin {
3623dbc01aeSCao jin     PCIHostState *host_bridge = PCI_HOST_BRIDGE(host);
3637588e2b0SDavid Gibson 
3647588e2b0SDavid Gibson     QLIST_INSERT_HEAD(&pci_host_bridges, host_bridge, next);
365315a1350SMichael S. Tsirkin }
366315a1350SMichael S. Tsirkin 
367c13ee169SMichael Roth static void pci_host_bus_unregister(DeviceState *host)
368c13ee169SMichael Roth {
369c13ee169SMichael Roth     PCIHostState *host_bridge = PCI_HOST_BRIDGE(host);
370c13ee169SMichael Roth 
371c13ee169SMichael Roth     QLIST_REMOVE(host_bridge, next);
372c13ee169SMichael Roth }
373c13ee169SMichael Roth 
374c473d18dSDavid Gibson PCIBus *pci_device_root_bus(const PCIDevice *d)
375315a1350SMichael S. Tsirkin {
376fd56e061SDavid Gibson     PCIBus *bus = pci_get_bus(d);
377315a1350SMichael S. Tsirkin 
378ce6a28eeSMarcel Apfelbaum     while (!pci_bus_is_root(bus)) {
379ce6a28eeSMarcel Apfelbaum         d = bus->parent_dev;
380ce6a28eeSMarcel Apfelbaum         assert(d != NULL);
381ce6a28eeSMarcel Apfelbaum 
382fd56e061SDavid Gibson         bus = pci_get_bus(d);
383315a1350SMichael S. Tsirkin     }
384315a1350SMichael S. Tsirkin 
385c473d18dSDavid Gibson     return bus;
386315a1350SMichael S. Tsirkin }
387315a1350SMichael S. Tsirkin 
388568f0690SDavid Gibson const char *pci_root_bus_path(PCIDevice *dev)
389c473d18dSDavid Gibson {
390568f0690SDavid Gibson     PCIBus *rootbus = pci_device_root_bus(dev);
391568f0690SDavid Gibson     PCIHostState *host_bridge = PCI_HOST_BRIDGE(rootbus->qbus.parent);
392568f0690SDavid Gibson     PCIHostBridgeClass *hc = PCI_HOST_BRIDGE_GET_CLASS(host_bridge);
393c473d18dSDavid Gibson 
394568f0690SDavid Gibson     assert(host_bridge->bus == rootbus);
395568f0690SDavid Gibson 
396568f0690SDavid Gibson     if (hc->root_bus_path) {
397568f0690SDavid Gibson         return (*hc->root_bus_path)(host_bridge, rootbus);
398315a1350SMichael S. Tsirkin     }
399315a1350SMichael S. Tsirkin 
400568f0690SDavid Gibson     return rootbus->qbus.name;
401315a1350SMichael S. Tsirkin }
402315a1350SMichael S. Tsirkin 
4031115ff6dSDavid Gibson static void pci_root_bus_init(PCIBus *bus, DeviceState *parent,
404315a1350SMichael S. Tsirkin                               MemoryRegion *address_space_mem,
405315a1350SMichael S. Tsirkin                               MemoryRegion *address_space_io,
406315a1350SMichael S. Tsirkin                               uint8_t devfn_min)
407315a1350SMichael S. Tsirkin {
408315a1350SMichael S. Tsirkin     assert(PCI_FUNC(devfn_min) == 0);
409315a1350SMichael S. Tsirkin     bus->devfn_min = devfn_min;
4108b884984SMark Cave-Ayland     bus->slot_reserved_mask = 0x0;
411315a1350SMichael S. Tsirkin     bus->address_space_mem = address_space_mem;
412315a1350SMichael S. Tsirkin     bus->address_space_io = address_space_io;
413b0e5196aSDavid Gibson     bus->flags |= PCI_BUS_IS_ROOT;
414315a1350SMichael S. Tsirkin 
415315a1350SMichael S. Tsirkin     /* host bridge */
416315a1350SMichael S. Tsirkin     QLIST_INIT(&bus->child);
4172b8cc89aSDavid Gibson 
4183dbc01aeSCao jin     pci_host_bus_register(parent);
419315a1350SMichael S. Tsirkin }
420315a1350SMichael S. Tsirkin 
421c13ee169SMichael Roth static void pci_bus_uninit(PCIBus *bus)
422c13ee169SMichael Roth {
423c13ee169SMichael Roth     pci_host_bus_unregister(BUS(bus)->parent);
424c13ee169SMichael Roth }
425c13ee169SMichael Roth 
4268c0bf9e2SAlex Williamson bool pci_bus_is_express(PCIBus *bus)
4278c0bf9e2SAlex Williamson {
4288c0bf9e2SAlex Williamson     return object_dynamic_cast(OBJECT(bus), TYPE_PCIE_BUS);
4298c0bf9e2SAlex Williamson }
4308c0bf9e2SAlex Williamson 
4311115ff6dSDavid Gibson void pci_root_bus_new_inplace(PCIBus *bus, size_t bus_size, DeviceState *parent,
4324fec6404SPaolo Bonzini                               const char *name,
4334fec6404SPaolo Bonzini                               MemoryRegion *address_space_mem,
4344fec6404SPaolo Bonzini                               MemoryRegion *address_space_io,
43560a0e443SAlex Williamson                               uint8_t devfn_min, const char *typename)
4364fec6404SPaolo Bonzini {
437fb17dfe0SAndreas Färber     qbus_create_inplace(bus, bus_size, typename, parent, name);
4381115ff6dSDavid Gibson     pci_root_bus_init(bus, parent, address_space_mem, address_space_io,
4391115ff6dSDavid Gibson                       devfn_min);
4404fec6404SPaolo Bonzini }
4414fec6404SPaolo Bonzini 
4421115ff6dSDavid Gibson PCIBus *pci_root_bus_new(DeviceState *parent, const char *name,
443315a1350SMichael S. Tsirkin                          MemoryRegion *address_space_mem,
444315a1350SMichael S. Tsirkin                          MemoryRegion *address_space_io,
44560a0e443SAlex Williamson                          uint8_t devfn_min, const char *typename)
446315a1350SMichael S. Tsirkin {
447315a1350SMichael S. Tsirkin     PCIBus *bus;
448315a1350SMichael S. Tsirkin 
44960a0e443SAlex Williamson     bus = PCI_BUS(qbus_create(typename, parent, name));
4501115ff6dSDavid Gibson     pci_root_bus_init(bus, parent, address_space_mem, address_space_io,
4511115ff6dSDavid Gibson                       devfn_min);
452315a1350SMichael S. Tsirkin     return bus;
453315a1350SMichael S. Tsirkin }
454315a1350SMichael S. Tsirkin 
455c13ee169SMichael Roth void pci_root_bus_cleanup(PCIBus *bus)
456c13ee169SMichael Roth {
457c13ee169SMichael Roth     pci_bus_uninit(bus);
45807578b0aSDavid Hildenbrand     /* the caller of the unplug hotplug handler will delete this device */
459f1483b46SMarkus Armbruster     qbus_unrealize(BUS(bus));
460c13ee169SMichael Roth }
461c13ee169SMichael Roth 
462315a1350SMichael S. Tsirkin void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
463315a1350SMichael S. Tsirkin                   void *irq_opaque, int nirq)
464315a1350SMichael S. Tsirkin {
465315a1350SMichael S. Tsirkin     bus->set_irq = set_irq;
466315a1350SMichael S. Tsirkin     bus->map_irq = map_irq;
467315a1350SMichael S. Tsirkin     bus->irq_opaque = irq_opaque;
468315a1350SMichael S. Tsirkin     bus->nirq = nirq;
469315a1350SMichael S. Tsirkin     bus->irq_count = g_malloc0(nirq * sizeof(bus->irq_count[0]));
470315a1350SMichael S. Tsirkin }
471315a1350SMichael S. Tsirkin 
472c13ee169SMichael Roth void pci_bus_irqs_cleanup(PCIBus *bus)
473c13ee169SMichael Roth {
474c13ee169SMichael Roth     bus->set_irq = NULL;
475c13ee169SMichael Roth     bus->map_irq = NULL;
476c13ee169SMichael Roth     bus->irq_opaque = NULL;
477c13ee169SMichael Roth     bus->nirq = 0;
478c13ee169SMichael Roth     g_free(bus->irq_count);
479c13ee169SMichael Roth }
480c13ee169SMichael Roth 
4811115ff6dSDavid Gibson PCIBus *pci_register_root_bus(DeviceState *parent, const char *name,
482315a1350SMichael S. Tsirkin                               pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
483315a1350SMichael S. Tsirkin                               void *irq_opaque,
484315a1350SMichael S. Tsirkin                               MemoryRegion *address_space_mem,
485315a1350SMichael S. Tsirkin                               MemoryRegion *address_space_io,
4861115ff6dSDavid Gibson                               uint8_t devfn_min, int nirq,
4871115ff6dSDavid Gibson                               const char *typename)
488315a1350SMichael S. Tsirkin {
489315a1350SMichael S. Tsirkin     PCIBus *bus;
490315a1350SMichael S. Tsirkin 
4911115ff6dSDavid Gibson     bus = pci_root_bus_new(parent, name, address_space_mem,
49260a0e443SAlex Williamson                            address_space_io, devfn_min, typename);
493315a1350SMichael S. Tsirkin     pci_bus_irqs(bus, set_irq, map_irq, irq_opaque, nirq);
494315a1350SMichael S. Tsirkin     return bus;
495315a1350SMichael S. Tsirkin }
496315a1350SMichael S. Tsirkin 
497c13ee169SMichael Roth void pci_unregister_root_bus(PCIBus *bus)
498c13ee169SMichael Roth {
499c13ee169SMichael Roth     pci_bus_irqs_cleanup(bus);
500c13ee169SMichael Roth     pci_root_bus_cleanup(bus);
501c13ee169SMichael Roth }
502c13ee169SMichael Roth 
503315a1350SMichael S. Tsirkin int pci_bus_num(PCIBus *s)
504315a1350SMichael S. Tsirkin {
505602141d9SMarcel Apfelbaum     return PCI_BUS_GET_CLASS(s)->bus_num(s);
506315a1350SMichael S. Tsirkin }
507315a1350SMichael S. Tsirkin 
5086a3042b2SMarcel Apfelbaum int pci_bus_numa_node(PCIBus *bus)
5096a3042b2SMarcel Apfelbaum {
5106a3042b2SMarcel Apfelbaum     return PCI_BUS_GET_CLASS(bus)->numa_node(bus);
511315a1350SMichael S. Tsirkin }
512315a1350SMichael S. Tsirkin 
5132c21ee76SJianjun Duan static int get_pci_config_device(QEMUFile *f, void *pv, size_t size,
51403fee66fSMarc-André Lureau                                  const VMStateField *field)
515315a1350SMichael S. Tsirkin {
516315a1350SMichael S. Tsirkin     PCIDevice *s = container_of(pv, PCIDevice, config);
517e78e9ae4SDon Koch     PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(s);
518315a1350SMichael S. Tsirkin     uint8_t *config;
519315a1350SMichael S. Tsirkin     int i;
520315a1350SMichael S. Tsirkin 
521315a1350SMichael S. Tsirkin     assert(size == pci_config_size(s));
522315a1350SMichael S. Tsirkin     config = g_malloc(size);
523315a1350SMichael S. Tsirkin 
524315a1350SMichael S. Tsirkin     qemu_get_buffer(f, config, size);
525315a1350SMichael S. Tsirkin     for (i = 0; i < size; ++i) {
526315a1350SMichael S. Tsirkin         if ((config[i] ^ s->config[i]) &
527315a1350SMichael S. Tsirkin             s->cmask[i] & ~s->wmask[i] & ~s->w1cmask[i]) {
5287c59364dSDr. David Alan Gilbert             error_report("%s: Bad config data: i=0x%x read: %x device: %x "
5297c59364dSDr. David Alan Gilbert                          "cmask: %x wmask: %x w1cmask:%x", __func__,
5307c59364dSDr. David Alan Gilbert                          i, config[i], s->config[i],
5317c59364dSDr. David Alan Gilbert                          s->cmask[i], s->wmask[i], s->w1cmask[i]);
532315a1350SMichael S. Tsirkin             g_free(config);
533315a1350SMichael S. Tsirkin             return -EINVAL;
534315a1350SMichael S. Tsirkin         }
535315a1350SMichael S. Tsirkin     }
536315a1350SMichael S. Tsirkin     memcpy(s->config, config, size);
537315a1350SMichael S. Tsirkin 
538315a1350SMichael S. Tsirkin     pci_update_mappings(s);
539e78e9ae4SDon Koch     if (pc->is_bridge) {
540f055e96bSAndreas Färber         PCIBridge *b = PCI_BRIDGE(s);
541e78e9ae4SDon Koch         pci_bridge_update_mappings(b);
542e78e9ae4SDon Koch     }
543315a1350SMichael S. Tsirkin 
544315a1350SMichael S. Tsirkin     memory_region_set_enabled(&s->bus_master_enable_region,
545315a1350SMichael S. Tsirkin                               pci_get_word(s->config + PCI_COMMAND)
546315a1350SMichael S. Tsirkin                               & PCI_COMMAND_MASTER);
547315a1350SMichael S. Tsirkin 
548315a1350SMichael S. Tsirkin     g_free(config);
549315a1350SMichael S. Tsirkin     return 0;
550315a1350SMichael S. Tsirkin }
551315a1350SMichael S. Tsirkin 
552315a1350SMichael S. Tsirkin /* just put buffer */
5532c21ee76SJianjun Duan static int put_pci_config_device(QEMUFile *f, void *pv, size_t size,
55403fee66fSMarc-André Lureau                                  const VMStateField *field, QJSON *vmdesc)
555315a1350SMichael S. Tsirkin {
556315a1350SMichael S. Tsirkin     const uint8_t **v = pv;
557315a1350SMichael S. Tsirkin     assert(size == pci_config_size(container_of(pv, PCIDevice, config)));
558315a1350SMichael S. Tsirkin     qemu_put_buffer(f, *v, size);
5592c21ee76SJianjun Duan 
5602c21ee76SJianjun Duan     return 0;
561315a1350SMichael S. Tsirkin }
562315a1350SMichael S. Tsirkin 
563315a1350SMichael S. Tsirkin static VMStateInfo vmstate_info_pci_config = {
564315a1350SMichael S. Tsirkin     .name = "pci config",
565315a1350SMichael S. Tsirkin     .get  = get_pci_config_device,
566315a1350SMichael S. Tsirkin     .put  = put_pci_config_device,
567315a1350SMichael S. Tsirkin };
568315a1350SMichael S. Tsirkin 
5692c21ee76SJianjun Duan static int get_pci_irq_state(QEMUFile *f, void *pv, size_t size,
57003fee66fSMarc-André Lureau                              const VMStateField *field)
571315a1350SMichael S. Tsirkin {
572315a1350SMichael S. Tsirkin     PCIDevice *s = container_of(pv, PCIDevice, irq_state);
573315a1350SMichael S. Tsirkin     uint32_t irq_state[PCI_NUM_PINS];
574315a1350SMichael S. Tsirkin     int i;
575315a1350SMichael S. Tsirkin     for (i = 0; i < PCI_NUM_PINS; ++i) {
576315a1350SMichael S. Tsirkin         irq_state[i] = qemu_get_be32(f);
577315a1350SMichael S. Tsirkin         if (irq_state[i] != 0x1 && irq_state[i] != 0) {
578315a1350SMichael S. Tsirkin             fprintf(stderr, "irq state %d: must be 0 or 1.\n",
579315a1350SMichael S. Tsirkin                     irq_state[i]);
580315a1350SMichael S. Tsirkin             return -EINVAL;
581315a1350SMichael S. Tsirkin         }
582315a1350SMichael S. Tsirkin     }
583315a1350SMichael S. Tsirkin 
584315a1350SMichael S. Tsirkin     for (i = 0; i < PCI_NUM_PINS; ++i) {
585315a1350SMichael S. Tsirkin         pci_set_irq_state(s, i, irq_state[i]);
586315a1350SMichael S. Tsirkin     }
587315a1350SMichael S. Tsirkin 
588315a1350SMichael S. Tsirkin     return 0;
589315a1350SMichael S. Tsirkin }
590315a1350SMichael S. Tsirkin 
5912c21ee76SJianjun Duan static int put_pci_irq_state(QEMUFile *f, void *pv, size_t size,
59203fee66fSMarc-André Lureau                              const VMStateField *field, QJSON *vmdesc)
593315a1350SMichael S. Tsirkin {
594315a1350SMichael S. Tsirkin     int i;
595315a1350SMichael S. Tsirkin     PCIDevice *s = container_of(pv, PCIDevice, irq_state);
596315a1350SMichael S. Tsirkin 
597315a1350SMichael S. Tsirkin     for (i = 0; i < PCI_NUM_PINS; ++i) {
598315a1350SMichael S. Tsirkin         qemu_put_be32(f, pci_irq_state(s, i));
599315a1350SMichael S. Tsirkin     }
6002c21ee76SJianjun Duan 
6012c21ee76SJianjun Duan     return 0;
602315a1350SMichael S. Tsirkin }
603315a1350SMichael S. Tsirkin 
604315a1350SMichael S. Tsirkin static VMStateInfo vmstate_info_pci_irq_state = {
605315a1350SMichael S. Tsirkin     .name = "pci irq state",
606315a1350SMichael S. Tsirkin     .get  = get_pci_irq_state,
607315a1350SMichael S. Tsirkin     .put  = put_pci_irq_state,
608315a1350SMichael S. Tsirkin };
609315a1350SMichael S. Tsirkin 
61020daa90aSDr. David Alan Gilbert static bool migrate_is_pcie(void *opaque, int version_id)
61120daa90aSDr. David Alan Gilbert {
61220daa90aSDr. David Alan Gilbert     return pci_is_express((PCIDevice *)opaque);
61320daa90aSDr. David Alan Gilbert }
61420daa90aSDr. David Alan Gilbert 
61520daa90aSDr. David Alan Gilbert static bool migrate_is_not_pcie(void *opaque, int version_id)
61620daa90aSDr. David Alan Gilbert {
61720daa90aSDr. David Alan Gilbert     return !pci_is_express((PCIDevice *)opaque);
61820daa90aSDr. David Alan Gilbert }
61920daa90aSDr. David Alan Gilbert 
620315a1350SMichael S. Tsirkin const VMStateDescription vmstate_pci_device = {
621315a1350SMichael S. Tsirkin     .name = "PCIDevice",
622315a1350SMichael S. Tsirkin     .version_id = 2,
623315a1350SMichael S. Tsirkin     .minimum_version_id = 1,
624315a1350SMichael S. Tsirkin     .fields = (VMStateField[]) {
6253476436aSMichael S. Tsirkin         VMSTATE_INT32_POSITIVE_LE(version_id, PCIDevice),
62620daa90aSDr. David Alan Gilbert         VMSTATE_BUFFER_UNSAFE_INFO_TEST(config, PCIDevice,
62720daa90aSDr. David Alan Gilbert                                    migrate_is_not_pcie,
62820daa90aSDr. David Alan Gilbert                                    0, vmstate_info_pci_config,
629315a1350SMichael S. Tsirkin                                    PCI_CONFIG_SPACE_SIZE),
63020daa90aSDr. David Alan Gilbert         VMSTATE_BUFFER_UNSAFE_INFO_TEST(config, PCIDevice,
63120daa90aSDr. David Alan Gilbert                                    migrate_is_pcie,
63220daa90aSDr. David Alan Gilbert                                    0, vmstate_info_pci_config,
633315a1350SMichael S. Tsirkin                                    PCIE_CONFIG_SPACE_SIZE),
634315a1350SMichael S. Tsirkin         VMSTATE_BUFFER_UNSAFE_INFO(irq_state, PCIDevice, 2,
635315a1350SMichael S. Tsirkin                                    vmstate_info_pci_irq_state,
636315a1350SMichael S. Tsirkin                                    PCI_NUM_PINS * sizeof(int32_t)),
637315a1350SMichael S. Tsirkin         VMSTATE_END_OF_LIST()
638315a1350SMichael S. Tsirkin     }
639315a1350SMichael S. Tsirkin };
640315a1350SMichael S. Tsirkin 
641315a1350SMichael S. Tsirkin 
642315a1350SMichael S. Tsirkin void pci_device_save(PCIDevice *s, QEMUFile *f)
643315a1350SMichael S. Tsirkin {
644315a1350SMichael S. Tsirkin     /* Clear interrupt status bit: it is implicit
645315a1350SMichael S. Tsirkin      * in irq_state which we are saving.
646315a1350SMichael S. Tsirkin      * This makes us compatible with old devices
647315a1350SMichael S. Tsirkin      * which never set or clear this bit. */
648315a1350SMichael S. Tsirkin     s->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT;
64920daa90aSDr. David Alan Gilbert     vmstate_save_state(f, &vmstate_pci_device, s, NULL);
650315a1350SMichael S. Tsirkin     /* Restore the interrupt status bit. */
651315a1350SMichael S. Tsirkin     pci_update_irq_status(s);
652315a1350SMichael S. Tsirkin }
653315a1350SMichael S. Tsirkin 
654315a1350SMichael S. Tsirkin int pci_device_load(PCIDevice *s, QEMUFile *f)
655315a1350SMichael S. Tsirkin {
656315a1350SMichael S. Tsirkin     int ret;
65720daa90aSDr. David Alan Gilbert     ret = vmstate_load_state(f, &vmstate_pci_device, s, s->version_id);
658315a1350SMichael S. Tsirkin     /* Restore the interrupt status bit. */
659315a1350SMichael S. Tsirkin     pci_update_irq_status(s);
660315a1350SMichael S. Tsirkin     return ret;
661315a1350SMichael S. Tsirkin }
662315a1350SMichael S. Tsirkin 
663315a1350SMichael S. Tsirkin static void pci_set_default_subsystem_id(PCIDevice *pci_dev)
664315a1350SMichael S. Tsirkin {
665315a1350SMichael S. Tsirkin     pci_set_word(pci_dev->config + PCI_SUBSYSTEM_VENDOR_ID,
666315a1350SMichael S. Tsirkin                  pci_default_sub_vendor_id);
667315a1350SMichael S. Tsirkin     pci_set_word(pci_dev->config + PCI_SUBSYSTEM_ID,
668315a1350SMichael S. Tsirkin                  pci_default_sub_device_id);
669315a1350SMichael S. Tsirkin }
670315a1350SMichael S. Tsirkin 
671315a1350SMichael S. Tsirkin /*
672315a1350SMichael S. Tsirkin  * Parse [[<domain>:]<bus>:]<slot>, return -1 on error if funcp == NULL
673315a1350SMichael S. Tsirkin  *       [[<domain>:]<bus>:]<slot>.<func>, return -1 on error
674315a1350SMichael S. Tsirkin  */
6756dbcb819SMarkus Armbruster static int pci_parse_devaddr(const char *addr, int *domp, int *busp,
676315a1350SMichael S. Tsirkin                              unsigned int *slotp, unsigned int *funcp)
677315a1350SMichael S. Tsirkin {
678315a1350SMichael S. Tsirkin     const char *p;
679315a1350SMichael S. Tsirkin     char *e;
680315a1350SMichael S. Tsirkin     unsigned long val;
681315a1350SMichael S. Tsirkin     unsigned long dom = 0, bus = 0;
682315a1350SMichael S. Tsirkin     unsigned int slot = 0;
683315a1350SMichael S. Tsirkin     unsigned int func = 0;
684315a1350SMichael S. Tsirkin 
685315a1350SMichael S. Tsirkin     p = addr;
686315a1350SMichael S. Tsirkin     val = strtoul(p, &e, 16);
687315a1350SMichael S. Tsirkin     if (e == p)
688315a1350SMichael S. Tsirkin         return -1;
689315a1350SMichael S. Tsirkin     if (*e == ':') {
690315a1350SMichael S. Tsirkin         bus = val;
691315a1350SMichael S. Tsirkin         p = e + 1;
692315a1350SMichael S. Tsirkin         val = strtoul(p, &e, 16);
693315a1350SMichael S. Tsirkin         if (e == p)
694315a1350SMichael S. Tsirkin             return -1;
695315a1350SMichael S. Tsirkin         if (*e == ':') {
696315a1350SMichael S. Tsirkin             dom = bus;
697315a1350SMichael S. Tsirkin             bus = val;
698315a1350SMichael S. Tsirkin             p = e + 1;
699315a1350SMichael S. Tsirkin             val = strtoul(p, &e, 16);
700315a1350SMichael S. Tsirkin             if (e == p)
701315a1350SMichael S. Tsirkin                 return -1;
702315a1350SMichael S. Tsirkin         }
703315a1350SMichael S. Tsirkin     }
704315a1350SMichael S. Tsirkin 
705315a1350SMichael S. Tsirkin     slot = val;
706315a1350SMichael S. Tsirkin 
707315a1350SMichael S. Tsirkin     if (funcp != NULL) {
708315a1350SMichael S. Tsirkin         if (*e != '.')
709315a1350SMichael S. Tsirkin             return -1;
710315a1350SMichael S. Tsirkin 
711315a1350SMichael S. Tsirkin         p = e + 1;
712315a1350SMichael S. Tsirkin         val = strtoul(p, &e, 16);
713315a1350SMichael S. Tsirkin         if (e == p)
714315a1350SMichael S. Tsirkin             return -1;
715315a1350SMichael S. Tsirkin 
716315a1350SMichael S. Tsirkin         func = val;
717315a1350SMichael S. Tsirkin     }
718315a1350SMichael S. Tsirkin 
719315a1350SMichael S. Tsirkin     /* if funcp == NULL func is 0 */
720315a1350SMichael S. Tsirkin     if (dom > 0xffff || bus > 0xff || slot > 0x1f || func > 7)
721315a1350SMichael S. Tsirkin         return -1;
722315a1350SMichael S. Tsirkin 
723315a1350SMichael S. Tsirkin     if (*e)
724315a1350SMichael S. Tsirkin         return -1;
725315a1350SMichael S. Tsirkin 
726315a1350SMichael S. Tsirkin     *domp = dom;
727315a1350SMichael S. Tsirkin     *busp = bus;
728315a1350SMichael S. Tsirkin     *slotp = slot;
729315a1350SMichael S. Tsirkin     if (funcp != NULL)
730315a1350SMichael S. Tsirkin         *funcp = func;
731315a1350SMichael S. Tsirkin     return 0;
732315a1350SMichael S. Tsirkin }
733315a1350SMichael S. Tsirkin 
734315a1350SMichael S. Tsirkin static void pci_init_cmask(PCIDevice *dev)
735315a1350SMichael S. Tsirkin {
736315a1350SMichael S. Tsirkin     pci_set_word(dev->cmask + PCI_VENDOR_ID, 0xffff);
737315a1350SMichael S. Tsirkin     pci_set_word(dev->cmask + PCI_DEVICE_ID, 0xffff);
738315a1350SMichael S. Tsirkin     dev->cmask[PCI_STATUS] = PCI_STATUS_CAP_LIST;
739315a1350SMichael S. Tsirkin     dev->cmask[PCI_REVISION_ID] = 0xff;
740315a1350SMichael S. Tsirkin     dev->cmask[PCI_CLASS_PROG] = 0xff;
741315a1350SMichael S. Tsirkin     pci_set_word(dev->cmask + PCI_CLASS_DEVICE, 0xffff);
742315a1350SMichael S. Tsirkin     dev->cmask[PCI_HEADER_TYPE] = 0xff;
743315a1350SMichael S. Tsirkin     dev->cmask[PCI_CAPABILITY_LIST] = 0xff;
744315a1350SMichael S. Tsirkin }
745315a1350SMichael S. Tsirkin 
746315a1350SMichael S. Tsirkin static void pci_init_wmask(PCIDevice *dev)
747315a1350SMichael S. Tsirkin {
748315a1350SMichael S. Tsirkin     int config_size = pci_config_size(dev);
749315a1350SMichael S. Tsirkin 
750315a1350SMichael S. Tsirkin     dev->wmask[PCI_CACHE_LINE_SIZE] = 0xff;
751315a1350SMichael S. Tsirkin     dev->wmask[PCI_INTERRUPT_LINE] = 0xff;
752315a1350SMichael S. Tsirkin     pci_set_word(dev->wmask + PCI_COMMAND,
753315a1350SMichael S. Tsirkin                  PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
754315a1350SMichael S. Tsirkin                  PCI_COMMAND_INTX_DISABLE);
755315a1350SMichael S. Tsirkin     pci_word_test_and_set_mask(dev->wmask + PCI_COMMAND, PCI_COMMAND_SERR);
756315a1350SMichael S. Tsirkin 
757315a1350SMichael S. Tsirkin     memset(dev->wmask + PCI_CONFIG_HEADER_SIZE, 0xff,
758315a1350SMichael S. Tsirkin            config_size - PCI_CONFIG_HEADER_SIZE);
759315a1350SMichael S. Tsirkin }
760315a1350SMichael S. Tsirkin 
761315a1350SMichael S. Tsirkin static void pci_init_w1cmask(PCIDevice *dev)
762315a1350SMichael S. Tsirkin {
763315a1350SMichael S. Tsirkin     /*
764315a1350SMichael S. Tsirkin      * Note: It's okay to set w1cmask even for readonly bits as
765315a1350SMichael S. Tsirkin      * long as their value is hardwired to 0.
766315a1350SMichael S. Tsirkin      */
767315a1350SMichael S. Tsirkin     pci_set_word(dev->w1cmask + PCI_STATUS,
768315a1350SMichael S. Tsirkin                  PCI_STATUS_PARITY | PCI_STATUS_SIG_TARGET_ABORT |
769315a1350SMichael S. Tsirkin                  PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_REC_MASTER_ABORT |
770315a1350SMichael S. Tsirkin                  PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_DETECTED_PARITY);
771315a1350SMichael S. Tsirkin }
772315a1350SMichael S. Tsirkin 
773315a1350SMichael S. Tsirkin static void pci_init_mask_bridge(PCIDevice *d)
774315a1350SMichael S. Tsirkin {
775315a1350SMichael S. Tsirkin     /* PCI_PRIMARY_BUS, PCI_SECONDARY_BUS, PCI_SUBORDINATE_BUS and
776315a1350SMichael S. Tsirkin        PCI_SEC_LETENCY_TIMER */
777315a1350SMichael S. Tsirkin     memset(d->wmask + PCI_PRIMARY_BUS, 0xff, 4);
778315a1350SMichael S. Tsirkin 
779315a1350SMichael S. Tsirkin     /* base and limit */
780315a1350SMichael S. Tsirkin     d->wmask[PCI_IO_BASE] = PCI_IO_RANGE_MASK & 0xff;
781315a1350SMichael S. Tsirkin     d->wmask[PCI_IO_LIMIT] = PCI_IO_RANGE_MASK & 0xff;
782315a1350SMichael S. Tsirkin     pci_set_word(d->wmask + PCI_MEMORY_BASE,
783315a1350SMichael S. Tsirkin                  PCI_MEMORY_RANGE_MASK & 0xffff);
784315a1350SMichael S. Tsirkin     pci_set_word(d->wmask + PCI_MEMORY_LIMIT,
785315a1350SMichael S. Tsirkin                  PCI_MEMORY_RANGE_MASK & 0xffff);
786315a1350SMichael S. Tsirkin     pci_set_word(d->wmask + PCI_PREF_MEMORY_BASE,
787315a1350SMichael S. Tsirkin                  PCI_PREF_RANGE_MASK & 0xffff);
788315a1350SMichael S. Tsirkin     pci_set_word(d->wmask + PCI_PREF_MEMORY_LIMIT,
789315a1350SMichael S. Tsirkin                  PCI_PREF_RANGE_MASK & 0xffff);
790315a1350SMichael S. Tsirkin 
791315a1350SMichael S. Tsirkin     /* PCI_PREF_BASE_UPPER32 and PCI_PREF_LIMIT_UPPER32 */
792315a1350SMichael S. Tsirkin     memset(d->wmask + PCI_PREF_BASE_UPPER32, 0xff, 8);
793315a1350SMichael S. Tsirkin 
794315a1350SMichael S. Tsirkin     /* Supported memory and i/o types */
795315a1350SMichael S. Tsirkin     d->config[PCI_IO_BASE] |= PCI_IO_RANGE_TYPE_16;
796315a1350SMichael S. Tsirkin     d->config[PCI_IO_LIMIT] |= PCI_IO_RANGE_TYPE_16;
797315a1350SMichael S. Tsirkin     pci_word_test_and_set_mask(d->config + PCI_PREF_MEMORY_BASE,
798315a1350SMichael S. Tsirkin                                PCI_PREF_RANGE_TYPE_64);
799315a1350SMichael S. Tsirkin     pci_word_test_and_set_mask(d->config + PCI_PREF_MEMORY_LIMIT,
800315a1350SMichael S. Tsirkin                                PCI_PREF_RANGE_TYPE_64);
801315a1350SMichael S. Tsirkin 
802ba7d8515SAlex Williamson     /*
803ba7d8515SAlex Williamson      * TODO: Bridges default to 10-bit VGA decoding but we currently only
804ba7d8515SAlex Williamson      * implement 16-bit decoding (no alias support).
805ba7d8515SAlex Williamson      */
806315a1350SMichael S. Tsirkin     pci_set_word(d->wmask + PCI_BRIDGE_CONTROL,
807315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_PARITY |
808315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_SERR |
809315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_ISA |
810315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_VGA |
811315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_VGA_16BIT |
812315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_MASTER_ABORT |
813315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_BUS_RESET |
814315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_FAST_BACK |
815315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_DISCARD |
816315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_SEC_DISCARD |
817315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_DISCARD_SERR);
818315a1350SMichael S. Tsirkin     /* Below does not do anything as we never set this bit, put here for
819315a1350SMichael S. Tsirkin      * completeness. */
820315a1350SMichael S. Tsirkin     pci_set_word(d->w1cmask + PCI_BRIDGE_CONTROL,
821315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_DISCARD_STATUS);
822315a1350SMichael S. Tsirkin     d->cmask[PCI_IO_BASE] |= PCI_IO_RANGE_TYPE_MASK;
823315a1350SMichael S. Tsirkin     d->cmask[PCI_IO_LIMIT] |= PCI_IO_RANGE_TYPE_MASK;
824315a1350SMichael S. Tsirkin     pci_word_test_and_set_mask(d->cmask + PCI_PREF_MEMORY_BASE,
825315a1350SMichael S. Tsirkin                                PCI_PREF_RANGE_TYPE_MASK);
826315a1350SMichael S. Tsirkin     pci_word_test_and_set_mask(d->cmask + PCI_PREF_MEMORY_LIMIT,
827315a1350SMichael S. Tsirkin                                PCI_PREF_RANGE_TYPE_MASK);
828315a1350SMichael S. Tsirkin }
829315a1350SMichael S. Tsirkin 
830133e9b22SMarkus Armbruster static void pci_init_multifunction(PCIBus *bus, PCIDevice *dev, Error **errp)
831315a1350SMichael S. Tsirkin {
832315a1350SMichael S. Tsirkin     uint8_t slot = PCI_SLOT(dev->devfn);
833315a1350SMichael S. Tsirkin     uint8_t func;
834315a1350SMichael S. Tsirkin 
835315a1350SMichael S. Tsirkin     if (dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
836315a1350SMichael S. Tsirkin         dev->config[PCI_HEADER_TYPE] |= PCI_HEADER_TYPE_MULTI_FUNCTION;
837315a1350SMichael S. Tsirkin     }
838315a1350SMichael S. Tsirkin 
839315a1350SMichael S. Tsirkin     /*
840315a1350SMichael S. Tsirkin      * multifunction bit is interpreted in two ways as follows.
841315a1350SMichael S. Tsirkin      *   - all functions must set the bit to 1.
842315a1350SMichael S. Tsirkin      *     Example: Intel X53
843315a1350SMichael S. Tsirkin      *   - function 0 must set the bit, but the rest function (> 0)
844315a1350SMichael S. Tsirkin      *     is allowed to leave the bit to 0.
845315a1350SMichael S. Tsirkin      *     Example: PIIX3(also in qemu), PIIX4(also in qemu), ICH10,
846315a1350SMichael S. Tsirkin      *
847315a1350SMichael S. Tsirkin      * So OS (at least Linux) checks the bit of only function 0,
848315a1350SMichael S. Tsirkin      * and doesn't see the bit of function > 0.
849315a1350SMichael S. Tsirkin      *
850315a1350SMichael S. Tsirkin      * The below check allows both interpretation.
851315a1350SMichael S. Tsirkin      */
852315a1350SMichael S. Tsirkin     if (PCI_FUNC(dev->devfn)) {
853315a1350SMichael S. Tsirkin         PCIDevice *f0 = bus->devices[PCI_DEVFN(slot, 0)];
854315a1350SMichael S. Tsirkin         if (f0 && !(f0->cap_present & QEMU_PCI_CAP_MULTIFUNCTION)) {
855315a1350SMichael S. Tsirkin             /* function 0 should set multifunction bit */
856133e9b22SMarkus Armbruster             error_setg(errp, "PCI: single function device can't be populated "
857315a1350SMichael S. Tsirkin                        "in function %x.%x", slot, PCI_FUNC(dev->devfn));
858133e9b22SMarkus Armbruster             return;
859315a1350SMichael S. Tsirkin         }
860133e9b22SMarkus Armbruster         return;
861315a1350SMichael S. Tsirkin     }
862315a1350SMichael S. Tsirkin 
863315a1350SMichael S. Tsirkin     if (dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
864133e9b22SMarkus Armbruster         return;
865315a1350SMichael S. Tsirkin     }
866315a1350SMichael S. Tsirkin     /* function 0 indicates single function, so function > 0 must be NULL */
867315a1350SMichael S. Tsirkin     for (func = 1; func < PCI_FUNC_MAX; ++func) {
868315a1350SMichael S. Tsirkin         if (bus->devices[PCI_DEVFN(slot, func)]) {
869133e9b22SMarkus Armbruster             error_setg(errp, "PCI: %x.0 indicates single function, "
870315a1350SMichael S. Tsirkin                        "but %x.%x is already populated.",
871315a1350SMichael S. Tsirkin                        slot, slot, func);
872133e9b22SMarkus Armbruster             return;
873315a1350SMichael S. Tsirkin         }
874315a1350SMichael S. Tsirkin     }
875315a1350SMichael S. Tsirkin }
876315a1350SMichael S. Tsirkin 
877315a1350SMichael S. Tsirkin static void pci_config_alloc(PCIDevice *pci_dev)
878315a1350SMichael S. Tsirkin {
879315a1350SMichael S. Tsirkin     int config_size = pci_config_size(pci_dev);
880315a1350SMichael S. Tsirkin 
881315a1350SMichael S. Tsirkin     pci_dev->config = g_malloc0(config_size);
882315a1350SMichael S. Tsirkin     pci_dev->cmask = g_malloc0(config_size);
883315a1350SMichael S. Tsirkin     pci_dev->wmask = g_malloc0(config_size);
884315a1350SMichael S. Tsirkin     pci_dev->w1cmask = g_malloc0(config_size);
885315a1350SMichael S. Tsirkin     pci_dev->used = g_malloc0(config_size);
886315a1350SMichael S. Tsirkin }
887315a1350SMichael S. Tsirkin 
888315a1350SMichael S. Tsirkin static void pci_config_free(PCIDevice *pci_dev)
889315a1350SMichael S. Tsirkin {
890315a1350SMichael S. Tsirkin     g_free(pci_dev->config);
891315a1350SMichael S. Tsirkin     g_free(pci_dev->cmask);
892315a1350SMichael S. Tsirkin     g_free(pci_dev->wmask);
893315a1350SMichael S. Tsirkin     g_free(pci_dev->w1cmask);
894315a1350SMichael S. Tsirkin     g_free(pci_dev->used);
895315a1350SMichael S. Tsirkin }
896315a1350SMichael S. Tsirkin 
89730607764SMarcel Apfelbaum static void do_pci_unregister_device(PCIDevice *pci_dev)
89830607764SMarcel Apfelbaum {
899fd56e061SDavid Gibson     pci_get_bus(pci_dev)->devices[pci_dev->devfn] = NULL;
90030607764SMarcel Apfelbaum     pci_config_free(pci_dev);
90130607764SMarcel Apfelbaum 
902193982c6SAlexey Kardashevskiy     if (memory_region_is_mapped(&pci_dev->bus_master_enable_region)) {
903c53598edSAlexey Kardashevskiy         memory_region_del_subregion(&pci_dev->bus_master_container_region,
904c53598edSAlexey Kardashevskiy                                     &pci_dev->bus_master_enable_region);
905193982c6SAlexey Kardashevskiy     }
90630607764SMarcel Apfelbaum     address_space_destroy(&pci_dev->bus_master_as);
90730607764SMarcel Apfelbaum }
90830607764SMarcel Apfelbaum 
9094a94b3aaSPeter Xu /* Extract PCIReqIDCache into BDF format */
9104a94b3aaSPeter Xu static uint16_t pci_req_id_cache_extract(PCIReqIDCache *cache)
9114a94b3aaSPeter Xu {
9124a94b3aaSPeter Xu     uint8_t bus_n;
9134a94b3aaSPeter Xu     uint16_t result;
9144a94b3aaSPeter Xu 
9154a94b3aaSPeter Xu     switch (cache->type) {
9164a94b3aaSPeter Xu     case PCI_REQ_ID_BDF:
9174a94b3aaSPeter Xu         result = pci_get_bdf(cache->dev);
9184a94b3aaSPeter Xu         break;
9194a94b3aaSPeter Xu     case PCI_REQ_ID_SECONDARY_BUS:
920fd56e061SDavid Gibson         bus_n = pci_dev_bus_num(cache->dev);
9214a94b3aaSPeter Xu         result = PCI_BUILD_BDF(bus_n, 0);
9224a94b3aaSPeter Xu         break;
9234a94b3aaSPeter Xu     default:
924eaf27fabSMarkus Armbruster         error_report("Invalid PCI requester ID cache type: %d",
9254a94b3aaSPeter Xu                      cache->type);
9264a94b3aaSPeter Xu         exit(1);
9274a94b3aaSPeter Xu         break;
9284a94b3aaSPeter Xu     }
9294a94b3aaSPeter Xu 
9304a94b3aaSPeter Xu     return result;
9314a94b3aaSPeter Xu }
9324a94b3aaSPeter Xu 
9334a94b3aaSPeter Xu /* Parse bridges up to the root complex and return requester ID
9344a94b3aaSPeter Xu  * cache for specific device.  For full PCIe topology, the cache
9354a94b3aaSPeter Xu  * result would be exactly the same as getting BDF of the device.
9364a94b3aaSPeter Xu  * However, several tricks are required when system mixed up with
9374a94b3aaSPeter Xu  * legacy PCI devices and PCIe-to-PCI bridges.
9384a94b3aaSPeter Xu  *
9394a94b3aaSPeter Xu  * Here we cache the proxy device (and type) not requester ID since
9404a94b3aaSPeter Xu  * bus number might change from time to time.
9414a94b3aaSPeter Xu  */
9424a94b3aaSPeter Xu static PCIReqIDCache pci_req_id_cache_get(PCIDevice *dev)
9434a94b3aaSPeter Xu {
9444a94b3aaSPeter Xu     PCIDevice *parent;
9454a94b3aaSPeter Xu     PCIReqIDCache cache = {
9464a94b3aaSPeter Xu         .dev = dev,
9474a94b3aaSPeter Xu         .type = PCI_REQ_ID_BDF,
9484a94b3aaSPeter Xu     };
9494a94b3aaSPeter Xu 
950fd56e061SDavid Gibson     while (!pci_bus_is_root(pci_get_bus(dev))) {
9514a94b3aaSPeter Xu         /* We are under PCI/PCIe bridges */
952fd56e061SDavid Gibson         parent = pci_get_bus(dev)->parent_dev;
9534a94b3aaSPeter Xu         if (pci_is_express(parent)) {
9544a94b3aaSPeter Xu             if (pcie_cap_get_type(parent) == PCI_EXP_TYPE_PCI_BRIDGE) {
9554a94b3aaSPeter Xu                 /* When we pass through PCIe-to-PCI/PCIX bridges, we
9564a94b3aaSPeter Xu                  * override the requester ID using secondary bus
9574a94b3aaSPeter Xu                  * number of parent bridge with zeroed devfn
9584a94b3aaSPeter Xu                  * (pcie-to-pci bridge spec chap 2.3). */
9594a94b3aaSPeter Xu                 cache.type = PCI_REQ_ID_SECONDARY_BUS;
9604a94b3aaSPeter Xu                 cache.dev = dev;
9614a94b3aaSPeter Xu             }
9624a94b3aaSPeter Xu         } else {
9634a94b3aaSPeter Xu             /* Legacy PCI, override requester ID with the bridge's
9644a94b3aaSPeter Xu              * BDF upstream.  When the root complex connects to
9654a94b3aaSPeter Xu              * legacy PCI devices (including buses), it can only
9664a94b3aaSPeter Xu              * obtain requester ID info from directly attached
9674a94b3aaSPeter Xu              * devices.  If devices are attached under bridges, only
9684a94b3aaSPeter Xu              * the requester ID of the bridge that is directly
9694a94b3aaSPeter Xu              * attached to the root complex can be recognized. */
9704a94b3aaSPeter Xu             cache.type = PCI_REQ_ID_BDF;
9714a94b3aaSPeter Xu             cache.dev = parent;
9724a94b3aaSPeter Xu         }
9734a94b3aaSPeter Xu         dev = parent;
9744a94b3aaSPeter Xu     }
9754a94b3aaSPeter Xu 
9764a94b3aaSPeter Xu     return cache;
9774a94b3aaSPeter Xu }
9784a94b3aaSPeter Xu 
9794a94b3aaSPeter Xu uint16_t pci_requester_id(PCIDevice *dev)
9804a94b3aaSPeter Xu {
9814a94b3aaSPeter Xu     return pci_req_id_cache_extract(&dev->requester_id_cache);
9824a94b3aaSPeter Xu }
9834a94b3aaSPeter Xu 
9849b717a3aSMark Cave-Ayland static bool pci_bus_devfn_available(PCIBus *bus, int devfn)
9859b717a3aSMark Cave-Ayland {
9869b717a3aSMark Cave-Ayland     return !(bus->devices[devfn]);
9879b717a3aSMark Cave-Ayland }
9889b717a3aSMark Cave-Ayland 
9898b884984SMark Cave-Ayland static bool pci_bus_devfn_reserved(PCIBus *bus, int devfn)
9908b884984SMark Cave-Ayland {
9918b884984SMark Cave-Ayland     return bus->slot_reserved_mask & (1UL << PCI_SLOT(devfn));
9928b884984SMark Cave-Ayland }
9938b884984SMark Cave-Ayland 
994315a1350SMichael S. Tsirkin /* -1 for devfn means auto assign */
995fd56e061SDavid Gibson static PCIDevice *do_pci_register_device(PCIDevice *pci_dev,
996133e9b22SMarkus Armbruster                                          const char *name, int devfn,
997133e9b22SMarkus Armbruster                                          Error **errp)
998315a1350SMichael S. Tsirkin {
999315a1350SMichael S. Tsirkin     PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev);
1000315a1350SMichael S. Tsirkin     PCIConfigReadFunc *config_read = pc->config_read;
1001315a1350SMichael S. Tsirkin     PCIConfigWriteFunc *config_write = pc->config_write;
1002133e9b22SMarkus Armbruster     Error *local_err = NULL;
10033f1e1478SCao jin     DeviceState *dev = DEVICE(pci_dev);
1004fd56e061SDavid Gibson     PCIBus *bus = pci_get_bus(pci_dev);
10053f1e1478SCao jin 
10060144f6f1SMarcel Apfelbaum     /* Only pci bridges can be attached to extra PCI root buses */
10070144f6f1SMarcel Apfelbaum     if (pci_bus_is_root(bus) && bus->parent_dev && !pc->is_bridge) {
10080144f6f1SMarcel Apfelbaum         error_setg(errp,
10090144f6f1SMarcel Apfelbaum                    "PCI: Only PCI/PCIe bridges can be plugged into %s",
10100144f6f1SMarcel Apfelbaum                     bus->parent_dev->name);
10110144f6f1SMarcel Apfelbaum         return NULL;
10120144f6f1SMarcel Apfelbaum     }
1013315a1350SMichael S. Tsirkin 
1014315a1350SMichael S. Tsirkin     if (devfn < 0) {
1015315a1350SMichael S. Tsirkin         for(devfn = bus->devfn_min ; devfn < ARRAY_SIZE(bus->devices);
1016315a1350SMichael S. Tsirkin             devfn += PCI_FUNC_MAX) {
10178b884984SMark Cave-Ayland             if (pci_bus_devfn_available(bus, devfn) &&
10188b884984SMark Cave-Ayland                    !pci_bus_devfn_reserved(bus, devfn)) {
1019315a1350SMichael S. Tsirkin                 goto found;
1020315a1350SMichael S. Tsirkin             }
10219b717a3aSMark Cave-Ayland         }
10228b884984SMark Cave-Ayland         error_setg(errp, "PCI: no slot/function available for %s, all in use "
10238b884984SMark Cave-Ayland                    "or reserved", name);
1024315a1350SMichael S. Tsirkin         return NULL;
1025315a1350SMichael S. Tsirkin     found: ;
10268b884984SMark Cave-Ayland     } else if (pci_bus_devfn_reserved(bus, devfn)) {
10278b884984SMark Cave-Ayland         error_setg(errp, "PCI: slot %d function %d not available for %s,"
10288b884984SMark Cave-Ayland                    " reserved",
10298b884984SMark Cave-Ayland                    PCI_SLOT(devfn), PCI_FUNC(devfn), name);
10308b884984SMark Cave-Ayland         return NULL;
10319b717a3aSMark Cave-Ayland     } else if (!pci_bus_devfn_available(bus, devfn)) {
1032133e9b22SMarkus Armbruster         error_setg(errp, "PCI: slot %d function %d not available for %s,"
1033133e9b22SMarkus Armbruster                    " in use by %s",
1034133e9b22SMarkus Armbruster                    PCI_SLOT(devfn), PCI_FUNC(devfn), name,
1035133e9b22SMarkus Armbruster                    bus->devices[devfn]->name);
1036315a1350SMichael S. Tsirkin         return NULL;
10373f1e1478SCao jin     } else if (dev->hotplugged &&
10383f1e1478SCao jin                pci_get_function_0(pci_dev)) {
10393f1e1478SCao jin         error_setg(errp, "PCI: slot %d function 0 already ocuppied by %s,"
10403f1e1478SCao jin                    " new func %s cannot be exposed to guest.",
1041d93ddfb1SMichael S. Tsirkin                    PCI_SLOT(pci_get_function_0(pci_dev)->devfn),
1042d93ddfb1SMichael S. Tsirkin                    pci_get_function_0(pci_dev)->name,
10433f1e1478SCao jin                    name);
10443f1e1478SCao jin 
10453f1e1478SCao jin        return NULL;
1046315a1350SMichael S. Tsirkin     }
1047e00387d5SAvi Kivity 
1048efc8188eSLe Tan     pci_dev->devfn = devfn;
10494a94b3aaSPeter Xu     pci_dev->requester_id_cache = pci_req_id_cache_get(pci_dev);
1050d06bce95SAlexey Kardashevskiy     pstrcpy(pci_dev->name, sizeof(pci_dev->name), name);
1051e00387d5SAvi Kivity 
10523716d590SJason Wang     memory_region_init(&pci_dev->bus_master_container_region, OBJECT(pci_dev),
10533716d590SJason Wang                        "bus master container", UINT64_MAX);
10543716d590SJason Wang     address_space_init(&pci_dev->bus_master_as,
10553716d590SJason Wang                        &pci_dev->bus_master_container_region, pci_dev->name);
10563716d590SJason Wang 
1057b86eacb8SMarcel Apfelbaum     if (qdev_hotplug) {
1058b86eacb8SMarcel Apfelbaum         pci_init_bus_master(pci_dev);
1059b86eacb8SMarcel Apfelbaum     }
1060315a1350SMichael S. Tsirkin     pci_dev->irq_state = 0;
1061315a1350SMichael S. Tsirkin     pci_config_alloc(pci_dev);
1062315a1350SMichael S. Tsirkin 
1063315a1350SMichael S. Tsirkin     pci_config_set_vendor_id(pci_dev->config, pc->vendor_id);
1064315a1350SMichael S. Tsirkin     pci_config_set_device_id(pci_dev->config, pc->device_id);
1065315a1350SMichael S. Tsirkin     pci_config_set_revision(pci_dev->config, pc->revision);
1066315a1350SMichael S. Tsirkin     pci_config_set_class(pci_dev->config, pc->class_id);
1067315a1350SMichael S. Tsirkin 
1068315a1350SMichael S. Tsirkin     if (!pc->is_bridge) {
1069315a1350SMichael S. Tsirkin         if (pc->subsystem_vendor_id || pc->subsystem_id) {
1070315a1350SMichael S. Tsirkin             pci_set_word(pci_dev->config + PCI_SUBSYSTEM_VENDOR_ID,
1071315a1350SMichael S. Tsirkin                          pc->subsystem_vendor_id);
1072315a1350SMichael S. Tsirkin             pci_set_word(pci_dev->config + PCI_SUBSYSTEM_ID,
1073315a1350SMichael S. Tsirkin                          pc->subsystem_id);
1074315a1350SMichael S. Tsirkin         } else {
1075315a1350SMichael S. Tsirkin             pci_set_default_subsystem_id(pci_dev);
1076315a1350SMichael S. Tsirkin         }
1077315a1350SMichael S. Tsirkin     } else {
1078315a1350SMichael S. Tsirkin         /* subsystem_vendor_id/subsystem_id are only for header type 0 */
1079315a1350SMichael S. Tsirkin         assert(!pc->subsystem_vendor_id);
1080315a1350SMichael S. Tsirkin         assert(!pc->subsystem_id);
1081315a1350SMichael S. Tsirkin     }
1082315a1350SMichael S. Tsirkin     pci_init_cmask(pci_dev);
1083315a1350SMichael S. Tsirkin     pci_init_wmask(pci_dev);
1084315a1350SMichael S. Tsirkin     pci_init_w1cmask(pci_dev);
1085315a1350SMichael S. Tsirkin     if (pc->is_bridge) {
1086315a1350SMichael S. Tsirkin         pci_init_mask_bridge(pci_dev);
1087315a1350SMichael S. Tsirkin     }
1088133e9b22SMarkus Armbruster     pci_init_multifunction(bus, pci_dev, &local_err);
1089133e9b22SMarkus Armbruster     if (local_err) {
1090133e9b22SMarkus Armbruster         error_propagate(errp, local_err);
109130607764SMarcel Apfelbaum         do_pci_unregister_device(pci_dev);
1092315a1350SMichael S. Tsirkin         return NULL;
1093315a1350SMichael S. Tsirkin     }
1094315a1350SMichael S. Tsirkin 
1095315a1350SMichael S. Tsirkin     if (!config_read)
1096315a1350SMichael S. Tsirkin         config_read = pci_default_read_config;
1097315a1350SMichael S. Tsirkin     if (!config_write)
1098315a1350SMichael S. Tsirkin         config_write = pci_default_write_config;
1099315a1350SMichael S. Tsirkin     pci_dev->config_read = config_read;
1100315a1350SMichael S. Tsirkin     pci_dev->config_write = config_write;
1101315a1350SMichael S. Tsirkin     bus->devices[devfn] = pci_dev;
1102315a1350SMichael S. Tsirkin     pci_dev->version_id = 2; /* Current pci device vmstate version */
1103315a1350SMichael S. Tsirkin     return pci_dev;
1104315a1350SMichael S. Tsirkin }
1105315a1350SMichael S. Tsirkin 
1106315a1350SMichael S. Tsirkin static void pci_unregister_io_regions(PCIDevice *pci_dev)
1107315a1350SMichael S. Tsirkin {
1108315a1350SMichael S. Tsirkin     PCIIORegion *r;
1109315a1350SMichael S. Tsirkin     int i;
1110315a1350SMichael S. Tsirkin 
1111315a1350SMichael S. Tsirkin     for(i = 0; i < PCI_NUM_REGIONS; i++) {
1112315a1350SMichael S. Tsirkin         r = &pci_dev->io_regions[i];
1113315a1350SMichael S. Tsirkin         if (!r->size || r->addr == PCI_BAR_UNMAPPED)
1114315a1350SMichael S. Tsirkin             continue;
1115315a1350SMichael S. Tsirkin         memory_region_del_subregion(r->address_space, r->memory);
1116315a1350SMichael S. Tsirkin     }
1117e01fd687SAlex Williamson 
1118e01fd687SAlex Williamson     pci_unregister_vga(pci_dev);
1119315a1350SMichael S. Tsirkin }
1120315a1350SMichael S. Tsirkin 
1121b69c3c21SMarkus Armbruster static void pci_qdev_unrealize(DeviceState *dev)
1122315a1350SMichael S. Tsirkin {
1123315a1350SMichael S. Tsirkin     PCIDevice *pci_dev = PCI_DEVICE(dev);
1124315a1350SMichael S. Tsirkin     PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev);
1125315a1350SMichael S. Tsirkin 
1126315a1350SMichael S. Tsirkin     pci_unregister_io_regions(pci_dev);
1127315a1350SMichael S. Tsirkin     pci_del_option_rom(pci_dev);
1128315a1350SMichael S. Tsirkin 
1129315a1350SMichael S. Tsirkin     if (pc->exit) {
1130315a1350SMichael S. Tsirkin         pc->exit(pci_dev);
1131315a1350SMichael S. Tsirkin     }
1132315a1350SMichael S. Tsirkin 
11333936161fSHerongguang (Stephen)     pci_device_deassert_intx(pci_dev);
1134315a1350SMichael S. Tsirkin     do_pci_unregister_device(pci_dev);
1135315a1350SMichael S. Tsirkin }
1136315a1350SMichael S. Tsirkin 
1137315a1350SMichael S. Tsirkin void pci_register_bar(PCIDevice *pci_dev, int region_num,
1138315a1350SMichael S. Tsirkin                       uint8_t type, MemoryRegion *memory)
1139315a1350SMichael S. Tsirkin {
1140315a1350SMichael S. Tsirkin     PCIIORegion *r;
11415178ecd8SCao jin     uint32_t addr; /* offset in pci config space */
1142315a1350SMichael S. Tsirkin     uint64_t wmask;
1143315a1350SMichael S. Tsirkin     pcibus_t size = memory_region_size(memory);
1144315a1350SMichael S. Tsirkin 
1145315a1350SMichael S. Tsirkin     assert(region_num >= 0);
1146315a1350SMichael S. Tsirkin     assert(region_num < PCI_NUM_REGIONS);
1147315a1350SMichael S. Tsirkin     if (size & (size-1)) {
11480151abe4SAlistair Francis         error_report("ERROR: PCI region size must be pow2 "
11490151abe4SAlistair Francis                     "type=0x%x, size=0x%"FMT_PCIBUS"", type, size);
1150315a1350SMichael S. Tsirkin         exit(1);
1151315a1350SMichael S. Tsirkin     }
1152315a1350SMichael S. Tsirkin 
1153315a1350SMichael S. Tsirkin     r = &pci_dev->io_regions[region_num];
1154315a1350SMichael S. Tsirkin     r->addr = PCI_BAR_UNMAPPED;
1155315a1350SMichael S. Tsirkin     r->size = size;
1156315a1350SMichael S. Tsirkin     r->type = type;
11575178ecd8SCao jin     r->memory = memory;
11585178ecd8SCao jin     r->address_space = type & PCI_BASE_ADDRESS_SPACE_IO
1159fd56e061SDavid Gibson                         ? pci_get_bus(pci_dev)->address_space_io
1160fd56e061SDavid Gibson                         : pci_get_bus(pci_dev)->address_space_mem;
1161315a1350SMichael S. Tsirkin 
1162315a1350SMichael S. Tsirkin     wmask = ~(size - 1);
1163315a1350SMichael S. Tsirkin     if (region_num == PCI_ROM_SLOT) {
1164315a1350SMichael S. Tsirkin         /* ROM enable bit is writable */
1165315a1350SMichael S. Tsirkin         wmask |= PCI_ROM_ADDRESS_ENABLE;
1166315a1350SMichael S. Tsirkin     }
11675178ecd8SCao jin 
11685178ecd8SCao jin     addr = pci_bar(pci_dev, region_num);
1169315a1350SMichael S. Tsirkin     pci_set_long(pci_dev->config + addr, type);
11705178ecd8SCao jin 
1171315a1350SMichael S. Tsirkin     if (!(r->type & PCI_BASE_ADDRESS_SPACE_IO) &&
1172315a1350SMichael S. Tsirkin         r->type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
1173315a1350SMichael S. Tsirkin         pci_set_quad(pci_dev->wmask + addr, wmask);
1174315a1350SMichael S. Tsirkin         pci_set_quad(pci_dev->cmask + addr, ~0ULL);
1175315a1350SMichael S. Tsirkin     } else {
1176315a1350SMichael S. Tsirkin         pci_set_long(pci_dev->wmask + addr, wmask & 0xffffffff);
1177315a1350SMichael S. Tsirkin         pci_set_long(pci_dev->cmask + addr, 0xffffffff);
1178315a1350SMichael S. Tsirkin     }
1179315a1350SMichael S. Tsirkin }
1180315a1350SMichael S. Tsirkin 
1181e01fd687SAlex Williamson static void pci_update_vga(PCIDevice *pci_dev)
1182e01fd687SAlex Williamson {
1183e01fd687SAlex Williamson     uint16_t cmd;
1184e01fd687SAlex Williamson 
1185e01fd687SAlex Williamson     if (!pci_dev->has_vga) {
1186e01fd687SAlex Williamson         return;
1187e01fd687SAlex Williamson     }
1188e01fd687SAlex Williamson 
1189e01fd687SAlex Williamson     cmd = pci_get_word(pci_dev->config + PCI_COMMAND);
1190e01fd687SAlex Williamson 
1191e01fd687SAlex Williamson     memory_region_set_enabled(pci_dev->vga_regions[QEMU_PCI_VGA_MEM],
1192e01fd687SAlex Williamson                               cmd & PCI_COMMAND_MEMORY);
1193e01fd687SAlex Williamson     memory_region_set_enabled(pci_dev->vga_regions[QEMU_PCI_VGA_IO_LO],
1194e01fd687SAlex Williamson                               cmd & PCI_COMMAND_IO);
1195e01fd687SAlex Williamson     memory_region_set_enabled(pci_dev->vga_regions[QEMU_PCI_VGA_IO_HI],
1196e01fd687SAlex Williamson                               cmd & PCI_COMMAND_IO);
1197e01fd687SAlex Williamson }
1198e01fd687SAlex Williamson 
1199e01fd687SAlex Williamson void pci_register_vga(PCIDevice *pci_dev, MemoryRegion *mem,
1200e01fd687SAlex Williamson                       MemoryRegion *io_lo, MemoryRegion *io_hi)
1201e01fd687SAlex Williamson {
1202fd56e061SDavid Gibson     PCIBus *bus = pci_get_bus(pci_dev);
1203fd56e061SDavid Gibson 
1204e01fd687SAlex Williamson     assert(!pci_dev->has_vga);
1205e01fd687SAlex Williamson 
1206e01fd687SAlex Williamson     assert(memory_region_size(mem) == QEMU_PCI_VGA_MEM_SIZE);
1207e01fd687SAlex Williamson     pci_dev->vga_regions[QEMU_PCI_VGA_MEM] = mem;
1208fd56e061SDavid Gibson     memory_region_add_subregion_overlap(bus->address_space_mem,
1209e01fd687SAlex Williamson                                         QEMU_PCI_VGA_MEM_BASE, mem, 1);
1210e01fd687SAlex Williamson 
1211e01fd687SAlex Williamson     assert(memory_region_size(io_lo) == QEMU_PCI_VGA_IO_LO_SIZE);
1212e01fd687SAlex Williamson     pci_dev->vga_regions[QEMU_PCI_VGA_IO_LO] = io_lo;
1213fd56e061SDavid Gibson     memory_region_add_subregion_overlap(bus->address_space_io,
1214e01fd687SAlex Williamson                                         QEMU_PCI_VGA_IO_LO_BASE, io_lo, 1);
1215e01fd687SAlex Williamson 
1216e01fd687SAlex Williamson     assert(memory_region_size(io_hi) == QEMU_PCI_VGA_IO_HI_SIZE);
1217e01fd687SAlex Williamson     pci_dev->vga_regions[QEMU_PCI_VGA_IO_HI] = io_hi;
1218fd56e061SDavid Gibson     memory_region_add_subregion_overlap(bus->address_space_io,
1219e01fd687SAlex Williamson                                         QEMU_PCI_VGA_IO_HI_BASE, io_hi, 1);
1220e01fd687SAlex Williamson     pci_dev->has_vga = true;
1221e01fd687SAlex Williamson 
1222e01fd687SAlex Williamson     pci_update_vga(pci_dev);
1223e01fd687SAlex Williamson }
1224e01fd687SAlex Williamson 
1225e01fd687SAlex Williamson void pci_unregister_vga(PCIDevice *pci_dev)
1226e01fd687SAlex Williamson {
1227fd56e061SDavid Gibson     PCIBus *bus = pci_get_bus(pci_dev);
1228fd56e061SDavid Gibson 
1229e01fd687SAlex Williamson     if (!pci_dev->has_vga) {
1230e01fd687SAlex Williamson         return;
1231e01fd687SAlex Williamson     }
1232e01fd687SAlex Williamson 
1233fd56e061SDavid Gibson     memory_region_del_subregion(bus->address_space_mem,
1234e01fd687SAlex Williamson                                 pci_dev->vga_regions[QEMU_PCI_VGA_MEM]);
1235fd56e061SDavid Gibson     memory_region_del_subregion(bus->address_space_io,
1236e01fd687SAlex Williamson                                 pci_dev->vga_regions[QEMU_PCI_VGA_IO_LO]);
1237fd56e061SDavid Gibson     memory_region_del_subregion(bus->address_space_io,
1238e01fd687SAlex Williamson                                 pci_dev->vga_regions[QEMU_PCI_VGA_IO_HI]);
1239e01fd687SAlex Williamson     pci_dev->has_vga = false;
1240e01fd687SAlex Williamson }
1241e01fd687SAlex Williamson 
1242315a1350SMichael S. Tsirkin pcibus_t pci_get_bar_addr(PCIDevice *pci_dev, int region_num)
1243315a1350SMichael S. Tsirkin {
1244315a1350SMichael S. Tsirkin     return pci_dev->io_regions[region_num].addr;
1245315a1350SMichael S. Tsirkin }
1246315a1350SMichael S. Tsirkin 
1247315a1350SMichael S. Tsirkin static pcibus_t pci_bar_address(PCIDevice *d,
1248315a1350SMichael S. Tsirkin                                 int reg, uint8_t type, pcibus_t size)
1249315a1350SMichael S. Tsirkin {
1250315a1350SMichael S. Tsirkin     pcibus_t new_addr, last_addr;
1251315a1350SMichael S. Tsirkin     int bar = pci_bar(d, reg);
1252315a1350SMichael S. Tsirkin     uint16_t cmd = pci_get_word(d->config + PCI_COMMAND);
1253e4024630SLaurent Vivier     Object *machine = qdev_get_machine();
1254e4024630SLaurent Vivier     ObjectClass *oc = object_get_class(machine);
1255e4024630SLaurent Vivier     MachineClass *mc = MACHINE_CLASS(oc);
1256e4024630SLaurent Vivier     bool allow_0_address = mc->pci_allow_0_address;
1257315a1350SMichael S. Tsirkin 
1258315a1350SMichael S. Tsirkin     if (type & PCI_BASE_ADDRESS_SPACE_IO) {
1259315a1350SMichael S. Tsirkin         if (!(cmd & PCI_COMMAND_IO)) {
1260315a1350SMichael S. Tsirkin             return PCI_BAR_UNMAPPED;
1261315a1350SMichael S. Tsirkin         }
1262315a1350SMichael S. Tsirkin         new_addr = pci_get_long(d->config + bar) & ~(size - 1);
1263315a1350SMichael S. Tsirkin         last_addr = new_addr + size - 1;
12649f1a029aSHervé Poussineau         /* Check if 32 bit BAR wraps around explicitly.
12659f1a029aSHervé Poussineau          * TODO: make priorities correct and remove this work around.
12669f1a029aSHervé Poussineau          */
1267e4024630SLaurent Vivier         if (last_addr <= new_addr || last_addr >= UINT32_MAX ||
1268e4024630SLaurent Vivier             (!allow_0_address && new_addr == 0)) {
1269315a1350SMichael S. Tsirkin             return PCI_BAR_UNMAPPED;
1270315a1350SMichael S. Tsirkin         }
1271315a1350SMichael S. Tsirkin         return new_addr;
1272315a1350SMichael S. Tsirkin     }
1273315a1350SMichael S. Tsirkin 
1274315a1350SMichael S. Tsirkin     if (!(cmd & PCI_COMMAND_MEMORY)) {
1275315a1350SMichael S. Tsirkin         return PCI_BAR_UNMAPPED;
1276315a1350SMichael S. Tsirkin     }
1277315a1350SMichael S. Tsirkin     if (type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
1278315a1350SMichael S. Tsirkin         new_addr = pci_get_quad(d->config + bar);
1279315a1350SMichael S. Tsirkin     } else {
1280315a1350SMichael S. Tsirkin         new_addr = pci_get_long(d->config + bar);
1281315a1350SMichael S. Tsirkin     }
1282315a1350SMichael S. Tsirkin     /* the ROM slot has a specific enable bit */
1283315a1350SMichael S. Tsirkin     if (reg == PCI_ROM_SLOT && !(new_addr & PCI_ROM_ADDRESS_ENABLE)) {
1284315a1350SMichael S. Tsirkin         return PCI_BAR_UNMAPPED;
1285315a1350SMichael S. Tsirkin     }
1286315a1350SMichael S. Tsirkin     new_addr &= ~(size - 1);
1287315a1350SMichael S. Tsirkin     last_addr = new_addr + size - 1;
1288315a1350SMichael S. Tsirkin     /* NOTE: we do not support wrapping */
1289315a1350SMichael S. Tsirkin     /* XXX: as we cannot support really dynamic
1290315a1350SMichael S. Tsirkin        mappings, we handle specific values as invalid
1291315a1350SMichael S. Tsirkin        mappings. */
1292e4024630SLaurent Vivier     if (last_addr <= new_addr || last_addr == PCI_BAR_UNMAPPED ||
1293e4024630SLaurent Vivier         (!allow_0_address && new_addr == 0)) {
1294315a1350SMichael S. Tsirkin         return PCI_BAR_UNMAPPED;
1295315a1350SMichael S. Tsirkin     }
1296315a1350SMichael S. Tsirkin 
1297315a1350SMichael S. Tsirkin     /* Now pcibus_t is 64bit.
1298315a1350SMichael S. Tsirkin      * Check if 32 bit BAR wraps around explicitly.
1299315a1350SMichael S. Tsirkin      * Without this, PC ide doesn't work well.
1300315a1350SMichael S. Tsirkin      * TODO: remove this work around.
1301315a1350SMichael S. Tsirkin      */
1302315a1350SMichael S. Tsirkin     if  (!(type & PCI_BASE_ADDRESS_MEM_TYPE_64) && last_addr >= UINT32_MAX) {
1303315a1350SMichael S. Tsirkin         return PCI_BAR_UNMAPPED;
1304315a1350SMichael S. Tsirkin     }
1305315a1350SMichael S. Tsirkin 
1306315a1350SMichael S. Tsirkin     /*
1307315a1350SMichael S. Tsirkin      * OS is allowed to set BAR beyond its addressable
1308315a1350SMichael S. Tsirkin      * bits. For example, 32 bit OS can set 64bit bar
1309315a1350SMichael S. Tsirkin      * to >4G. Check it. TODO: we might need to support
1310315a1350SMichael S. Tsirkin      * it in the future for e.g. PAE.
1311315a1350SMichael S. Tsirkin      */
1312315a1350SMichael S. Tsirkin     if (last_addr >= HWADDR_MAX) {
1313315a1350SMichael S. Tsirkin         return PCI_BAR_UNMAPPED;
1314315a1350SMichael S. Tsirkin     }
1315315a1350SMichael S. Tsirkin 
1316315a1350SMichael S. Tsirkin     return new_addr;
1317315a1350SMichael S. Tsirkin }
1318315a1350SMichael S. Tsirkin 
1319315a1350SMichael S. Tsirkin static void pci_update_mappings(PCIDevice *d)
1320315a1350SMichael S. Tsirkin {
1321315a1350SMichael S. Tsirkin     PCIIORegion *r;
1322315a1350SMichael S. Tsirkin     int i;
1323315a1350SMichael S. Tsirkin     pcibus_t new_addr;
1324315a1350SMichael S. Tsirkin 
1325315a1350SMichael S. Tsirkin     for(i = 0; i < PCI_NUM_REGIONS; i++) {
1326315a1350SMichael S. Tsirkin         r = &d->io_regions[i];
1327315a1350SMichael S. Tsirkin 
1328315a1350SMichael S. Tsirkin         /* this region isn't registered */
1329315a1350SMichael S. Tsirkin         if (!r->size)
1330315a1350SMichael S. Tsirkin             continue;
1331315a1350SMichael S. Tsirkin 
1332315a1350SMichael S. Tsirkin         new_addr = pci_bar_address(d, i, r->type, r->size);
1333315a1350SMichael S. Tsirkin 
1334315a1350SMichael S. Tsirkin         /* This bar isn't changed */
1335315a1350SMichael S. Tsirkin         if (new_addr == r->addr)
1336315a1350SMichael S. Tsirkin             continue;
1337315a1350SMichael S. Tsirkin 
1338315a1350SMichael S. Tsirkin         /* now do the real mapping */
1339315a1350SMichael S. Tsirkin         if (r->addr != PCI_BAR_UNMAPPED) {
1340fd56e061SDavid Gibson             trace_pci_update_mappings_del(d, pci_dev_bus_num(d),
13417828d750SDon Koch                                           PCI_SLOT(d->devfn),
13420f288f85SLaszlo Ersek                                           PCI_FUNC(d->devfn),
13437828d750SDon Koch                                           i, r->addr, r->size);
1344315a1350SMichael S. Tsirkin             memory_region_del_subregion(r->address_space, r->memory);
1345315a1350SMichael S. Tsirkin         }
1346315a1350SMichael S. Tsirkin         r->addr = new_addr;
1347315a1350SMichael S. Tsirkin         if (r->addr != PCI_BAR_UNMAPPED) {
1348fd56e061SDavid Gibson             trace_pci_update_mappings_add(d, pci_dev_bus_num(d),
13497828d750SDon Koch                                           PCI_SLOT(d->devfn),
13500f288f85SLaszlo Ersek                                           PCI_FUNC(d->devfn),
13517828d750SDon Koch                                           i, r->addr, r->size);
1352315a1350SMichael S. Tsirkin             memory_region_add_subregion_overlap(r->address_space,
1353315a1350SMichael S. Tsirkin                                                 r->addr, r->memory, 1);
1354315a1350SMichael S. Tsirkin         }
1355315a1350SMichael S. Tsirkin     }
1356e01fd687SAlex Williamson 
1357e01fd687SAlex Williamson     pci_update_vga(d);
1358315a1350SMichael S. Tsirkin }
1359315a1350SMichael S. Tsirkin 
1360315a1350SMichael S. Tsirkin static inline int pci_irq_disabled(PCIDevice *d)
1361315a1350SMichael S. Tsirkin {
1362315a1350SMichael S. Tsirkin     return pci_get_word(d->config + PCI_COMMAND) & PCI_COMMAND_INTX_DISABLE;
1363315a1350SMichael S. Tsirkin }
1364315a1350SMichael S. Tsirkin 
1365315a1350SMichael S. Tsirkin /* Called after interrupt disabled field update in config space,
1366315a1350SMichael S. Tsirkin  * assert/deassert interrupts if necessary.
1367315a1350SMichael S. Tsirkin  * Gets original interrupt disable bit value (before update). */
1368315a1350SMichael S. Tsirkin static void pci_update_irq_disabled(PCIDevice *d, int was_irq_disabled)
1369315a1350SMichael S. Tsirkin {
1370315a1350SMichael S. Tsirkin     int i, disabled = pci_irq_disabled(d);
1371315a1350SMichael S. Tsirkin     if (disabled == was_irq_disabled)
1372315a1350SMichael S. Tsirkin         return;
1373315a1350SMichael S. Tsirkin     for (i = 0; i < PCI_NUM_PINS; ++i) {
1374315a1350SMichael S. Tsirkin         int state = pci_irq_state(d, i);
1375315a1350SMichael S. Tsirkin         pci_change_irq_level(d, i, disabled ? -state : state);
1376315a1350SMichael S. Tsirkin     }
1377315a1350SMichael S. Tsirkin }
1378315a1350SMichael S. Tsirkin 
1379315a1350SMichael S. Tsirkin uint32_t pci_default_read_config(PCIDevice *d,
1380315a1350SMichael S. Tsirkin                                  uint32_t address, int len)
1381315a1350SMichael S. Tsirkin {
1382315a1350SMichael S. Tsirkin     uint32_t val = 0;
1383315a1350SMichael S. Tsirkin 
1384f7d6a635SPrasad J Pandit     assert(address + len <= pci_config_size(d));
1385f7d6a635SPrasad J Pandit 
1386727b4866SAlex Williamson     if (pci_is_express_downstream_port(d) &&
1387727b4866SAlex Williamson         ranges_overlap(address, len, d->exp.exp_cap + PCI_EXP_LNKSTA, 2)) {
1388727b4866SAlex Williamson         pcie_sync_bridge_lnk(d);
1389727b4866SAlex Williamson     }
1390315a1350SMichael S. Tsirkin     memcpy(&val, d->config + address, len);
1391315a1350SMichael S. Tsirkin     return le32_to_cpu(val);
1392315a1350SMichael S. Tsirkin }
1393315a1350SMichael S. Tsirkin 
1394d7efb7e0SKnut Omang void pci_default_write_config(PCIDevice *d, uint32_t addr, uint32_t val_in, int l)
1395315a1350SMichael S. Tsirkin {
1396315a1350SMichael S. Tsirkin     int i, was_irq_disabled = pci_irq_disabled(d);
1397d7efb7e0SKnut Omang     uint32_t val = val_in;
1398315a1350SMichael S. Tsirkin 
1399f7d6a635SPrasad J Pandit     assert(addr + l <= pci_config_size(d));
1400f7d6a635SPrasad J Pandit 
1401315a1350SMichael S. Tsirkin     for (i = 0; i < l; val >>= 8, ++i) {
1402315a1350SMichael S. Tsirkin         uint8_t wmask = d->wmask[addr + i];
1403315a1350SMichael S. Tsirkin         uint8_t w1cmask = d->w1cmask[addr + i];
1404315a1350SMichael S. Tsirkin         assert(!(wmask & w1cmask));
1405315a1350SMichael S. Tsirkin         d->config[addr + i] = (d->config[addr + i] & ~wmask) | (val & wmask);
1406315a1350SMichael S. Tsirkin         d->config[addr + i] &= ~(val & w1cmask); /* W1C: Write 1 to Clear */
1407315a1350SMichael S. Tsirkin     }
1408315a1350SMichael S. Tsirkin     if (ranges_overlap(addr, l, PCI_BASE_ADDRESS_0, 24) ||
1409315a1350SMichael S. Tsirkin         ranges_overlap(addr, l, PCI_ROM_ADDRESS, 4) ||
1410315a1350SMichael S. Tsirkin         ranges_overlap(addr, l, PCI_ROM_ADDRESS1, 4) ||
1411315a1350SMichael S. Tsirkin         range_covers_byte(addr, l, PCI_COMMAND))
1412315a1350SMichael S. Tsirkin         pci_update_mappings(d);
1413315a1350SMichael S. Tsirkin 
1414315a1350SMichael S. Tsirkin     if (range_covers_byte(addr, l, PCI_COMMAND)) {
1415315a1350SMichael S. Tsirkin         pci_update_irq_disabled(d, was_irq_disabled);
1416315a1350SMichael S. Tsirkin         memory_region_set_enabled(&d->bus_master_enable_region,
1417315a1350SMichael S. Tsirkin                                   pci_get_word(d->config + PCI_COMMAND)
1418315a1350SMichael S. Tsirkin                                     & PCI_COMMAND_MASTER);
1419315a1350SMichael S. Tsirkin     }
1420315a1350SMichael S. Tsirkin 
1421d7efb7e0SKnut Omang     msi_write_config(d, addr, val_in, l);
1422d7efb7e0SKnut Omang     msix_write_config(d, addr, val_in, l);
1423315a1350SMichael S. Tsirkin }
1424315a1350SMichael S. Tsirkin 
1425315a1350SMichael S. Tsirkin /***********************************************************/
1426315a1350SMichael S. Tsirkin /* generic PCI irq support */
1427315a1350SMichael S. Tsirkin 
1428315a1350SMichael S. Tsirkin /* 0 <= irq_num <= 3. level must be 0 or 1 */
1429d98f08f5SMarcel Apfelbaum static void pci_irq_handler(void *opaque, int irq_num, int level)
1430315a1350SMichael S. Tsirkin {
1431315a1350SMichael S. Tsirkin     PCIDevice *pci_dev = opaque;
1432315a1350SMichael S. Tsirkin     int change;
1433315a1350SMichael S. Tsirkin 
1434315a1350SMichael S. Tsirkin     change = level - pci_irq_state(pci_dev, irq_num);
1435315a1350SMichael S. Tsirkin     if (!change)
1436315a1350SMichael S. Tsirkin         return;
1437315a1350SMichael S. Tsirkin 
1438315a1350SMichael S. Tsirkin     pci_set_irq_state(pci_dev, irq_num, level);
1439315a1350SMichael S. Tsirkin     pci_update_irq_status(pci_dev);
1440315a1350SMichael S. Tsirkin     if (pci_irq_disabled(pci_dev))
1441315a1350SMichael S. Tsirkin         return;
1442315a1350SMichael S. Tsirkin     pci_change_irq_level(pci_dev, irq_num, change);
1443315a1350SMichael S. Tsirkin }
1444315a1350SMichael S. Tsirkin 
1445d98f08f5SMarcel Apfelbaum static inline int pci_intx(PCIDevice *pci_dev)
1446d98f08f5SMarcel Apfelbaum {
1447d98f08f5SMarcel Apfelbaum     return pci_get_byte(pci_dev->config + PCI_INTERRUPT_PIN) - 1;
1448d98f08f5SMarcel Apfelbaum }
1449d98f08f5SMarcel Apfelbaum 
1450d98f08f5SMarcel Apfelbaum qemu_irq pci_allocate_irq(PCIDevice *pci_dev)
1451d98f08f5SMarcel Apfelbaum {
1452d98f08f5SMarcel Apfelbaum     int intx = pci_intx(pci_dev);
1453d98f08f5SMarcel Apfelbaum 
1454d98f08f5SMarcel Apfelbaum     return qemu_allocate_irq(pci_irq_handler, pci_dev, intx);
1455d98f08f5SMarcel Apfelbaum }
1456d98f08f5SMarcel Apfelbaum 
1457d98f08f5SMarcel Apfelbaum void pci_set_irq(PCIDevice *pci_dev, int level)
1458d98f08f5SMarcel Apfelbaum {
1459d98f08f5SMarcel Apfelbaum     int intx = pci_intx(pci_dev);
1460d98f08f5SMarcel Apfelbaum     pci_irq_handler(pci_dev, intx, level);
1461d98f08f5SMarcel Apfelbaum }
1462d98f08f5SMarcel Apfelbaum 
1463315a1350SMichael S. Tsirkin /* Special hooks used by device assignment */
1464315a1350SMichael S. Tsirkin void pci_bus_set_route_irq_fn(PCIBus *bus, pci_route_irq_fn route_intx_to_irq)
1465315a1350SMichael S. Tsirkin {
14660889464aSAlex Williamson     assert(pci_bus_is_root(bus));
1467315a1350SMichael S. Tsirkin     bus->route_intx_to_irq = route_intx_to_irq;
1468315a1350SMichael S. Tsirkin }
1469315a1350SMichael S. Tsirkin 
1470315a1350SMichael S. Tsirkin PCIINTxRoute pci_device_route_intx_to_irq(PCIDevice *dev, int pin)
1471315a1350SMichael S. Tsirkin {
1472315a1350SMichael S. Tsirkin     PCIBus *bus;
1473315a1350SMichael S. Tsirkin 
1474315a1350SMichael S. Tsirkin     do {
1475fd56e061SDavid Gibson         bus = pci_get_bus(dev);
1476315a1350SMichael S. Tsirkin         pin = bus->map_irq(dev, pin);
1477315a1350SMichael S. Tsirkin         dev = bus->parent_dev;
1478315a1350SMichael S. Tsirkin     } while (dev);
1479315a1350SMichael S. Tsirkin 
1480315a1350SMichael S. Tsirkin     if (!bus->route_intx_to_irq) {
1481312fd5f2SMarkus Armbruster         error_report("PCI: Bug - unimplemented PCI INTx routing (%s)",
1482315a1350SMichael S. Tsirkin                      object_get_typename(OBJECT(bus->qbus.parent)));
1483315a1350SMichael S. Tsirkin         return (PCIINTxRoute) { PCI_INTX_DISABLED, -1 };
1484315a1350SMichael S. Tsirkin     }
1485315a1350SMichael S. Tsirkin 
1486315a1350SMichael S. Tsirkin     return bus->route_intx_to_irq(bus->irq_opaque, pin);
1487315a1350SMichael S. Tsirkin }
1488315a1350SMichael S. Tsirkin 
1489315a1350SMichael S. Tsirkin bool pci_intx_route_changed(PCIINTxRoute *old, PCIINTxRoute *new)
1490315a1350SMichael S. Tsirkin {
1491315a1350SMichael S. Tsirkin     return old->mode != new->mode || old->irq != new->irq;
1492315a1350SMichael S. Tsirkin }
1493315a1350SMichael S. Tsirkin 
1494315a1350SMichael S. Tsirkin void pci_bus_fire_intx_routing_notifier(PCIBus *bus)
1495315a1350SMichael S. Tsirkin {
1496315a1350SMichael S. Tsirkin     PCIDevice *dev;
1497315a1350SMichael S. Tsirkin     PCIBus *sec;
1498315a1350SMichael S. Tsirkin     int i;
1499315a1350SMichael S. Tsirkin 
1500315a1350SMichael S. Tsirkin     for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
1501315a1350SMichael S. Tsirkin         dev = bus->devices[i];
1502315a1350SMichael S. Tsirkin         if (dev && dev->intx_routing_notifier) {
1503315a1350SMichael S. Tsirkin             dev->intx_routing_notifier(dev);
1504315a1350SMichael S. Tsirkin         }
1505e5368f0dSAlex Williamson     }
1506e5368f0dSAlex Williamson 
1507315a1350SMichael S. Tsirkin     QLIST_FOREACH(sec, &bus->child, sibling) {
1508315a1350SMichael S. Tsirkin         pci_bus_fire_intx_routing_notifier(sec);
1509315a1350SMichael S. Tsirkin     }
1510315a1350SMichael S. Tsirkin }
1511315a1350SMichael S. Tsirkin 
1512315a1350SMichael S. Tsirkin void pci_device_set_intx_routing_notifier(PCIDevice *dev,
1513315a1350SMichael S. Tsirkin                                           PCIINTxRoutingNotifier notifier)
1514315a1350SMichael S. Tsirkin {
1515315a1350SMichael S. Tsirkin     dev->intx_routing_notifier = notifier;
1516315a1350SMichael S. Tsirkin }
1517315a1350SMichael S. Tsirkin 
1518315a1350SMichael S. Tsirkin /*
1519315a1350SMichael S. Tsirkin  * PCI-to-PCI bridge specification
1520315a1350SMichael S. Tsirkin  * 9.1: Interrupt routing. Table 9-1
1521315a1350SMichael S. Tsirkin  *
1522315a1350SMichael S. Tsirkin  * the PCI Express Base Specification, Revision 2.1
1523315a1350SMichael S. Tsirkin  * 2.2.8.1: INTx interrutp signaling - Rules
1524315a1350SMichael S. Tsirkin  *          the Implementation Note
1525315a1350SMichael S. Tsirkin  *          Table 2-20
1526315a1350SMichael S. Tsirkin  */
1527315a1350SMichael S. Tsirkin /*
1528315a1350SMichael S. Tsirkin  * 0 <= pin <= 3 0 = INTA, 1 = INTB, 2 = INTC, 3 = INTD
1529315a1350SMichael S. Tsirkin  * 0-origin unlike PCI interrupt pin register.
1530315a1350SMichael S. Tsirkin  */
1531315a1350SMichael S. Tsirkin int pci_swizzle_map_irq_fn(PCIDevice *pci_dev, int pin)
1532315a1350SMichael S. Tsirkin {
1533e8ec4adfSGreg Kurz     return pci_swizzle(PCI_SLOT(pci_dev->devfn), pin);
1534315a1350SMichael S. Tsirkin }
1535315a1350SMichael S. Tsirkin 
1536315a1350SMichael S. Tsirkin /***********************************************************/
1537315a1350SMichael S. Tsirkin /* monitor info on PCI */
1538315a1350SMichael S. Tsirkin 
1539315a1350SMichael S. Tsirkin typedef struct {
1540315a1350SMichael S. Tsirkin     uint16_t class;
1541315a1350SMichael S. Tsirkin     const char *desc;
1542315a1350SMichael S. Tsirkin     const char *fw_name;
1543315a1350SMichael S. Tsirkin     uint16_t fw_ign_bits;
1544315a1350SMichael S. Tsirkin } pci_class_desc;
1545315a1350SMichael S. Tsirkin 
1546315a1350SMichael S. Tsirkin static const pci_class_desc pci_class_descriptions[] =
1547315a1350SMichael S. Tsirkin {
1548315a1350SMichael S. Tsirkin     { 0x0001, "VGA controller", "display"},
1549315a1350SMichael S. Tsirkin     { 0x0100, "SCSI controller", "scsi"},
1550315a1350SMichael S. Tsirkin     { 0x0101, "IDE controller", "ide"},
1551315a1350SMichael S. Tsirkin     { 0x0102, "Floppy controller", "fdc"},
1552315a1350SMichael S. Tsirkin     { 0x0103, "IPI controller", "ipi"},
1553315a1350SMichael S. Tsirkin     { 0x0104, "RAID controller", "raid"},
1554315a1350SMichael S. Tsirkin     { 0x0106, "SATA controller"},
1555315a1350SMichael S. Tsirkin     { 0x0107, "SAS controller"},
1556315a1350SMichael S. Tsirkin     { 0x0180, "Storage controller"},
1557315a1350SMichael S. Tsirkin     { 0x0200, "Ethernet controller", "ethernet"},
1558315a1350SMichael S. Tsirkin     { 0x0201, "Token Ring controller", "token-ring"},
1559315a1350SMichael S. Tsirkin     { 0x0202, "FDDI controller", "fddi"},
1560315a1350SMichael S. Tsirkin     { 0x0203, "ATM controller", "atm"},
1561315a1350SMichael S. Tsirkin     { 0x0280, "Network controller"},
1562315a1350SMichael S. Tsirkin     { 0x0300, "VGA controller", "display", 0x00ff},
1563315a1350SMichael S. Tsirkin     { 0x0301, "XGA controller"},
1564315a1350SMichael S. Tsirkin     { 0x0302, "3D controller"},
1565315a1350SMichael S. Tsirkin     { 0x0380, "Display controller"},
1566315a1350SMichael S. Tsirkin     { 0x0400, "Video controller", "video"},
1567315a1350SMichael S. Tsirkin     { 0x0401, "Audio controller", "sound"},
1568315a1350SMichael S. Tsirkin     { 0x0402, "Phone"},
1569315a1350SMichael S. Tsirkin     { 0x0403, "Audio controller", "sound"},
1570315a1350SMichael S. Tsirkin     { 0x0480, "Multimedia controller"},
1571315a1350SMichael S. Tsirkin     { 0x0500, "RAM controller", "memory"},
1572315a1350SMichael S. Tsirkin     { 0x0501, "Flash controller", "flash"},
1573315a1350SMichael S. Tsirkin     { 0x0580, "Memory controller"},
1574315a1350SMichael S. Tsirkin     { 0x0600, "Host bridge", "host"},
1575315a1350SMichael S. Tsirkin     { 0x0601, "ISA bridge", "isa"},
1576315a1350SMichael S. Tsirkin     { 0x0602, "EISA bridge", "eisa"},
1577315a1350SMichael S. Tsirkin     { 0x0603, "MC bridge", "mca"},
15784c41425dSGerd Hoffmann     { 0x0604, "PCI bridge", "pci-bridge"},
1579315a1350SMichael S. Tsirkin     { 0x0605, "PCMCIA bridge", "pcmcia"},
1580315a1350SMichael S. Tsirkin     { 0x0606, "NUBUS bridge", "nubus"},
1581315a1350SMichael S. Tsirkin     { 0x0607, "CARDBUS bridge", "cardbus"},
1582315a1350SMichael S. Tsirkin     { 0x0608, "RACEWAY bridge"},
1583315a1350SMichael S. Tsirkin     { 0x0680, "Bridge"},
1584315a1350SMichael S. Tsirkin     { 0x0700, "Serial port", "serial"},
1585315a1350SMichael S. Tsirkin     { 0x0701, "Parallel port", "parallel"},
1586315a1350SMichael S. Tsirkin     { 0x0800, "Interrupt controller", "interrupt-controller"},
1587315a1350SMichael S. Tsirkin     { 0x0801, "DMA controller", "dma-controller"},
1588315a1350SMichael S. Tsirkin     { 0x0802, "Timer", "timer"},
1589315a1350SMichael S. Tsirkin     { 0x0803, "RTC", "rtc"},
1590315a1350SMichael S. Tsirkin     { 0x0900, "Keyboard", "keyboard"},
1591315a1350SMichael S. Tsirkin     { 0x0901, "Pen", "pen"},
1592315a1350SMichael S. Tsirkin     { 0x0902, "Mouse", "mouse"},
1593315a1350SMichael S. Tsirkin     { 0x0A00, "Dock station", "dock", 0x00ff},
1594315a1350SMichael S. Tsirkin     { 0x0B00, "i386 cpu", "cpu", 0x00ff},
1595315a1350SMichael S. Tsirkin     { 0x0c00, "Fireware contorller", "fireware"},
1596315a1350SMichael S. Tsirkin     { 0x0c01, "Access bus controller", "access-bus"},
1597315a1350SMichael S. Tsirkin     { 0x0c02, "SSA controller", "ssa"},
1598315a1350SMichael S. Tsirkin     { 0x0c03, "USB controller", "usb"},
1599315a1350SMichael S. Tsirkin     { 0x0c04, "Fibre channel controller", "fibre-channel"},
1600315a1350SMichael S. Tsirkin     { 0x0c05, "SMBus"},
1601315a1350SMichael S. Tsirkin     { 0, NULL}
1602315a1350SMichael S. Tsirkin };
1603315a1350SMichael S. Tsirkin 
1604a8eeafdaSGreg Kurz static void pci_for_each_device_under_bus_reverse(PCIBus *bus,
1605a8eeafdaSGreg Kurz                                                   void (*fn)(PCIBus *b,
1606a8eeafdaSGreg Kurz                                                              PCIDevice *d,
1607a8eeafdaSGreg Kurz                                                              void *opaque),
1608a8eeafdaSGreg Kurz                                                   void *opaque)
1609a8eeafdaSGreg Kurz {
1610a8eeafdaSGreg Kurz     PCIDevice *d;
1611a8eeafdaSGreg Kurz     int devfn;
1612a8eeafdaSGreg Kurz 
1613a8eeafdaSGreg Kurz     for (devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) {
1614a8eeafdaSGreg Kurz         d = bus->devices[ARRAY_SIZE(bus->devices) - 1 - devfn];
1615a8eeafdaSGreg Kurz         if (d) {
1616a8eeafdaSGreg Kurz             fn(bus, d, opaque);
1617a8eeafdaSGreg Kurz         }
1618a8eeafdaSGreg Kurz     }
1619a8eeafdaSGreg Kurz }
1620a8eeafdaSGreg Kurz 
1621a8eeafdaSGreg Kurz void pci_for_each_device_reverse(PCIBus *bus, int bus_num,
1622a8eeafdaSGreg Kurz                          void (*fn)(PCIBus *b, PCIDevice *d, void *opaque),
1623a8eeafdaSGreg Kurz                          void *opaque)
1624a8eeafdaSGreg Kurz {
1625a8eeafdaSGreg Kurz     bus = pci_find_bus_nr(bus, bus_num);
1626a8eeafdaSGreg Kurz 
1627a8eeafdaSGreg Kurz     if (bus) {
1628a8eeafdaSGreg Kurz         pci_for_each_device_under_bus_reverse(bus, fn, opaque);
1629a8eeafdaSGreg Kurz     }
1630a8eeafdaSGreg Kurz }
1631a8eeafdaSGreg Kurz 
1632315a1350SMichael S. Tsirkin static void pci_for_each_device_under_bus(PCIBus *bus,
1633315a1350SMichael S. Tsirkin                                           void (*fn)(PCIBus *b, PCIDevice *d,
1634315a1350SMichael S. Tsirkin                                                      void *opaque),
1635315a1350SMichael S. Tsirkin                                           void *opaque)
1636315a1350SMichael S. Tsirkin {
1637315a1350SMichael S. Tsirkin     PCIDevice *d;
1638315a1350SMichael S. Tsirkin     int devfn;
1639315a1350SMichael S. Tsirkin 
1640315a1350SMichael S. Tsirkin     for(devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) {
1641315a1350SMichael S. Tsirkin         d = bus->devices[devfn];
1642315a1350SMichael S. Tsirkin         if (d) {
1643315a1350SMichael S. Tsirkin             fn(bus, d, opaque);
1644315a1350SMichael S. Tsirkin         }
1645315a1350SMichael S. Tsirkin     }
1646315a1350SMichael S. Tsirkin }
1647315a1350SMichael S. Tsirkin 
1648315a1350SMichael S. Tsirkin void pci_for_each_device(PCIBus *bus, int bus_num,
1649315a1350SMichael S. Tsirkin                          void (*fn)(PCIBus *b, PCIDevice *d, void *opaque),
1650315a1350SMichael S. Tsirkin                          void *opaque)
1651315a1350SMichael S. Tsirkin {
1652315a1350SMichael S. Tsirkin     bus = pci_find_bus_nr(bus, bus_num);
1653315a1350SMichael S. Tsirkin 
1654315a1350SMichael S. Tsirkin     if (bus) {
1655315a1350SMichael S. Tsirkin         pci_for_each_device_under_bus(bus, fn, opaque);
1656315a1350SMichael S. Tsirkin     }
1657315a1350SMichael S. Tsirkin }
1658315a1350SMichael S. Tsirkin 
1659315a1350SMichael S. Tsirkin static const pci_class_desc *get_class_desc(int class)
1660315a1350SMichael S. Tsirkin {
1661315a1350SMichael S. Tsirkin     const pci_class_desc *desc;
1662315a1350SMichael S. Tsirkin 
1663315a1350SMichael S. Tsirkin     desc = pci_class_descriptions;
1664315a1350SMichael S. Tsirkin     while (desc->desc && class != desc->class) {
1665315a1350SMichael S. Tsirkin         desc++;
1666315a1350SMichael S. Tsirkin     }
1667315a1350SMichael S. Tsirkin 
1668315a1350SMichael S. Tsirkin     return desc;
1669315a1350SMichael S. Tsirkin }
1670315a1350SMichael S. Tsirkin 
1671315a1350SMichael S. Tsirkin static PciDeviceInfoList *qmp_query_pci_devices(PCIBus *bus, int bus_num);
1672315a1350SMichael S. Tsirkin 
1673315a1350SMichael S. Tsirkin static PciMemoryRegionList *qmp_query_pci_regions(const PCIDevice *dev)
1674315a1350SMichael S. Tsirkin {
1675315a1350SMichael S. Tsirkin     PciMemoryRegionList *head = NULL, *cur_item = NULL;
1676315a1350SMichael S. Tsirkin     int i;
1677315a1350SMichael S. Tsirkin 
1678315a1350SMichael S. Tsirkin     for (i = 0; i < PCI_NUM_REGIONS; i++) {
1679315a1350SMichael S. Tsirkin         const PCIIORegion *r = &dev->io_regions[i];
1680315a1350SMichael S. Tsirkin         PciMemoryRegionList *region;
1681315a1350SMichael S. Tsirkin 
1682315a1350SMichael S. Tsirkin         if (!r->size) {
1683315a1350SMichael S. Tsirkin             continue;
1684315a1350SMichael S. Tsirkin         }
1685315a1350SMichael S. Tsirkin 
1686315a1350SMichael S. Tsirkin         region = g_malloc0(sizeof(*region));
1687315a1350SMichael S. Tsirkin         region->value = g_malloc0(sizeof(*region->value));
1688315a1350SMichael S. Tsirkin 
1689315a1350SMichael S. Tsirkin         if (r->type & PCI_BASE_ADDRESS_SPACE_IO) {
1690315a1350SMichael S. Tsirkin             region->value->type = g_strdup("io");
1691315a1350SMichael S. Tsirkin         } else {
1692315a1350SMichael S. Tsirkin             region->value->type = g_strdup("memory");
1693315a1350SMichael S. Tsirkin             region->value->has_prefetch = true;
1694315a1350SMichael S. Tsirkin             region->value->prefetch = !!(r->type & PCI_BASE_ADDRESS_MEM_PREFETCH);
1695315a1350SMichael S. Tsirkin             region->value->has_mem_type_64 = true;
1696315a1350SMichael S. Tsirkin             region->value->mem_type_64 = !!(r->type & PCI_BASE_ADDRESS_MEM_TYPE_64);
1697315a1350SMichael S. Tsirkin         }
1698315a1350SMichael S. Tsirkin 
1699315a1350SMichael S. Tsirkin         region->value->bar = i;
1700315a1350SMichael S. Tsirkin         region->value->address = r->addr;
1701315a1350SMichael S. Tsirkin         region->value->size = r->size;
1702315a1350SMichael S. Tsirkin 
1703315a1350SMichael S. Tsirkin         /* XXX: waiting for the qapi to support GSList */
1704315a1350SMichael S. Tsirkin         if (!cur_item) {
1705315a1350SMichael S. Tsirkin             head = cur_item = region;
1706315a1350SMichael S. Tsirkin         } else {
1707315a1350SMichael S. Tsirkin             cur_item->next = region;
1708315a1350SMichael S. Tsirkin             cur_item = region;
1709315a1350SMichael S. Tsirkin         }
1710315a1350SMichael S. Tsirkin     }
1711315a1350SMichael S. Tsirkin 
1712315a1350SMichael S. Tsirkin     return head;
1713315a1350SMichael S. Tsirkin }
1714315a1350SMichael S. Tsirkin 
1715315a1350SMichael S. Tsirkin static PciBridgeInfo *qmp_query_pci_bridge(PCIDevice *dev, PCIBus *bus,
1716315a1350SMichael S. Tsirkin                                            int bus_num)
1717315a1350SMichael S. Tsirkin {
1718315a1350SMichael S. Tsirkin     PciBridgeInfo *info;
17199fa02cd1SEric Blake     PciMemoryRange *range;
1720315a1350SMichael S. Tsirkin 
17219fa02cd1SEric Blake     info = g_new0(PciBridgeInfo, 1);
1722315a1350SMichael S. Tsirkin 
17239fa02cd1SEric Blake     info->bus = g_new0(PciBusInfo, 1);
17249fa02cd1SEric Blake     info->bus->number = dev->config[PCI_PRIMARY_BUS];
17259fa02cd1SEric Blake     info->bus->secondary = dev->config[PCI_SECONDARY_BUS];
17269fa02cd1SEric Blake     info->bus->subordinate = dev->config[PCI_SUBORDINATE_BUS];
1727315a1350SMichael S. Tsirkin 
17289fa02cd1SEric Blake     range = info->bus->io_range = g_new0(PciMemoryRange, 1);
17299fa02cd1SEric Blake     range->base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_IO);
17309fa02cd1SEric Blake     range->limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_IO);
1731315a1350SMichael S. Tsirkin 
17329fa02cd1SEric Blake     range = info->bus->memory_range = g_new0(PciMemoryRange, 1);
17339fa02cd1SEric Blake     range->base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_MEMORY);
17349fa02cd1SEric Blake     range->limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_MEMORY);
1735315a1350SMichael S. Tsirkin 
17369fa02cd1SEric Blake     range = info->bus->prefetchable_range = g_new0(PciMemoryRange, 1);
17379fa02cd1SEric Blake     range->base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
17389fa02cd1SEric Blake     range->limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
1739315a1350SMichael S. Tsirkin 
1740315a1350SMichael S. Tsirkin     if (dev->config[PCI_SECONDARY_BUS] != 0) {
1741315a1350SMichael S. Tsirkin         PCIBus *child_bus = pci_find_bus_nr(bus, dev->config[PCI_SECONDARY_BUS]);
1742315a1350SMichael S. Tsirkin         if (child_bus) {
1743315a1350SMichael S. Tsirkin             info->has_devices = true;
1744315a1350SMichael S. Tsirkin             info->devices = qmp_query_pci_devices(child_bus, dev->config[PCI_SECONDARY_BUS]);
1745315a1350SMichael S. Tsirkin         }
1746315a1350SMichael S. Tsirkin     }
1747315a1350SMichael S. Tsirkin 
1748315a1350SMichael S. Tsirkin     return info;
1749315a1350SMichael S. Tsirkin }
1750315a1350SMichael S. Tsirkin 
1751315a1350SMichael S. Tsirkin static PciDeviceInfo *qmp_query_pci_device(PCIDevice *dev, PCIBus *bus,
1752315a1350SMichael S. Tsirkin                                            int bus_num)
1753315a1350SMichael S. Tsirkin {
1754315a1350SMichael S. Tsirkin     const pci_class_desc *desc;
1755315a1350SMichael S. Tsirkin     PciDeviceInfo *info;
1756315a1350SMichael S. Tsirkin     uint8_t type;
1757315a1350SMichael S. Tsirkin     int class;
1758315a1350SMichael S. Tsirkin 
17599fa02cd1SEric Blake     info = g_new0(PciDeviceInfo, 1);
1760315a1350SMichael S. Tsirkin     info->bus = bus_num;
1761315a1350SMichael S. Tsirkin     info->slot = PCI_SLOT(dev->devfn);
1762315a1350SMichael S. Tsirkin     info->function = PCI_FUNC(dev->devfn);
1763315a1350SMichael S. Tsirkin 
17649fa02cd1SEric Blake     info->class_info = g_new0(PciDeviceClass, 1);
1765315a1350SMichael S. Tsirkin     class = pci_get_word(dev->config + PCI_CLASS_DEVICE);
17669fa02cd1SEric Blake     info->class_info->q_class = class;
1767315a1350SMichael S. Tsirkin     desc = get_class_desc(class);
1768315a1350SMichael S. Tsirkin     if (desc->desc) {
17699fa02cd1SEric Blake         info->class_info->has_desc = true;
17709fa02cd1SEric Blake         info->class_info->desc = g_strdup(desc->desc);
1771315a1350SMichael S. Tsirkin     }
1772315a1350SMichael S. Tsirkin 
17739fa02cd1SEric Blake     info->id = g_new0(PciDeviceId, 1);
17749fa02cd1SEric Blake     info->id->vendor = pci_get_word(dev->config + PCI_VENDOR_ID);
17759fa02cd1SEric Blake     info->id->device = pci_get_word(dev->config + PCI_DEVICE_ID);
1776315a1350SMichael S. Tsirkin     info->regions = qmp_query_pci_regions(dev);
1777315a1350SMichael S. Tsirkin     info->qdev_id = g_strdup(dev->qdev.id ? dev->qdev.id : "");
1778315a1350SMichael S. Tsirkin 
177912fcf49cSPeter Xu     info->irq_pin = dev->config[PCI_INTERRUPT_PIN];
1780315a1350SMichael S. Tsirkin     if (dev->config[PCI_INTERRUPT_PIN] != 0) {
1781315a1350SMichael S. Tsirkin         info->has_irq = true;
1782315a1350SMichael S. Tsirkin         info->irq = dev->config[PCI_INTERRUPT_LINE];
1783315a1350SMichael S. Tsirkin     }
1784315a1350SMichael S. Tsirkin 
1785315a1350SMichael S. Tsirkin     type = dev->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION;
1786315a1350SMichael S. Tsirkin     if (type == PCI_HEADER_TYPE_BRIDGE) {
1787315a1350SMichael S. Tsirkin         info->has_pci_bridge = true;
1788315a1350SMichael S. Tsirkin         info->pci_bridge = qmp_query_pci_bridge(dev, bus, bus_num);
178918613dc6SDenis V. Lunev     } else if (type == PCI_HEADER_TYPE_NORMAL) {
179018613dc6SDenis V. Lunev         info->id->has_subsystem = info->id->has_subsystem_vendor = true;
179118613dc6SDenis V. Lunev         info->id->subsystem = pci_get_word(dev->config + PCI_SUBSYSTEM_ID);
179218613dc6SDenis V. Lunev         info->id->subsystem_vendor =
179318613dc6SDenis V. Lunev             pci_get_word(dev->config + PCI_SUBSYSTEM_VENDOR_ID);
179418613dc6SDenis V. Lunev     } else if (type == PCI_HEADER_TYPE_CARDBUS) {
179518613dc6SDenis V. Lunev         info->id->has_subsystem = info->id->has_subsystem_vendor = true;
179618613dc6SDenis V. Lunev         info->id->subsystem = pci_get_word(dev->config + PCI_CB_SUBSYSTEM_ID);
179718613dc6SDenis V. Lunev         info->id->subsystem_vendor =
179818613dc6SDenis V. Lunev             pci_get_word(dev->config + PCI_CB_SUBSYSTEM_VENDOR_ID);
1799315a1350SMichael S. Tsirkin     }
1800315a1350SMichael S. Tsirkin 
1801315a1350SMichael S. Tsirkin     return info;
1802315a1350SMichael S. Tsirkin }
1803315a1350SMichael S. Tsirkin 
1804315a1350SMichael S. Tsirkin static PciDeviceInfoList *qmp_query_pci_devices(PCIBus *bus, int bus_num)
1805315a1350SMichael S. Tsirkin {
1806315a1350SMichael S. Tsirkin     PciDeviceInfoList *info, *head = NULL, *cur_item = NULL;
1807315a1350SMichael S. Tsirkin     PCIDevice *dev;
1808315a1350SMichael S. Tsirkin     int devfn;
1809315a1350SMichael S. Tsirkin 
1810315a1350SMichael S. Tsirkin     for (devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) {
1811315a1350SMichael S. Tsirkin         dev = bus->devices[devfn];
1812315a1350SMichael S. Tsirkin         if (dev) {
1813315a1350SMichael S. Tsirkin             info = g_malloc0(sizeof(*info));
1814315a1350SMichael S. Tsirkin             info->value = qmp_query_pci_device(dev, bus, bus_num);
1815315a1350SMichael S. Tsirkin 
1816315a1350SMichael S. Tsirkin             /* XXX: waiting for the qapi to support GSList */
1817315a1350SMichael S. Tsirkin             if (!cur_item) {
1818315a1350SMichael S. Tsirkin                 head = cur_item = info;
1819315a1350SMichael S. Tsirkin             } else {
1820315a1350SMichael S. Tsirkin                 cur_item->next = info;
1821315a1350SMichael S. Tsirkin                 cur_item = info;
1822315a1350SMichael S. Tsirkin             }
1823315a1350SMichael S. Tsirkin         }
1824315a1350SMichael S. Tsirkin     }
1825315a1350SMichael S. Tsirkin 
1826315a1350SMichael S. Tsirkin     return head;
1827315a1350SMichael S. Tsirkin }
1828315a1350SMichael S. Tsirkin 
1829315a1350SMichael S. Tsirkin static PciInfo *qmp_query_pci_bus(PCIBus *bus, int bus_num)
1830315a1350SMichael S. Tsirkin {
1831315a1350SMichael S. Tsirkin     PciInfo *info = NULL;
1832315a1350SMichael S. Tsirkin 
1833315a1350SMichael S. Tsirkin     bus = pci_find_bus_nr(bus, bus_num);
1834315a1350SMichael S. Tsirkin     if (bus) {
1835315a1350SMichael S. Tsirkin         info = g_malloc0(sizeof(*info));
1836315a1350SMichael S. Tsirkin         info->bus = bus_num;
1837315a1350SMichael S. Tsirkin         info->devices = qmp_query_pci_devices(bus, bus_num);
1838315a1350SMichael S. Tsirkin     }
1839315a1350SMichael S. Tsirkin 
1840315a1350SMichael S. Tsirkin     return info;
1841315a1350SMichael S. Tsirkin }
1842315a1350SMichael S. Tsirkin 
1843315a1350SMichael S. Tsirkin PciInfoList *qmp_query_pci(Error **errp)
1844315a1350SMichael S. Tsirkin {
1845315a1350SMichael S. Tsirkin     PciInfoList *info, *head = NULL, *cur_item = NULL;
18467588e2b0SDavid Gibson     PCIHostState *host_bridge;
1847315a1350SMichael S. Tsirkin 
18487588e2b0SDavid Gibson     QLIST_FOREACH(host_bridge, &pci_host_bridges, next) {
1849315a1350SMichael S. Tsirkin         info = g_malloc0(sizeof(*info));
1850cb2ed8b3SMarcel Apfelbaum         info->value = qmp_query_pci_bus(host_bridge->bus,
1851cb2ed8b3SMarcel Apfelbaum                                         pci_bus_num(host_bridge->bus));
1852315a1350SMichael S. Tsirkin 
1853315a1350SMichael S. Tsirkin         /* XXX: waiting for the qapi to support GSList */
1854315a1350SMichael S. Tsirkin         if (!cur_item) {
1855315a1350SMichael S. Tsirkin             head = cur_item = info;
1856315a1350SMichael S. Tsirkin         } else {
1857315a1350SMichael S. Tsirkin             cur_item->next = info;
1858315a1350SMichael S. Tsirkin             cur_item = info;
1859315a1350SMichael S. Tsirkin         }
1860315a1350SMichael S. Tsirkin     }
1861315a1350SMichael S. Tsirkin 
1862315a1350SMichael S. Tsirkin     return head;
1863315a1350SMichael S. Tsirkin }
1864315a1350SMichael S. Tsirkin 
1865315a1350SMichael S. Tsirkin /* Initialize a PCI NIC.  */
186651f7cb97SThomas Huth PCIDevice *pci_nic_init_nofail(NICInfo *nd, PCIBus *rootbus,
186729b358f9SDavid Gibson                                const char *default_model,
186851f7cb97SThomas Huth                                const char *default_devaddr)
1869315a1350SMichael S. Tsirkin {
1870315a1350SMichael S. Tsirkin     const char *devaddr = nd->devaddr ? nd->devaddr : default_devaddr;
187152310c3fSPaolo Bonzini     GSList *list;
187252310c3fSPaolo Bonzini     GPtrArray *pci_nic_models;
1873315a1350SMichael S. Tsirkin     PCIBus *bus;
1874315a1350SMichael S. Tsirkin     PCIDevice *pci_dev;
1875315a1350SMichael S. Tsirkin     DeviceState *dev;
187651f7cb97SThomas Huth     int devfn;
1877315a1350SMichael S. Tsirkin     int i;
18782ad778b8SDavid Gibson     int dom, busnr;
18792ad778b8SDavid Gibson     unsigned slot;
1880315a1350SMichael S. Tsirkin 
188152310c3fSPaolo Bonzini     if (nd->model && !strcmp(nd->model, "virtio")) {
188252310c3fSPaolo Bonzini         g_free(nd->model);
188352310c3fSPaolo Bonzini         nd->model = g_strdup("virtio-net-pci");
188452310c3fSPaolo Bonzini     }
188552310c3fSPaolo Bonzini 
188652310c3fSPaolo Bonzini     list = object_class_get_list_sorted(TYPE_PCI_DEVICE, false);
188752310c3fSPaolo Bonzini     pci_nic_models = g_ptr_array_new();
188852310c3fSPaolo Bonzini     while (list) {
188952310c3fSPaolo Bonzini         DeviceClass *dc = OBJECT_CLASS_CHECK(DeviceClass, list->data,
189052310c3fSPaolo Bonzini                                              TYPE_DEVICE);
189152310c3fSPaolo Bonzini         GSList *next;
189252310c3fSPaolo Bonzini         if (test_bit(DEVICE_CATEGORY_NETWORK, dc->categories) &&
189352310c3fSPaolo Bonzini             dc->user_creatable) {
189452310c3fSPaolo Bonzini             const char *name = object_class_get_name(list->data);
189500823980SThomas Huth             /*
189600823980SThomas Huth              * A network device might also be something else than a NIC, see
189700823980SThomas Huth              * e.g. the "rocker" device. Thus we have to look for the "netdev"
189800823980SThomas Huth              * property, too. Unfortunately, some devices like virtio-net only
189900823980SThomas Huth              * create this property during instance_init, so we have to create
190000823980SThomas Huth              * a temporary instance here to be able to check it.
190100823980SThomas Huth              */
190200823980SThomas Huth             Object *obj = object_new_with_class(OBJECT_CLASS(dc));
190300823980SThomas Huth             if (object_property_find(obj, "netdev", NULL)) {
190452310c3fSPaolo Bonzini                 g_ptr_array_add(pci_nic_models, (gpointer)name);
190552310c3fSPaolo Bonzini             }
190600823980SThomas Huth             object_unref(obj);
190700823980SThomas Huth         }
190852310c3fSPaolo Bonzini         next = list->next;
190952310c3fSPaolo Bonzini         g_slist_free_1(list);
191052310c3fSPaolo Bonzini         list = next;
191152310c3fSPaolo Bonzini     }
191252310c3fSPaolo Bonzini     g_ptr_array_add(pci_nic_models, NULL);
191352310c3fSPaolo Bonzini 
191452310c3fSPaolo Bonzini     if (qemu_show_nic_models(nd->model, (const char **)pci_nic_models->pdata)) {
191551f7cb97SThomas Huth         exit(0);
191651f7cb97SThomas Huth     }
191751f7cb97SThomas Huth 
191852310c3fSPaolo Bonzini     i = qemu_find_nic_model(nd, (const char **)pci_nic_models->pdata,
191952310c3fSPaolo Bonzini                             default_model);
192051f7cb97SThomas Huth     if (i < 0) {
192151f7cb97SThomas Huth         exit(1);
192251f7cb97SThomas Huth     }
1923315a1350SMichael S. Tsirkin 
19242ad778b8SDavid Gibson     if (!rootbus) {
19252ad778b8SDavid Gibson         error_report("No primary PCI bus");
19262ad778b8SDavid Gibson         exit(1);
19272ad778b8SDavid Gibson     }
19282ad778b8SDavid Gibson 
19292ad778b8SDavid Gibson     assert(!rootbus->parent_dev);
19302ad778b8SDavid Gibson 
19312ad778b8SDavid Gibson     if (!devaddr) {
19322ad778b8SDavid Gibson         devfn = -1;
19332ad778b8SDavid Gibson         busnr = 0;
19342ad778b8SDavid Gibson     } else {
19352ad778b8SDavid Gibson         if (pci_parse_devaddr(devaddr, &dom, &busnr, &slot, NULL) < 0) {
19362ad778b8SDavid Gibson             error_report("Invalid PCI device address %s for device %s",
19372ad778b8SDavid Gibson                          devaddr, nd->model);
19382ad778b8SDavid Gibson             exit(1);
19392ad778b8SDavid Gibson         }
19402ad778b8SDavid Gibson 
19412ad778b8SDavid Gibson         if (dom != 0) {
19422ad778b8SDavid Gibson             error_report("No support for non-zero PCI domains");
19432ad778b8SDavid Gibson             exit(1);
19442ad778b8SDavid Gibson         }
19452ad778b8SDavid Gibson 
19462ad778b8SDavid Gibson         devfn = PCI_DEVFN(slot, 0);
19472ad778b8SDavid Gibson     }
19482ad778b8SDavid Gibson 
19492ad778b8SDavid Gibson     bus = pci_find_bus_nr(rootbus, busnr);
1950315a1350SMichael S. Tsirkin     if (!bus) {
1951315a1350SMichael S. Tsirkin         error_report("Invalid PCI device address %s for device %s",
195252310c3fSPaolo Bonzini                      devaddr, nd->model);
195351f7cb97SThomas Huth         exit(1);
1954315a1350SMichael S. Tsirkin     }
1955315a1350SMichael S. Tsirkin 
195652310c3fSPaolo Bonzini     pci_dev = pci_create(bus, devfn, nd->model);
1957315a1350SMichael S. Tsirkin     dev = &pci_dev->qdev;
1958315a1350SMichael S. Tsirkin     qdev_set_nic_properties(dev, nd);
1959a023b7acSAlex Kompel     qdev_init_nofail(dev);
196052310c3fSPaolo Bonzini     g_ptr_array_free(pci_nic_models, true);
196151f7cb97SThomas Huth     return pci_dev;
1962315a1350SMichael S. Tsirkin }
1963315a1350SMichael S. Tsirkin 
1964315a1350SMichael S. Tsirkin PCIDevice *pci_vga_init(PCIBus *bus)
1965315a1350SMichael S. Tsirkin {
1966315a1350SMichael S. Tsirkin     switch (vga_interface_type) {
1967315a1350SMichael S. Tsirkin     case VGA_CIRRUS:
1968315a1350SMichael S. Tsirkin         return pci_create_simple(bus, -1, "cirrus-vga");
1969315a1350SMichael S. Tsirkin     case VGA_QXL:
1970315a1350SMichael S. Tsirkin         return pci_create_simple(bus, -1, "qxl-vga");
1971315a1350SMichael S. Tsirkin     case VGA_STD:
1972315a1350SMichael S. Tsirkin         return pci_create_simple(bus, -1, "VGA");
1973315a1350SMichael S. Tsirkin     case VGA_VMWARE:
1974315a1350SMichael S. Tsirkin         return pci_create_simple(bus, -1, "vmware-svga");
1975a94f0c5cSGerd Hoffmann     case VGA_VIRTIO:
1976a94f0c5cSGerd Hoffmann         return pci_create_simple(bus, -1, "virtio-vga");
1977315a1350SMichael S. Tsirkin     case VGA_NONE:
1978315a1350SMichael S. Tsirkin     default: /* Other non-PCI types. Checking for unsupported types is already
1979315a1350SMichael S. Tsirkin                 done in vl.c. */
1980315a1350SMichael S. Tsirkin         return NULL;
1981315a1350SMichael S. Tsirkin     }
1982315a1350SMichael S. Tsirkin }
1983315a1350SMichael S. Tsirkin 
1984315a1350SMichael S. Tsirkin /* Whether a given bus number is in range of the secondary
1985315a1350SMichael S. Tsirkin  * bus of the given bridge device. */
1986315a1350SMichael S. Tsirkin static bool pci_secondary_bus_in_range(PCIDevice *dev, int bus_num)
1987315a1350SMichael S. Tsirkin {
1988315a1350SMichael S. Tsirkin     return !(pci_get_word(dev->config + PCI_BRIDGE_CONTROL) &
1989315a1350SMichael S. Tsirkin              PCI_BRIDGE_CTL_BUS_RESET) /* Don't walk the bus if it's reset. */ &&
199009e5b819SMarcel Apfelbaum         dev->config[PCI_SECONDARY_BUS] <= bus_num &&
1991315a1350SMichael S. Tsirkin         bus_num <= dev->config[PCI_SUBORDINATE_BUS];
1992315a1350SMichael S. Tsirkin }
1993315a1350SMichael S. Tsirkin 
199409e5b819SMarcel Apfelbaum /* Whether a given bus number is in a range of a root bus */
199509e5b819SMarcel Apfelbaum static bool pci_root_bus_in_range(PCIBus *bus, int bus_num)
199609e5b819SMarcel Apfelbaum {
199709e5b819SMarcel Apfelbaum     int i;
199809e5b819SMarcel Apfelbaum 
199909e5b819SMarcel Apfelbaum     for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
200009e5b819SMarcel Apfelbaum         PCIDevice *dev = bus->devices[i];
200109e5b819SMarcel Apfelbaum 
200209e5b819SMarcel Apfelbaum         if (dev && PCI_DEVICE_GET_CLASS(dev)->is_bridge) {
200309e5b819SMarcel Apfelbaum             if (pci_secondary_bus_in_range(dev, bus_num)) {
200409e5b819SMarcel Apfelbaum                 return true;
200509e5b819SMarcel Apfelbaum             }
200609e5b819SMarcel Apfelbaum         }
200709e5b819SMarcel Apfelbaum     }
200809e5b819SMarcel Apfelbaum 
200909e5b819SMarcel Apfelbaum     return false;
201009e5b819SMarcel Apfelbaum }
201109e5b819SMarcel Apfelbaum 
2012315a1350SMichael S. Tsirkin static PCIBus *pci_find_bus_nr(PCIBus *bus, int bus_num)
2013315a1350SMichael S. Tsirkin {
2014315a1350SMichael S. Tsirkin     PCIBus *sec;
2015315a1350SMichael S. Tsirkin 
2016315a1350SMichael S. Tsirkin     if (!bus) {
2017315a1350SMichael S. Tsirkin         return NULL;
2018315a1350SMichael S. Tsirkin     }
2019315a1350SMichael S. Tsirkin 
2020315a1350SMichael S. Tsirkin     if (pci_bus_num(bus) == bus_num) {
2021315a1350SMichael S. Tsirkin         return bus;
2022315a1350SMichael S. Tsirkin     }
2023315a1350SMichael S. Tsirkin 
2024315a1350SMichael S. Tsirkin     /* Consider all bus numbers in range for the host pci bridge. */
20250889464aSAlex Williamson     if (!pci_bus_is_root(bus) &&
2026315a1350SMichael S. Tsirkin         !pci_secondary_bus_in_range(bus->parent_dev, bus_num)) {
2027315a1350SMichael S. Tsirkin         return NULL;
2028315a1350SMichael S. Tsirkin     }
2029315a1350SMichael S. Tsirkin 
2030315a1350SMichael S. Tsirkin     /* try child bus */
2031315a1350SMichael S. Tsirkin     for (; bus; bus = sec) {
2032315a1350SMichael S. Tsirkin         QLIST_FOREACH(sec, &bus->child, sibling) {
203309e5b819SMarcel Apfelbaum             if (pci_bus_num(sec) == bus_num) {
2034315a1350SMichael S. Tsirkin                 return sec;
2035315a1350SMichael S. Tsirkin             }
203609e5b819SMarcel Apfelbaum             /* PXB buses assumed to be children of bus 0 */
203709e5b819SMarcel Apfelbaum             if (pci_bus_is_root(sec)) {
203809e5b819SMarcel Apfelbaum                 if (pci_root_bus_in_range(sec, bus_num)) {
203909e5b819SMarcel Apfelbaum                     break;
204009e5b819SMarcel Apfelbaum                 }
204109e5b819SMarcel Apfelbaum             } else {
2042315a1350SMichael S. Tsirkin                 if (pci_secondary_bus_in_range(sec->parent_dev, bus_num)) {
2043315a1350SMichael S. Tsirkin                     break;
2044315a1350SMichael S. Tsirkin                 }
2045315a1350SMichael S. Tsirkin             }
2046315a1350SMichael S. Tsirkin         }
204709e5b819SMarcel Apfelbaum     }
2048315a1350SMichael S. Tsirkin 
2049315a1350SMichael S. Tsirkin     return NULL;
2050315a1350SMichael S. Tsirkin }
2051315a1350SMichael S. Tsirkin 
2052eb0acfddSMichael S. Tsirkin void pci_for_each_bus_depth_first(PCIBus *bus,
2053eb0acfddSMichael S. Tsirkin                                   void *(*begin)(PCIBus *bus, void *parent_state),
2054eb0acfddSMichael S. Tsirkin                                   void (*end)(PCIBus *bus, void *state),
2055eb0acfddSMichael S. Tsirkin                                   void *parent_state)
2056eb0acfddSMichael S. Tsirkin {
2057eb0acfddSMichael S. Tsirkin     PCIBus *sec;
2058eb0acfddSMichael S. Tsirkin     void *state;
2059eb0acfddSMichael S. Tsirkin 
2060eb0acfddSMichael S. Tsirkin     if (!bus) {
2061eb0acfddSMichael S. Tsirkin         return;
2062eb0acfddSMichael S. Tsirkin     }
2063eb0acfddSMichael S. Tsirkin 
2064eb0acfddSMichael S. Tsirkin     if (begin) {
2065eb0acfddSMichael S. Tsirkin         state = begin(bus, parent_state);
2066eb0acfddSMichael S. Tsirkin     } else {
2067eb0acfddSMichael S. Tsirkin         state = parent_state;
2068eb0acfddSMichael S. Tsirkin     }
2069eb0acfddSMichael S. Tsirkin 
2070eb0acfddSMichael S. Tsirkin     QLIST_FOREACH(sec, &bus->child, sibling) {
2071eb0acfddSMichael S. Tsirkin         pci_for_each_bus_depth_first(sec, begin, end, state);
2072eb0acfddSMichael S. Tsirkin     }
2073eb0acfddSMichael S. Tsirkin 
2074eb0acfddSMichael S. Tsirkin     if (end) {
2075eb0acfddSMichael S. Tsirkin         end(bus, state);
2076eb0acfddSMichael S. Tsirkin     }
2077eb0acfddSMichael S. Tsirkin }
2078eb0acfddSMichael S. Tsirkin 
2079eb0acfddSMichael S. Tsirkin 
2080315a1350SMichael S. Tsirkin PCIDevice *pci_find_device(PCIBus *bus, int bus_num, uint8_t devfn)
2081315a1350SMichael S. Tsirkin {
2082315a1350SMichael S. Tsirkin     bus = pci_find_bus_nr(bus, bus_num);
2083315a1350SMichael S. Tsirkin 
2084315a1350SMichael S. Tsirkin     if (!bus)
2085315a1350SMichael S. Tsirkin         return NULL;
2086315a1350SMichael S. Tsirkin 
2087315a1350SMichael S. Tsirkin     return bus->devices[devfn];
2088315a1350SMichael S. Tsirkin }
2089315a1350SMichael S. Tsirkin 
2090133e9b22SMarkus Armbruster static void pci_qdev_realize(DeviceState *qdev, Error **errp)
2091315a1350SMichael S. Tsirkin {
2092315a1350SMichael S. Tsirkin     PCIDevice *pci_dev = (PCIDevice *)qdev;
2093315a1350SMichael S. Tsirkin     PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev);
2094d61a363dSYoni Bettan     ObjectClass *klass = OBJECT_CLASS(pc);
2095133e9b22SMarkus Armbruster     Error *local_err = NULL;
2096315a1350SMichael S. Tsirkin     bool is_default_rom;
20974f5b6a05SJens Freimann     uint16_t class_id;
2098315a1350SMichael S. Tsirkin 
2099d61a363dSYoni Bettan     /* initialize cap_present for pci_is_express() and pci_config_size(),
2100d61a363dSYoni Bettan      * Note that hybrid PCIs are not set automatically and need to manage
2101d61a363dSYoni Bettan      * QEMU_PCI_CAP_EXPRESS manually */
2102d61a363dSYoni Bettan     if (object_class_dynamic_cast(klass, INTERFACE_PCIE_DEVICE) &&
2103d61a363dSYoni Bettan        !object_class_dynamic_cast(klass, INTERFACE_CONVENTIONAL_PCI_DEVICE)) {
2104315a1350SMichael S. Tsirkin         pci_dev->cap_present |= QEMU_PCI_CAP_EXPRESS;
2105315a1350SMichael S. Tsirkin     }
2106315a1350SMichael S. Tsirkin 
2107fd56e061SDavid Gibson     pci_dev = do_pci_register_device(pci_dev,
2108315a1350SMichael S. Tsirkin                                      object_get_typename(OBJECT(qdev)),
2109133e9b22SMarkus Armbruster                                      pci_dev->devfn, errp);
2110315a1350SMichael S. Tsirkin     if (pci_dev == NULL)
2111133e9b22SMarkus Armbruster         return;
21122897ae02SIgor Mammedov 
21137ee6c1e1SMarkus Armbruster     if (pc->realize) {
21147ee6c1e1SMarkus Armbruster         pc->realize(pci_dev, &local_err);
21157ee6c1e1SMarkus Armbruster         if (local_err) {
21167ee6c1e1SMarkus Armbruster             error_propagate(errp, local_err);
2117315a1350SMichael S. Tsirkin             do_pci_unregister_device(pci_dev);
2118133e9b22SMarkus Armbruster             return;
2119315a1350SMichael S. Tsirkin         }
2120315a1350SMichael S. Tsirkin     }
2121315a1350SMichael S. Tsirkin 
21224f5b6a05SJens Freimann     if (pci_dev->failover_pair_id) {
21234f5b6a05SJens Freimann         if (!pci_bus_is_express(pci_get_bus(pci_dev))) {
21244f5b6a05SJens Freimann             error_setg(errp, "failover primary device must be on "
21254f5b6a05SJens Freimann                              "PCIExpress bus");
21264f5b6a05SJens Freimann             error_propagate(errp, local_err);
2127b69c3c21SMarkus Armbruster             pci_qdev_unrealize(DEVICE(pci_dev));
21284f5b6a05SJens Freimann             return;
21294f5b6a05SJens Freimann         }
21304f5b6a05SJens Freimann         class_id = pci_get_word(pci_dev->config + PCI_CLASS_DEVICE);
21314f5b6a05SJens Freimann         if (class_id != PCI_CLASS_NETWORK_ETHERNET) {
21324f5b6a05SJens Freimann             error_setg(errp, "failover primary device is not an "
21334f5b6a05SJens Freimann                              "Ethernet device");
21344f5b6a05SJens Freimann             error_propagate(errp, local_err);
2135b69c3c21SMarkus Armbruster             pci_qdev_unrealize(DEVICE(pci_dev));
21364f5b6a05SJens Freimann             return;
21374f5b6a05SJens Freimann         }
21384f5b6a05SJens Freimann         if (!(pci_dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION)
21394f5b6a05SJens Freimann             && (PCI_FUNC(pci_dev->devfn) == 0)) {
21404f5b6a05SJens Freimann             qdev->allow_unplug_during_migration = true;
21414f5b6a05SJens Freimann         } else {
21424f5b6a05SJens Freimann             error_setg(errp, "failover: primary device must be in its own "
21434f5b6a05SJens Freimann                               "PCI slot");
21444f5b6a05SJens Freimann             error_propagate(errp, local_err);
2145b69c3c21SMarkus Armbruster             pci_qdev_unrealize(DEVICE(pci_dev));
21464f5b6a05SJens Freimann             return;
21474f5b6a05SJens Freimann         }
2148a1190ab6SJens Freimann         qdev->allow_unplug_during_migration = true;
21494f5b6a05SJens Freimann     }
21504f5b6a05SJens Freimann 
2151315a1350SMichael S. Tsirkin     /* rom loading */
2152315a1350SMichael S. Tsirkin     is_default_rom = false;
2153315a1350SMichael S. Tsirkin     if (pci_dev->romfile == NULL && pc->romfile != NULL) {
2154315a1350SMichael S. Tsirkin         pci_dev->romfile = g_strdup(pc->romfile);
2155315a1350SMichael S. Tsirkin         is_default_rom = true;
2156315a1350SMichael S. Tsirkin     }
2157178e785fSMarcel Apfelbaum 
2158133e9b22SMarkus Armbruster     pci_add_option_rom(pci_dev, is_default_rom, &local_err);
2159133e9b22SMarkus Armbruster     if (local_err) {
2160133e9b22SMarkus Armbruster         error_propagate(errp, local_err);
2161b69c3c21SMarkus Armbruster         pci_qdev_unrealize(DEVICE(pci_dev));
2162133e9b22SMarkus Armbruster         return;
2163178e785fSMarcel Apfelbaum     }
2164315a1350SMichael S. Tsirkin }
2165315a1350SMichael S. Tsirkin 
2166*7411aa63SMarkus Armbruster PCIDevice *pci_new_multifunction(int devfn, bool multifunction,
2167*7411aa63SMarkus Armbruster                                  const char *name)
2168*7411aa63SMarkus Armbruster {
2169*7411aa63SMarkus Armbruster     DeviceState *dev;
2170*7411aa63SMarkus Armbruster 
2171*7411aa63SMarkus Armbruster     dev = qdev_new(name);
2172*7411aa63SMarkus Armbruster     qdev_prop_set_int32(dev, "addr", devfn);
2173*7411aa63SMarkus Armbruster     qdev_prop_set_bit(dev, "multifunction", multifunction);
2174*7411aa63SMarkus Armbruster     return PCI_DEVICE(dev);
2175*7411aa63SMarkus Armbruster }
2176*7411aa63SMarkus Armbruster 
2177*7411aa63SMarkus Armbruster PCIDevice *pci_new(int devfn, const char *name)
2178*7411aa63SMarkus Armbruster {
2179*7411aa63SMarkus Armbruster     return pci_new_multifunction(devfn, false, name);
2180*7411aa63SMarkus Armbruster }
2181*7411aa63SMarkus Armbruster 
2182*7411aa63SMarkus Armbruster bool pci_realize_and_unref(PCIDevice *dev, PCIBus *bus, Error **errp)
2183*7411aa63SMarkus Armbruster {
2184*7411aa63SMarkus Armbruster     return qdev_realize_and_unref(&dev->qdev, &bus->qbus, errp);
2185*7411aa63SMarkus Armbruster }
2186*7411aa63SMarkus Armbruster 
2187315a1350SMichael S. Tsirkin PCIDevice *pci_create_multifunction(PCIBus *bus, int devfn, bool multifunction,
2188315a1350SMichael S. Tsirkin                                     const char *name)
2189315a1350SMichael S. Tsirkin {
2190315a1350SMichael S. Tsirkin     DeviceState *dev;
2191315a1350SMichael S. Tsirkin 
2192315a1350SMichael S. Tsirkin     dev = qdev_create(&bus->qbus, name);
2193315a1350SMichael S. Tsirkin     qdev_prop_set_int32(dev, "addr", devfn);
2194315a1350SMichael S. Tsirkin     qdev_prop_set_bit(dev, "multifunction", multifunction);
2195315a1350SMichael S. Tsirkin     return PCI_DEVICE(dev);
2196315a1350SMichael S. Tsirkin }
2197315a1350SMichael S. Tsirkin 
2198315a1350SMichael S. Tsirkin PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn,
2199315a1350SMichael S. Tsirkin                                            bool multifunction,
2200315a1350SMichael S. Tsirkin                                            const char *name)
2201315a1350SMichael S. Tsirkin {
2202315a1350SMichael S. Tsirkin     PCIDevice *dev = pci_create_multifunction(bus, devfn, multifunction, name);
2203315a1350SMichael S. Tsirkin     qdev_init_nofail(&dev->qdev);
2204315a1350SMichael S. Tsirkin     return dev;
2205315a1350SMichael S. Tsirkin }
2206315a1350SMichael S. Tsirkin 
2207315a1350SMichael S. Tsirkin PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name)
2208315a1350SMichael S. Tsirkin {
2209315a1350SMichael S. Tsirkin     return pci_create_multifunction(bus, devfn, false, name);
2210315a1350SMichael S. Tsirkin }
2211315a1350SMichael S. Tsirkin 
2212315a1350SMichael S. Tsirkin PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name)
2213315a1350SMichael S. Tsirkin {
2214315a1350SMichael S. Tsirkin     return pci_create_simple_multifunction(bus, devfn, false, name);
2215315a1350SMichael S. Tsirkin }
2216315a1350SMichael S. Tsirkin 
2217315a1350SMichael S. Tsirkin static uint8_t pci_find_space(PCIDevice *pdev, uint8_t size)
2218315a1350SMichael S. Tsirkin {
2219315a1350SMichael S. Tsirkin     int offset = PCI_CONFIG_HEADER_SIZE;
2220315a1350SMichael S. Tsirkin     int i;
2221315a1350SMichael S. Tsirkin     for (i = PCI_CONFIG_HEADER_SIZE; i < PCI_CONFIG_SPACE_SIZE; ++i) {
2222315a1350SMichael S. Tsirkin         if (pdev->used[i])
2223315a1350SMichael S. Tsirkin             offset = i + 1;
2224315a1350SMichael S. Tsirkin         else if (i - offset + 1 == size)
2225315a1350SMichael S. Tsirkin             return offset;
2226315a1350SMichael S. Tsirkin     }
2227315a1350SMichael S. Tsirkin     return 0;
2228315a1350SMichael S. Tsirkin }
2229315a1350SMichael S. Tsirkin 
2230315a1350SMichael S. Tsirkin static uint8_t pci_find_capability_list(PCIDevice *pdev, uint8_t cap_id,
2231315a1350SMichael S. Tsirkin                                         uint8_t *prev_p)
2232315a1350SMichael S. Tsirkin {
2233315a1350SMichael S. Tsirkin     uint8_t next, prev;
2234315a1350SMichael S. Tsirkin 
2235315a1350SMichael S. Tsirkin     if (!(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST))
2236315a1350SMichael S. Tsirkin         return 0;
2237315a1350SMichael S. Tsirkin 
2238315a1350SMichael S. Tsirkin     for (prev = PCI_CAPABILITY_LIST; (next = pdev->config[prev]);
2239315a1350SMichael S. Tsirkin          prev = next + PCI_CAP_LIST_NEXT)
2240315a1350SMichael S. Tsirkin         if (pdev->config[next + PCI_CAP_LIST_ID] == cap_id)
2241315a1350SMichael S. Tsirkin             break;
2242315a1350SMichael S. Tsirkin 
2243315a1350SMichael S. Tsirkin     if (prev_p)
2244315a1350SMichael S. Tsirkin         *prev_p = prev;
2245315a1350SMichael S. Tsirkin     return next;
2246315a1350SMichael S. Tsirkin }
2247315a1350SMichael S. Tsirkin 
2248315a1350SMichael S. Tsirkin static uint8_t pci_find_capability_at_offset(PCIDevice *pdev, uint8_t offset)
2249315a1350SMichael S. Tsirkin {
2250315a1350SMichael S. Tsirkin     uint8_t next, prev, found = 0;
2251315a1350SMichael S. Tsirkin 
2252315a1350SMichael S. Tsirkin     if (!(pdev->used[offset])) {
2253315a1350SMichael S. Tsirkin         return 0;
2254315a1350SMichael S. Tsirkin     }
2255315a1350SMichael S. Tsirkin 
2256315a1350SMichael S. Tsirkin     assert(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST);
2257315a1350SMichael S. Tsirkin 
2258315a1350SMichael S. Tsirkin     for (prev = PCI_CAPABILITY_LIST; (next = pdev->config[prev]);
2259315a1350SMichael S. Tsirkin          prev = next + PCI_CAP_LIST_NEXT) {
2260315a1350SMichael S. Tsirkin         if (next <= offset && next > found) {
2261315a1350SMichael S. Tsirkin             found = next;
2262315a1350SMichael S. Tsirkin         }
2263315a1350SMichael S. Tsirkin     }
2264315a1350SMichael S. Tsirkin     return found;
2265315a1350SMichael S. Tsirkin }
2266315a1350SMichael S. Tsirkin 
2267315a1350SMichael S. Tsirkin /* Patch the PCI vendor and device ids in a PCI rom image if necessary.
2268315a1350SMichael S. Tsirkin    This is needed for an option rom which is used for more than one device. */
2269315a1350SMichael S. Tsirkin static void pci_patch_ids(PCIDevice *pdev, uint8_t *ptr, int size)
2270315a1350SMichael S. Tsirkin {
2271315a1350SMichael S. Tsirkin     uint16_t vendor_id;
2272315a1350SMichael S. Tsirkin     uint16_t device_id;
2273315a1350SMichael S. Tsirkin     uint16_t rom_vendor_id;
2274315a1350SMichael S. Tsirkin     uint16_t rom_device_id;
2275315a1350SMichael S. Tsirkin     uint16_t rom_magic;
2276315a1350SMichael S. Tsirkin     uint16_t pcir_offset;
2277315a1350SMichael S. Tsirkin     uint8_t checksum;
2278315a1350SMichael S. Tsirkin 
2279315a1350SMichael S. Tsirkin     /* Words in rom data are little endian (like in PCI configuration),
2280315a1350SMichael S. Tsirkin        so they can be read / written with pci_get_word / pci_set_word. */
2281315a1350SMichael S. Tsirkin 
2282315a1350SMichael S. Tsirkin     /* Only a valid rom will be patched. */
2283315a1350SMichael S. Tsirkin     rom_magic = pci_get_word(ptr);
2284315a1350SMichael S. Tsirkin     if (rom_magic != 0xaa55) {
2285315a1350SMichael S. Tsirkin         PCI_DPRINTF("Bad ROM magic %04x\n", rom_magic);
2286315a1350SMichael S. Tsirkin         return;
2287315a1350SMichael S. Tsirkin     }
2288315a1350SMichael S. Tsirkin     pcir_offset = pci_get_word(ptr + 0x18);
2289315a1350SMichael S. Tsirkin     if (pcir_offset + 8 >= size || memcmp(ptr + pcir_offset, "PCIR", 4)) {
2290315a1350SMichael S. Tsirkin         PCI_DPRINTF("Bad PCIR offset 0x%x or signature\n", pcir_offset);
2291315a1350SMichael S. Tsirkin         return;
2292315a1350SMichael S. Tsirkin     }
2293315a1350SMichael S. Tsirkin 
2294315a1350SMichael S. Tsirkin     vendor_id = pci_get_word(pdev->config + PCI_VENDOR_ID);
2295315a1350SMichael S. Tsirkin     device_id = pci_get_word(pdev->config + PCI_DEVICE_ID);
2296315a1350SMichael S. Tsirkin     rom_vendor_id = pci_get_word(ptr + pcir_offset + 4);
2297315a1350SMichael S. Tsirkin     rom_device_id = pci_get_word(ptr + pcir_offset + 6);
2298315a1350SMichael S. Tsirkin 
2299315a1350SMichael S. Tsirkin     PCI_DPRINTF("%s: ROM id %04x%04x / PCI id %04x%04x\n", pdev->romfile,
2300315a1350SMichael S. Tsirkin                 vendor_id, device_id, rom_vendor_id, rom_device_id);
2301315a1350SMichael S. Tsirkin 
2302315a1350SMichael S. Tsirkin     checksum = ptr[6];
2303315a1350SMichael S. Tsirkin 
2304315a1350SMichael S. Tsirkin     if (vendor_id != rom_vendor_id) {
2305315a1350SMichael S. Tsirkin         /* Patch vendor id and checksum (at offset 6 for etherboot roms). */
2306315a1350SMichael S. Tsirkin         checksum += (uint8_t)rom_vendor_id + (uint8_t)(rom_vendor_id >> 8);
2307315a1350SMichael S. Tsirkin         checksum -= (uint8_t)vendor_id + (uint8_t)(vendor_id >> 8);
2308315a1350SMichael S. Tsirkin         PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr[6], checksum);
2309315a1350SMichael S. Tsirkin         ptr[6] = checksum;
2310315a1350SMichael S. Tsirkin         pci_set_word(ptr + pcir_offset + 4, vendor_id);
2311315a1350SMichael S. Tsirkin     }
2312315a1350SMichael S. Tsirkin 
2313315a1350SMichael S. Tsirkin     if (device_id != rom_device_id) {
2314315a1350SMichael S. Tsirkin         /* Patch device id and checksum (at offset 6 for etherboot roms). */
2315315a1350SMichael S. Tsirkin         checksum += (uint8_t)rom_device_id + (uint8_t)(rom_device_id >> 8);
2316315a1350SMichael S. Tsirkin         checksum -= (uint8_t)device_id + (uint8_t)(device_id >> 8);
2317315a1350SMichael S. Tsirkin         PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr[6], checksum);
2318315a1350SMichael S. Tsirkin         ptr[6] = checksum;
2319315a1350SMichael S. Tsirkin         pci_set_word(ptr + pcir_offset + 6, device_id);
2320315a1350SMichael S. Tsirkin     }
2321315a1350SMichael S. Tsirkin }
2322315a1350SMichael S. Tsirkin 
2323315a1350SMichael S. Tsirkin /* Add an option rom for the device */
2324133e9b22SMarkus Armbruster static void pci_add_option_rom(PCIDevice *pdev, bool is_default_rom,
2325133e9b22SMarkus Armbruster                                Error **errp)
2326315a1350SMichael S. Tsirkin {
2327315a1350SMichael S. Tsirkin     int size;
2328315a1350SMichael S. Tsirkin     char *path;
2329315a1350SMichael S. Tsirkin     void *ptr;
2330315a1350SMichael S. Tsirkin     char name[32];
2331315a1350SMichael S. Tsirkin     const VMStateDescription *vmsd;
2332315a1350SMichael S. Tsirkin 
2333315a1350SMichael S. Tsirkin     if (!pdev->romfile)
2334133e9b22SMarkus Armbruster         return;
2335315a1350SMichael S. Tsirkin     if (strlen(pdev->romfile) == 0)
2336133e9b22SMarkus Armbruster         return;
2337315a1350SMichael S. Tsirkin 
2338315a1350SMichael S. Tsirkin     if (!pdev->rom_bar) {
2339315a1350SMichael S. Tsirkin         /*
2340315a1350SMichael S. Tsirkin          * Load rom via fw_cfg instead of creating a rom bar,
2341315a1350SMichael S. Tsirkin          * for 0.11 compatibility.
2342315a1350SMichael S. Tsirkin          */
2343315a1350SMichael S. Tsirkin         int class = pci_get_word(pdev->config + PCI_CLASS_DEVICE);
2344db80c7b9SMarcel Apfelbaum 
2345db80c7b9SMarcel Apfelbaum         /*
2346db80c7b9SMarcel Apfelbaum          * Hot-plugged devices can't use the option ROM
2347db80c7b9SMarcel Apfelbaum          * if the rom bar is disabled.
2348db80c7b9SMarcel Apfelbaum          */
2349db80c7b9SMarcel Apfelbaum         if (DEVICE(pdev)->hotplugged) {
2350133e9b22SMarkus Armbruster             error_setg(errp, "Hot-plugged device without ROM bar"
2351133e9b22SMarkus Armbruster                        " can't have an option ROM");
2352133e9b22SMarkus Armbruster             return;
2353db80c7b9SMarcel Apfelbaum         }
2354db80c7b9SMarcel Apfelbaum 
2355315a1350SMichael S. Tsirkin         if (class == 0x0300) {
2356315a1350SMichael S. Tsirkin             rom_add_vga(pdev->romfile);
2357315a1350SMichael S. Tsirkin         } else {
2358315a1350SMichael S. Tsirkin             rom_add_option(pdev->romfile, -1);
2359315a1350SMichael S. Tsirkin         }
2360133e9b22SMarkus Armbruster         return;
2361315a1350SMichael S. Tsirkin     }
2362315a1350SMichael S. Tsirkin 
2363315a1350SMichael S. Tsirkin     path = qemu_find_file(QEMU_FILE_TYPE_BIOS, pdev->romfile);
2364315a1350SMichael S. Tsirkin     if (path == NULL) {
2365315a1350SMichael S. Tsirkin         path = g_strdup(pdev->romfile);
2366315a1350SMichael S. Tsirkin     }
2367315a1350SMichael S. Tsirkin 
2368315a1350SMichael S. Tsirkin     size = get_image_size(path);
2369315a1350SMichael S. Tsirkin     if (size < 0) {
2370133e9b22SMarkus Armbruster         error_setg(errp, "failed to find romfile \"%s\"", pdev->romfile);
23718c7f3dd0SStefan Hajnoczi         g_free(path);
2372133e9b22SMarkus Armbruster         return;
23738c7f3dd0SStefan Hajnoczi     } else if (size == 0) {
2374133e9b22SMarkus Armbruster         error_setg(errp, "romfile \"%s\" is empty", pdev->romfile);
2375315a1350SMichael S. Tsirkin         g_free(path);
2376133e9b22SMarkus Armbruster         return;
2377315a1350SMichael S. Tsirkin     }
23789bff5d81SPeter Maydell     size = pow2ceil(size);
2379315a1350SMichael S. Tsirkin 
2380315a1350SMichael S. Tsirkin     vmsd = qdev_get_vmsd(DEVICE(pdev));
2381315a1350SMichael S. Tsirkin 
2382315a1350SMichael S. Tsirkin     if (vmsd) {
2383315a1350SMichael S. Tsirkin         snprintf(name, sizeof(name), "%s.rom", vmsd->name);
2384315a1350SMichael S. Tsirkin     } else {
2385315a1350SMichael S. Tsirkin         snprintf(name, sizeof(name), "%s.rom", object_get_typename(OBJECT(pdev)));
2386315a1350SMichael S. Tsirkin     }
2387315a1350SMichael S. Tsirkin     pdev->has_rom = true;
2388fefa9256SPeter Maydell     memory_region_init_rom(&pdev->rom, OBJECT(pdev), name, size, &error_fatal);
2389315a1350SMichael S. Tsirkin     ptr = memory_region_get_ram_ptr(&pdev->rom);
239036bde091SPeter Maydell     if (load_image_size(path, ptr, size) < 0) {
239136bde091SPeter Maydell         error_setg(errp, "failed to load romfile \"%s\"", pdev->romfile);
239236bde091SPeter Maydell         g_free(path);
239336bde091SPeter Maydell         return;
239436bde091SPeter Maydell     }
2395315a1350SMichael S. Tsirkin     g_free(path);
2396315a1350SMichael S. Tsirkin 
2397315a1350SMichael S. Tsirkin     if (is_default_rom) {
2398315a1350SMichael S. Tsirkin         /* Only the default rom images will be patched (if needed). */
2399315a1350SMichael S. Tsirkin         pci_patch_ids(pdev, ptr, size);
2400315a1350SMichael S. Tsirkin     }
2401315a1350SMichael S. Tsirkin 
2402315a1350SMichael S. Tsirkin     pci_register_bar(pdev, PCI_ROM_SLOT, 0, &pdev->rom);
2403315a1350SMichael S. Tsirkin }
2404315a1350SMichael S. Tsirkin 
2405315a1350SMichael S. Tsirkin static void pci_del_option_rom(PCIDevice *pdev)
2406315a1350SMichael S. Tsirkin {
2407315a1350SMichael S. Tsirkin     if (!pdev->has_rom)
2408315a1350SMichael S. Tsirkin         return;
2409315a1350SMichael S. Tsirkin 
2410315a1350SMichael S. Tsirkin     vmstate_unregister_ram(&pdev->rom, &pdev->qdev);
2411315a1350SMichael S. Tsirkin     pdev->has_rom = false;
2412315a1350SMichael S. Tsirkin }
2413315a1350SMichael S. Tsirkin 
2414315a1350SMichael S. Tsirkin /*
241527841278SMao Zhongyi  * On success, pci_add_capability() returns a positive value
2416eacbc632SMao Zhongyi  * that the offset of the pci capability.
2417eacbc632SMao Zhongyi  * On failure, it sets an error and returns a negative error
2418eacbc632SMao Zhongyi  * code.
2419eacbc632SMao Zhongyi  */
242027841278SMao Zhongyi int pci_add_capability(PCIDevice *pdev, uint8_t cap_id,
2421cd9aa33eSLaszlo Ersek                        uint8_t offset, uint8_t size,
2422cd9aa33eSLaszlo Ersek                        Error **errp)
2423cd9aa33eSLaszlo Ersek {
2424315a1350SMichael S. Tsirkin     uint8_t *config;
2425315a1350SMichael S. Tsirkin     int i, overlapping_cap;
2426315a1350SMichael S. Tsirkin 
2427315a1350SMichael S. Tsirkin     if (!offset) {
2428315a1350SMichael S. Tsirkin         offset = pci_find_space(pdev, size);
242997fe42f1SCao jin         /* out of PCI config space is programming error */
243097fe42f1SCao jin         assert(offset);
2431315a1350SMichael S. Tsirkin     } else {
2432315a1350SMichael S. Tsirkin         /* Verify that capabilities don't overlap.  Note: device assignment
2433315a1350SMichael S. Tsirkin          * depends on this check to verify that the device is not broken.
2434315a1350SMichael S. Tsirkin          * Should never trigger for emulated devices, but it's helpful
2435315a1350SMichael S. Tsirkin          * for debugging these. */
2436315a1350SMichael S. Tsirkin         for (i = offset; i < offset + size; i++) {
2437315a1350SMichael S. Tsirkin             overlapping_cap = pci_find_capability_at_offset(pdev, i);
2438315a1350SMichael S. Tsirkin             if (overlapping_cap) {
2439cd9aa33eSLaszlo Ersek                 error_setg(errp, "%s:%02x:%02x.%x "
2440315a1350SMichael S. Tsirkin                            "Attempt to add PCI capability %x at offset "
2441cd9aa33eSLaszlo Ersek                            "%x overlaps existing capability %x at offset %x",
2442fd56e061SDavid Gibson                            pci_root_bus_path(pdev), pci_dev_bus_num(pdev),
2443315a1350SMichael S. Tsirkin                            PCI_SLOT(pdev->devfn), PCI_FUNC(pdev->devfn),
2444315a1350SMichael S. Tsirkin                            cap_id, offset, overlapping_cap, i);
2445315a1350SMichael S. Tsirkin                 return -EINVAL;
2446315a1350SMichael S. Tsirkin             }
2447315a1350SMichael S. Tsirkin         }
2448315a1350SMichael S. Tsirkin     }
2449315a1350SMichael S. Tsirkin 
2450315a1350SMichael S. Tsirkin     config = pdev->config + offset;
2451315a1350SMichael S. Tsirkin     config[PCI_CAP_LIST_ID] = cap_id;
2452315a1350SMichael S. Tsirkin     config[PCI_CAP_LIST_NEXT] = pdev->config[PCI_CAPABILITY_LIST];
2453315a1350SMichael S. Tsirkin     pdev->config[PCI_CAPABILITY_LIST] = offset;
2454315a1350SMichael S. Tsirkin     pdev->config[PCI_STATUS] |= PCI_STATUS_CAP_LIST;
2455315a1350SMichael S. Tsirkin     memset(pdev->used + offset, 0xFF, QEMU_ALIGN_UP(size, 4));
2456315a1350SMichael S. Tsirkin     /* Make capability read-only by default */
2457315a1350SMichael S. Tsirkin     memset(pdev->wmask + offset, 0, size);
2458315a1350SMichael S. Tsirkin     /* Check capability by default */
2459315a1350SMichael S. Tsirkin     memset(pdev->cmask + offset, 0xFF, size);
2460315a1350SMichael S. Tsirkin     return offset;
2461315a1350SMichael S. Tsirkin }
2462315a1350SMichael S. Tsirkin 
2463315a1350SMichael S. Tsirkin /* Unlink capability from the pci config space. */
2464315a1350SMichael S. Tsirkin void pci_del_capability(PCIDevice *pdev, uint8_t cap_id, uint8_t size)
2465315a1350SMichael S. Tsirkin {
2466315a1350SMichael S. Tsirkin     uint8_t prev, offset = pci_find_capability_list(pdev, cap_id, &prev);
2467315a1350SMichael S. Tsirkin     if (!offset)
2468315a1350SMichael S. Tsirkin         return;
2469315a1350SMichael S. Tsirkin     pdev->config[prev] = pdev->config[offset + PCI_CAP_LIST_NEXT];
2470315a1350SMichael S. Tsirkin     /* Make capability writable again */
2471315a1350SMichael S. Tsirkin     memset(pdev->wmask + offset, 0xff, size);
2472315a1350SMichael S. Tsirkin     memset(pdev->w1cmask + offset, 0, size);
2473315a1350SMichael S. Tsirkin     /* Clear cmask as device-specific registers can't be checked */
2474315a1350SMichael S. Tsirkin     memset(pdev->cmask + offset, 0, size);
2475315a1350SMichael S. Tsirkin     memset(pdev->used + offset, 0, QEMU_ALIGN_UP(size, 4));
2476315a1350SMichael S. Tsirkin 
2477315a1350SMichael S. Tsirkin     if (!pdev->config[PCI_CAPABILITY_LIST])
2478315a1350SMichael S. Tsirkin         pdev->config[PCI_STATUS] &= ~PCI_STATUS_CAP_LIST;
2479315a1350SMichael S. Tsirkin }
2480315a1350SMichael S. Tsirkin 
2481315a1350SMichael S. Tsirkin uint8_t pci_find_capability(PCIDevice *pdev, uint8_t cap_id)
2482315a1350SMichael S. Tsirkin {
2483315a1350SMichael S. Tsirkin     return pci_find_capability_list(pdev, cap_id, NULL);
2484315a1350SMichael S. Tsirkin }
2485315a1350SMichael S. Tsirkin 
2486315a1350SMichael S. Tsirkin static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent)
2487315a1350SMichael S. Tsirkin {
2488315a1350SMichael S. Tsirkin     PCIDevice *d = (PCIDevice *)dev;
2489315a1350SMichael S. Tsirkin     const pci_class_desc *desc;
2490315a1350SMichael S. Tsirkin     char ctxt[64];
2491315a1350SMichael S. Tsirkin     PCIIORegion *r;
2492315a1350SMichael S. Tsirkin     int i, class;
2493315a1350SMichael S. Tsirkin 
2494315a1350SMichael S. Tsirkin     class = pci_get_word(d->config + PCI_CLASS_DEVICE);
2495315a1350SMichael S. Tsirkin     desc = pci_class_descriptions;
2496315a1350SMichael S. Tsirkin     while (desc->desc && class != desc->class)
2497315a1350SMichael S. Tsirkin         desc++;
2498315a1350SMichael S. Tsirkin     if (desc->desc) {
2499315a1350SMichael S. Tsirkin         snprintf(ctxt, sizeof(ctxt), "%s", desc->desc);
2500315a1350SMichael S. Tsirkin     } else {
2501315a1350SMichael S. Tsirkin         snprintf(ctxt, sizeof(ctxt), "Class %04x", class);
2502315a1350SMichael S. Tsirkin     }
2503315a1350SMichael S. Tsirkin 
2504315a1350SMichael S. Tsirkin     monitor_printf(mon, "%*sclass %s, addr %02x:%02x.%x, "
2505315a1350SMichael S. Tsirkin                    "pci id %04x:%04x (sub %04x:%04x)\n",
2506fd56e061SDavid Gibson                    indent, "", ctxt, pci_dev_bus_num(d),
2507315a1350SMichael S. Tsirkin                    PCI_SLOT(d->devfn), PCI_FUNC(d->devfn),
2508315a1350SMichael S. Tsirkin                    pci_get_word(d->config + PCI_VENDOR_ID),
2509315a1350SMichael S. Tsirkin                    pci_get_word(d->config + PCI_DEVICE_ID),
2510315a1350SMichael S. Tsirkin                    pci_get_word(d->config + PCI_SUBSYSTEM_VENDOR_ID),
2511315a1350SMichael S. Tsirkin                    pci_get_word(d->config + PCI_SUBSYSTEM_ID));
2512315a1350SMichael S. Tsirkin     for (i = 0; i < PCI_NUM_REGIONS; i++) {
2513315a1350SMichael S. Tsirkin         r = &d->io_regions[i];
2514315a1350SMichael S. Tsirkin         if (!r->size)
2515315a1350SMichael S. Tsirkin             continue;
2516315a1350SMichael S. Tsirkin         monitor_printf(mon, "%*sbar %d: %s at 0x%"FMT_PCIBUS
2517315a1350SMichael S. Tsirkin                        " [0x%"FMT_PCIBUS"]\n",
2518315a1350SMichael S. Tsirkin                        indent, "",
2519315a1350SMichael S. Tsirkin                        i, r->type & PCI_BASE_ADDRESS_SPACE_IO ? "i/o" : "mem",
2520315a1350SMichael S. Tsirkin                        r->addr, r->addr + r->size - 1);
2521315a1350SMichael S. Tsirkin     }
2522315a1350SMichael S. Tsirkin }
2523315a1350SMichael S. Tsirkin 
2524315a1350SMichael S. Tsirkin static char *pci_dev_fw_name(DeviceState *dev, char *buf, int len)
2525315a1350SMichael S. Tsirkin {
2526315a1350SMichael S. Tsirkin     PCIDevice *d = (PCIDevice *)dev;
2527315a1350SMichael S. Tsirkin     const char *name = NULL;
2528315a1350SMichael S. Tsirkin     const pci_class_desc *desc =  pci_class_descriptions;
2529315a1350SMichael S. Tsirkin     int class = pci_get_word(d->config + PCI_CLASS_DEVICE);
2530315a1350SMichael S. Tsirkin 
2531315a1350SMichael S. Tsirkin     while (desc->desc &&
2532315a1350SMichael S. Tsirkin           (class & ~desc->fw_ign_bits) !=
2533315a1350SMichael S. Tsirkin           (desc->class & ~desc->fw_ign_bits)) {
2534315a1350SMichael S. Tsirkin         desc++;
2535315a1350SMichael S. Tsirkin     }
2536315a1350SMichael S. Tsirkin 
2537315a1350SMichael S. Tsirkin     if (desc->desc) {
2538315a1350SMichael S. Tsirkin         name = desc->fw_name;
2539315a1350SMichael S. Tsirkin     }
2540315a1350SMichael S. Tsirkin 
2541315a1350SMichael S. Tsirkin     if (name) {
2542315a1350SMichael S. Tsirkin         pstrcpy(buf, len, name);
2543315a1350SMichael S. Tsirkin     } else {
2544315a1350SMichael S. Tsirkin         snprintf(buf, len, "pci%04x,%04x",
2545315a1350SMichael S. Tsirkin                  pci_get_word(d->config + PCI_VENDOR_ID),
2546315a1350SMichael S. Tsirkin                  pci_get_word(d->config + PCI_DEVICE_ID));
2547315a1350SMichael S. Tsirkin     }
2548315a1350SMichael S. Tsirkin 
2549315a1350SMichael S. Tsirkin     return buf;
2550315a1350SMichael S. Tsirkin }
2551315a1350SMichael S. Tsirkin 
2552315a1350SMichael S. Tsirkin static char *pcibus_get_fw_dev_path(DeviceState *dev)
2553315a1350SMichael S. Tsirkin {
2554315a1350SMichael S. Tsirkin     PCIDevice *d = (PCIDevice *)dev;
2555315a1350SMichael S. Tsirkin     char path[50], name[33];
2556315a1350SMichael S. Tsirkin     int off;
2557315a1350SMichael S. Tsirkin 
2558315a1350SMichael S. Tsirkin     off = snprintf(path, sizeof(path), "%s@%x",
2559315a1350SMichael S. Tsirkin                    pci_dev_fw_name(dev, name, sizeof name),
2560315a1350SMichael S. Tsirkin                    PCI_SLOT(d->devfn));
2561315a1350SMichael S. Tsirkin     if (PCI_FUNC(d->devfn))
2562315a1350SMichael S. Tsirkin         snprintf(path + off, sizeof(path) + off, ",%x", PCI_FUNC(d->devfn));
2563315a1350SMichael S. Tsirkin     return g_strdup(path);
2564315a1350SMichael S. Tsirkin }
2565315a1350SMichael S. Tsirkin 
2566315a1350SMichael S. Tsirkin static char *pcibus_get_dev_path(DeviceState *dev)
2567315a1350SMichael S. Tsirkin {
2568315a1350SMichael S. Tsirkin     PCIDevice *d = container_of(dev, PCIDevice, qdev);
2569315a1350SMichael S. Tsirkin     PCIDevice *t;
2570315a1350SMichael S. Tsirkin     int slot_depth;
2571315a1350SMichael S. Tsirkin     /* Path format: Domain:00:Slot.Function:Slot.Function....:Slot.Function.
2572315a1350SMichael S. Tsirkin      * 00 is added here to make this format compatible with
2573315a1350SMichael S. Tsirkin      * domain:Bus:Slot.Func for systems without nested PCI bridges.
2574315a1350SMichael S. Tsirkin      * Slot.Function list specifies the slot and function numbers for all
2575315a1350SMichael S. Tsirkin      * devices on the path from root to the specific device. */
2576568f0690SDavid Gibson     const char *root_bus_path;
2577568f0690SDavid Gibson     int root_bus_len;
2578315a1350SMichael S. Tsirkin     char slot[] = ":SS.F";
2579315a1350SMichael S. Tsirkin     int slot_len = sizeof slot - 1 /* For '\0' */;
2580315a1350SMichael S. Tsirkin     int path_len;
2581315a1350SMichael S. Tsirkin     char *path, *p;
2582315a1350SMichael S. Tsirkin     int s;
2583315a1350SMichael S. Tsirkin 
2584568f0690SDavid Gibson     root_bus_path = pci_root_bus_path(d);
2585568f0690SDavid Gibson     root_bus_len = strlen(root_bus_path);
2586568f0690SDavid Gibson 
2587315a1350SMichael S. Tsirkin     /* Calculate # of slots on path between device and root. */;
2588315a1350SMichael S. Tsirkin     slot_depth = 0;
2589fd56e061SDavid Gibson     for (t = d; t; t = pci_get_bus(t)->parent_dev) {
2590315a1350SMichael S. Tsirkin         ++slot_depth;
2591315a1350SMichael S. Tsirkin     }
2592315a1350SMichael S. Tsirkin 
2593568f0690SDavid Gibson     path_len = root_bus_len + slot_len * slot_depth;
2594315a1350SMichael S. Tsirkin 
2595315a1350SMichael S. Tsirkin     /* Allocate memory, fill in the terminating null byte. */
2596315a1350SMichael S. Tsirkin     path = g_malloc(path_len + 1 /* For '\0' */);
2597315a1350SMichael S. Tsirkin     path[path_len] = '\0';
2598315a1350SMichael S. Tsirkin 
2599568f0690SDavid Gibson     memcpy(path, root_bus_path, root_bus_len);
2600315a1350SMichael S. Tsirkin 
2601315a1350SMichael S. Tsirkin     /* Fill in slot numbers. We walk up from device to root, so need to print
2602315a1350SMichael S. Tsirkin      * them in the reverse order, last to first. */
2603315a1350SMichael S. Tsirkin     p = path + path_len;
2604fd56e061SDavid Gibson     for (t = d; t; t = pci_get_bus(t)->parent_dev) {
2605315a1350SMichael S. Tsirkin         p -= slot_len;
2606315a1350SMichael S. Tsirkin         s = snprintf(slot, sizeof slot, ":%02x.%x",
2607315a1350SMichael S. Tsirkin                      PCI_SLOT(t->devfn), PCI_FUNC(t->devfn));
2608315a1350SMichael S. Tsirkin         assert(s == slot_len);
2609315a1350SMichael S. Tsirkin         memcpy(p, slot, slot_len);
2610315a1350SMichael S. Tsirkin     }
2611315a1350SMichael S. Tsirkin 
2612315a1350SMichael S. Tsirkin     return path;
2613315a1350SMichael S. Tsirkin }
2614315a1350SMichael S. Tsirkin 
2615315a1350SMichael S. Tsirkin static int pci_qdev_find_recursive(PCIBus *bus,
2616315a1350SMichael S. Tsirkin                                    const char *id, PCIDevice **pdev)
2617315a1350SMichael S. Tsirkin {
2618315a1350SMichael S. Tsirkin     DeviceState *qdev = qdev_find_recursive(&bus->qbus, id);
2619315a1350SMichael S. Tsirkin     if (!qdev) {
2620315a1350SMichael S. Tsirkin         return -ENODEV;
2621315a1350SMichael S. Tsirkin     }
2622315a1350SMichael S. Tsirkin 
2623315a1350SMichael S. Tsirkin     /* roughly check if given qdev is pci device */
2624315a1350SMichael S. Tsirkin     if (object_dynamic_cast(OBJECT(qdev), TYPE_PCI_DEVICE)) {
2625315a1350SMichael S. Tsirkin         *pdev = PCI_DEVICE(qdev);
2626315a1350SMichael S. Tsirkin         return 0;
2627315a1350SMichael S. Tsirkin     }
2628315a1350SMichael S. Tsirkin     return -EINVAL;
2629315a1350SMichael S. Tsirkin }
2630315a1350SMichael S. Tsirkin 
2631315a1350SMichael S. Tsirkin int pci_qdev_find_device(const char *id, PCIDevice **pdev)
2632315a1350SMichael S. Tsirkin {
26337588e2b0SDavid Gibson     PCIHostState *host_bridge;
2634315a1350SMichael S. Tsirkin     int rc = -ENODEV;
2635315a1350SMichael S. Tsirkin 
26367588e2b0SDavid Gibson     QLIST_FOREACH(host_bridge, &pci_host_bridges, next) {
26377588e2b0SDavid Gibson         int tmp = pci_qdev_find_recursive(host_bridge->bus, id, pdev);
2638315a1350SMichael S. Tsirkin         if (!tmp) {
2639315a1350SMichael S. Tsirkin             rc = 0;
2640315a1350SMichael S. Tsirkin             break;
2641315a1350SMichael S. Tsirkin         }
2642315a1350SMichael S. Tsirkin         if (tmp != -ENODEV) {
2643315a1350SMichael S. Tsirkin             rc = tmp;
2644315a1350SMichael S. Tsirkin         }
2645315a1350SMichael S. Tsirkin     }
2646315a1350SMichael S. Tsirkin 
2647315a1350SMichael S. Tsirkin     return rc;
2648315a1350SMichael S. Tsirkin }
2649315a1350SMichael S. Tsirkin 
2650315a1350SMichael S. Tsirkin MemoryRegion *pci_address_space(PCIDevice *dev)
2651315a1350SMichael S. Tsirkin {
2652fd56e061SDavid Gibson     return pci_get_bus(dev)->address_space_mem;
2653315a1350SMichael S. Tsirkin }
2654315a1350SMichael S. Tsirkin 
2655315a1350SMichael S. Tsirkin MemoryRegion *pci_address_space_io(PCIDevice *dev)
2656315a1350SMichael S. Tsirkin {
2657fd56e061SDavid Gibson     return pci_get_bus(dev)->address_space_io;
2658315a1350SMichael S. Tsirkin }
2659315a1350SMichael S. Tsirkin 
2660315a1350SMichael S. Tsirkin static void pci_device_class_init(ObjectClass *klass, void *data)
2661315a1350SMichael S. Tsirkin {
2662315a1350SMichael S. Tsirkin     DeviceClass *k = DEVICE_CLASS(klass);
26637ee6c1e1SMarkus Armbruster 
2664133e9b22SMarkus Armbruster     k->realize = pci_qdev_realize;
2665133e9b22SMarkus Armbruster     k->unrealize = pci_qdev_unrealize;
2666315a1350SMichael S. Tsirkin     k->bus_type = TYPE_PCI_BUS;
26674f67d30bSMarc-André Lureau     device_class_set_props(k, pci_props);
2668315a1350SMichael S. Tsirkin }
2669315a1350SMichael S. Tsirkin 
26702fefa16cSEduardo Habkost static void pci_device_class_base_init(ObjectClass *klass, void *data)
26712fefa16cSEduardo Habkost {
26722fefa16cSEduardo Habkost     if (!object_class_is_abstract(klass)) {
26732fefa16cSEduardo Habkost         ObjectClass *conventional =
26742fefa16cSEduardo Habkost             object_class_dynamic_cast(klass, INTERFACE_CONVENTIONAL_PCI_DEVICE);
26752fefa16cSEduardo Habkost         ObjectClass *pcie =
26762fefa16cSEduardo Habkost             object_class_dynamic_cast(klass, INTERFACE_PCIE_DEVICE);
26772fefa16cSEduardo Habkost         assert(conventional || pcie);
26782fefa16cSEduardo Habkost     }
26792fefa16cSEduardo Habkost }
26802fefa16cSEduardo Habkost 
26819eda7d37SAlexey Kardashevskiy AddressSpace *pci_device_iommu_address_space(PCIDevice *dev)
26829eda7d37SAlexey Kardashevskiy {
2683fd56e061SDavid Gibson     PCIBus *bus = pci_get_bus(dev);
26845af2ae23SBenjamin Herrenschmidt     PCIBus *iommu_bus = bus;
268577ef8f8dSAlex Williamson     uint8_t devfn = dev->devfn;
26869eda7d37SAlexey Kardashevskiy 
26875af2ae23SBenjamin Herrenschmidt     while (iommu_bus && !iommu_bus->iommu_fn && iommu_bus->parent_dev) {
268877ef8f8dSAlex Williamson         PCIBus *parent_bus = pci_get_bus(iommu_bus->parent_dev);
268977ef8f8dSAlex Williamson 
269077ef8f8dSAlex Williamson         /*
269177ef8f8dSAlex Williamson          * The requester ID of the provided device may be aliased, as seen from
269277ef8f8dSAlex Williamson          * the IOMMU, due to topology limitations.  The IOMMU relies on a
269377ef8f8dSAlex Williamson          * requester ID to provide a unique AddressSpace for devices, but
269477ef8f8dSAlex Williamson          * conventional PCI buses pre-date such concepts.  Instead, the PCIe-
269577ef8f8dSAlex Williamson          * to-PCI bridge creates and accepts transactions on behalf of down-
269677ef8f8dSAlex Williamson          * stream devices.  When doing so, all downstream devices are masked
269777ef8f8dSAlex Williamson          * (aliased) behind a single requester ID.  The requester ID used
269877ef8f8dSAlex Williamson          * depends on the format of the bridge devices.  Proper PCIe-to-PCI
269977ef8f8dSAlex Williamson          * bridges, with a PCIe capability indicating such, follow the
270077ef8f8dSAlex Williamson          * guidelines of chapter 2.3 of the PCIe-to-PCI/X bridge specification,
270177ef8f8dSAlex Williamson          * where the bridge uses the seconary bus as the bridge portion of the
270277ef8f8dSAlex Williamson          * requester ID and devfn of 00.0.  For other bridges, typically those
270377ef8f8dSAlex Williamson          * found on the root complex such as the dmi-to-pci-bridge, we follow
270477ef8f8dSAlex Williamson          * the convention of typical bare-metal hardware, which uses the
270577ef8f8dSAlex Williamson          * requester ID of the bridge itself.  There are device specific
270677ef8f8dSAlex Williamson          * exceptions to these rules, but these are the defaults that the
270777ef8f8dSAlex Williamson          * Linux kernel uses when determining DMA aliases itself and believed
270877ef8f8dSAlex Williamson          * to be true for the bare metal equivalents of the devices emulated
270977ef8f8dSAlex Williamson          * in QEMU.
271077ef8f8dSAlex Williamson          */
271177ef8f8dSAlex Williamson         if (!pci_bus_is_express(iommu_bus)) {
271277ef8f8dSAlex Williamson             PCIDevice *parent = iommu_bus->parent_dev;
271377ef8f8dSAlex Williamson 
271477ef8f8dSAlex Williamson             if (pci_is_express(parent) &&
271577ef8f8dSAlex Williamson                 pcie_cap_get_type(parent) == PCI_EXP_TYPE_PCI_BRIDGE) {
271677ef8f8dSAlex Williamson                 devfn = PCI_DEVFN(0, 0);
271777ef8f8dSAlex Williamson                 bus = iommu_bus;
271877ef8f8dSAlex Williamson             } else {
271977ef8f8dSAlex Williamson                 devfn = parent->devfn;
272077ef8f8dSAlex Williamson                 bus = parent_bus;
272177ef8f8dSAlex Williamson             }
272277ef8f8dSAlex Williamson         }
272377ef8f8dSAlex Williamson 
272477ef8f8dSAlex Williamson         iommu_bus = parent_bus;
27259eda7d37SAlexey Kardashevskiy     }
27265af2ae23SBenjamin Herrenschmidt     if (iommu_bus && iommu_bus->iommu_fn) {
272777ef8f8dSAlex Williamson         return iommu_bus->iommu_fn(bus, iommu_bus->iommu_opaque, devfn);
27289eda7d37SAlexey Kardashevskiy     }
27299eda7d37SAlexey Kardashevskiy     return &address_space_memory;
27309eda7d37SAlexey Kardashevskiy }
27319eda7d37SAlexey Kardashevskiy 
2732e00387d5SAvi Kivity void pci_setup_iommu(PCIBus *bus, PCIIOMMUFunc fn, void *opaque)
2733315a1350SMichael S. Tsirkin {
2734e00387d5SAvi Kivity     bus->iommu_fn = fn;
2735e00387d5SAvi Kivity     bus->iommu_opaque = opaque;
2736315a1350SMichael S. Tsirkin }
2737315a1350SMichael S. Tsirkin 
273843864069SMichael S. Tsirkin static void pci_dev_get_w64(PCIBus *b, PCIDevice *dev, void *opaque)
273943864069SMichael S. Tsirkin {
274043864069SMichael S. Tsirkin     Range *range = opaque;
274143864069SMichael S. Tsirkin     PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(dev);
274243864069SMichael S. Tsirkin     uint16_t cmd = pci_get_word(dev->config + PCI_COMMAND);
274377d6f4eaSMichael S. Tsirkin     int i;
274443864069SMichael S. Tsirkin 
274543864069SMichael S. Tsirkin     if (!(cmd & PCI_COMMAND_MEMORY)) {
274643864069SMichael S. Tsirkin         return;
274743864069SMichael S. Tsirkin     }
274843864069SMichael S. Tsirkin 
274943864069SMichael S. Tsirkin     if (pc->is_bridge) {
275043864069SMichael S. Tsirkin         pcibus_t base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
275143864069SMichael S. Tsirkin         pcibus_t limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
275243864069SMichael S. Tsirkin 
275343864069SMichael S. Tsirkin         base = MAX(base, 0x1ULL << 32);
275443864069SMichael S. Tsirkin 
275543864069SMichael S. Tsirkin         if (limit >= base) {
275643864069SMichael S. Tsirkin             Range pref_range;
2757a0efbf16SMarkus Armbruster             range_set_bounds(&pref_range, base, limit);
275843864069SMichael S. Tsirkin             range_extend(range, &pref_range);
275943864069SMichael S. Tsirkin         }
276043864069SMichael S. Tsirkin     }
276177d6f4eaSMichael S. Tsirkin     for (i = 0; i < PCI_NUM_REGIONS; ++i) {
276277d6f4eaSMichael S. Tsirkin         PCIIORegion *r = &dev->io_regions[i];
2763a0efbf16SMarkus Armbruster         pcibus_t lob, upb;
276443864069SMichael S. Tsirkin         Range region_range;
276543864069SMichael S. Tsirkin 
276677d6f4eaSMichael S. Tsirkin         if (!r->size ||
276777d6f4eaSMichael S. Tsirkin             (r->type & PCI_BASE_ADDRESS_SPACE_IO) ||
276877d6f4eaSMichael S. Tsirkin             !(r->type & PCI_BASE_ADDRESS_MEM_TYPE_64)) {
276943864069SMichael S. Tsirkin             continue;
277043864069SMichael S. Tsirkin         }
277177d6f4eaSMichael S. Tsirkin 
2772a0efbf16SMarkus Armbruster         lob = pci_bar_address(dev, i, r->type, r->size);
2773a0efbf16SMarkus Armbruster         upb = lob + r->size - 1;
2774a0efbf16SMarkus Armbruster         if (lob == PCI_BAR_UNMAPPED) {
277577d6f4eaSMichael S. Tsirkin             continue;
277677d6f4eaSMichael S. Tsirkin         }
277743864069SMichael S. Tsirkin 
2778a0efbf16SMarkus Armbruster         lob = MAX(lob, 0x1ULL << 32);
277943864069SMichael S. Tsirkin 
2780a0efbf16SMarkus Armbruster         if (upb >= lob) {
2781a0efbf16SMarkus Armbruster             range_set_bounds(&region_range, lob, upb);
278243864069SMichael S. Tsirkin             range_extend(range, &region_range);
278343864069SMichael S. Tsirkin         }
278443864069SMichael S. Tsirkin     }
278543864069SMichael S. Tsirkin }
278643864069SMichael S. Tsirkin 
278743864069SMichael S. Tsirkin void pci_bus_get_w64_range(PCIBus *bus, Range *range)
278843864069SMichael S. Tsirkin {
2789a0efbf16SMarkus Armbruster     range_make_empty(range);
279043864069SMichael S. Tsirkin     pci_for_each_device_under_bus(bus, pci_dev_get_w64, range);
279143864069SMichael S. Tsirkin }
279243864069SMichael S. Tsirkin 
27933f1e1478SCao jin static bool pcie_has_upstream_port(PCIDevice *dev)
27943f1e1478SCao jin {
2795fd56e061SDavid Gibson     PCIDevice *parent_dev = pci_bridge_get_device(pci_get_bus(dev));
27963f1e1478SCao jin 
27973f1e1478SCao jin     /* Device associated with an upstream port.
27983f1e1478SCao jin      * As there are several types of these, it's easier to check the
27993f1e1478SCao jin      * parent device: upstream ports are always connected to
28003f1e1478SCao jin      * root or downstream ports.
28013f1e1478SCao jin      */
28023f1e1478SCao jin     return parent_dev &&
28033f1e1478SCao jin         pci_is_express(parent_dev) &&
28043f1e1478SCao jin         parent_dev->exp.exp_cap &&
28053f1e1478SCao jin         (pcie_cap_get_type(parent_dev) == PCI_EXP_TYPE_ROOT_PORT ||
28063f1e1478SCao jin          pcie_cap_get_type(parent_dev) == PCI_EXP_TYPE_DOWNSTREAM);
28073f1e1478SCao jin }
28083f1e1478SCao jin 
28093f1e1478SCao jin PCIDevice *pci_get_function_0(PCIDevice *pci_dev)
28103f1e1478SCao jin {
2811fd56e061SDavid Gibson     PCIBus *bus = pci_get_bus(pci_dev);
2812fd56e061SDavid Gibson 
28133f1e1478SCao jin     if(pcie_has_upstream_port(pci_dev)) {
28143f1e1478SCao jin         /* With an upstream PCIe port, we only support 1 device at slot 0 */
2815fd56e061SDavid Gibson         return bus->devices[0];
28163f1e1478SCao jin     } else {
28173f1e1478SCao jin         /* Other bus types might support multiple devices at slots 0-31 */
2818fd56e061SDavid Gibson         return bus->devices[PCI_DEVFN(PCI_SLOT(pci_dev->devfn), 0)];
28193f1e1478SCao jin     }
28203f1e1478SCao jin }
28213f1e1478SCao jin 
2822e1d4fb2dSPeter Xu MSIMessage pci_get_msi_message(PCIDevice *dev, int vector)
2823e1d4fb2dSPeter Xu {
2824e1d4fb2dSPeter Xu     MSIMessage msg;
2825e1d4fb2dSPeter Xu     if (msix_enabled(dev)) {
2826e1d4fb2dSPeter Xu         msg = msix_get_message(dev, vector);
2827e1d4fb2dSPeter Xu     } else if (msi_enabled(dev)) {
2828e1d4fb2dSPeter Xu         msg = msi_get_message(dev, vector);
2829e1d4fb2dSPeter Xu     } else {
2830e1d4fb2dSPeter Xu         /* Should never happen */
2831e1d4fb2dSPeter Xu         error_report("%s: unknown interrupt type", __func__);
2832e1d4fb2dSPeter Xu         abort();
2833e1d4fb2dSPeter Xu     }
2834e1d4fb2dSPeter Xu     return msg;
2835e1d4fb2dSPeter Xu }
2836e1d4fb2dSPeter Xu 
28378c43a6f0SAndreas Färber static const TypeInfo pci_device_type_info = {
2838315a1350SMichael S. Tsirkin     .name = TYPE_PCI_DEVICE,
2839315a1350SMichael S. Tsirkin     .parent = TYPE_DEVICE,
2840315a1350SMichael S. Tsirkin     .instance_size = sizeof(PCIDevice),
2841315a1350SMichael S. Tsirkin     .abstract = true,
2842315a1350SMichael S. Tsirkin     .class_size = sizeof(PCIDeviceClass),
2843315a1350SMichael S. Tsirkin     .class_init = pci_device_class_init,
28442fefa16cSEduardo Habkost     .class_base_init = pci_device_class_base_init,
2845315a1350SMichael S. Tsirkin };
2846315a1350SMichael S. Tsirkin 
2847315a1350SMichael S. Tsirkin static void pci_register_types(void)
2848315a1350SMichael S. Tsirkin {
2849315a1350SMichael S. Tsirkin     type_register_static(&pci_bus_info);
28503a861c46SAlex Williamson     type_register_static(&pcie_bus_info);
2851619f02aeSEduardo Habkost     type_register_static(&conventional_pci_interface_info);
2852619f02aeSEduardo Habkost     type_register_static(&pcie_interface_info);
2853315a1350SMichael S. Tsirkin     type_register_static(&pci_device_type_info);
2854315a1350SMichael S. Tsirkin }
2855315a1350SMichael S. Tsirkin 
2856315a1350SMichael S. Tsirkin type_init(pci_register_types)
2857