xref: /openbmc/qemu/hw/pci/pci.c (revision 178e785f)
1315a1350SMichael S. Tsirkin /*
2315a1350SMichael S. Tsirkin  * QEMU PCI bus manager
3315a1350SMichael S. Tsirkin  *
4315a1350SMichael S. Tsirkin  * Copyright (c) 2004 Fabrice Bellard
5315a1350SMichael S. Tsirkin  *
6315a1350SMichael S. Tsirkin  * Permission is hereby granted, free of charge, to any person obtaining a copy
7315a1350SMichael S. Tsirkin  * of this software and associated documentation files (the "Software"), to deal
8315a1350SMichael S. Tsirkin  * in the Software without restriction, including without limitation the rights
9315a1350SMichael S. Tsirkin  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10315a1350SMichael S. Tsirkin  * copies of the Software, and to permit persons to whom the Software is
11315a1350SMichael S. Tsirkin  * furnished to do so, subject to the following conditions:
12315a1350SMichael S. Tsirkin  *
13315a1350SMichael S. Tsirkin  * The above copyright notice and this permission notice shall be included in
14315a1350SMichael S. Tsirkin  * all copies or substantial portions of the Software.
15315a1350SMichael S. Tsirkin  *
16315a1350SMichael S. Tsirkin  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17315a1350SMichael S. Tsirkin  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18315a1350SMichael S. Tsirkin  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19315a1350SMichael S. Tsirkin  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20315a1350SMichael S. Tsirkin  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21315a1350SMichael S. Tsirkin  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22315a1350SMichael S. Tsirkin  * THE SOFTWARE.
23315a1350SMichael S. Tsirkin  */
24c759b24fSMichael S. Tsirkin #include "hw/hw.h"
25c759b24fSMichael S. Tsirkin #include "hw/pci/pci.h"
26c759b24fSMichael S. Tsirkin #include "hw/pci/pci_bridge.h"
2706aac7bdSMichael S. Tsirkin #include "hw/pci/pci_bus.h"
28568f0690SDavid Gibson #include "hw/pci/pci_host.h"
2983c9089eSPaolo Bonzini #include "monitor/monitor.h"
301422e32dSPaolo Bonzini #include "net/net.h"
319c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
32c759b24fSMichael S. Tsirkin #include "hw/loader.h"
331de7afc9SPaolo Bonzini #include "qemu/range.h"
34315a1350SMichael S. Tsirkin #include "qmp-commands.h"
35c759b24fSMichael S. Tsirkin #include "hw/pci/msi.h"
36c759b24fSMichael S. Tsirkin #include "hw/pci/msix.h"
37022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
385e954943SIgor Mammedov #include "hw/hotplug.h"
39315a1350SMichael S. Tsirkin 
40315a1350SMichael S. Tsirkin //#define DEBUG_PCI
41315a1350SMichael S. Tsirkin #ifdef DEBUG_PCI
42315a1350SMichael S. Tsirkin # define PCI_DPRINTF(format, ...)       printf(format, ## __VA_ARGS__)
43315a1350SMichael S. Tsirkin #else
44315a1350SMichael S. Tsirkin # define PCI_DPRINTF(format, ...)       do { } while (0)
45315a1350SMichael S. Tsirkin #endif
46315a1350SMichael S. Tsirkin 
47315a1350SMichael S. Tsirkin static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent);
48315a1350SMichael S. Tsirkin static char *pcibus_get_dev_path(DeviceState *dev);
49315a1350SMichael S. Tsirkin static char *pcibus_get_fw_dev_path(DeviceState *dev);
50dcc20931SPaolo Bonzini static void pcibus_reset(BusState *qbus);
51315a1350SMichael S. Tsirkin 
52315a1350SMichael S. Tsirkin static Property pci_props[] = {
53315a1350SMichael S. Tsirkin     DEFINE_PROP_PCI_DEVFN("addr", PCIDevice, devfn, -1),
54315a1350SMichael S. Tsirkin     DEFINE_PROP_STRING("romfile", PCIDevice, romfile),
55315a1350SMichael S. Tsirkin     DEFINE_PROP_UINT32("rombar",  PCIDevice, rom_bar, 1),
56315a1350SMichael S. Tsirkin     DEFINE_PROP_BIT("multifunction", PCIDevice, cap_present,
57315a1350SMichael S. Tsirkin                     QEMU_PCI_CAP_MULTIFUNCTION_BITNR, false),
58315a1350SMichael S. Tsirkin     DEFINE_PROP_BIT("command_serr_enable", PCIDevice, cap_present,
59315a1350SMichael S. Tsirkin                     QEMU_PCI_CAP_SERR_BITNR, true),
60315a1350SMichael S. Tsirkin     DEFINE_PROP_END_OF_LIST()
61315a1350SMichael S. Tsirkin };
62315a1350SMichael S. Tsirkin 
63d2f69df7SBandan Das static const VMStateDescription vmstate_pcibus = {
64d2f69df7SBandan Das     .name = "PCIBUS",
65d2f69df7SBandan Das     .version_id = 1,
66d2f69df7SBandan Das     .minimum_version_id = 1,
67d2f69df7SBandan Das     .fields = (VMStateField[]) {
68d2f69df7SBandan Das         VMSTATE_INT32_EQUAL(nirq, PCIBus),
69d2f69df7SBandan Das         VMSTATE_VARRAY_INT32(irq_count, PCIBus,
70d2f69df7SBandan Das                              nirq, 0, vmstate_info_int32,
71d2f69df7SBandan Das                              int32_t),
72d2f69df7SBandan Das         VMSTATE_END_OF_LIST()
73d2f69df7SBandan Das     }
74d2f69df7SBandan Das };
75d2f69df7SBandan Das 
76d2f69df7SBandan Das static void pci_bus_realize(BusState *qbus, Error **errp)
77d2f69df7SBandan Das {
78d2f69df7SBandan Das     PCIBus *bus = PCI_BUS(qbus);
79d2f69df7SBandan Das 
80d2f69df7SBandan Das     vmstate_register(NULL, -1, &vmstate_pcibus, bus);
81d2f69df7SBandan Das }
82d2f69df7SBandan Das 
83d2f69df7SBandan Das static void pci_bus_unrealize(BusState *qbus, Error **errp)
84d2f69df7SBandan Das {
85d2f69df7SBandan Das     PCIBus *bus = PCI_BUS(qbus);
86d2f69df7SBandan Das 
87d2f69df7SBandan Das     vmstate_unregister(NULL, &vmstate_pcibus, bus);
88d2f69df7SBandan Das }
89d2f69df7SBandan Das 
90315a1350SMichael S. Tsirkin static void pci_bus_class_init(ObjectClass *klass, void *data)
91315a1350SMichael S. Tsirkin {
92315a1350SMichael S. Tsirkin     BusClass *k = BUS_CLASS(klass);
93315a1350SMichael S. Tsirkin 
94315a1350SMichael S. Tsirkin     k->print_dev = pcibus_dev_print;
95315a1350SMichael S. Tsirkin     k->get_dev_path = pcibus_get_dev_path;
96315a1350SMichael S. Tsirkin     k->get_fw_dev_path = pcibus_get_fw_dev_path;
97d2f69df7SBandan Das     k->realize = pci_bus_realize;
98d2f69df7SBandan Das     k->unrealize = pci_bus_unrealize;
99315a1350SMichael S. Tsirkin     k->reset = pcibus_reset;
100315a1350SMichael S. Tsirkin }
101315a1350SMichael S. Tsirkin 
102315a1350SMichael S. Tsirkin static const TypeInfo pci_bus_info = {
103315a1350SMichael S. Tsirkin     .name = TYPE_PCI_BUS,
104315a1350SMichael S. Tsirkin     .parent = TYPE_BUS,
105315a1350SMichael S. Tsirkin     .instance_size = sizeof(PCIBus),
106315a1350SMichael S. Tsirkin     .class_init = pci_bus_class_init,
107315a1350SMichael S. Tsirkin };
108315a1350SMichael S. Tsirkin 
1093a861c46SAlex Williamson static const TypeInfo pcie_bus_info = {
1103a861c46SAlex Williamson     .name = TYPE_PCIE_BUS,
1113a861c46SAlex Williamson     .parent = TYPE_PCI_BUS,
1123a861c46SAlex Williamson };
1133a861c46SAlex Williamson 
114315a1350SMichael S. Tsirkin static PCIBus *pci_find_bus_nr(PCIBus *bus, int bus_num);
115315a1350SMichael S. Tsirkin static void pci_update_mappings(PCIDevice *d);
116d98f08f5SMarcel Apfelbaum static void pci_irq_handler(void *opaque, int irq_num, int level);
117315a1350SMichael S. Tsirkin static int pci_add_option_rom(PCIDevice *pdev, bool is_default_rom);
118315a1350SMichael S. Tsirkin static void pci_del_option_rom(PCIDevice *pdev);
119315a1350SMichael S. Tsirkin 
120315a1350SMichael S. Tsirkin static uint16_t pci_default_sub_vendor_id = PCI_SUBVENDOR_ID_REDHAT_QUMRANET;
121315a1350SMichael S. Tsirkin static uint16_t pci_default_sub_device_id = PCI_SUBDEVICE_ID_QEMU;
122315a1350SMichael S. Tsirkin 
1237588e2b0SDavid Gibson static QLIST_HEAD(, PCIHostState) pci_host_bridges;
124315a1350SMichael S. Tsirkin 
125315a1350SMichael S. Tsirkin static int pci_bar(PCIDevice *d, int reg)
126315a1350SMichael S. Tsirkin {
127315a1350SMichael S. Tsirkin     uint8_t type;
128315a1350SMichael S. Tsirkin 
129315a1350SMichael S. Tsirkin     if (reg != PCI_ROM_SLOT)
130315a1350SMichael S. Tsirkin         return PCI_BASE_ADDRESS_0 + reg * 4;
131315a1350SMichael S. Tsirkin 
132315a1350SMichael S. Tsirkin     type = d->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION;
133315a1350SMichael S. Tsirkin     return type == PCI_HEADER_TYPE_BRIDGE ? PCI_ROM_ADDRESS1 : PCI_ROM_ADDRESS;
134315a1350SMichael S. Tsirkin }
135315a1350SMichael S. Tsirkin 
136315a1350SMichael S. Tsirkin static inline int pci_irq_state(PCIDevice *d, int irq_num)
137315a1350SMichael S. Tsirkin {
138315a1350SMichael S. Tsirkin 	return (d->irq_state >> irq_num) & 0x1;
139315a1350SMichael S. Tsirkin }
140315a1350SMichael S. Tsirkin 
141315a1350SMichael S. Tsirkin static inline void pci_set_irq_state(PCIDevice *d, int irq_num, int level)
142315a1350SMichael S. Tsirkin {
143315a1350SMichael S. Tsirkin 	d->irq_state &= ~(0x1 << irq_num);
144315a1350SMichael S. Tsirkin 	d->irq_state |= level << irq_num;
145315a1350SMichael S. Tsirkin }
146315a1350SMichael S. Tsirkin 
147315a1350SMichael S. Tsirkin static void pci_change_irq_level(PCIDevice *pci_dev, int irq_num, int change)
148315a1350SMichael S. Tsirkin {
149315a1350SMichael S. Tsirkin     PCIBus *bus;
150315a1350SMichael S. Tsirkin     for (;;) {
151315a1350SMichael S. Tsirkin         bus = pci_dev->bus;
152315a1350SMichael S. Tsirkin         irq_num = bus->map_irq(pci_dev, irq_num);
153315a1350SMichael S. Tsirkin         if (bus->set_irq)
154315a1350SMichael S. Tsirkin             break;
155315a1350SMichael S. Tsirkin         pci_dev = bus->parent_dev;
156315a1350SMichael S. Tsirkin     }
157315a1350SMichael S. Tsirkin     bus->irq_count[irq_num] += change;
158315a1350SMichael S. Tsirkin     bus->set_irq(bus->irq_opaque, irq_num, bus->irq_count[irq_num] != 0);
159315a1350SMichael S. Tsirkin }
160315a1350SMichael S. Tsirkin 
161315a1350SMichael S. Tsirkin int pci_bus_get_irq_level(PCIBus *bus, int irq_num)
162315a1350SMichael S. Tsirkin {
163315a1350SMichael S. Tsirkin     assert(irq_num >= 0);
164315a1350SMichael S. Tsirkin     assert(irq_num < bus->nirq);
165315a1350SMichael S. Tsirkin     return !!bus->irq_count[irq_num];
166315a1350SMichael S. Tsirkin }
167315a1350SMichael S. Tsirkin 
168315a1350SMichael S. Tsirkin /* Update interrupt status bit in config space on interrupt
169315a1350SMichael S. Tsirkin  * state change. */
170315a1350SMichael S. Tsirkin static void pci_update_irq_status(PCIDevice *dev)
171315a1350SMichael S. Tsirkin {
172315a1350SMichael S. Tsirkin     if (dev->irq_state) {
173315a1350SMichael S. Tsirkin         dev->config[PCI_STATUS] |= PCI_STATUS_INTERRUPT;
174315a1350SMichael S. Tsirkin     } else {
175315a1350SMichael S. Tsirkin         dev->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT;
176315a1350SMichael S. Tsirkin     }
177315a1350SMichael S. Tsirkin }
178315a1350SMichael S. Tsirkin 
179315a1350SMichael S. Tsirkin void pci_device_deassert_intx(PCIDevice *dev)
180315a1350SMichael S. Tsirkin {
181315a1350SMichael S. Tsirkin     int i;
182315a1350SMichael S. Tsirkin     for (i = 0; i < PCI_NUM_PINS; ++i) {
183d98f08f5SMarcel Apfelbaum         pci_irq_handler(dev, i, 0);
184315a1350SMichael S. Tsirkin     }
185315a1350SMichael S. Tsirkin }
186315a1350SMichael S. Tsirkin 
187dcc20931SPaolo Bonzini static void pci_do_device_reset(PCIDevice *dev)
188315a1350SMichael S. Tsirkin {
189315a1350SMichael S. Tsirkin     int r;
190315a1350SMichael S. Tsirkin 
191315a1350SMichael S. Tsirkin     pci_device_deassert_intx(dev);
19258b59014SCole Robinson     assert(dev->irq_state == 0);
19358b59014SCole Robinson 
194315a1350SMichael S. Tsirkin     /* Clear all writable bits */
195315a1350SMichael S. Tsirkin     pci_word_test_and_clear_mask(dev->config + PCI_COMMAND,
196315a1350SMichael S. Tsirkin                                  pci_get_word(dev->wmask + PCI_COMMAND) |
197315a1350SMichael S. Tsirkin                                  pci_get_word(dev->w1cmask + PCI_COMMAND));
198315a1350SMichael S. Tsirkin     pci_word_test_and_clear_mask(dev->config + PCI_STATUS,
199315a1350SMichael S. Tsirkin                                  pci_get_word(dev->wmask + PCI_STATUS) |
200315a1350SMichael S. Tsirkin                                  pci_get_word(dev->w1cmask + PCI_STATUS));
201315a1350SMichael S. Tsirkin     dev->config[PCI_CACHE_LINE_SIZE] = 0x0;
202315a1350SMichael S. Tsirkin     dev->config[PCI_INTERRUPT_LINE] = 0x0;
203315a1350SMichael S. Tsirkin     for (r = 0; r < PCI_NUM_REGIONS; ++r) {
204315a1350SMichael S. Tsirkin         PCIIORegion *region = &dev->io_regions[r];
205315a1350SMichael S. Tsirkin         if (!region->size) {
206315a1350SMichael S. Tsirkin             continue;
207315a1350SMichael S. Tsirkin         }
208315a1350SMichael S. Tsirkin 
209315a1350SMichael S. Tsirkin         if (!(region->type & PCI_BASE_ADDRESS_SPACE_IO) &&
210315a1350SMichael S. Tsirkin             region->type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
211315a1350SMichael S. Tsirkin             pci_set_quad(dev->config + pci_bar(dev, r), region->type);
212315a1350SMichael S. Tsirkin         } else {
213315a1350SMichael S. Tsirkin             pci_set_long(dev->config + pci_bar(dev, r), region->type);
214315a1350SMichael S. Tsirkin         }
215315a1350SMichael S. Tsirkin     }
216315a1350SMichael S. Tsirkin     pci_update_mappings(dev);
217315a1350SMichael S. Tsirkin 
218315a1350SMichael S. Tsirkin     msi_reset(dev);
219315a1350SMichael S. Tsirkin     msix_reset(dev);
220315a1350SMichael S. Tsirkin }
221315a1350SMichael S. Tsirkin 
222315a1350SMichael S. Tsirkin /*
223dcc20931SPaolo Bonzini  * This function is called on #RST and FLR.
224dcc20931SPaolo Bonzini  * FLR if PCI_EXP_DEVCTL_BCR_FLR is set
225315a1350SMichael S. Tsirkin  */
226dcc20931SPaolo Bonzini void pci_device_reset(PCIDevice *dev)
227dcc20931SPaolo Bonzini {
228dcc20931SPaolo Bonzini     qdev_reset_all(&dev->qdev);
229dcc20931SPaolo Bonzini     pci_do_device_reset(dev);
230dcc20931SPaolo Bonzini }
231dcc20931SPaolo Bonzini 
232dcc20931SPaolo Bonzini /*
233dcc20931SPaolo Bonzini  * Trigger pci bus reset under a given bus.
234dcc20931SPaolo Bonzini  * Called via qbus_reset_all on RST# assert, after the devices
235dcc20931SPaolo Bonzini  * have been reset qdev_reset_all-ed already.
236dcc20931SPaolo Bonzini  */
237dcc20931SPaolo Bonzini static void pcibus_reset(BusState *qbus)
238315a1350SMichael S. Tsirkin {
23981e3e75bSPaolo Bonzini     PCIBus *bus = DO_UPCAST(PCIBus, qbus, qbus);
240315a1350SMichael S. Tsirkin     int i;
241315a1350SMichael S. Tsirkin 
242315a1350SMichael S. Tsirkin     for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
243315a1350SMichael S. Tsirkin         if (bus->devices[i]) {
244dcc20931SPaolo Bonzini             pci_do_device_reset(bus->devices[i]);
245315a1350SMichael S. Tsirkin         }
246315a1350SMichael S. Tsirkin     }
247315a1350SMichael S. Tsirkin 
2489bdbbfc3SPaolo Bonzini     for (i = 0; i < bus->nirq; i++) {
2499bdbbfc3SPaolo Bonzini         assert(bus->irq_count[i] == 0);
2509bdbbfc3SPaolo Bonzini     }
251315a1350SMichael S. Tsirkin }
252315a1350SMichael S. Tsirkin 
2537588e2b0SDavid Gibson static void pci_host_bus_register(PCIBus *bus, DeviceState *parent)
254315a1350SMichael S. Tsirkin {
2557588e2b0SDavid Gibson     PCIHostState *host_bridge = PCI_HOST_BRIDGE(parent);
2567588e2b0SDavid Gibson 
2577588e2b0SDavid Gibson     QLIST_INSERT_HEAD(&pci_host_bridges, host_bridge, next);
258315a1350SMichael S. Tsirkin }
259315a1350SMichael S. Tsirkin 
2601ef7a2a2SDavid Gibson PCIBus *pci_find_primary_bus(void)
261315a1350SMichael S. Tsirkin {
2629bc47305SDavid Gibson     PCIBus *primary_bus = NULL;
2637588e2b0SDavid Gibson     PCIHostState *host;
264315a1350SMichael S. Tsirkin 
2657588e2b0SDavid Gibson     QLIST_FOREACH(host, &pci_host_bridges, next) {
2669bc47305SDavid Gibson         if (primary_bus) {
2679bc47305SDavid Gibson             /* We have multiple root buses, refuse to select a primary */
268315a1350SMichael S. Tsirkin             return NULL;
269315a1350SMichael S. Tsirkin         }
2709bc47305SDavid Gibson         primary_bus = host->bus;
271315a1350SMichael S. Tsirkin     }
272315a1350SMichael S. Tsirkin 
2739bc47305SDavid Gibson     return primary_bus;
274315a1350SMichael S. Tsirkin }
275315a1350SMichael S. Tsirkin 
276c473d18dSDavid Gibson PCIBus *pci_device_root_bus(const PCIDevice *d)
277315a1350SMichael S. Tsirkin {
278c473d18dSDavid Gibson     PCIBus *bus = d->bus;
279315a1350SMichael S. Tsirkin 
280315a1350SMichael S. Tsirkin     while ((d = bus->parent_dev) != NULL) {
281315a1350SMichael S. Tsirkin         bus = d->bus;
282315a1350SMichael S. Tsirkin     }
283315a1350SMichael S. Tsirkin 
284c473d18dSDavid Gibson     return bus;
285315a1350SMichael S. Tsirkin }
286315a1350SMichael S. Tsirkin 
287568f0690SDavid Gibson const char *pci_root_bus_path(PCIDevice *dev)
288c473d18dSDavid Gibson {
289568f0690SDavid Gibson     PCIBus *rootbus = pci_device_root_bus(dev);
290568f0690SDavid Gibson     PCIHostState *host_bridge = PCI_HOST_BRIDGE(rootbus->qbus.parent);
291568f0690SDavid Gibson     PCIHostBridgeClass *hc = PCI_HOST_BRIDGE_GET_CLASS(host_bridge);
292c473d18dSDavid Gibson 
293568f0690SDavid Gibson     assert(!rootbus->parent_dev);
294568f0690SDavid Gibson     assert(host_bridge->bus == rootbus);
295568f0690SDavid Gibson 
296568f0690SDavid Gibson     if (hc->root_bus_path) {
297568f0690SDavid Gibson         return (*hc->root_bus_path)(host_bridge, rootbus);
298315a1350SMichael S. Tsirkin     }
299315a1350SMichael S. Tsirkin 
300568f0690SDavid Gibson     return rootbus->qbus.name;
301315a1350SMichael S. Tsirkin }
302315a1350SMichael S. Tsirkin 
3034fec6404SPaolo Bonzini static void pci_bus_init(PCIBus *bus, DeviceState *parent,
304315a1350SMichael S. Tsirkin                          const char *name,
305315a1350SMichael S. Tsirkin                          MemoryRegion *address_space_mem,
306315a1350SMichael S. Tsirkin                          MemoryRegion *address_space_io,
307315a1350SMichael S. Tsirkin                          uint8_t devfn_min)
308315a1350SMichael S. Tsirkin {
309315a1350SMichael S. Tsirkin     assert(PCI_FUNC(devfn_min) == 0);
310315a1350SMichael S. Tsirkin     bus->devfn_min = devfn_min;
311315a1350SMichael S. Tsirkin     bus->address_space_mem = address_space_mem;
312315a1350SMichael S. Tsirkin     bus->address_space_io = address_space_io;
313315a1350SMichael S. Tsirkin 
314315a1350SMichael S. Tsirkin     /* host bridge */
315315a1350SMichael S. Tsirkin     QLIST_INIT(&bus->child);
3162b8cc89aSDavid Gibson 
3177588e2b0SDavid Gibson     pci_host_bus_register(bus, parent);
318315a1350SMichael S. Tsirkin }
319315a1350SMichael S. Tsirkin 
3208c0bf9e2SAlex Williamson bool pci_bus_is_express(PCIBus *bus)
3218c0bf9e2SAlex Williamson {
3228c0bf9e2SAlex Williamson     return object_dynamic_cast(OBJECT(bus), TYPE_PCIE_BUS);
3238c0bf9e2SAlex Williamson }
3248c0bf9e2SAlex Williamson 
3250889464aSAlex Williamson bool pci_bus_is_root(PCIBus *bus)
3260889464aSAlex Williamson {
3270889464aSAlex Williamson     return !bus->parent_dev;
3280889464aSAlex Williamson }
3290889464aSAlex Williamson 
330dd301ca6SAndreas Färber void pci_bus_new_inplace(PCIBus *bus, size_t bus_size, DeviceState *parent,
3314fec6404SPaolo Bonzini                          const char *name,
3324fec6404SPaolo Bonzini                          MemoryRegion *address_space_mem,
3334fec6404SPaolo Bonzini                          MemoryRegion *address_space_io,
33460a0e443SAlex Williamson                          uint8_t devfn_min, const char *typename)
3354fec6404SPaolo Bonzini {
336fb17dfe0SAndreas Färber     qbus_create_inplace(bus, bus_size, typename, parent, name);
3374fec6404SPaolo Bonzini     pci_bus_init(bus, parent, name, address_space_mem,
3384fec6404SPaolo Bonzini                  address_space_io, devfn_min);
3394fec6404SPaolo Bonzini }
3404fec6404SPaolo Bonzini 
341315a1350SMichael S. Tsirkin PCIBus *pci_bus_new(DeviceState *parent, const char *name,
342315a1350SMichael S. Tsirkin                     MemoryRegion *address_space_mem,
343315a1350SMichael S. Tsirkin                     MemoryRegion *address_space_io,
34460a0e443SAlex Williamson                     uint8_t devfn_min, const char *typename)
345315a1350SMichael S. Tsirkin {
346315a1350SMichael S. Tsirkin     PCIBus *bus;
347315a1350SMichael S. Tsirkin 
34860a0e443SAlex Williamson     bus = PCI_BUS(qbus_create(typename, parent, name));
3494fec6404SPaolo Bonzini     pci_bus_init(bus, parent, name, address_space_mem,
350315a1350SMichael S. Tsirkin                  address_space_io, devfn_min);
351315a1350SMichael S. Tsirkin     return bus;
352315a1350SMichael S. Tsirkin }
353315a1350SMichael S. Tsirkin 
354315a1350SMichael S. Tsirkin void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
355315a1350SMichael S. Tsirkin                   void *irq_opaque, int nirq)
356315a1350SMichael S. Tsirkin {
357315a1350SMichael S. Tsirkin     bus->set_irq = set_irq;
358315a1350SMichael S. Tsirkin     bus->map_irq = map_irq;
359315a1350SMichael S. Tsirkin     bus->irq_opaque = irq_opaque;
360315a1350SMichael S. Tsirkin     bus->nirq = nirq;
361315a1350SMichael S. Tsirkin     bus->irq_count = g_malloc0(nirq * sizeof(bus->irq_count[0]));
362315a1350SMichael S. Tsirkin }
363315a1350SMichael S. Tsirkin 
364315a1350SMichael S. Tsirkin PCIBus *pci_register_bus(DeviceState *parent, const char *name,
365315a1350SMichael S. Tsirkin                          pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
366315a1350SMichael S. Tsirkin                          void *irq_opaque,
367315a1350SMichael S. Tsirkin                          MemoryRegion *address_space_mem,
368315a1350SMichael S. Tsirkin                          MemoryRegion *address_space_io,
36960a0e443SAlex Williamson                          uint8_t devfn_min, int nirq, const char *typename)
370315a1350SMichael S. Tsirkin {
371315a1350SMichael S. Tsirkin     PCIBus *bus;
372315a1350SMichael S. Tsirkin 
373315a1350SMichael S. Tsirkin     bus = pci_bus_new(parent, name, address_space_mem,
37460a0e443SAlex Williamson                       address_space_io, devfn_min, typename);
375315a1350SMichael S. Tsirkin     pci_bus_irqs(bus, set_irq, map_irq, irq_opaque, nirq);
376315a1350SMichael S. Tsirkin     return bus;
377315a1350SMichael S. Tsirkin }
378315a1350SMichael S. Tsirkin 
379315a1350SMichael S. Tsirkin int pci_bus_num(PCIBus *s)
380315a1350SMichael S. Tsirkin {
3810889464aSAlex Williamson     if (pci_bus_is_root(s))
382315a1350SMichael S. Tsirkin         return 0;       /* pci host bridge */
383315a1350SMichael S. Tsirkin     return s->parent_dev->config[PCI_SECONDARY_BUS];
384315a1350SMichael S. Tsirkin }
385315a1350SMichael S. Tsirkin 
386315a1350SMichael S. Tsirkin static int get_pci_config_device(QEMUFile *f, void *pv, size_t size)
387315a1350SMichael S. Tsirkin {
388315a1350SMichael S. Tsirkin     PCIDevice *s = container_of(pv, PCIDevice, config);
389e78e9ae4SDon Koch     PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(s);
390315a1350SMichael S. Tsirkin     uint8_t *config;
391315a1350SMichael S. Tsirkin     int i;
392315a1350SMichael S. Tsirkin 
393315a1350SMichael S. Tsirkin     assert(size == pci_config_size(s));
394315a1350SMichael S. Tsirkin     config = g_malloc(size);
395315a1350SMichael S. Tsirkin 
396315a1350SMichael S. Tsirkin     qemu_get_buffer(f, config, size);
397315a1350SMichael S. Tsirkin     for (i = 0; i < size; ++i) {
398315a1350SMichael S. Tsirkin         if ((config[i] ^ s->config[i]) &
399315a1350SMichael S. Tsirkin             s->cmask[i] & ~s->wmask[i] & ~s->w1cmask[i]) {
400315a1350SMichael S. Tsirkin             g_free(config);
401315a1350SMichael S. Tsirkin             return -EINVAL;
402315a1350SMichael S. Tsirkin         }
403315a1350SMichael S. Tsirkin     }
404315a1350SMichael S. Tsirkin     memcpy(s->config, config, size);
405315a1350SMichael S. Tsirkin 
406315a1350SMichael S. Tsirkin     pci_update_mappings(s);
407e78e9ae4SDon Koch     if (pc->is_bridge) {
408f055e96bSAndreas Färber         PCIBridge *b = PCI_BRIDGE(s);
409e78e9ae4SDon Koch         pci_bridge_update_mappings(b);
410e78e9ae4SDon Koch     }
411315a1350SMichael S. Tsirkin 
412315a1350SMichael S. Tsirkin     memory_region_set_enabled(&s->bus_master_enable_region,
413315a1350SMichael S. Tsirkin                               pci_get_word(s->config + PCI_COMMAND)
414315a1350SMichael S. Tsirkin                               & PCI_COMMAND_MASTER);
415315a1350SMichael S. Tsirkin 
416315a1350SMichael S. Tsirkin     g_free(config);
417315a1350SMichael S. Tsirkin     return 0;
418315a1350SMichael S. Tsirkin }
419315a1350SMichael S. Tsirkin 
420315a1350SMichael S. Tsirkin /* just put buffer */
421315a1350SMichael S. Tsirkin static void put_pci_config_device(QEMUFile *f, void *pv, size_t size)
422315a1350SMichael S. Tsirkin {
423315a1350SMichael S. Tsirkin     const uint8_t **v = pv;
424315a1350SMichael S. Tsirkin     assert(size == pci_config_size(container_of(pv, PCIDevice, config)));
425315a1350SMichael S. Tsirkin     qemu_put_buffer(f, *v, size);
426315a1350SMichael S. Tsirkin }
427315a1350SMichael S. Tsirkin 
428315a1350SMichael S. Tsirkin static VMStateInfo vmstate_info_pci_config = {
429315a1350SMichael S. Tsirkin     .name = "pci config",
430315a1350SMichael S. Tsirkin     .get  = get_pci_config_device,
431315a1350SMichael S. Tsirkin     .put  = put_pci_config_device,
432315a1350SMichael S. Tsirkin };
433315a1350SMichael S. Tsirkin 
434315a1350SMichael S. Tsirkin static int get_pci_irq_state(QEMUFile *f, void *pv, size_t size)
435315a1350SMichael S. Tsirkin {
436315a1350SMichael S. Tsirkin     PCIDevice *s = container_of(pv, PCIDevice, irq_state);
437315a1350SMichael S. Tsirkin     uint32_t irq_state[PCI_NUM_PINS];
438315a1350SMichael S. Tsirkin     int i;
439315a1350SMichael S. Tsirkin     for (i = 0; i < PCI_NUM_PINS; ++i) {
440315a1350SMichael S. Tsirkin         irq_state[i] = qemu_get_be32(f);
441315a1350SMichael S. Tsirkin         if (irq_state[i] != 0x1 && irq_state[i] != 0) {
442315a1350SMichael S. Tsirkin             fprintf(stderr, "irq state %d: must be 0 or 1.\n",
443315a1350SMichael S. Tsirkin                     irq_state[i]);
444315a1350SMichael S. Tsirkin             return -EINVAL;
445315a1350SMichael S. Tsirkin         }
446315a1350SMichael S. Tsirkin     }
447315a1350SMichael S. Tsirkin 
448315a1350SMichael S. Tsirkin     for (i = 0; i < PCI_NUM_PINS; ++i) {
449315a1350SMichael S. Tsirkin         pci_set_irq_state(s, i, irq_state[i]);
450315a1350SMichael S. Tsirkin     }
451315a1350SMichael S. Tsirkin 
452315a1350SMichael S. Tsirkin     return 0;
453315a1350SMichael S. Tsirkin }
454315a1350SMichael S. Tsirkin 
455315a1350SMichael S. Tsirkin static void put_pci_irq_state(QEMUFile *f, void *pv, size_t size)
456315a1350SMichael S. Tsirkin {
457315a1350SMichael S. Tsirkin     int i;
458315a1350SMichael S. Tsirkin     PCIDevice *s = container_of(pv, PCIDevice, irq_state);
459315a1350SMichael S. Tsirkin 
460315a1350SMichael S. Tsirkin     for (i = 0; i < PCI_NUM_PINS; ++i) {
461315a1350SMichael S. Tsirkin         qemu_put_be32(f, pci_irq_state(s, i));
462315a1350SMichael S. Tsirkin     }
463315a1350SMichael S. Tsirkin }
464315a1350SMichael S. Tsirkin 
465315a1350SMichael S. Tsirkin static VMStateInfo vmstate_info_pci_irq_state = {
466315a1350SMichael S. Tsirkin     .name = "pci irq state",
467315a1350SMichael S. Tsirkin     .get  = get_pci_irq_state,
468315a1350SMichael S. Tsirkin     .put  = put_pci_irq_state,
469315a1350SMichael S. Tsirkin };
470315a1350SMichael S. Tsirkin 
471315a1350SMichael S. Tsirkin const VMStateDescription vmstate_pci_device = {
472315a1350SMichael S. Tsirkin     .name = "PCIDevice",
473315a1350SMichael S. Tsirkin     .version_id = 2,
474315a1350SMichael S. Tsirkin     .minimum_version_id = 1,
475315a1350SMichael S. Tsirkin     .fields = (VMStateField[]) {
4763476436aSMichael S. Tsirkin         VMSTATE_INT32_POSITIVE_LE(version_id, PCIDevice),
477315a1350SMichael S. Tsirkin         VMSTATE_BUFFER_UNSAFE_INFO(config, PCIDevice, 0,
478315a1350SMichael S. Tsirkin                                    vmstate_info_pci_config,
479315a1350SMichael S. Tsirkin                                    PCI_CONFIG_SPACE_SIZE),
480315a1350SMichael S. Tsirkin         VMSTATE_BUFFER_UNSAFE_INFO(irq_state, PCIDevice, 2,
481315a1350SMichael S. Tsirkin 				   vmstate_info_pci_irq_state,
482315a1350SMichael S. Tsirkin 				   PCI_NUM_PINS * sizeof(int32_t)),
483315a1350SMichael S. Tsirkin         VMSTATE_END_OF_LIST()
484315a1350SMichael S. Tsirkin     }
485315a1350SMichael S. Tsirkin };
486315a1350SMichael S. Tsirkin 
487315a1350SMichael S. Tsirkin const VMStateDescription vmstate_pcie_device = {
488315a1350SMichael S. Tsirkin     .name = "PCIEDevice",
489315a1350SMichael S. Tsirkin     .version_id = 2,
490315a1350SMichael S. Tsirkin     .minimum_version_id = 1,
491315a1350SMichael S. Tsirkin     .fields = (VMStateField[]) {
4923476436aSMichael S. Tsirkin         VMSTATE_INT32_POSITIVE_LE(version_id, PCIDevice),
493315a1350SMichael S. Tsirkin         VMSTATE_BUFFER_UNSAFE_INFO(config, PCIDevice, 0,
494315a1350SMichael S. Tsirkin                                    vmstate_info_pci_config,
495315a1350SMichael S. Tsirkin                                    PCIE_CONFIG_SPACE_SIZE),
496315a1350SMichael S. Tsirkin         VMSTATE_BUFFER_UNSAFE_INFO(irq_state, PCIDevice, 2,
497315a1350SMichael S. Tsirkin 				   vmstate_info_pci_irq_state,
498315a1350SMichael S. Tsirkin 				   PCI_NUM_PINS * sizeof(int32_t)),
499315a1350SMichael S. Tsirkin         VMSTATE_END_OF_LIST()
500315a1350SMichael S. Tsirkin     }
501315a1350SMichael S. Tsirkin };
502315a1350SMichael S. Tsirkin 
503315a1350SMichael S. Tsirkin static inline const VMStateDescription *pci_get_vmstate(PCIDevice *s)
504315a1350SMichael S. Tsirkin {
505315a1350SMichael S. Tsirkin     return pci_is_express(s) ? &vmstate_pcie_device : &vmstate_pci_device;
506315a1350SMichael S. Tsirkin }
507315a1350SMichael S. Tsirkin 
508315a1350SMichael S. Tsirkin void pci_device_save(PCIDevice *s, QEMUFile *f)
509315a1350SMichael S. Tsirkin {
510315a1350SMichael S. Tsirkin     /* Clear interrupt status bit: it is implicit
511315a1350SMichael S. Tsirkin      * in irq_state which we are saving.
512315a1350SMichael S. Tsirkin      * This makes us compatible with old devices
513315a1350SMichael S. Tsirkin      * which never set or clear this bit. */
514315a1350SMichael S. Tsirkin     s->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT;
515315a1350SMichael S. Tsirkin     vmstate_save_state(f, pci_get_vmstate(s), s);
516315a1350SMichael S. Tsirkin     /* Restore the interrupt status bit. */
517315a1350SMichael S. Tsirkin     pci_update_irq_status(s);
518315a1350SMichael S. Tsirkin }
519315a1350SMichael S. Tsirkin 
520315a1350SMichael S. Tsirkin int pci_device_load(PCIDevice *s, QEMUFile *f)
521315a1350SMichael S. Tsirkin {
522315a1350SMichael S. Tsirkin     int ret;
523315a1350SMichael S. Tsirkin     ret = vmstate_load_state(f, pci_get_vmstate(s), s, s->version_id);
524315a1350SMichael S. Tsirkin     /* Restore the interrupt status bit. */
525315a1350SMichael S. Tsirkin     pci_update_irq_status(s);
526315a1350SMichael S. Tsirkin     return ret;
527315a1350SMichael S. Tsirkin }
528315a1350SMichael S. Tsirkin 
529315a1350SMichael S. Tsirkin static void pci_set_default_subsystem_id(PCIDevice *pci_dev)
530315a1350SMichael S. Tsirkin {
531315a1350SMichael S. Tsirkin     pci_set_word(pci_dev->config + PCI_SUBSYSTEM_VENDOR_ID,
532315a1350SMichael S. Tsirkin                  pci_default_sub_vendor_id);
533315a1350SMichael S. Tsirkin     pci_set_word(pci_dev->config + PCI_SUBSYSTEM_ID,
534315a1350SMichael S. Tsirkin                  pci_default_sub_device_id);
535315a1350SMichael S. Tsirkin }
536315a1350SMichael S. Tsirkin 
537315a1350SMichael S. Tsirkin /*
538315a1350SMichael S. Tsirkin  * Parse [[<domain>:]<bus>:]<slot>, return -1 on error if funcp == NULL
539315a1350SMichael S. Tsirkin  *       [[<domain>:]<bus>:]<slot>.<func>, return -1 on error
540315a1350SMichael S. Tsirkin  */
5416ac363b5SDavid Gibson int pci_parse_devaddr(const char *addr, int *domp, int *busp,
542315a1350SMichael S. Tsirkin                       unsigned int *slotp, unsigned int *funcp)
543315a1350SMichael S. Tsirkin {
544315a1350SMichael S. Tsirkin     const char *p;
545315a1350SMichael S. Tsirkin     char *e;
546315a1350SMichael S. Tsirkin     unsigned long val;
547315a1350SMichael S. Tsirkin     unsigned long dom = 0, bus = 0;
548315a1350SMichael S. Tsirkin     unsigned int slot = 0;
549315a1350SMichael S. Tsirkin     unsigned int func = 0;
550315a1350SMichael S. Tsirkin 
551315a1350SMichael S. Tsirkin     p = addr;
552315a1350SMichael S. Tsirkin     val = strtoul(p, &e, 16);
553315a1350SMichael S. Tsirkin     if (e == p)
554315a1350SMichael S. Tsirkin 	return -1;
555315a1350SMichael S. Tsirkin     if (*e == ':') {
556315a1350SMichael S. Tsirkin 	bus = val;
557315a1350SMichael S. Tsirkin 	p = e + 1;
558315a1350SMichael S. Tsirkin 	val = strtoul(p, &e, 16);
559315a1350SMichael S. Tsirkin 	if (e == p)
560315a1350SMichael S. Tsirkin 	    return -1;
561315a1350SMichael S. Tsirkin 	if (*e == ':') {
562315a1350SMichael S. Tsirkin 	    dom = bus;
563315a1350SMichael S. Tsirkin 	    bus = val;
564315a1350SMichael S. Tsirkin 	    p = e + 1;
565315a1350SMichael S. Tsirkin 	    val = strtoul(p, &e, 16);
566315a1350SMichael S. Tsirkin 	    if (e == p)
567315a1350SMichael S. Tsirkin 		return -1;
568315a1350SMichael S. Tsirkin 	}
569315a1350SMichael S. Tsirkin     }
570315a1350SMichael S. Tsirkin 
571315a1350SMichael S. Tsirkin     slot = val;
572315a1350SMichael S. Tsirkin 
573315a1350SMichael S. Tsirkin     if (funcp != NULL) {
574315a1350SMichael S. Tsirkin         if (*e != '.')
575315a1350SMichael S. Tsirkin             return -1;
576315a1350SMichael S. Tsirkin 
577315a1350SMichael S. Tsirkin         p = e + 1;
578315a1350SMichael S. Tsirkin         val = strtoul(p, &e, 16);
579315a1350SMichael S. Tsirkin         if (e == p)
580315a1350SMichael S. Tsirkin             return -1;
581315a1350SMichael S. Tsirkin 
582315a1350SMichael S. Tsirkin         func = val;
583315a1350SMichael S. Tsirkin     }
584315a1350SMichael S. Tsirkin 
585315a1350SMichael S. Tsirkin     /* if funcp == NULL func is 0 */
586315a1350SMichael S. Tsirkin     if (dom > 0xffff || bus > 0xff || slot > 0x1f || func > 7)
587315a1350SMichael S. Tsirkin 	return -1;
588315a1350SMichael S. Tsirkin 
589315a1350SMichael S. Tsirkin     if (*e)
590315a1350SMichael S. Tsirkin 	return -1;
591315a1350SMichael S. Tsirkin 
592315a1350SMichael S. Tsirkin     *domp = dom;
593315a1350SMichael S. Tsirkin     *busp = bus;
594315a1350SMichael S. Tsirkin     *slotp = slot;
595315a1350SMichael S. Tsirkin     if (funcp != NULL)
596315a1350SMichael S. Tsirkin         *funcp = func;
597315a1350SMichael S. Tsirkin     return 0;
598315a1350SMichael S. Tsirkin }
599315a1350SMichael S. Tsirkin 
60085c6e4faSDavid Gibson PCIBus *pci_get_bus_devfn(int *devfnp, PCIBus *root, const char *devaddr)
601315a1350SMichael S. Tsirkin {
602315a1350SMichael S. Tsirkin     int dom, bus;
603315a1350SMichael S. Tsirkin     unsigned slot;
604315a1350SMichael S. Tsirkin 
6051ef7a2a2SDavid Gibson     if (!root) {
6061ef7a2a2SDavid Gibson         fprintf(stderr, "No primary PCI bus\n");
6071ef7a2a2SDavid Gibson         return NULL;
6081ef7a2a2SDavid Gibson     }
6091ef7a2a2SDavid Gibson 
610b645000eSSaravanakumar     assert(!root->parent_dev);
611b645000eSSaravanakumar 
612315a1350SMichael S. Tsirkin     if (!devaddr) {
613315a1350SMichael S. Tsirkin         *devfnp = -1;
6141ef7a2a2SDavid Gibson         return pci_find_bus_nr(root, 0);
615315a1350SMichael S. Tsirkin     }
616315a1350SMichael S. Tsirkin 
617315a1350SMichael S. Tsirkin     if (pci_parse_devaddr(devaddr, &dom, &bus, &slot, NULL) < 0) {
618315a1350SMichael S. Tsirkin         return NULL;
619315a1350SMichael S. Tsirkin     }
620315a1350SMichael S. Tsirkin 
6211ef7a2a2SDavid Gibson     if (dom != 0) {
6221ef7a2a2SDavid Gibson         fprintf(stderr, "No support for non-zero PCI domains\n");
6231ef7a2a2SDavid Gibson         return NULL;
6241ef7a2a2SDavid Gibson     }
6251ef7a2a2SDavid Gibson 
626315a1350SMichael S. Tsirkin     *devfnp = PCI_DEVFN(slot, 0);
6271ef7a2a2SDavid Gibson     return pci_find_bus_nr(root, bus);
628315a1350SMichael S. Tsirkin }
629315a1350SMichael S. Tsirkin 
630315a1350SMichael S. Tsirkin static void pci_init_cmask(PCIDevice *dev)
631315a1350SMichael S. Tsirkin {
632315a1350SMichael S. Tsirkin     pci_set_word(dev->cmask + PCI_VENDOR_ID, 0xffff);
633315a1350SMichael S. Tsirkin     pci_set_word(dev->cmask + PCI_DEVICE_ID, 0xffff);
634315a1350SMichael S. Tsirkin     dev->cmask[PCI_STATUS] = PCI_STATUS_CAP_LIST;
635315a1350SMichael S. Tsirkin     dev->cmask[PCI_REVISION_ID] = 0xff;
636315a1350SMichael S. Tsirkin     dev->cmask[PCI_CLASS_PROG] = 0xff;
637315a1350SMichael S. Tsirkin     pci_set_word(dev->cmask + PCI_CLASS_DEVICE, 0xffff);
638315a1350SMichael S. Tsirkin     dev->cmask[PCI_HEADER_TYPE] = 0xff;
639315a1350SMichael S. Tsirkin     dev->cmask[PCI_CAPABILITY_LIST] = 0xff;
640315a1350SMichael S. Tsirkin }
641315a1350SMichael S. Tsirkin 
642315a1350SMichael S. Tsirkin static void pci_init_wmask(PCIDevice *dev)
643315a1350SMichael S. Tsirkin {
644315a1350SMichael S. Tsirkin     int config_size = pci_config_size(dev);
645315a1350SMichael S. Tsirkin 
646315a1350SMichael S. Tsirkin     dev->wmask[PCI_CACHE_LINE_SIZE] = 0xff;
647315a1350SMichael S. Tsirkin     dev->wmask[PCI_INTERRUPT_LINE] = 0xff;
648315a1350SMichael S. Tsirkin     pci_set_word(dev->wmask + PCI_COMMAND,
649315a1350SMichael S. Tsirkin                  PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
650315a1350SMichael S. Tsirkin                  PCI_COMMAND_INTX_DISABLE);
651315a1350SMichael S. Tsirkin     if (dev->cap_present & QEMU_PCI_CAP_SERR) {
652315a1350SMichael S. Tsirkin         pci_word_test_and_set_mask(dev->wmask + PCI_COMMAND, PCI_COMMAND_SERR);
653315a1350SMichael S. Tsirkin     }
654315a1350SMichael S. Tsirkin 
655315a1350SMichael S. Tsirkin     memset(dev->wmask + PCI_CONFIG_HEADER_SIZE, 0xff,
656315a1350SMichael S. Tsirkin            config_size - PCI_CONFIG_HEADER_SIZE);
657315a1350SMichael S. Tsirkin }
658315a1350SMichael S. Tsirkin 
659315a1350SMichael S. Tsirkin static void pci_init_w1cmask(PCIDevice *dev)
660315a1350SMichael S. Tsirkin {
661315a1350SMichael S. Tsirkin     /*
662315a1350SMichael S. Tsirkin      * Note: It's okay to set w1cmask even for readonly bits as
663315a1350SMichael S. Tsirkin      * long as their value is hardwired to 0.
664315a1350SMichael S. Tsirkin      */
665315a1350SMichael S. Tsirkin     pci_set_word(dev->w1cmask + PCI_STATUS,
666315a1350SMichael S. Tsirkin                  PCI_STATUS_PARITY | PCI_STATUS_SIG_TARGET_ABORT |
667315a1350SMichael S. Tsirkin                  PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_REC_MASTER_ABORT |
668315a1350SMichael S. Tsirkin                  PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_DETECTED_PARITY);
669315a1350SMichael S. Tsirkin }
670315a1350SMichael S. Tsirkin 
671315a1350SMichael S. Tsirkin static void pci_init_mask_bridge(PCIDevice *d)
672315a1350SMichael S. Tsirkin {
673315a1350SMichael S. Tsirkin     /* PCI_PRIMARY_BUS, PCI_SECONDARY_BUS, PCI_SUBORDINATE_BUS and
674315a1350SMichael S. Tsirkin        PCI_SEC_LETENCY_TIMER */
675315a1350SMichael S. Tsirkin     memset(d->wmask + PCI_PRIMARY_BUS, 0xff, 4);
676315a1350SMichael S. Tsirkin 
677315a1350SMichael S. Tsirkin     /* base and limit */
678315a1350SMichael S. Tsirkin     d->wmask[PCI_IO_BASE] = PCI_IO_RANGE_MASK & 0xff;
679315a1350SMichael S. Tsirkin     d->wmask[PCI_IO_LIMIT] = PCI_IO_RANGE_MASK & 0xff;
680315a1350SMichael S. Tsirkin     pci_set_word(d->wmask + PCI_MEMORY_BASE,
681315a1350SMichael S. Tsirkin                  PCI_MEMORY_RANGE_MASK & 0xffff);
682315a1350SMichael S. Tsirkin     pci_set_word(d->wmask + PCI_MEMORY_LIMIT,
683315a1350SMichael S. Tsirkin                  PCI_MEMORY_RANGE_MASK & 0xffff);
684315a1350SMichael S. Tsirkin     pci_set_word(d->wmask + PCI_PREF_MEMORY_BASE,
685315a1350SMichael S. Tsirkin                  PCI_PREF_RANGE_MASK & 0xffff);
686315a1350SMichael S. Tsirkin     pci_set_word(d->wmask + PCI_PREF_MEMORY_LIMIT,
687315a1350SMichael S. Tsirkin                  PCI_PREF_RANGE_MASK & 0xffff);
688315a1350SMichael S. Tsirkin 
689315a1350SMichael S. Tsirkin     /* PCI_PREF_BASE_UPPER32 and PCI_PREF_LIMIT_UPPER32 */
690315a1350SMichael S. Tsirkin     memset(d->wmask + PCI_PREF_BASE_UPPER32, 0xff, 8);
691315a1350SMichael S. Tsirkin 
692315a1350SMichael S. Tsirkin     /* Supported memory and i/o types */
693315a1350SMichael S. Tsirkin     d->config[PCI_IO_BASE] |= PCI_IO_RANGE_TYPE_16;
694315a1350SMichael S. Tsirkin     d->config[PCI_IO_LIMIT] |= PCI_IO_RANGE_TYPE_16;
695315a1350SMichael S. Tsirkin     pci_word_test_and_set_mask(d->config + PCI_PREF_MEMORY_BASE,
696315a1350SMichael S. Tsirkin                                PCI_PREF_RANGE_TYPE_64);
697315a1350SMichael S. Tsirkin     pci_word_test_and_set_mask(d->config + PCI_PREF_MEMORY_LIMIT,
698315a1350SMichael S. Tsirkin                                PCI_PREF_RANGE_TYPE_64);
699315a1350SMichael S. Tsirkin 
700ba7d8515SAlex Williamson     /*
701ba7d8515SAlex Williamson      * TODO: Bridges default to 10-bit VGA decoding but we currently only
702ba7d8515SAlex Williamson      * implement 16-bit decoding (no alias support).
703ba7d8515SAlex Williamson      */
704315a1350SMichael S. Tsirkin     pci_set_word(d->wmask + PCI_BRIDGE_CONTROL,
705315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_PARITY |
706315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_SERR |
707315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_ISA |
708315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_VGA |
709315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_VGA_16BIT |
710315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_MASTER_ABORT |
711315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_BUS_RESET |
712315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_FAST_BACK |
713315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_DISCARD |
714315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_SEC_DISCARD |
715315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_DISCARD_SERR);
716315a1350SMichael S. Tsirkin     /* Below does not do anything as we never set this bit, put here for
717315a1350SMichael S. Tsirkin      * completeness. */
718315a1350SMichael S. Tsirkin     pci_set_word(d->w1cmask + PCI_BRIDGE_CONTROL,
719315a1350SMichael S. Tsirkin                  PCI_BRIDGE_CTL_DISCARD_STATUS);
720315a1350SMichael S. Tsirkin     d->cmask[PCI_IO_BASE] |= PCI_IO_RANGE_TYPE_MASK;
721315a1350SMichael S. Tsirkin     d->cmask[PCI_IO_LIMIT] |= PCI_IO_RANGE_TYPE_MASK;
722315a1350SMichael S. Tsirkin     pci_word_test_and_set_mask(d->cmask + PCI_PREF_MEMORY_BASE,
723315a1350SMichael S. Tsirkin                                PCI_PREF_RANGE_TYPE_MASK);
724315a1350SMichael S. Tsirkin     pci_word_test_and_set_mask(d->cmask + PCI_PREF_MEMORY_LIMIT,
725315a1350SMichael S. Tsirkin                                PCI_PREF_RANGE_TYPE_MASK);
726315a1350SMichael S. Tsirkin }
727315a1350SMichael S. Tsirkin 
728315a1350SMichael S. Tsirkin static int pci_init_multifunction(PCIBus *bus, PCIDevice *dev)
729315a1350SMichael S. Tsirkin {
730315a1350SMichael S. Tsirkin     uint8_t slot = PCI_SLOT(dev->devfn);
731315a1350SMichael S. Tsirkin     uint8_t func;
732315a1350SMichael S. Tsirkin 
733315a1350SMichael S. Tsirkin     if (dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
734315a1350SMichael S. Tsirkin         dev->config[PCI_HEADER_TYPE] |= PCI_HEADER_TYPE_MULTI_FUNCTION;
735315a1350SMichael S. Tsirkin     }
736315a1350SMichael S. Tsirkin 
737315a1350SMichael S. Tsirkin     /*
738315a1350SMichael S. Tsirkin      * multifunction bit is interpreted in two ways as follows.
739315a1350SMichael S. Tsirkin      *   - all functions must set the bit to 1.
740315a1350SMichael S. Tsirkin      *     Example: Intel X53
741315a1350SMichael S. Tsirkin      *   - function 0 must set the bit, but the rest function (> 0)
742315a1350SMichael S. Tsirkin      *     is allowed to leave the bit to 0.
743315a1350SMichael S. Tsirkin      *     Example: PIIX3(also in qemu), PIIX4(also in qemu), ICH10,
744315a1350SMichael S. Tsirkin      *
745315a1350SMichael S. Tsirkin      * So OS (at least Linux) checks the bit of only function 0,
746315a1350SMichael S. Tsirkin      * and doesn't see the bit of function > 0.
747315a1350SMichael S. Tsirkin      *
748315a1350SMichael S. Tsirkin      * The below check allows both interpretation.
749315a1350SMichael S. Tsirkin      */
750315a1350SMichael S. Tsirkin     if (PCI_FUNC(dev->devfn)) {
751315a1350SMichael S. Tsirkin         PCIDevice *f0 = bus->devices[PCI_DEVFN(slot, 0)];
752315a1350SMichael S. Tsirkin         if (f0 && !(f0->cap_present & QEMU_PCI_CAP_MULTIFUNCTION)) {
753315a1350SMichael S. Tsirkin             /* function 0 should set multifunction bit */
754315a1350SMichael S. Tsirkin             error_report("PCI: single function device can't be populated "
755315a1350SMichael S. Tsirkin                          "in function %x.%x", slot, PCI_FUNC(dev->devfn));
756315a1350SMichael S. Tsirkin             return -1;
757315a1350SMichael S. Tsirkin         }
758315a1350SMichael S. Tsirkin         return 0;
759315a1350SMichael S. Tsirkin     }
760315a1350SMichael S. Tsirkin 
761315a1350SMichael S. Tsirkin     if (dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
762315a1350SMichael S. Tsirkin         return 0;
763315a1350SMichael S. Tsirkin     }
764315a1350SMichael S. Tsirkin     /* function 0 indicates single function, so function > 0 must be NULL */
765315a1350SMichael S. Tsirkin     for (func = 1; func < PCI_FUNC_MAX; ++func) {
766315a1350SMichael S. Tsirkin         if (bus->devices[PCI_DEVFN(slot, func)]) {
767315a1350SMichael S. Tsirkin             error_report("PCI: %x.0 indicates single function, "
768315a1350SMichael S. Tsirkin                          "but %x.%x is already populated.",
769315a1350SMichael S. Tsirkin                          slot, slot, func);
770315a1350SMichael S. Tsirkin             return -1;
771315a1350SMichael S. Tsirkin         }
772315a1350SMichael S. Tsirkin     }
773315a1350SMichael S. Tsirkin     return 0;
774315a1350SMichael S. Tsirkin }
775315a1350SMichael S. Tsirkin 
776315a1350SMichael S. Tsirkin static void pci_config_alloc(PCIDevice *pci_dev)
777315a1350SMichael S. Tsirkin {
778315a1350SMichael S. Tsirkin     int config_size = pci_config_size(pci_dev);
779315a1350SMichael S. Tsirkin 
780315a1350SMichael S. Tsirkin     pci_dev->config = g_malloc0(config_size);
781315a1350SMichael S. Tsirkin     pci_dev->cmask = g_malloc0(config_size);
782315a1350SMichael S. Tsirkin     pci_dev->wmask = g_malloc0(config_size);
783315a1350SMichael S. Tsirkin     pci_dev->w1cmask = g_malloc0(config_size);
784315a1350SMichael S. Tsirkin     pci_dev->used = g_malloc0(config_size);
785315a1350SMichael S. Tsirkin }
786315a1350SMichael S. Tsirkin 
787315a1350SMichael S. Tsirkin static void pci_config_free(PCIDevice *pci_dev)
788315a1350SMichael S. Tsirkin {
789315a1350SMichael S. Tsirkin     g_free(pci_dev->config);
790315a1350SMichael S. Tsirkin     g_free(pci_dev->cmask);
791315a1350SMichael S. Tsirkin     g_free(pci_dev->wmask);
792315a1350SMichael S. Tsirkin     g_free(pci_dev->w1cmask);
793315a1350SMichael S. Tsirkin     g_free(pci_dev->used);
794315a1350SMichael S. Tsirkin }
795315a1350SMichael S. Tsirkin 
79630607764SMarcel Apfelbaum static void do_pci_unregister_device(PCIDevice *pci_dev)
79730607764SMarcel Apfelbaum {
79830607764SMarcel Apfelbaum     pci_dev->bus->devices[pci_dev->devfn] = NULL;
79930607764SMarcel Apfelbaum     pci_config_free(pci_dev);
80030607764SMarcel Apfelbaum 
80130607764SMarcel Apfelbaum     address_space_destroy(&pci_dev->bus_master_as);
80230607764SMarcel Apfelbaum }
80330607764SMarcel Apfelbaum 
804315a1350SMichael S. Tsirkin /* -1 for devfn means auto assign */
805315a1350SMichael S. Tsirkin static PCIDevice *do_pci_register_device(PCIDevice *pci_dev, PCIBus *bus,
806315a1350SMichael S. Tsirkin                                          const char *name, int devfn)
807315a1350SMichael S. Tsirkin {
808315a1350SMichael S. Tsirkin     PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev);
809315a1350SMichael S. Tsirkin     PCIConfigReadFunc *config_read = pc->config_read;
810315a1350SMichael S. Tsirkin     PCIConfigWriteFunc *config_write = pc->config_write;
811e00387d5SAvi Kivity     AddressSpace *dma_as;
812315a1350SMichael S. Tsirkin 
813315a1350SMichael S. Tsirkin     if (devfn < 0) {
814315a1350SMichael S. Tsirkin         for(devfn = bus->devfn_min ; devfn < ARRAY_SIZE(bus->devices);
815315a1350SMichael S. Tsirkin             devfn += PCI_FUNC_MAX) {
816315a1350SMichael S. Tsirkin             if (!bus->devices[devfn])
817315a1350SMichael S. Tsirkin                 goto found;
818315a1350SMichael S. Tsirkin         }
819315a1350SMichael S. Tsirkin         error_report("PCI: no slot/function available for %s, all in use", name);
820315a1350SMichael S. Tsirkin         return NULL;
821315a1350SMichael S. Tsirkin     found: ;
822315a1350SMichael S. Tsirkin     } else if (bus->devices[devfn]) {
823315a1350SMichael S. Tsirkin         error_report("PCI: slot %d function %d not available for %s, in use by %s",
824315a1350SMichael S. Tsirkin                      PCI_SLOT(devfn), PCI_FUNC(devfn), name, bus->devices[devfn]->name);
825315a1350SMichael S. Tsirkin         return NULL;
826315a1350SMichael S. Tsirkin     }
827e00387d5SAvi Kivity 
828315a1350SMichael S. Tsirkin     pci_dev->bus = bus;
829efc8188eSLe Tan     pci_dev->devfn = devfn;
8309eda7d37SAlexey Kardashevskiy     dma_as = pci_device_iommu_address_space(pci_dev);
831e00387d5SAvi Kivity 
83240c5dce9SPaolo Bonzini     memory_region_init_alias(&pci_dev->bus_master_enable_region,
83340c5dce9SPaolo Bonzini                              OBJECT(pci_dev), "bus master",
834e00387d5SAvi Kivity                              dma_as->root, 0, memory_region_size(dma_as->root));
835315a1350SMichael S. Tsirkin     memory_region_set_enabled(&pci_dev->bus_master_enable_region, false);
8367dca8043SAlexey Kardashevskiy     address_space_init(&pci_dev->bus_master_as, &pci_dev->bus_master_enable_region,
8377dca8043SAlexey Kardashevskiy                        name);
83824addbc7SPaolo Bonzini 
839315a1350SMichael S. Tsirkin     pstrcpy(pci_dev->name, sizeof(pci_dev->name), name);
840315a1350SMichael S. Tsirkin     pci_dev->irq_state = 0;
841315a1350SMichael S. Tsirkin     pci_config_alloc(pci_dev);
842315a1350SMichael S. Tsirkin 
843315a1350SMichael S. Tsirkin     pci_config_set_vendor_id(pci_dev->config, pc->vendor_id);
844315a1350SMichael S. Tsirkin     pci_config_set_device_id(pci_dev->config, pc->device_id);
845315a1350SMichael S. Tsirkin     pci_config_set_revision(pci_dev->config, pc->revision);
846315a1350SMichael S. Tsirkin     pci_config_set_class(pci_dev->config, pc->class_id);
847315a1350SMichael S. Tsirkin 
848315a1350SMichael S. Tsirkin     if (!pc->is_bridge) {
849315a1350SMichael S. Tsirkin         if (pc->subsystem_vendor_id || pc->subsystem_id) {
850315a1350SMichael S. Tsirkin             pci_set_word(pci_dev->config + PCI_SUBSYSTEM_VENDOR_ID,
851315a1350SMichael S. Tsirkin                          pc->subsystem_vendor_id);
852315a1350SMichael S. Tsirkin             pci_set_word(pci_dev->config + PCI_SUBSYSTEM_ID,
853315a1350SMichael S. Tsirkin                          pc->subsystem_id);
854315a1350SMichael S. Tsirkin         } else {
855315a1350SMichael S. Tsirkin             pci_set_default_subsystem_id(pci_dev);
856315a1350SMichael S. Tsirkin         }
857315a1350SMichael S. Tsirkin     } else {
858315a1350SMichael S. Tsirkin         /* subsystem_vendor_id/subsystem_id are only for header type 0 */
859315a1350SMichael S. Tsirkin         assert(!pc->subsystem_vendor_id);
860315a1350SMichael S. Tsirkin         assert(!pc->subsystem_id);
861315a1350SMichael S. Tsirkin     }
862315a1350SMichael S. Tsirkin     pci_init_cmask(pci_dev);
863315a1350SMichael S. Tsirkin     pci_init_wmask(pci_dev);
864315a1350SMichael S. Tsirkin     pci_init_w1cmask(pci_dev);
865315a1350SMichael S. Tsirkin     if (pc->is_bridge) {
866315a1350SMichael S. Tsirkin         pci_init_mask_bridge(pci_dev);
867315a1350SMichael S. Tsirkin     }
868315a1350SMichael S. Tsirkin     if (pci_init_multifunction(bus, pci_dev)) {
86930607764SMarcel Apfelbaum         do_pci_unregister_device(pci_dev);
870315a1350SMichael S. Tsirkin         return NULL;
871315a1350SMichael S. Tsirkin     }
872315a1350SMichael S. Tsirkin 
873315a1350SMichael S. Tsirkin     if (!config_read)
874315a1350SMichael S. Tsirkin         config_read = pci_default_read_config;
875315a1350SMichael S. Tsirkin     if (!config_write)
876315a1350SMichael S. Tsirkin         config_write = pci_default_write_config;
877315a1350SMichael S. Tsirkin     pci_dev->config_read = config_read;
878315a1350SMichael S. Tsirkin     pci_dev->config_write = config_write;
879315a1350SMichael S. Tsirkin     bus->devices[devfn] = pci_dev;
880315a1350SMichael S. Tsirkin     pci_dev->version_id = 2; /* Current pci device vmstate version */
881315a1350SMichael S. Tsirkin     return pci_dev;
882315a1350SMichael S. Tsirkin }
883315a1350SMichael S. Tsirkin 
884315a1350SMichael S. Tsirkin static void pci_unregister_io_regions(PCIDevice *pci_dev)
885315a1350SMichael S. Tsirkin {
886315a1350SMichael S. Tsirkin     PCIIORegion *r;
887315a1350SMichael S. Tsirkin     int i;
888315a1350SMichael S. Tsirkin 
889315a1350SMichael S. Tsirkin     for(i = 0; i < PCI_NUM_REGIONS; i++) {
890315a1350SMichael S. Tsirkin         r = &pci_dev->io_regions[i];
891315a1350SMichael S. Tsirkin         if (!r->size || r->addr == PCI_BAR_UNMAPPED)
892315a1350SMichael S. Tsirkin             continue;
893315a1350SMichael S. Tsirkin         memory_region_del_subregion(r->address_space, r->memory);
894315a1350SMichael S. Tsirkin     }
895e01fd687SAlex Williamson 
896e01fd687SAlex Williamson     pci_unregister_vga(pci_dev);
897315a1350SMichael S. Tsirkin }
898315a1350SMichael S. Tsirkin 
899315a1350SMichael S. Tsirkin static int pci_unregister_device(DeviceState *dev)
900315a1350SMichael S. Tsirkin {
901315a1350SMichael S. Tsirkin     PCIDevice *pci_dev = PCI_DEVICE(dev);
902315a1350SMichael S. Tsirkin     PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev);
903315a1350SMichael S. Tsirkin 
904315a1350SMichael S. Tsirkin     pci_unregister_io_regions(pci_dev);
905315a1350SMichael S. Tsirkin     pci_del_option_rom(pci_dev);
906315a1350SMichael S. Tsirkin 
907315a1350SMichael S. Tsirkin     if (pc->exit) {
908315a1350SMichael S. Tsirkin         pc->exit(pci_dev);
909315a1350SMichael S. Tsirkin     }
910315a1350SMichael S. Tsirkin 
911315a1350SMichael S. Tsirkin     do_pci_unregister_device(pci_dev);
912315a1350SMichael S. Tsirkin     return 0;
913315a1350SMichael S. Tsirkin }
914315a1350SMichael S. Tsirkin 
915315a1350SMichael S. Tsirkin void pci_register_bar(PCIDevice *pci_dev, int region_num,
916315a1350SMichael S. Tsirkin                       uint8_t type, MemoryRegion *memory)
917315a1350SMichael S. Tsirkin {
918315a1350SMichael S. Tsirkin     PCIIORegion *r;
919315a1350SMichael S. Tsirkin     uint32_t addr;
920315a1350SMichael S. Tsirkin     uint64_t wmask;
921315a1350SMichael S. Tsirkin     pcibus_t size = memory_region_size(memory);
922315a1350SMichael S. Tsirkin 
923315a1350SMichael S. Tsirkin     assert(region_num >= 0);
924315a1350SMichael S. Tsirkin     assert(region_num < PCI_NUM_REGIONS);
925315a1350SMichael S. Tsirkin     if (size & (size-1)) {
926315a1350SMichael S. Tsirkin         fprintf(stderr, "ERROR: PCI region size must be pow2 "
927315a1350SMichael S. Tsirkin                     "type=0x%x, size=0x%"FMT_PCIBUS"\n", type, size);
928315a1350SMichael S. Tsirkin         exit(1);
929315a1350SMichael S. Tsirkin     }
930315a1350SMichael S. Tsirkin 
931315a1350SMichael S. Tsirkin     r = &pci_dev->io_regions[region_num];
932315a1350SMichael S. Tsirkin     r->addr = PCI_BAR_UNMAPPED;
933315a1350SMichael S. Tsirkin     r->size = size;
934315a1350SMichael S. Tsirkin     r->type = type;
935315a1350SMichael S. Tsirkin     r->memory = NULL;
936315a1350SMichael S. Tsirkin 
937315a1350SMichael S. Tsirkin     wmask = ~(size - 1);
938315a1350SMichael S. Tsirkin     addr = pci_bar(pci_dev, region_num);
939315a1350SMichael S. Tsirkin     if (region_num == PCI_ROM_SLOT) {
940315a1350SMichael S. Tsirkin         /* ROM enable bit is writable */
941315a1350SMichael S. Tsirkin         wmask |= PCI_ROM_ADDRESS_ENABLE;
942315a1350SMichael S. Tsirkin     }
943315a1350SMichael S. Tsirkin     pci_set_long(pci_dev->config + addr, type);
944315a1350SMichael S. Tsirkin     if (!(r->type & PCI_BASE_ADDRESS_SPACE_IO) &&
945315a1350SMichael S. Tsirkin         r->type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
946315a1350SMichael S. Tsirkin         pci_set_quad(pci_dev->wmask + addr, wmask);
947315a1350SMichael S. Tsirkin         pci_set_quad(pci_dev->cmask + addr, ~0ULL);
948315a1350SMichael S. Tsirkin     } else {
949315a1350SMichael S. Tsirkin         pci_set_long(pci_dev->wmask + addr, wmask & 0xffffffff);
950315a1350SMichael S. Tsirkin         pci_set_long(pci_dev->cmask + addr, 0xffffffff);
951315a1350SMichael S. Tsirkin     }
952315a1350SMichael S. Tsirkin     pci_dev->io_regions[region_num].memory = memory;
953315a1350SMichael S. Tsirkin     pci_dev->io_regions[region_num].address_space
954315a1350SMichael S. Tsirkin         = type & PCI_BASE_ADDRESS_SPACE_IO
955315a1350SMichael S. Tsirkin         ? pci_dev->bus->address_space_io
956315a1350SMichael S. Tsirkin         : pci_dev->bus->address_space_mem;
957315a1350SMichael S. Tsirkin }
958315a1350SMichael S. Tsirkin 
959e01fd687SAlex Williamson static void pci_update_vga(PCIDevice *pci_dev)
960e01fd687SAlex Williamson {
961e01fd687SAlex Williamson     uint16_t cmd;
962e01fd687SAlex Williamson 
963e01fd687SAlex Williamson     if (!pci_dev->has_vga) {
964e01fd687SAlex Williamson         return;
965e01fd687SAlex Williamson     }
966e01fd687SAlex Williamson 
967e01fd687SAlex Williamson     cmd = pci_get_word(pci_dev->config + PCI_COMMAND);
968e01fd687SAlex Williamson 
969e01fd687SAlex Williamson     memory_region_set_enabled(pci_dev->vga_regions[QEMU_PCI_VGA_MEM],
970e01fd687SAlex Williamson                               cmd & PCI_COMMAND_MEMORY);
971e01fd687SAlex Williamson     memory_region_set_enabled(pci_dev->vga_regions[QEMU_PCI_VGA_IO_LO],
972e01fd687SAlex Williamson                               cmd & PCI_COMMAND_IO);
973e01fd687SAlex Williamson     memory_region_set_enabled(pci_dev->vga_regions[QEMU_PCI_VGA_IO_HI],
974e01fd687SAlex Williamson                               cmd & PCI_COMMAND_IO);
975e01fd687SAlex Williamson }
976e01fd687SAlex Williamson 
977e01fd687SAlex Williamson void pci_register_vga(PCIDevice *pci_dev, MemoryRegion *mem,
978e01fd687SAlex Williamson                       MemoryRegion *io_lo, MemoryRegion *io_hi)
979e01fd687SAlex Williamson {
980e01fd687SAlex Williamson     assert(!pci_dev->has_vga);
981e01fd687SAlex Williamson 
982e01fd687SAlex Williamson     assert(memory_region_size(mem) == QEMU_PCI_VGA_MEM_SIZE);
983e01fd687SAlex Williamson     pci_dev->vga_regions[QEMU_PCI_VGA_MEM] = mem;
984e01fd687SAlex Williamson     memory_region_add_subregion_overlap(pci_dev->bus->address_space_mem,
985e01fd687SAlex Williamson                                         QEMU_PCI_VGA_MEM_BASE, mem, 1);
986e01fd687SAlex Williamson 
987e01fd687SAlex Williamson     assert(memory_region_size(io_lo) == QEMU_PCI_VGA_IO_LO_SIZE);
988e01fd687SAlex Williamson     pci_dev->vga_regions[QEMU_PCI_VGA_IO_LO] = io_lo;
989e01fd687SAlex Williamson     memory_region_add_subregion_overlap(pci_dev->bus->address_space_io,
990e01fd687SAlex Williamson                                         QEMU_PCI_VGA_IO_LO_BASE, io_lo, 1);
991e01fd687SAlex Williamson 
992e01fd687SAlex Williamson     assert(memory_region_size(io_hi) == QEMU_PCI_VGA_IO_HI_SIZE);
993e01fd687SAlex Williamson     pci_dev->vga_regions[QEMU_PCI_VGA_IO_HI] = io_hi;
994e01fd687SAlex Williamson     memory_region_add_subregion_overlap(pci_dev->bus->address_space_io,
995e01fd687SAlex Williamson                                         QEMU_PCI_VGA_IO_HI_BASE, io_hi, 1);
996e01fd687SAlex Williamson     pci_dev->has_vga = true;
997e01fd687SAlex Williamson 
998e01fd687SAlex Williamson     pci_update_vga(pci_dev);
999e01fd687SAlex Williamson }
1000e01fd687SAlex Williamson 
1001e01fd687SAlex Williamson void pci_unregister_vga(PCIDevice *pci_dev)
1002e01fd687SAlex Williamson {
1003e01fd687SAlex Williamson     if (!pci_dev->has_vga) {
1004e01fd687SAlex Williamson         return;
1005e01fd687SAlex Williamson     }
1006e01fd687SAlex Williamson 
1007e01fd687SAlex Williamson     memory_region_del_subregion(pci_dev->bus->address_space_mem,
1008e01fd687SAlex Williamson                                 pci_dev->vga_regions[QEMU_PCI_VGA_MEM]);
1009e01fd687SAlex Williamson     memory_region_del_subregion(pci_dev->bus->address_space_io,
1010e01fd687SAlex Williamson                                 pci_dev->vga_regions[QEMU_PCI_VGA_IO_LO]);
1011e01fd687SAlex Williamson     memory_region_del_subregion(pci_dev->bus->address_space_io,
1012e01fd687SAlex Williamson                                 pci_dev->vga_regions[QEMU_PCI_VGA_IO_HI]);
1013e01fd687SAlex Williamson     pci_dev->has_vga = false;
1014e01fd687SAlex Williamson }
1015e01fd687SAlex Williamson 
1016315a1350SMichael S. Tsirkin pcibus_t pci_get_bar_addr(PCIDevice *pci_dev, int region_num)
1017315a1350SMichael S. Tsirkin {
1018315a1350SMichael S. Tsirkin     return pci_dev->io_regions[region_num].addr;
1019315a1350SMichael S. Tsirkin }
1020315a1350SMichael S. Tsirkin 
1021315a1350SMichael S. Tsirkin static pcibus_t pci_bar_address(PCIDevice *d,
1022315a1350SMichael S. Tsirkin 				int reg, uint8_t type, pcibus_t size)
1023315a1350SMichael S. Tsirkin {
1024315a1350SMichael S. Tsirkin     pcibus_t new_addr, last_addr;
1025315a1350SMichael S. Tsirkin     int bar = pci_bar(d, reg);
1026315a1350SMichael S. Tsirkin     uint16_t cmd = pci_get_word(d->config + PCI_COMMAND);
1027315a1350SMichael S. Tsirkin 
1028315a1350SMichael S. Tsirkin     if (type & PCI_BASE_ADDRESS_SPACE_IO) {
1029315a1350SMichael S. Tsirkin         if (!(cmd & PCI_COMMAND_IO)) {
1030315a1350SMichael S. Tsirkin             return PCI_BAR_UNMAPPED;
1031315a1350SMichael S. Tsirkin         }
1032315a1350SMichael S. Tsirkin         new_addr = pci_get_long(d->config + bar) & ~(size - 1);
1033315a1350SMichael S. Tsirkin         last_addr = new_addr + size - 1;
10349f1a029aSHervé Poussineau         /* Check if 32 bit BAR wraps around explicitly.
10359f1a029aSHervé Poussineau          * TODO: make priorities correct and remove this work around.
10369f1a029aSHervé Poussineau          */
10379f1a029aSHervé Poussineau         if (last_addr <= new_addr || new_addr == 0 || last_addr >= UINT32_MAX) {
1038315a1350SMichael S. Tsirkin             return PCI_BAR_UNMAPPED;
1039315a1350SMichael S. Tsirkin         }
1040315a1350SMichael S. Tsirkin         return new_addr;
1041315a1350SMichael S. Tsirkin     }
1042315a1350SMichael S. Tsirkin 
1043315a1350SMichael S. Tsirkin     if (!(cmd & PCI_COMMAND_MEMORY)) {
1044315a1350SMichael S. Tsirkin         return PCI_BAR_UNMAPPED;
1045315a1350SMichael S. Tsirkin     }
1046315a1350SMichael S. Tsirkin     if (type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
1047315a1350SMichael S. Tsirkin         new_addr = pci_get_quad(d->config + bar);
1048315a1350SMichael S. Tsirkin     } else {
1049315a1350SMichael S. Tsirkin         new_addr = pci_get_long(d->config + bar);
1050315a1350SMichael S. Tsirkin     }
1051315a1350SMichael S. Tsirkin     /* the ROM slot has a specific enable bit */
1052315a1350SMichael S. Tsirkin     if (reg == PCI_ROM_SLOT && !(new_addr & PCI_ROM_ADDRESS_ENABLE)) {
1053315a1350SMichael S. Tsirkin         return PCI_BAR_UNMAPPED;
1054315a1350SMichael S. Tsirkin     }
1055315a1350SMichael S. Tsirkin     new_addr &= ~(size - 1);
1056315a1350SMichael S. Tsirkin     last_addr = new_addr + size - 1;
1057315a1350SMichael S. Tsirkin     /* NOTE: we do not support wrapping */
1058315a1350SMichael S. Tsirkin     /* XXX: as we cannot support really dynamic
1059315a1350SMichael S. Tsirkin        mappings, we handle specific values as invalid
1060315a1350SMichael S. Tsirkin        mappings. */
1061315a1350SMichael S. Tsirkin     if (last_addr <= new_addr || new_addr == 0 ||
1062315a1350SMichael S. Tsirkin         last_addr == PCI_BAR_UNMAPPED) {
1063315a1350SMichael S. Tsirkin         return PCI_BAR_UNMAPPED;
1064315a1350SMichael S. Tsirkin     }
1065315a1350SMichael S. Tsirkin 
1066315a1350SMichael S. Tsirkin     /* Now pcibus_t is 64bit.
1067315a1350SMichael S. Tsirkin      * Check if 32 bit BAR wraps around explicitly.
1068315a1350SMichael S. Tsirkin      * Without this, PC ide doesn't work well.
1069315a1350SMichael S. Tsirkin      * TODO: remove this work around.
1070315a1350SMichael S. Tsirkin      */
1071315a1350SMichael S. Tsirkin     if  (!(type & PCI_BASE_ADDRESS_MEM_TYPE_64) && last_addr >= UINT32_MAX) {
1072315a1350SMichael S. Tsirkin         return PCI_BAR_UNMAPPED;
1073315a1350SMichael S. Tsirkin     }
1074315a1350SMichael S. Tsirkin 
1075315a1350SMichael S. Tsirkin     /*
1076315a1350SMichael S. Tsirkin      * OS is allowed to set BAR beyond its addressable
1077315a1350SMichael S. Tsirkin      * bits. For example, 32 bit OS can set 64bit bar
1078315a1350SMichael S. Tsirkin      * to >4G. Check it. TODO: we might need to support
1079315a1350SMichael S. Tsirkin      * it in the future for e.g. PAE.
1080315a1350SMichael S. Tsirkin      */
1081315a1350SMichael S. Tsirkin     if (last_addr >= HWADDR_MAX) {
1082315a1350SMichael S. Tsirkin         return PCI_BAR_UNMAPPED;
1083315a1350SMichael S. Tsirkin     }
1084315a1350SMichael S. Tsirkin 
1085315a1350SMichael S. Tsirkin     return new_addr;
1086315a1350SMichael S. Tsirkin }
1087315a1350SMichael S. Tsirkin 
1088315a1350SMichael S. Tsirkin static void pci_update_mappings(PCIDevice *d)
1089315a1350SMichael S. Tsirkin {
1090315a1350SMichael S. Tsirkin     PCIIORegion *r;
1091315a1350SMichael S. Tsirkin     int i;
1092315a1350SMichael S. Tsirkin     pcibus_t new_addr;
1093315a1350SMichael S. Tsirkin 
1094315a1350SMichael S. Tsirkin     for(i = 0; i < PCI_NUM_REGIONS; i++) {
1095315a1350SMichael S. Tsirkin         r = &d->io_regions[i];
1096315a1350SMichael S. Tsirkin 
1097315a1350SMichael S. Tsirkin         /* this region isn't registered */
1098315a1350SMichael S. Tsirkin         if (!r->size)
1099315a1350SMichael S. Tsirkin             continue;
1100315a1350SMichael S. Tsirkin 
1101315a1350SMichael S. Tsirkin         new_addr = pci_bar_address(d, i, r->type, r->size);
1102315a1350SMichael S. Tsirkin 
1103315a1350SMichael S. Tsirkin         /* This bar isn't changed */
1104315a1350SMichael S. Tsirkin         if (new_addr == r->addr)
1105315a1350SMichael S. Tsirkin             continue;
1106315a1350SMichael S. Tsirkin 
1107315a1350SMichael S. Tsirkin         /* now do the real mapping */
1108315a1350SMichael S. Tsirkin         if (r->addr != PCI_BAR_UNMAPPED) {
1109315a1350SMichael S. Tsirkin             memory_region_del_subregion(r->address_space, r->memory);
1110315a1350SMichael S. Tsirkin         }
1111315a1350SMichael S. Tsirkin         r->addr = new_addr;
1112315a1350SMichael S. Tsirkin         if (r->addr != PCI_BAR_UNMAPPED) {
1113315a1350SMichael S. Tsirkin             memory_region_add_subregion_overlap(r->address_space,
1114315a1350SMichael S. Tsirkin                                                 r->addr, r->memory, 1);
1115315a1350SMichael S. Tsirkin         }
1116315a1350SMichael S. Tsirkin     }
1117e01fd687SAlex Williamson 
1118e01fd687SAlex Williamson     pci_update_vga(d);
1119315a1350SMichael S. Tsirkin }
1120315a1350SMichael S. Tsirkin 
1121315a1350SMichael S. Tsirkin static inline int pci_irq_disabled(PCIDevice *d)
1122315a1350SMichael S. Tsirkin {
1123315a1350SMichael S. Tsirkin     return pci_get_word(d->config + PCI_COMMAND) & PCI_COMMAND_INTX_DISABLE;
1124315a1350SMichael S. Tsirkin }
1125315a1350SMichael S. Tsirkin 
1126315a1350SMichael S. Tsirkin /* Called after interrupt disabled field update in config space,
1127315a1350SMichael S. Tsirkin  * assert/deassert interrupts if necessary.
1128315a1350SMichael S. Tsirkin  * Gets original interrupt disable bit value (before update). */
1129315a1350SMichael S. Tsirkin static void pci_update_irq_disabled(PCIDevice *d, int was_irq_disabled)
1130315a1350SMichael S. Tsirkin {
1131315a1350SMichael S. Tsirkin     int i, disabled = pci_irq_disabled(d);
1132315a1350SMichael S. Tsirkin     if (disabled == was_irq_disabled)
1133315a1350SMichael S. Tsirkin         return;
1134315a1350SMichael S. Tsirkin     for (i = 0; i < PCI_NUM_PINS; ++i) {
1135315a1350SMichael S. Tsirkin         int state = pci_irq_state(d, i);
1136315a1350SMichael S. Tsirkin         pci_change_irq_level(d, i, disabled ? -state : state);
1137315a1350SMichael S. Tsirkin     }
1138315a1350SMichael S. Tsirkin }
1139315a1350SMichael S. Tsirkin 
1140315a1350SMichael S. Tsirkin uint32_t pci_default_read_config(PCIDevice *d,
1141315a1350SMichael S. Tsirkin                                  uint32_t address, int len)
1142315a1350SMichael S. Tsirkin {
1143315a1350SMichael S. Tsirkin     uint32_t val = 0;
1144315a1350SMichael S. Tsirkin 
1145315a1350SMichael S. Tsirkin     memcpy(&val, d->config + address, len);
1146315a1350SMichael S. Tsirkin     return le32_to_cpu(val);
1147315a1350SMichael S. Tsirkin }
1148315a1350SMichael S. Tsirkin 
1149d7efb7e0SKnut Omang void pci_default_write_config(PCIDevice *d, uint32_t addr, uint32_t val_in, int l)
1150315a1350SMichael S. Tsirkin {
1151315a1350SMichael S. Tsirkin     int i, was_irq_disabled = pci_irq_disabled(d);
1152d7efb7e0SKnut Omang     uint32_t val = val_in;
1153315a1350SMichael S. Tsirkin 
1154315a1350SMichael S. Tsirkin     for (i = 0; i < l; val >>= 8, ++i) {
1155315a1350SMichael S. Tsirkin         uint8_t wmask = d->wmask[addr + i];
1156315a1350SMichael S. Tsirkin         uint8_t w1cmask = d->w1cmask[addr + i];
1157315a1350SMichael S. Tsirkin         assert(!(wmask & w1cmask));
1158315a1350SMichael S. Tsirkin         d->config[addr + i] = (d->config[addr + i] & ~wmask) | (val & wmask);
1159315a1350SMichael S. Tsirkin         d->config[addr + i] &= ~(val & w1cmask); /* W1C: Write 1 to Clear */
1160315a1350SMichael S. Tsirkin     }
1161315a1350SMichael S. Tsirkin     if (ranges_overlap(addr, l, PCI_BASE_ADDRESS_0, 24) ||
1162315a1350SMichael S. Tsirkin         ranges_overlap(addr, l, PCI_ROM_ADDRESS, 4) ||
1163315a1350SMichael S. Tsirkin         ranges_overlap(addr, l, PCI_ROM_ADDRESS1, 4) ||
1164315a1350SMichael S. Tsirkin         range_covers_byte(addr, l, PCI_COMMAND))
1165315a1350SMichael S. Tsirkin         pci_update_mappings(d);
1166315a1350SMichael S. Tsirkin 
1167315a1350SMichael S. Tsirkin     if (range_covers_byte(addr, l, PCI_COMMAND)) {
1168315a1350SMichael S. Tsirkin         pci_update_irq_disabled(d, was_irq_disabled);
1169315a1350SMichael S. Tsirkin         memory_region_set_enabled(&d->bus_master_enable_region,
1170315a1350SMichael S. Tsirkin                                   pci_get_word(d->config + PCI_COMMAND)
1171315a1350SMichael S. Tsirkin                                     & PCI_COMMAND_MASTER);
1172315a1350SMichael S. Tsirkin     }
1173315a1350SMichael S. Tsirkin 
1174d7efb7e0SKnut Omang     msi_write_config(d, addr, val_in, l);
1175d7efb7e0SKnut Omang     msix_write_config(d, addr, val_in, l);
1176315a1350SMichael S. Tsirkin }
1177315a1350SMichael S. Tsirkin 
1178315a1350SMichael S. Tsirkin /***********************************************************/
1179315a1350SMichael S. Tsirkin /* generic PCI irq support */
1180315a1350SMichael S. Tsirkin 
1181315a1350SMichael S. Tsirkin /* 0 <= irq_num <= 3. level must be 0 or 1 */
1182d98f08f5SMarcel Apfelbaum static void pci_irq_handler(void *opaque, int irq_num, int level)
1183315a1350SMichael S. Tsirkin {
1184315a1350SMichael S. Tsirkin     PCIDevice *pci_dev = opaque;
1185315a1350SMichael S. Tsirkin     int change;
1186315a1350SMichael S. Tsirkin 
1187315a1350SMichael S. Tsirkin     change = level - pci_irq_state(pci_dev, irq_num);
1188315a1350SMichael S. Tsirkin     if (!change)
1189315a1350SMichael S. Tsirkin         return;
1190315a1350SMichael S. Tsirkin 
1191315a1350SMichael S. Tsirkin     pci_set_irq_state(pci_dev, irq_num, level);
1192315a1350SMichael S. Tsirkin     pci_update_irq_status(pci_dev);
1193315a1350SMichael S. Tsirkin     if (pci_irq_disabled(pci_dev))
1194315a1350SMichael S. Tsirkin         return;
1195315a1350SMichael S. Tsirkin     pci_change_irq_level(pci_dev, irq_num, change);
1196315a1350SMichael S. Tsirkin }
1197315a1350SMichael S. Tsirkin 
1198d98f08f5SMarcel Apfelbaum static inline int pci_intx(PCIDevice *pci_dev)
1199d98f08f5SMarcel Apfelbaum {
1200d98f08f5SMarcel Apfelbaum     return pci_get_byte(pci_dev->config + PCI_INTERRUPT_PIN) - 1;
1201d98f08f5SMarcel Apfelbaum }
1202d98f08f5SMarcel Apfelbaum 
1203d98f08f5SMarcel Apfelbaum qemu_irq pci_allocate_irq(PCIDevice *pci_dev)
1204d98f08f5SMarcel Apfelbaum {
1205d98f08f5SMarcel Apfelbaum     int intx = pci_intx(pci_dev);
1206d98f08f5SMarcel Apfelbaum 
1207d98f08f5SMarcel Apfelbaum     return qemu_allocate_irq(pci_irq_handler, pci_dev, intx);
1208d98f08f5SMarcel Apfelbaum }
1209d98f08f5SMarcel Apfelbaum 
1210d98f08f5SMarcel Apfelbaum void pci_set_irq(PCIDevice *pci_dev, int level)
1211d98f08f5SMarcel Apfelbaum {
1212d98f08f5SMarcel Apfelbaum     int intx = pci_intx(pci_dev);
1213d98f08f5SMarcel Apfelbaum     pci_irq_handler(pci_dev, intx, level);
1214d98f08f5SMarcel Apfelbaum }
1215d98f08f5SMarcel Apfelbaum 
1216315a1350SMichael S. Tsirkin /* Special hooks used by device assignment */
1217315a1350SMichael S. Tsirkin void pci_bus_set_route_irq_fn(PCIBus *bus, pci_route_irq_fn route_intx_to_irq)
1218315a1350SMichael S. Tsirkin {
12190889464aSAlex Williamson     assert(pci_bus_is_root(bus));
1220315a1350SMichael S. Tsirkin     bus->route_intx_to_irq = route_intx_to_irq;
1221315a1350SMichael S. Tsirkin }
1222315a1350SMichael S. Tsirkin 
1223315a1350SMichael S. Tsirkin PCIINTxRoute pci_device_route_intx_to_irq(PCIDevice *dev, int pin)
1224315a1350SMichael S. Tsirkin {
1225315a1350SMichael S. Tsirkin     PCIBus *bus;
1226315a1350SMichael S. Tsirkin 
1227315a1350SMichael S. Tsirkin     do {
1228315a1350SMichael S. Tsirkin          bus = dev->bus;
1229315a1350SMichael S. Tsirkin          pin = bus->map_irq(dev, pin);
1230315a1350SMichael S. Tsirkin          dev = bus->parent_dev;
1231315a1350SMichael S. Tsirkin     } while (dev);
1232315a1350SMichael S. Tsirkin 
1233315a1350SMichael S. Tsirkin     if (!bus->route_intx_to_irq) {
1234312fd5f2SMarkus Armbruster         error_report("PCI: Bug - unimplemented PCI INTx routing (%s)",
1235315a1350SMichael S. Tsirkin                      object_get_typename(OBJECT(bus->qbus.parent)));
1236315a1350SMichael S. Tsirkin         return (PCIINTxRoute) { PCI_INTX_DISABLED, -1 };
1237315a1350SMichael S. Tsirkin     }
1238315a1350SMichael S. Tsirkin 
1239315a1350SMichael S. Tsirkin     return bus->route_intx_to_irq(bus->irq_opaque, pin);
1240315a1350SMichael S. Tsirkin }
1241315a1350SMichael S. Tsirkin 
1242315a1350SMichael S. Tsirkin bool pci_intx_route_changed(PCIINTxRoute *old, PCIINTxRoute *new)
1243315a1350SMichael S. Tsirkin {
1244315a1350SMichael S. Tsirkin     return old->mode != new->mode || old->irq != new->irq;
1245315a1350SMichael S. Tsirkin }
1246315a1350SMichael S. Tsirkin 
1247315a1350SMichael S. Tsirkin void pci_bus_fire_intx_routing_notifier(PCIBus *bus)
1248315a1350SMichael S. Tsirkin {
1249315a1350SMichael S. Tsirkin     PCIDevice *dev;
1250315a1350SMichael S. Tsirkin     PCIBus *sec;
1251315a1350SMichael S. Tsirkin     int i;
1252315a1350SMichael S. Tsirkin 
1253315a1350SMichael S. Tsirkin     for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
1254315a1350SMichael S. Tsirkin         dev = bus->devices[i];
1255315a1350SMichael S. Tsirkin         if (dev && dev->intx_routing_notifier) {
1256315a1350SMichael S. Tsirkin             dev->intx_routing_notifier(dev);
1257315a1350SMichael S. Tsirkin         }
1258e5368f0dSAlex Williamson     }
1259e5368f0dSAlex Williamson 
1260315a1350SMichael S. Tsirkin     QLIST_FOREACH(sec, &bus->child, sibling) {
1261315a1350SMichael S. Tsirkin         pci_bus_fire_intx_routing_notifier(sec);
1262315a1350SMichael S. Tsirkin     }
1263315a1350SMichael S. Tsirkin }
1264315a1350SMichael S. Tsirkin 
1265315a1350SMichael S. Tsirkin void pci_device_set_intx_routing_notifier(PCIDevice *dev,
1266315a1350SMichael S. Tsirkin                                           PCIINTxRoutingNotifier notifier)
1267315a1350SMichael S. Tsirkin {
1268315a1350SMichael S. Tsirkin     dev->intx_routing_notifier = notifier;
1269315a1350SMichael S. Tsirkin }
1270315a1350SMichael S. Tsirkin 
1271315a1350SMichael S. Tsirkin /*
1272315a1350SMichael S. Tsirkin  * PCI-to-PCI bridge specification
1273315a1350SMichael S. Tsirkin  * 9.1: Interrupt routing. Table 9-1
1274315a1350SMichael S. Tsirkin  *
1275315a1350SMichael S. Tsirkin  * the PCI Express Base Specification, Revision 2.1
1276315a1350SMichael S. Tsirkin  * 2.2.8.1: INTx interrutp signaling - Rules
1277315a1350SMichael S. Tsirkin  *          the Implementation Note
1278315a1350SMichael S. Tsirkin  *          Table 2-20
1279315a1350SMichael S. Tsirkin  */
1280315a1350SMichael S. Tsirkin /*
1281315a1350SMichael S. Tsirkin  * 0 <= pin <= 3 0 = INTA, 1 = INTB, 2 = INTC, 3 = INTD
1282315a1350SMichael S. Tsirkin  * 0-origin unlike PCI interrupt pin register.
1283315a1350SMichael S. Tsirkin  */
1284315a1350SMichael S. Tsirkin int pci_swizzle_map_irq_fn(PCIDevice *pci_dev, int pin)
1285315a1350SMichael S. Tsirkin {
1286315a1350SMichael S. Tsirkin     return (pin + PCI_SLOT(pci_dev->devfn)) % PCI_NUM_PINS;
1287315a1350SMichael S. Tsirkin }
1288315a1350SMichael S. Tsirkin 
1289315a1350SMichael S. Tsirkin /***********************************************************/
1290315a1350SMichael S. Tsirkin /* monitor info on PCI */
1291315a1350SMichael S. Tsirkin 
1292315a1350SMichael S. Tsirkin typedef struct {
1293315a1350SMichael S. Tsirkin     uint16_t class;
1294315a1350SMichael S. Tsirkin     const char *desc;
1295315a1350SMichael S. Tsirkin     const char *fw_name;
1296315a1350SMichael S. Tsirkin     uint16_t fw_ign_bits;
1297315a1350SMichael S. Tsirkin } pci_class_desc;
1298315a1350SMichael S. Tsirkin 
1299315a1350SMichael S. Tsirkin static const pci_class_desc pci_class_descriptions[] =
1300315a1350SMichael S. Tsirkin {
1301315a1350SMichael S. Tsirkin     { 0x0001, "VGA controller", "display"},
1302315a1350SMichael S. Tsirkin     { 0x0100, "SCSI controller", "scsi"},
1303315a1350SMichael S. Tsirkin     { 0x0101, "IDE controller", "ide"},
1304315a1350SMichael S. Tsirkin     { 0x0102, "Floppy controller", "fdc"},
1305315a1350SMichael S. Tsirkin     { 0x0103, "IPI controller", "ipi"},
1306315a1350SMichael S. Tsirkin     { 0x0104, "RAID controller", "raid"},
1307315a1350SMichael S. Tsirkin     { 0x0106, "SATA controller"},
1308315a1350SMichael S. Tsirkin     { 0x0107, "SAS controller"},
1309315a1350SMichael S. Tsirkin     { 0x0180, "Storage controller"},
1310315a1350SMichael S. Tsirkin     { 0x0200, "Ethernet controller", "ethernet"},
1311315a1350SMichael S. Tsirkin     { 0x0201, "Token Ring controller", "token-ring"},
1312315a1350SMichael S. Tsirkin     { 0x0202, "FDDI controller", "fddi"},
1313315a1350SMichael S. Tsirkin     { 0x0203, "ATM controller", "atm"},
1314315a1350SMichael S. Tsirkin     { 0x0280, "Network controller"},
1315315a1350SMichael S. Tsirkin     { 0x0300, "VGA controller", "display", 0x00ff},
1316315a1350SMichael S. Tsirkin     { 0x0301, "XGA controller"},
1317315a1350SMichael S. Tsirkin     { 0x0302, "3D controller"},
1318315a1350SMichael S. Tsirkin     { 0x0380, "Display controller"},
1319315a1350SMichael S. Tsirkin     { 0x0400, "Video controller", "video"},
1320315a1350SMichael S. Tsirkin     { 0x0401, "Audio controller", "sound"},
1321315a1350SMichael S. Tsirkin     { 0x0402, "Phone"},
1322315a1350SMichael S. Tsirkin     { 0x0403, "Audio controller", "sound"},
1323315a1350SMichael S. Tsirkin     { 0x0480, "Multimedia controller"},
1324315a1350SMichael S. Tsirkin     { 0x0500, "RAM controller", "memory"},
1325315a1350SMichael S. Tsirkin     { 0x0501, "Flash controller", "flash"},
1326315a1350SMichael S. Tsirkin     { 0x0580, "Memory controller"},
1327315a1350SMichael S. Tsirkin     { 0x0600, "Host bridge", "host"},
1328315a1350SMichael S. Tsirkin     { 0x0601, "ISA bridge", "isa"},
1329315a1350SMichael S. Tsirkin     { 0x0602, "EISA bridge", "eisa"},
1330315a1350SMichael S. Tsirkin     { 0x0603, "MC bridge", "mca"},
13314c41425dSGerd Hoffmann     { 0x0604, "PCI bridge", "pci-bridge"},
1332315a1350SMichael S. Tsirkin     { 0x0605, "PCMCIA bridge", "pcmcia"},
1333315a1350SMichael S. Tsirkin     { 0x0606, "NUBUS bridge", "nubus"},
1334315a1350SMichael S. Tsirkin     { 0x0607, "CARDBUS bridge", "cardbus"},
1335315a1350SMichael S. Tsirkin     { 0x0608, "RACEWAY bridge"},
1336315a1350SMichael S. Tsirkin     { 0x0680, "Bridge"},
1337315a1350SMichael S. Tsirkin     { 0x0700, "Serial port", "serial"},
1338315a1350SMichael S. Tsirkin     { 0x0701, "Parallel port", "parallel"},
1339315a1350SMichael S. Tsirkin     { 0x0800, "Interrupt controller", "interrupt-controller"},
1340315a1350SMichael S. Tsirkin     { 0x0801, "DMA controller", "dma-controller"},
1341315a1350SMichael S. Tsirkin     { 0x0802, "Timer", "timer"},
1342315a1350SMichael S. Tsirkin     { 0x0803, "RTC", "rtc"},
1343315a1350SMichael S. Tsirkin     { 0x0900, "Keyboard", "keyboard"},
1344315a1350SMichael S. Tsirkin     { 0x0901, "Pen", "pen"},
1345315a1350SMichael S. Tsirkin     { 0x0902, "Mouse", "mouse"},
1346315a1350SMichael S. Tsirkin     { 0x0A00, "Dock station", "dock", 0x00ff},
1347315a1350SMichael S. Tsirkin     { 0x0B00, "i386 cpu", "cpu", 0x00ff},
1348315a1350SMichael S. Tsirkin     { 0x0c00, "Fireware contorller", "fireware"},
1349315a1350SMichael S. Tsirkin     { 0x0c01, "Access bus controller", "access-bus"},
1350315a1350SMichael S. Tsirkin     { 0x0c02, "SSA controller", "ssa"},
1351315a1350SMichael S. Tsirkin     { 0x0c03, "USB controller", "usb"},
1352315a1350SMichael S. Tsirkin     { 0x0c04, "Fibre channel controller", "fibre-channel"},
1353315a1350SMichael S. Tsirkin     { 0x0c05, "SMBus"},
1354315a1350SMichael S. Tsirkin     { 0, NULL}
1355315a1350SMichael S. Tsirkin };
1356315a1350SMichael S. Tsirkin 
1357315a1350SMichael S. Tsirkin static void pci_for_each_device_under_bus(PCIBus *bus,
1358315a1350SMichael S. Tsirkin                                           void (*fn)(PCIBus *b, PCIDevice *d,
1359315a1350SMichael S. Tsirkin                                                      void *opaque),
1360315a1350SMichael S. Tsirkin                                           void *opaque)
1361315a1350SMichael S. Tsirkin {
1362315a1350SMichael S. Tsirkin     PCIDevice *d;
1363315a1350SMichael S. Tsirkin     int devfn;
1364315a1350SMichael S. Tsirkin 
1365315a1350SMichael S. Tsirkin     for(devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) {
1366315a1350SMichael S. Tsirkin         d = bus->devices[devfn];
1367315a1350SMichael S. Tsirkin         if (d) {
1368315a1350SMichael S. Tsirkin             fn(bus, d, opaque);
1369315a1350SMichael S. Tsirkin         }
1370315a1350SMichael S. Tsirkin     }
1371315a1350SMichael S. Tsirkin }
1372315a1350SMichael S. Tsirkin 
1373315a1350SMichael S. Tsirkin void pci_for_each_device(PCIBus *bus, int bus_num,
1374315a1350SMichael S. Tsirkin                          void (*fn)(PCIBus *b, PCIDevice *d, void *opaque),
1375315a1350SMichael S. Tsirkin                          void *opaque)
1376315a1350SMichael S. Tsirkin {
1377315a1350SMichael S. Tsirkin     bus = pci_find_bus_nr(bus, bus_num);
1378315a1350SMichael S. Tsirkin 
1379315a1350SMichael S. Tsirkin     if (bus) {
1380315a1350SMichael S. Tsirkin         pci_for_each_device_under_bus(bus, fn, opaque);
1381315a1350SMichael S. Tsirkin     }
1382315a1350SMichael S. Tsirkin }
1383315a1350SMichael S. Tsirkin 
1384315a1350SMichael S. Tsirkin static const pci_class_desc *get_class_desc(int class)
1385315a1350SMichael S. Tsirkin {
1386315a1350SMichael S. Tsirkin     const pci_class_desc *desc;
1387315a1350SMichael S. Tsirkin 
1388315a1350SMichael S. Tsirkin     desc = pci_class_descriptions;
1389315a1350SMichael S. Tsirkin     while (desc->desc && class != desc->class) {
1390315a1350SMichael S. Tsirkin         desc++;
1391315a1350SMichael S. Tsirkin     }
1392315a1350SMichael S. Tsirkin 
1393315a1350SMichael S. Tsirkin     return desc;
1394315a1350SMichael S. Tsirkin }
1395315a1350SMichael S. Tsirkin 
1396315a1350SMichael S. Tsirkin static PciDeviceInfoList *qmp_query_pci_devices(PCIBus *bus, int bus_num);
1397315a1350SMichael S. Tsirkin 
1398315a1350SMichael S. Tsirkin static PciMemoryRegionList *qmp_query_pci_regions(const PCIDevice *dev)
1399315a1350SMichael S. Tsirkin {
1400315a1350SMichael S. Tsirkin     PciMemoryRegionList *head = NULL, *cur_item = NULL;
1401315a1350SMichael S. Tsirkin     int i;
1402315a1350SMichael S. Tsirkin 
1403315a1350SMichael S. Tsirkin     for (i = 0; i < PCI_NUM_REGIONS; i++) {
1404315a1350SMichael S. Tsirkin         const PCIIORegion *r = &dev->io_regions[i];
1405315a1350SMichael S. Tsirkin         PciMemoryRegionList *region;
1406315a1350SMichael S. Tsirkin 
1407315a1350SMichael S. Tsirkin         if (!r->size) {
1408315a1350SMichael S. Tsirkin             continue;
1409315a1350SMichael S. Tsirkin         }
1410315a1350SMichael S. Tsirkin 
1411315a1350SMichael S. Tsirkin         region = g_malloc0(sizeof(*region));
1412315a1350SMichael S. Tsirkin         region->value = g_malloc0(sizeof(*region->value));
1413315a1350SMichael S. Tsirkin 
1414315a1350SMichael S. Tsirkin         if (r->type & PCI_BASE_ADDRESS_SPACE_IO) {
1415315a1350SMichael S. Tsirkin             region->value->type = g_strdup("io");
1416315a1350SMichael S. Tsirkin         } else {
1417315a1350SMichael S. Tsirkin             region->value->type = g_strdup("memory");
1418315a1350SMichael S. Tsirkin             region->value->has_prefetch = true;
1419315a1350SMichael S. Tsirkin             region->value->prefetch = !!(r->type & PCI_BASE_ADDRESS_MEM_PREFETCH);
1420315a1350SMichael S. Tsirkin             region->value->has_mem_type_64 = true;
1421315a1350SMichael S. Tsirkin             region->value->mem_type_64 = !!(r->type & PCI_BASE_ADDRESS_MEM_TYPE_64);
1422315a1350SMichael S. Tsirkin         }
1423315a1350SMichael S. Tsirkin 
1424315a1350SMichael S. Tsirkin         region->value->bar = i;
1425315a1350SMichael S. Tsirkin         region->value->address = r->addr;
1426315a1350SMichael S. Tsirkin         region->value->size = r->size;
1427315a1350SMichael S. Tsirkin 
1428315a1350SMichael S. Tsirkin         /* XXX: waiting for the qapi to support GSList */
1429315a1350SMichael S. Tsirkin         if (!cur_item) {
1430315a1350SMichael S. Tsirkin             head = cur_item = region;
1431315a1350SMichael S. Tsirkin         } else {
1432315a1350SMichael S. Tsirkin             cur_item->next = region;
1433315a1350SMichael S. Tsirkin             cur_item = region;
1434315a1350SMichael S. Tsirkin         }
1435315a1350SMichael S. Tsirkin     }
1436315a1350SMichael S. Tsirkin 
1437315a1350SMichael S. Tsirkin     return head;
1438315a1350SMichael S. Tsirkin }
1439315a1350SMichael S. Tsirkin 
1440315a1350SMichael S. Tsirkin static PciBridgeInfo *qmp_query_pci_bridge(PCIDevice *dev, PCIBus *bus,
1441315a1350SMichael S. Tsirkin                                            int bus_num)
1442315a1350SMichael S. Tsirkin {
1443315a1350SMichael S. Tsirkin     PciBridgeInfo *info;
1444315a1350SMichael S. Tsirkin 
1445315a1350SMichael S. Tsirkin     info = g_malloc0(sizeof(*info));
1446315a1350SMichael S. Tsirkin 
1447315a1350SMichael S. Tsirkin     info->bus.number = dev->config[PCI_PRIMARY_BUS];
1448315a1350SMichael S. Tsirkin     info->bus.secondary = dev->config[PCI_SECONDARY_BUS];
1449315a1350SMichael S. Tsirkin     info->bus.subordinate = dev->config[PCI_SUBORDINATE_BUS];
1450315a1350SMichael S. Tsirkin 
1451315a1350SMichael S. Tsirkin     info->bus.io_range = g_malloc0(sizeof(*info->bus.io_range));
1452315a1350SMichael S. Tsirkin     info->bus.io_range->base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_IO);
1453315a1350SMichael S. Tsirkin     info->bus.io_range->limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_IO);
1454315a1350SMichael S. Tsirkin 
1455315a1350SMichael S. Tsirkin     info->bus.memory_range = g_malloc0(sizeof(*info->bus.memory_range));
1456315a1350SMichael S. Tsirkin     info->bus.memory_range->base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_MEMORY);
1457315a1350SMichael S. Tsirkin     info->bus.memory_range->limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_MEMORY);
1458315a1350SMichael S. Tsirkin 
1459315a1350SMichael S. Tsirkin     info->bus.prefetchable_range = g_malloc0(sizeof(*info->bus.prefetchable_range));
1460315a1350SMichael S. Tsirkin     info->bus.prefetchable_range->base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
1461315a1350SMichael S. Tsirkin     info->bus.prefetchable_range->limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
1462315a1350SMichael S. Tsirkin 
1463315a1350SMichael S. Tsirkin     if (dev->config[PCI_SECONDARY_BUS] != 0) {
1464315a1350SMichael S. Tsirkin         PCIBus *child_bus = pci_find_bus_nr(bus, dev->config[PCI_SECONDARY_BUS]);
1465315a1350SMichael S. Tsirkin         if (child_bus) {
1466315a1350SMichael S. Tsirkin             info->has_devices = true;
1467315a1350SMichael S. Tsirkin             info->devices = qmp_query_pci_devices(child_bus, dev->config[PCI_SECONDARY_BUS]);
1468315a1350SMichael S. Tsirkin         }
1469315a1350SMichael S. Tsirkin     }
1470315a1350SMichael S. Tsirkin 
1471315a1350SMichael S. Tsirkin     return info;
1472315a1350SMichael S. Tsirkin }
1473315a1350SMichael S. Tsirkin 
1474315a1350SMichael S. Tsirkin static PciDeviceInfo *qmp_query_pci_device(PCIDevice *dev, PCIBus *bus,
1475315a1350SMichael S. Tsirkin                                            int bus_num)
1476315a1350SMichael S. Tsirkin {
1477315a1350SMichael S. Tsirkin     const pci_class_desc *desc;
1478315a1350SMichael S. Tsirkin     PciDeviceInfo *info;
1479315a1350SMichael S. Tsirkin     uint8_t type;
1480315a1350SMichael S. Tsirkin     int class;
1481315a1350SMichael S. Tsirkin 
1482315a1350SMichael S. Tsirkin     info = g_malloc0(sizeof(*info));
1483315a1350SMichael S. Tsirkin     info->bus = bus_num;
1484315a1350SMichael S. Tsirkin     info->slot = PCI_SLOT(dev->devfn);
1485315a1350SMichael S. Tsirkin     info->function = PCI_FUNC(dev->devfn);
1486315a1350SMichael S. Tsirkin 
1487315a1350SMichael S. Tsirkin     class = pci_get_word(dev->config + PCI_CLASS_DEVICE);
14886f88009eSTomoki Sekiyama     info->class_info.q_class = class;
1489315a1350SMichael S. Tsirkin     desc = get_class_desc(class);
1490315a1350SMichael S. Tsirkin     if (desc->desc) {
1491315a1350SMichael S. Tsirkin         info->class_info.has_desc = true;
1492315a1350SMichael S. Tsirkin         info->class_info.desc = g_strdup(desc->desc);
1493315a1350SMichael S. Tsirkin     }
1494315a1350SMichael S. Tsirkin 
1495315a1350SMichael S. Tsirkin     info->id.vendor = pci_get_word(dev->config + PCI_VENDOR_ID);
1496315a1350SMichael S. Tsirkin     info->id.device = pci_get_word(dev->config + PCI_DEVICE_ID);
1497315a1350SMichael S. Tsirkin     info->regions = qmp_query_pci_regions(dev);
1498315a1350SMichael S. Tsirkin     info->qdev_id = g_strdup(dev->qdev.id ? dev->qdev.id : "");
1499315a1350SMichael S. Tsirkin 
1500315a1350SMichael S. Tsirkin     if (dev->config[PCI_INTERRUPT_PIN] != 0) {
1501315a1350SMichael S. Tsirkin         info->has_irq = true;
1502315a1350SMichael S. Tsirkin         info->irq = dev->config[PCI_INTERRUPT_LINE];
1503315a1350SMichael S. Tsirkin     }
1504315a1350SMichael S. Tsirkin 
1505315a1350SMichael S. Tsirkin     type = dev->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION;
1506315a1350SMichael S. Tsirkin     if (type == PCI_HEADER_TYPE_BRIDGE) {
1507315a1350SMichael S. Tsirkin         info->has_pci_bridge = true;
1508315a1350SMichael S. Tsirkin         info->pci_bridge = qmp_query_pci_bridge(dev, bus, bus_num);
1509315a1350SMichael S. Tsirkin     }
1510315a1350SMichael S. Tsirkin 
1511315a1350SMichael S. Tsirkin     return info;
1512315a1350SMichael S. Tsirkin }
1513315a1350SMichael S. Tsirkin 
1514315a1350SMichael S. Tsirkin static PciDeviceInfoList *qmp_query_pci_devices(PCIBus *bus, int bus_num)
1515315a1350SMichael S. Tsirkin {
1516315a1350SMichael S. Tsirkin     PciDeviceInfoList *info, *head = NULL, *cur_item = NULL;
1517315a1350SMichael S. Tsirkin     PCIDevice *dev;
1518315a1350SMichael S. Tsirkin     int devfn;
1519315a1350SMichael S. Tsirkin 
1520315a1350SMichael S. Tsirkin     for (devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) {
1521315a1350SMichael S. Tsirkin         dev = bus->devices[devfn];
1522315a1350SMichael S. Tsirkin         if (dev) {
1523315a1350SMichael S. Tsirkin             info = g_malloc0(sizeof(*info));
1524315a1350SMichael S. Tsirkin             info->value = qmp_query_pci_device(dev, bus, bus_num);
1525315a1350SMichael S. Tsirkin 
1526315a1350SMichael S. Tsirkin             /* XXX: waiting for the qapi to support GSList */
1527315a1350SMichael S. Tsirkin             if (!cur_item) {
1528315a1350SMichael S. Tsirkin                 head = cur_item = info;
1529315a1350SMichael S. Tsirkin             } else {
1530315a1350SMichael S. Tsirkin                 cur_item->next = info;
1531315a1350SMichael S. Tsirkin                 cur_item = info;
1532315a1350SMichael S. Tsirkin             }
1533315a1350SMichael S. Tsirkin         }
1534315a1350SMichael S. Tsirkin     }
1535315a1350SMichael S. Tsirkin 
1536315a1350SMichael S. Tsirkin     return head;
1537315a1350SMichael S. Tsirkin }
1538315a1350SMichael S. Tsirkin 
1539315a1350SMichael S. Tsirkin static PciInfo *qmp_query_pci_bus(PCIBus *bus, int bus_num)
1540315a1350SMichael S. Tsirkin {
1541315a1350SMichael S. Tsirkin     PciInfo *info = NULL;
1542315a1350SMichael S. Tsirkin 
1543315a1350SMichael S. Tsirkin     bus = pci_find_bus_nr(bus, bus_num);
1544315a1350SMichael S. Tsirkin     if (bus) {
1545315a1350SMichael S. Tsirkin         info = g_malloc0(sizeof(*info));
1546315a1350SMichael S. Tsirkin         info->bus = bus_num;
1547315a1350SMichael S. Tsirkin         info->devices = qmp_query_pci_devices(bus, bus_num);
1548315a1350SMichael S. Tsirkin     }
1549315a1350SMichael S. Tsirkin 
1550315a1350SMichael S. Tsirkin     return info;
1551315a1350SMichael S. Tsirkin }
1552315a1350SMichael S. Tsirkin 
1553315a1350SMichael S. Tsirkin PciInfoList *qmp_query_pci(Error **errp)
1554315a1350SMichael S. Tsirkin {
1555315a1350SMichael S. Tsirkin     PciInfoList *info, *head = NULL, *cur_item = NULL;
15567588e2b0SDavid Gibson     PCIHostState *host_bridge;
1557315a1350SMichael S. Tsirkin 
15587588e2b0SDavid Gibson     QLIST_FOREACH(host_bridge, &pci_host_bridges, next) {
1559315a1350SMichael S. Tsirkin         info = g_malloc0(sizeof(*info));
15607588e2b0SDavid Gibson         info->value = qmp_query_pci_bus(host_bridge->bus, 0);
1561315a1350SMichael S. Tsirkin 
1562315a1350SMichael S. Tsirkin         /* XXX: waiting for the qapi to support GSList */
1563315a1350SMichael S. Tsirkin         if (!cur_item) {
1564315a1350SMichael S. Tsirkin             head = cur_item = info;
1565315a1350SMichael S. Tsirkin         } else {
1566315a1350SMichael S. Tsirkin             cur_item->next = info;
1567315a1350SMichael S. Tsirkin             cur_item = info;
1568315a1350SMichael S. Tsirkin         }
1569315a1350SMichael S. Tsirkin     }
1570315a1350SMichael S. Tsirkin 
1571315a1350SMichael S. Tsirkin     return head;
1572315a1350SMichael S. Tsirkin }
1573315a1350SMichael S. Tsirkin 
1574315a1350SMichael S. Tsirkin static const char * const pci_nic_models[] = {
1575315a1350SMichael S. Tsirkin     "ne2k_pci",
1576315a1350SMichael S. Tsirkin     "i82551",
1577315a1350SMichael S. Tsirkin     "i82557b",
1578315a1350SMichael S. Tsirkin     "i82559er",
1579315a1350SMichael S. Tsirkin     "rtl8139",
1580315a1350SMichael S. Tsirkin     "e1000",
1581315a1350SMichael S. Tsirkin     "pcnet",
1582315a1350SMichael S. Tsirkin     "virtio",
1583315a1350SMichael S. Tsirkin     NULL
1584315a1350SMichael S. Tsirkin };
1585315a1350SMichael S. Tsirkin 
1586315a1350SMichael S. Tsirkin static const char * const pci_nic_names[] = {
1587315a1350SMichael S. Tsirkin     "ne2k_pci",
1588315a1350SMichael S. Tsirkin     "i82551",
1589315a1350SMichael S. Tsirkin     "i82557b",
1590315a1350SMichael S. Tsirkin     "i82559er",
1591315a1350SMichael S. Tsirkin     "rtl8139",
1592315a1350SMichael S. Tsirkin     "e1000",
1593315a1350SMichael S. Tsirkin     "pcnet",
1594315a1350SMichael S. Tsirkin     "virtio-net-pci",
1595315a1350SMichael S. Tsirkin     NULL
1596315a1350SMichael S. Tsirkin };
1597315a1350SMichael S. Tsirkin 
1598315a1350SMichael S. Tsirkin /* Initialize a PCI NIC.  */
1599315a1350SMichael S. Tsirkin /* FIXME callers should check for failure, but don't */
160029b358f9SDavid Gibson PCIDevice *pci_nic_init(NICInfo *nd, PCIBus *rootbus,
160129b358f9SDavid Gibson                         const char *default_model,
1602315a1350SMichael S. Tsirkin                         const char *default_devaddr)
1603315a1350SMichael S. Tsirkin {
1604315a1350SMichael S. Tsirkin     const char *devaddr = nd->devaddr ? nd->devaddr : default_devaddr;
1605315a1350SMichael S. Tsirkin     PCIBus *bus;
1606315a1350SMichael S. Tsirkin     int devfn;
1607315a1350SMichael S. Tsirkin     PCIDevice *pci_dev;
1608315a1350SMichael S. Tsirkin     DeviceState *dev;
1609315a1350SMichael S. Tsirkin     int i;
1610315a1350SMichael S. Tsirkin 
1611315a1350SMichael S. Tsirkin     i = qemu_find_nic_model(nd, pci_nic_models, default_model);
1612315a1350SMichael S. Tsirkin     if (i < 0)
1613315a1350SMichael S. Tsirkin         return NULL;
1614315a1350SMichael S. Tsirkin 
161529b358f9SDavid Gibson     bus = pci_get_bus_devfn(&devfn, rootbus, devaddr);
1616315a1350SMichael S. Tsirkin     if (!bus) {
1617315a1350SMichael S. Tsirkin         error_report("Invalid PCI device address %s for device %s",
1618315a1350SMichael S. Tsirkin                      devaddr, pci_nic_names[i]);
1619315a1350SMichael S. Tsirkin         return NULL;
1620315a1350SMichael S. Tsirkin     }
1621315a1350SMichael S. Tsirkin 
1622315a1350SMichael S. Tsirkin     pci_dev = pci_create(bus, devfn, pci_nic_names[i]);
1623315a1350SMichael S. Tsirkin     dev = &pci_dev->qdev;
1624315a1350SMichael S. Tsirkin     qdev_set_nic_properties(dev, nd);
1625315a1350SMichael S. Tsirkin     if (qdev_init(dev) < 0)
1626315a1350SMichael S. Tsirkin         return NULL;
1627315a1350SMichael S. Tsirkin     return pci_dev;
1628315a1350SMichael S. Tsirkin }
1629315a1350SMichael S. Tsirkin 
163029b358f9SDavid Gibson PCIDevice *pci_nic_init_nofail(NICInfo *nd, PCIBus *rootbus,
163129b358f9SDavid Gibson                                const char *default_model,
1632315a1350SMichael S. Tsirkin                                const char *default_devaddr)
1633315a1350SMichael S. Tsirkin {
1634315a1350SMichael S. Tsirkin     PCIDevice *res;
1635315a1350SMichael S. Tsirkin 
1636315a1350SMichael S. Tsirkin     if (qemu_show_nic_models(nd->model, pci_nic_models))
1637315a1350SMichael S. Tsirkin         exit(0);
1638315a1350SMichael S. Tsirkin 
163929b358f9SDavid Gibson     res = pci_nic_init(nd, rootbus, default_model, default_devaddr);
1640315a1350SMichael S. Tsirkin     if (!res)
1641315a1350SMichael S. Tsirkin         exit(1);
1642315a1350SMichael S. Tsirkin     return res;
1643315a1350SMichael S. Tsirkin }
1644315a1350SMichael S. Tsirkin 
1645315a1350SMichael S. Tsirkin PCIDevice *pci_vga_init(PCIBus *bus)
1646315a1350SMichael S. Tsirkin {
1647315a1350SMichael S. Tsirkin     switch (vga_interface_type) {
1648315a1350SMichael S. Tsirkin     case VGA_CIRRUS:
1649315a1350SMichael S. Tsirkin         return pci_create_simple(bus, -1, "cirrus-vga");
1650315a1350SMichael S. Tsirkin     case VGA_QXL:
1651315a1350SMichael S. Tsirkin         return pci_create_simple(bus, -1, "qxl-vga");
1652315a1350SMichael S. Tsirkin     case VGA_STD:
1653315a1350SMichael S. Tsirkin         return pci_create_simple(bus, -1, "VGA");
1654315a1350SMichael S. Tsirkin     case VGA_VMWARE:
1655315a1350SMichael S. Tsirkin         return pci_create_simple(bus, -1, "vmware-svga");
1656315a1350SMichael S. Tsirkin     case VGA_NONE:
1657315a1350SMichael S. Tsirkin     default: /* Other non-PCI types. Checking for unsupported types is already
1658315a1350SMichael S. Tsirkin                 done in vl.c. */
1659315a1350SMichael S. Tsirkin         return NULL;
1660315a1350SMichael S. Tsirkin     }
1661315a1350SMichael S. Tsirkin }
1662315a1350SMichael S. Tsirkin 
1663315a1350SMichael S. Tsirkin /* Whether a given bus number is in range of the secondary
1664315a1350SMichael S. Tsirkin  * bus of the given bridge device. */
1665315a1350SMichael S. Tsirkin static bool pci_secondary_bus_in_range(PCIDevice *dev, int bus_num)
1666315a1350SMichael S. Tsirkin {
1667315a1350SMichael S. Tsirkin     return !(pci_get_word(dev->config + PCI_BRIDGE_CONTROL) &
1668315a1350SMichael S. Tsirkin              PCI_BRIDGE_CTL_BUS_RESET) /* Don't walk the bus if it's reset. */ &&
1669315a1350SMichael S. Tsirkin         dev->config[PCI_SECONDARY_BUS] < bus_num &&
1670315a1350SMichael S. Tsirkin         bus_num <= dev->config[PCI_SUBORDINATE_BUS];
1671315a1350SMichael S. Tsirkin }
1672315a1350SMichael S. Tsirkin 
1673315a1350SMichael S. Tsirkin static PCIBus *pci_find_bus_nr(PCIBus *bus, int bus_num)
1674315a1350SMichael S. Tsirkin {
1675315a1350SMichael S. Tsirkin     PCIBus *sec;
1676315a1350SMichael S. Tsirkin 
1677315a1350SMichael S. Tsirkin     if (!bus) {
1678315a1350SMichael S. Tsirkin         return NULL;
1679315a1350SMichael S. Tsirkin     }
1680315a1350SMichael S. Tsirkin 
1681315a1350SMichael S. Tsirkin     if (pci_bus_num(bus) == bus_num) {
1682315a1350SMichael S. Tsirkin         return bus;
1683315a1350SMichael S. Tsirkin     }
1684315a1350SMichael S. Tsirkin 
1685315a1350SMichael S. Tsirkin     /* Consider all bus numbers in range for the host pci bridge. */
16860889464aSAlex Williamson     if (!pci_bus_is_root(bus) &&
1687315a1350SMichael S. Tsirkin         !pci_secondary_bus_in_range(bus->parent_dev, bus_num)) {
1688315a1350SMichael S. Tsirkin         return NULL;
1689315a1350SMichael S. Tsirkin     }
1690315a1350SMichael S. Tsirkin 
1691315a1350SMichael S. Tsirkin     /* try child bus */
1692315a1350SMichael S. Tsirkin     for (; bus; bus = sec) {
1693315a1350SMichael S. Tsirkin         QLIST_FOREACH(sec, &bus->child, sibling) {
16940889464aSAlex Williamson             assert(!pci_bus_is_root(sec));
1695315a1350SMichael S. Tsirkin             if (sec->parent_dev->config[PCI_SECONDARY_BUS] == bus_num) {
1696315a1350SMichael S. Tsirkin                 return sec;
1697315a1350SMichael S. Tsirkin             }
1698315a1350SMichael S. Tsirkin             if (pci_secondary_bus_in_range(sec->parent_dev, bus_num)) {
1699315a1350SMichael S. Tsirkin                 break;
1700315a1350SMichael S. Tsirkin             }
1701315a1350SMichael S. Tsirkin         }
1702315a1350SMichael S. Tsirkin     }
1703315a1350SMichael S. Tsirkin 
1704315a1350SMichael S. Tsirkin     return NULL;
1705315a1350SMichael S. Tsirkin }
1706315a1350SMichael S. Tsirkin 
1707eb0acfddSMichael S. Tsirkin void pci_for_each_bus_depth_first(PCIBus *bus,
1708eb0acfddSMichael S. Tsirkin                                   void *(*begin)(PCIBus *bus, void *parent_state),
1709eb0acfddSMichael S. Tsirkin                                   void (*end)(PCIBus *bus, void *state),
1710eb0acfddSMichael S. Tsirkin                                   void *parent_state)
1711eb0acfddSMichael S. Tsirkin {
1712eb0acfddSMichael S. Tsirkin     PCIBus *sec;
1713eb0acfddSMichael S. Tsirkin     void *state;
1714eb0acfddSMichael S. Tsirkin 
1715eb0acfddSMichael S. Tsirkin     if (!bus) {
1716eb0acfddSMichael S. Tsirkin         return;
1717eb0acfddSMichael S. Tsirkin     }
1718eb0acfddSMichael S. Tsirkin 
1719eb0acfddSMichael S. Tsirkin     if (begin) {
1720eb0acfddSMichael S. Tsirkin         state = begin(bus, parent_state);
1721eb0acfddSMichael S. Tsirkin     } else {
1722eb0acfddSMichael S. Tsirkin         state = parent_state;
1723eb0acfddSMichael S. Tsirkin     }
1724eb0acfddSMichael S. Tsirkin 
1725eb0acfddSMichael S. Tsirkin     QLIST_FOREACH(sec, &bus->child, sibling) {
1726eb0acfddSMichael S. Tsirkin         pci_for_each_bus_depth_first(sec, begin, end, state);
1727eb0acfddSMichael S. Tsirkin     }
1728eb0acfddSMichael S. Tsirkin 
1729eb0acfddSMichael S. Tsirkin     if (end) {
1730eb0acfddSMichael S. Tsirkin         end(bus, state);
1731eb0acfddSMichael S. Tsirkin     }
1732eb0acfddSMichael S. Tsirkin }
1733eb0acfddSMichael S. Tsirkin 
1734eb0acfddSMichael S. Tsirkin 
1735315a1350SMichael S. Tsirkin PCIDevice *pci_find_device(PCIBus *bus, int bus_num, uint8_t devfn)
1736315a1350SMichael S. Tsirkin {
1737315a1350SMichael S. Tsirkin     bus = pci_find_bus_nr(bus, bus_num);
1738315a1350SMichael S. Tsirkin 
1739315a1350SMichael S. Tsirkin     if (!bus)
1740315a1350SMichael S. Tsirkin         return NULL;
1741315a1350SMichael S. Tsirkin 
1742315a1350SMichael S. Tsirkin     return bus->devices[devfn];
1743315a1350SMichael S. Tsirkin }
1744315a1350SMichael S. Tsirkin 
1745315a1350SMichael S. Tsirkin static int pci_qdev_init(DeviceState *qdev)
1746315a1350SMichael S. Tsirkin {
1747315a1350SMichael S. Tsirkin     PCIDevice *pci_dev = (PCIDevice *)qdev;
1748315a1350SMichael S. Tsirkin     PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev);
1749315a1350SMichael S. Tsirkin     PCIBus *bus;
1750315a1350SMichael S. Tsirkin     int rc;
1751315a1350SMichael S. Tsirkin     bool is_default_rom;
1752315a1350SMichael S. Tsirkin 
1753315a1350SMichael S. Tsirkin     /* initialize cap_present for pci_is_express() and pci_config_size() */
1754315a1350SMichael S. Tsirkin     if (pc->is_express) {
1755315a1350SMichael S. Tsirkin         pci_dev->cap_present |= QEMU_PCI_CAP_EXPRESS;
1756315a1350SMichael S. Tsirkin     }
1757315a1350SMichael S. Tsirkin 
1758fef7fbc9SAndreas Färber     bus = PCI_BUS(qdev_get_parent_bus(qdev));
1759315a1350SMichael S. Tsirkin     pci_dev = do_pci_register_device(pci_dev, bus,
1760315a1350SMichael S. Tsirkin                                      object_get_typename(OBJECT(qdev)),
1761315a1350SMichael S. Tsirkin                                      pci_dev->devfn);
1762315a1350SMichael S. Tsirkin     if (pci_dev == NULL)
1763315a1350SMichael S. Tsirkin         return -1;
17642897ae02SIgor Mammedov 
1765315a1350SMichael S. Tsirkin     if (pc->init) {
1766315a1350SMichael S. Tsirkin         rc = pc->init(pci_dev);
1767315a1350SMichael S. Tsirkin         if (rc != 0) {
1768315a1350SMichael S. Tsirkin             do_pci_unregister_device(pci_dev);
1769315a1350SMichael S. Tsirkin             return rc;
1770315a1350SMichael S. Tsirkin         }
1771315a1350SMichael S. Tsirkin     }
1772315a1350SMichael S. Tsirkin 
1773315a1350SMichael S. Tsirkin     /* rom loading */
1774315a1350SMichael S. Tsirkin     is_default_rom = false;
1775315a1350SMichael S. Tsirkin     if (pci_dev->romfile == NULL && pc->romfile != NULL) {
1776315a1350SMichael S. Tsirkin         pci_dev->romfile = g_strdup(pc->romfile);
1777315a1350SMichael S. Tsirkin         is_default_rom = true;
1778315a1350SMichael S. Tsirkin     }
1779*178e785fSMarcel Apfelbaum 
1780*178e785fSMarcel Apfelbaum     rc = pci_add_option_rom(pci_dev, is_default_rom);
1781*178e785fSMarcel Apfelbaum     if (rc != 0) {
1782*178e785fSMarcel Apfelbaum         pci_unregister_device(DEVICE(pci_dev));
1783*178e785fSMarcel Apfelbaum         return rc;
1784*178e785fSMarcel Apfelbaum     }
1785315a1350SMichael S. Tsirkin 
1786315a1350SMichael S. Tsirkin     return 0;
1787315a1350SMichael S. Tsirkin }
1788315a1350SMichael S. Tsirkin 
1789315a1350SMichael S. Tsirkin PCIDevice *pci_create_multifunction(PCIBus *bus, int devfn, bool multifunction,
1790315a1350SMichael S. Tsirkin                                     const char *name)
1791315a1350SMichael S. Tsirkin {
1792315a1350SMichael S. Tsirkin     DeviceState *dev;
1793315a1350SMichael S. Tsirkin 
1794315a1350SMichael S. Tsirkin     dev = qdev_create(&bus->qbus, name);
1795315a1350SMichael S. Tsirkin     qdev_prop_set_int32(dev, "addr", devfn);
1796315a1350SMichael S. Tsirkin     qdev_prop_set_bit(dev, "multifunction", multifunction);
1797315a1350SMichael S. Tsirkin     return PCI_DEVICE(dev);
1798315a1350SMichael S. Tsirkin }
1799315a1350SMichael S. Tsirkin 
1800315a1350SMichael S. Tsirkin PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn,
1801315a1350SMichael S. Tsirkin                                            bool multifunction,
1802315a1350SMichael S. Tsirkin                                            const char *name)
1803315a1350SMichael S. Tsirkin {
1804315a1350SMichael S. Tsirkin     PCIDevice *dev = pci_create_multifunction(bus, devfn, multifunction, name);
1805315a1350SMichael S. Tsirkin     qdev_init_nofail(&dev->qdev);
1806315a1350SMichael S. Tsirkin     return dev;
1807315a1350SMichael S. Tsirkin }
1808315a1350SMichael S. Tsirkin 
1809315a1350SMichael S. Tsirkin PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name)
1810315a1350SMichael S. Tsirkin {
1811315a1350SMichael S. Tsirkin     return pci_create_multifunction(bus, devfn, false, name);
1812315a1350SMichael S. Tsirkin }
1813315a1350SMichael S. Tsirkin 
1814315a1350SMichael S. Tsirkin PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name)
1815315a1350SMichael S. Tsirkin {
1816315a1350SMichael S. Tsirkin     return pci_create_simple_multifunction(bus, devfn, false, name);
1817315a1350SMichael S. Tsirkin }
1818315a1350SMichael S. Tsirkin 
1819315a1350SMichael S. Tsirkin static uint8_t pci_find_space(PCIDevice *pdev, uint8_t size)
1820315a1350SMichael S. Tsirkin {
1821315a1350SMichael S. Tsirkin     int offset = PCI_CONFIG_HEADER_SIZE;
1822315a1350SMichael S. Tsirkin     int i;
1823315a1350SMichael S. Tsirkin     for (i = PCI_CONFIG_HEADER_SIZE; i < PCI_CONFIG_SPACE_SIZE; ++i) {
1824315a1350SMichael S. Tsirkin         if (pdev->used[i])
1825315a1350SMichael S. Tsirkin             offset = i + 1;
1826315a1350SMichael S. Tsirkin         else if (i - offset + 1 == size)
1827315a1350SMichael S. Tsirkin             return offset;
1828315a1350SMichael S. Tsirkin     }
1829315a1350SMichael S. Tsirkin     return 0;
1830315a1350SMichael S. Tsirkin }
1831315a1350SMichael S. Tsirkin 
1832315a1350SMichael S. Tsirkin static uint8_t pci_find_capability_list(PCIDevice *pdev, uint8_t cap_id,
1833315a1350SMichael S. Tsirkin                                         uint8_t *prev_p)
1834315a1350SMichael S. Tsirkin {
1835315a1350SMichael S. Tsirkin     uint8_t next, prev;
1836315a1350SMichael S. Tsirkin 
1837315a1350SMichael S. Tsirkin     if (!(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST))
1838315a1350SMichael S. Tsirkin         return 0;
1839315a1350SMichael S. Tsirkin 
1840315a1350SMichael S. Tsirkin     for (prev = PCI_CAPABILITY_LIST; (next = pdev->config[prev]);
1841315a1350SMichael S. Tsirkin          prev = next + PCI_CAP_LIST_NEXT)
1842315a1350SMichael S. Tsirkin         if (pdev->config[next + PCI_CAP_LIST_ID] == cap_id)
1843315a1350SMichael S. Tsirkin             break;
1844315a1350SMichael S. Tsirkin 
1845315a1350SMichael S. Tsirkin     if (prev_p)
1846315a1350SMichael S. Tsirkin         *prev_p = prev;
1847315a1350SMichael S. Tsirkin     return next;
1848315a1350SMichael S. Tsirkin }
1849315a1350SMichael S. Tsirkin 
1850315a1350SMichael S. Tsirkin static uint8_t pci_find_capability_at_offset(PCIDevice *pdev, uint8_t offset)
1851315a1350SMichael S. Tsirkin {
1852315a1350SMichael S. Tsirkin     uint8_t next, prev, found = 0;
1853315a1350SMichael S. Tsirkin 
1854315a1350SMichael S. Tsirkin     if (!(pdev->used[offset])) {
1855315a1350SMichael S. Tsirkin         return 0;
1856315a1350SMichael S. Tsirkin     }
1857315a1350SMichael S. Tsirkin 
1858315a1350SMichael S. Tsirkin     assert(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST);
1859315a1350SMichael S. Tsirkin 
1860315a1350SMichael S. Tsirkin     for (prev = PCI_CAPABILITY_LIST; (next = pdev->config[prev]);
1861315a1350SMichael S. Tsirkin          prev = next + PCI_CAP_LIST_NEXT) {
1862315a1350SMichael S. Tsirkin         if (next <= offset && next > found) {
1863315a1350SMichael S. Tsirkin             found = next;
1864315a1350SMichael S. Tsirkin         }
1865315a1350SMichael S. Tsirkin     }
1866315a1350SMichael S. Tsirkin     return found;
1867315a1350SMichael S. Tsirkin }
1868315a1350SMichael S. Tsirkin 
1869315a1350SMichael S. Tsirkin /* Patch the PCI vendor and device ids in a PCI rom image if necessary.
1870315a1350SMichael S. Tsirkin    This is needed for an option rom which is used for more than one device. */
1871315a1350SMichael S. Tsirkin static void pci_patch_ids(PCIDevice *pdev, uint8_t *ptr, int size)
1872315a1350SMichael S. Tsirkin {
1873315a1350SMichael S. Tsirkin     uint16_t vendor_id;
1874315a1350SMichael S. Tsirkin     uint16_t device_id;
1875315a1350SMichael S. Tsirkin     uint16_t rom_vendor_id;
1876315a1350SMichael S. Tsirkin     uint16_t rom_device_id;
1877315a1350SMichael S. Tsirkin     uint16_t rom_magic;
1878315a1350SMichael S. Tsirkin     uint16_t pcir_offset;
1879315a1350SMichael S. Tsirkin     uint8_t checksum;
1880315a1350SMichael S. Tsirkin 
1881315a1350SMichael S. Tsirkin     /* Words in rom data are little endian (like in PCI configuration),
1882315a1350SMichael S. Tsirkin        so they can be read / written with pci_get_word / pci_set_word. */
1883315a1350SMichael S. Tsirkin 
1884315a1350SMichael S. Tsirkin     /* Only a valid rom will be patched. */
1885315a1350SMichael S. Tsirkin     rom_magic = pci_get_word(ptr);
1886315a1350SMichael S. Tsirkin     if (rom_magic != 0xaa55) {
1887315a1350SMichael S. Tsirkin         PCI_DPRINTF("Bad ROM magic %04x\n", rom_magic);
1888315a1350SMichael S. Tsirkin         return;
1889315a1350SMichael S. Tsirkin     }
1890315a1350SMichael S. Tsirkin     pcir_offset = pci_get_word(ptr + 0x18);
1891315a1350SMichael S. Tsirkin     if (pcir_offset + 8 >= size || memcmp(ptr + pcir_offset, "PCIR", 4)) {
1892315a1350SMichael S. Tsirkin         PCI_DPRINTF("Bad PCIR offset 0x%x or signature\n", pcir_offset);
1893315a1350SMichael S. Tsirkin         return;
1894315a1350SMichael S. Tsirkin     }
1895315a1350SMichael S. Tsirkin 
1896315a1350SMichael S. Tsirkin     vendor_id = pci_get_word(pdev->config + PCI_VENDOR_ID);
1897315a1350SMichael S. Tsirkin     device_id = pci_get_word(pdev->config + PCI_DEVICE_ID);
1898315a1350SMichael S. Tsirkin     rom_vendor_id = pci_get_word(ptr + pcir_offset + 4);
1899315a1350SMichael S. Tsirkin     rom_device_id = pci_get_word(ptr + pcir_offset + 6);
1900315a1350SMichael S. Tsirkin 
1901315a1350SMichael S. Tsirkin     PCI_DPRINTF("%s: ROM id %04x%04x / PCI id %04x%04x\n", pdev->romfile,
1902315a1350SMichael S. Tsirkin                 vendor_id, device_id, rom_vendor_id, rom_device_id);
1903315a1350SMichael S. Tsirkin 
1904315a1350SMichael S. Tsirkin     checksum = ptr[6];
1905315a1350SMichael S. Tsirkin 
1906315a1350SMichael S. Tsirkin     if (vendor_id != rom_vendor_id) {
1907315a1350SMichael S. Tsirkin         /* Patch vendor id and checksum (at offset 6 for etherboot roms). */
1908315a1350SMichael S. Tsirkin         checksum += (uint8_t)rom_vendor_id + (uint8_t)(rom_vendor_id >> 8);
1909315a1350SMichael S. Tsirkin         checksum -= (uint8_t)vendor_id + (uint8_t)(vendor_id >> 8);
1910315a1350SMichael S. Tsirkin         PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr[6], checksum);
1911315a1350SMichael S. Tsirkin         ptr[6] = checksum;
1912315a1350SMichael S. Tsirkin         pci_set_word(ptr + pcir_offset + 4, vendor_id);
1913315a1350SMichael S. Tsirkin     }
1914315a1350SMichael S. Tsirkin 
1915315a1350SMichael S. Tsirkin     if (device_id != rom_device_id) {
1916315a1350SMichael S. Tsirkin         /* Patch device id and checksum (at offset 6 for etherboot roms). */
1917315a1350SMichael S. Tsirkin         checksum += (uint8_t)rom_device_id + (uint8_t)(rom_device_id >> 8);
1918315a1350SMichael S. Tsirkin         checksum -= (uint8_t)device_id + (uint8_t)(device_id >> 8);
1919315a1350SMichael S. Tsirkin         PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr[6], checksum);
1920315a1350SMichael S. Tsirkin         ptr[6] = checksum;
1921315a1350SMichael S. Tsirkin         pci_set_word(ptr + pcir_offset + 6, device_id);
1922315a1350SMichael S. Tsirkin     }
1923315a1350SMichael S. Tsirkin }
1924315a1350SMichael S. Tsirkin 
1925315a1350SMichael S. Tsirkin /* Add an option rom for the device */
1926315a1350SMichael S. Tsirkin static int pci_add_option_rom(PCIDevice *pdev, bool is_default_rom)
1927315a1350SMichael S. Tsirkin {
1928315a1350SMichael S. Tsirkin     int size;
1929315a1350SMichael S. Tsirkin     char *path;
1930315a1350SMichael S. Tsirkin     void *ptr;
1931315a1350SMichael S. Tsirkin     char name[32];
1932315a1350SMichael S. Tsirkin     const VMStateDescription *vmsd;
1933315a1350SMichael S. Tsirkin 
1934315a1350SMichael S. Tsirkin     if (!pdev->romfile)
1935315a1350SMichael S. Tsirkin         return 0;
1936315a1350SMichael S. Tsirkin     if (strlen(pdev->romfile) == 0)
1937315a1350SMichael S. Tsirkin         return 0;
1938315a1350SMichael S. Tsirkin 
1939315a1350SMichael S. Tsirkin     if (!pdev->rom_bar) {
1940315a1350SMichael S. Tsirkin         /*
1941315a1350SMichael S. Tsirkin          * Load rom via fw_cfg instead of creating a rom bar,
1942315a1350SMichael S. Tsirkin          * for 0.11 compatibility.
1943315a1350SMichael S. Tsirkin          */
1944315a1350SMichael S. Tsirkin         int class = pci_get_word(pdev->config + PCI_CLASS_DEVICE);
1945315a1350SMichael S. Tsirkin         if (class == 0x0300) {
1946315a1350SMichael S. Tsirkin             rom_add_vga(pdev->romfile);
1947315a1350SMichael S. Tsirkin         } else {
1948315a1350SMichael S. Tsirkin             rom_add_option(pdev->romfile, -1);
1949315a1350SMichael S. Tsirkin         }
1950315a1350SMichael S. Tsirkin         return 0;
1951315a1350SMichael S. Tsirkin     }
1952315a1350SMichael S. Tsirkin 
1953315a1350SMichael S. Tsirkin     path = qemu_find_file(QEMU_FILE_TYPE_BIOS, pdev->romfile);
1954315a1350SMichael S. Tsirkin     if (path == NULL) {
1955315a1350SMichael S. Tsirkin         path = g_strdup(pdev->romfile);
1956315a1350SMichael S. Tsirkin     }
1957315a1350SMichael S. Tsirkin 
1958315a1350SMichael S. Tsirkin     size = get_image_size(path);
1959315a1350SMichael S. Tsirkin     if (size < 0) {
1960315a1350SMichael S. Tsirkin         error_report("%s: failed to find romfile \"%s\"",
19618c7f3dd0SStefan Hajnoczi                      __func__, pdev->romfile);
19628c7f3dd0SStefan Hajnoczi         g_free(path);
19638c7f3dd0SStefan Hajnoczi         return -1;
19648c7f3dd0SStefan Hajnoczi     } else if (size == 0) {
19658c7f3dd0SStefan Hajnoczi         error_report("%s: ignoring empty romfile \"%s\"",
19668c7f3dd0SStefan Hajnoczi                      __func__, pdev->romfile);
1967315a1350SMichael S. Tsirkin         g_free(path);
1968315a1350SMichael S. Tsirkin         return -1;
1969315a1350SMichael S. Tsirkin     }
1970315a1350SMichael S. Tsirkin     if (size & (size - 1)) {
1971315a1350SMichael S. Tsirkin         size = 1 << qemu_fls(size);
1972315a1350SMichael S. Tsirkin     }
1973315a1350SMichael S. Tsirkin 
1974315a1350SMichael S. Tsirkin     vmsd = qdev_get_vmsd(DEVICE(pdev));
1975315a1350SMichael S. Tsirkin 
1976315a1350SMichael S. Tsirkin     if (vmsd) {
1977315a1350SMichael S. Tsirkin         snprintf(name, sizeof(name), "%s.rom", vmsd->name);
1978315a1350SMichael S. Tsirkin     } else {
1979315a1350SMichael S. Tsirkin         snprintf(name, sizeof(name), "%s.rom", object_get_typename(OBJECT(pdev)));
1980315a1350SMichael S. Tsirkin     }
1981315a1350SMichael S. Tsirkin     pdev->has_rom = true;
198249946538SHu Tao     memory_region_init_ram(&pdev->rom, OBJECT(pdev), name, size, &error_abort);
1983315a1350SMichael S. Tsirkin     vmstate_register_ram(&pdev->rom, &pdev->qdev);
1984315a1350SMichael S. Tsirkin     ptr = memory_region_get_ram_ptr(&pdev->rom);
1985315a1350SMichael S. Tsirkin     load_image(path, ptr);
1986315a1350SMichael S. Tsirkin     g_free(path);
1987315a1350SMichael S. Tsirkin 
1988315a1350SMichael S. Tsirkin     if (is_default_rom) {
1989315a1350SMichael S. Tsirkin         /* Only the default rom images will be patched (if needed). */
1990315a1350SMichael S. Tsirkin         pci_patch_ids(pdev, ptr, size);
1991315a1350SMichael S. Tsirkin     }
1992315a1350SMichael S. Tsirkin 
1993315a1350SMichael S. Tsirkin     pci_register_bar(pdev, PCI_ROM_SLOT, 0, &pdev->rom);
1994315a1350SMichael S. Tsirkin 
1995315a1350SMichael S. Tsirkin     return 0;
1996315a1350SMichael S. Tsirkin }
1997315a1350SMichael S. Tsirkin 
1998315a1350SMichael S. Tsirkin static void pci_del_option_rom(PCIDevice *pdev)
1999315a1350SMichael S. Tsirkin {
2000315a1350SMichael S. Tsirkin     if (!pdev->has_rom)
2001315a1350SMichael S. Tsirkin         return;
2002315a1350SMichael S. Tsirkin 
2003315a1350SMichael S. Tsirkin     vmstate_unregister_ram(&pdev->rom, &pdev->qdev);
2004315a1350SMichael S. Tsirkin     pdev->has_rom = false;
2005315a1350SMichael S. Tsirkin }
2006315a1350SMichael S. Tsirkin 
2007315a1350SMichael S. Tsirkin /*
2008315a1350SMichael S. Tsirkin  * if !offset
2009315a1350SMichael S. Tsirkin  * Reserve space and add capability to the linked list in pci config space
2010315a1350SMichael S. Tsirkin  *
2011315a1350SMichael S. Tsirkin  * if offset = 0,
2012315a1350SMichael S. Tsirkin  * Find and reserve space and add capability to the linked list
2013315a1350SMichael S. Tsirkin  * in pci config space */
2014315a1350SMichael S. Tsirkin int pci_add_capability(PCIDevice *pdev, uint8_t cap_id,
2015315a1350SMichael S. Tsirkin                        uint8_t offset, uint8_t size)
2016315a1350SMichael S. Tsirkin {
2017cd9aa33eSLaszlo Ersek     int ret;
2018cd9aa33eSLaszlo Ersek     Error *local_err = NULL;
2019cd9aa33eSLaszlo Ersek 
2020cd9aa33eSLaszlo Ersek     ret = pci_add_capability2(pdev, cap_id, offset, size, &local_err);
2021cd9aa33eSLaszlo Ersek     if (local_err) {
2022cd9aa33eSLaszlo Ersek         assert(ret < 0);
2023cd9aa33eSLaszlo Ersek         error_report("%s", error_get_pretty(local_err));
2024cd9aa33eSLaszlo Ersek         error_free(local_err);
2025cd9aa33eSLaszlo Ersek     } else {
2026cd9aa33eSLaszlo Ersek         /* success implies a positive offset in config space */
2027cd9aa33eSLaszlo Ersek         assert(ret > 0);
2028cd9aa33eSLaszlo Ersek     }
2029cd9aa33eSLaszlo Ersek     return ret;
2030cd9aa33eSLaszlo Ersek }
2031cd9aa33eSLaszlo Ersek 
2032cd9aa33eSLaszlo Ersek int pci_add_capability2(PCIDevice *pdev, uint8_t cap_id,
2033cd9aa33eSLaszlo Ersek                        uint8_t offset, uint8_t size,
2034cd9aa33eSLaszlo Ersek                        Error **errp)
2035cd9aa33eSLaszlo Ersek {
2036315a1350SMichael S. Tsirkin     uint8_t *config;
2037315a1350SMichael S. Tsirkin     int i, overlapping_cap;
2038315a1350SMichael S. Tsirkin 
2039315a1350SMichael S. Tsirkin     if (!offset) {
2040315a1350SMichael S. Tsirkin         offset = pci_find_space(pdev, size);
2041315a1350SMichael S. Tsirkin         if (!offset) {
2042cd9aa33eSLaszlo Ersek             error_setg(errp, "out of PCI config space");
2043315a1350SMichael S. Tsirkin             return -ENOSPC;
2044315a1350SMichael S. Tsirkin         }
2045315a1350SMichael S. Tsirkin     } else {
2046315a1350SMichael S. Tsirkin         /* Verify that capabilities don't overlap.  Note: device assignment
2047315a1350SMichael S. Tsirkin          * depends on this check to verify that the device is not broken.
2048315a1350SMichael S. Tsirkin          * Should never trigger for emulated devices, but it's helpful
2049315a1350SMichael S. Tsirkin          * for debugging these. */
2050315a1350SMichael S. Tsirkin         for (i = offset; i < offset + size; i++) {
2051315a1350SMichael S. Tsirkin             overlapping_cap = pci_find_capability_at_offset(pdev, i);
2052315a1350SMichael S. Tsirkin             if (overlapping_cap) {
2053cd9aa33eSLaszlo Ersek                 error_setg(errp, "%s:%02x:%02x.%x "
2054315a1350SMichael S. Tsirkin                            "Attempt to add PCI capability %x at offset "
2055cd9aa33eSLaszlo Ersek                            "%x overlaps existing capability %x at offset %x",
2056568f0690SDavid Gibson                            pci_root_bus_path(pdev), pci_bus_num(pdev->bus),
2057315a1350SMichael S. Tsirkin                            PCI_SLOT(pdev->devfn), PCI_FUNC(pdev->devfn),
2058315a1350SMichael S. Tsirkin                            cap_id, offset, overlapping_cap, i);
2059315a1350SMichael S. Tsirkin                 return -EINVAL;
2060315a1350SMichael S. Tsirkin             }
2061315a1350SMichael S. Tsirkin         }
2062315a1350SMichael S. Tsirkin     }
2063315a1350SMichael S. Tsirkin 
2064315a1350SMichael S. Tsirkin     config = pdev->config + offset;
2065315a1350SMichael S. Tsirkin     config[PCI_CAP_LIST_ID] = cap_id;
2066315a1350SMichael S. Tsirkin     config[PCI_CAP_LIST_NEXT] = pdev->config[PCI_CAPABILITY_LIST];
2067315a1350SMichael S. Tsirkin     pdev->config[PCI_CAPABILITY_LIST] = offset;
2068315a1350SMichael S. Tsirkin     pdev->config[PCI_STATUS] |= PCI_STATUS_CAP_LIST;
2069315a1350SMichael S. Tsirkin     memset(pdev->used + offset, 0xFF, QEMU_ALIGN_UP(size, 4));
2070315a1350SMichael S. Tsirkin     /* Make capability read-only by default */
2071315a1350SMichael S. Tsirkin     memset(pdev->wmask + offset, 0, size);
2072315a1350SMichael S. Tsirkin     /* Check capability by default */
2073315a1350SMichael S. Tsirkin     memset(pdev->cmask + offset, 0xFF, size);
2074315a1350SMichael S. Tsirkin     return offset;
2075315a1350SMichael S. Tsirkin }
2076315a1350SMichael S. Tsirkin 
2077315a1350SMichael S. Tsirkin /* Unlink capability from the pci config space. */
2078315a1350SMichael S. Tsirkin void pci_del_capability(PCIDevice *pdev, uint8_t cap_id, uint8_t size)
2079315a1350SMichael S. Tsirkin {
2080315a1350SMichael S. Tsirkin     uint8_t prev, offset = pci_find_capability_list(pdev, cap_id, &prev);
2081315a1350SMichael S. Tsirkin     if (!offset)
2082315a1350SMichael S. Tsirkin         return;
2083315a1350SMichael S. Tsirkin     pdev->config[prev] = pdev->config[offset + PCI_CAP_LIST_NEXT];
2084315a1350SMichael S. Tsirkin     /* Make capability writable again */
2085315a1350SMichael S. Tsirkin     memset(pdev->wmask + offset, 0xff, size);
2086315a1350SMichael S. Tsirkin     memset(pdev->w1cmask + offset, 0, size);
2087315a1350SMichael S. Tsirkin     /* Clear cmask as device-specific registers can't be checked */
2088315a1350SMichael S. Tsirkin     memset(pdev->cmask + offset, 0, size);
2089315a1350SMichael S. Tsirkin     memset(pdev->used + offset, 0, QEMU_ALIGN_UP(size, 4));
2090315a1350SMichael S. Tsirkin 
2091315a1350SMichael S. Tsirkin     if (!pdev->config[PCI_CAPABILITY_LIST])
2092315a1350SMichael S. Tsirkin         pdev->config[PCI_STATUS] &= ~PCI_STATUS_CAP_LIST;
2093315a1350SMichael S. Tsirkin }
2094315a1350SMichael S. Tsirkin 
2095315a1350SMichael S. Tsirkin uint8_t pci_find_capability(PCIDevice *pdev, uint8_t cap_id)
2096315a1350SMichael S. Tsirkin {
2097315a1350SMichael S. Tsirkin     return pci_find_capability_list(pdev, cap_id, NULL);
2098315a1350SMichael S. Tsirkin }
2099315a1350SMichael S. Tsirkin 
2100315a1350SMichael S. Tsirkin static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent)
2101315a1350SMichael S. Tsirkin {
2102315a1350SMichael S. Tsirkin     PCIDevice *d = (PCIDevice *)dev;
2103315a1350SMichael S. Tsirkin     const pci_class_desc *desc;
2104315a1350SMichael S. Tsirkin     char ctxt[64];
2105315a1350SMichael S. Tsirkin     PCIIORegion *r;
2106315a1350SMichael S. Tsirkin     int i, class;
2107315a1350SMichael S. Tsirkin 
2108315a1350SMichael S. Tsirkin     class = pci_get_word(d->config + PCI_CLASS_DEVICE);
2109315a1350SMichael S. Tsirkin     desc = pci_class_descriptions;
2110315a1350SMichael S. Tsirkin     while (desc->desc && class != desc->class)
2111315a1350SMichael S. Tsirkin         desc++;
2112315a1350SMichael S. Tsirkin     if (desc->desc) {
2113315a1350SMichael S. Tsirkin         snprintf(ctxt, sizeof(ctxt), "%s", desc->desc);
2114315a1350SMichael S. Tsirkin     } else {
2115315a1350SMichael S. Tsirkin         snprintf(ctxt, sizeof(ctxt), "Class %04x", class);
2116315a1350SMichael S. Tsirkin     }
2117315a1350SMichael S. Tsirkin 
2118315a1350SMichael S. Tsirkin     monitor_printf(mon, "%*sclass %s, addr %02x:%02x.%x, "
2119315a1350SMichael S. Tsirkin                    "pci id %04x:%04x (sub %04x:%04x)\n",
2120315a1350SMichael S. Tsirkin                    indent, "", ctxt, pci_bus_num(d->bus),
2121315a1350SMichael S. Tsirkin                    PCI_SLOT(d->devfn), PCI_FUNC(d->devfn),
2122315a1350SMichael S. Tsirkin                    pci_get_word(d->config + PCI_VENDOR_ID),
2123315a1350SMichael S. Tsirkin                    pci_get_word(d->config + PCI_DEVICE_ID),
2124315a1350SMichael S. Tsirkin                    pci_get_word(d->config + PCI_SUBSYSTEM_VENDOR_ID),
2125315a1350SMichael S. Tsirkin                    pci_get_word(d->config + PCI_SUBSYSTEM_ID));
2126315a1350SMichael S. Tsirkin     for (i = 0; i < PCI_NUM_REGIONS; i++) {
2127315a1350SMichael S. Tsirkin         r = &d->io_regions[i];
2128315a1350SMichael S. Tsirkin         if (!r->size)
2129315a1350SMichael S. Tsirkin             continue;
2130315a1350SMichael S. Tsirkin         monitor_printf(mon, "%*sbar %d: %s at 0x%"FMT_PCIBUS
2131315a1350SMichael S. Tsirkin                        " [0x%"FMT_PCIBUS"]\n",
2132315a1350SMichael S. Tsirkin                        indent, "",
2133315a1350SMichael S. Tsirkin                        i, r->type & PCI_BASE_ADDRESS_SPACE_IO ? "i/o" : "mem",
2134315a1350SMichael S. Tsirkin                        r->addr, r->addr + r->size - 1);
2135315a1350SMichael S. Tsirkin     }
2136315a1350SMichael S. Tsirkin }
2137315a1350SMichael S. Tsirkin 
2138315a1350SMichael S. Tsirkin static char *pci_dev_fw_name(DeviceState *dev, char *buf, int len)
2139315a1350SMichael S. Tsirkin {
2140315a1350SMichael S. Tsirkin     PCIDevice *d = (PCIDevice *)dev;
2141315a1350SMichael S. Tsirkin     const char *name = NULL;
2142315a1350SMichael S. Tsirkin     const pci_class_desc *desc =  pci_class_descriptions;
2143315a1350SMichael S. Tsirkin     int class = pci_get_word(d->config + PCI_CLASS_DEVICE);
2144315a1350SMichael S. Tsirkin 
2145315a1350SMichael S. Tsirkin     while (desc->desc &&
2146315a1350SMichael S. Tsirkin           (class & ~desc->fw_ign_bits) !=
2147315a1350SMichael S. Tsirkin           (desc->class & ~desc->fw_ign_bits)) {
2148315a1350SMichael S. Tsirkin         desc++;
2149315a1350SMichael S. Tsirkin     }
2150315a1350SMichael S. Tsirkin 
2151315a1350SMichael S. Tsirkin     if (desc->desc) {
2152315a1350SMichael S. Tsirkin         name = desc->fw_name;
2153315a1350SMichael S. Tsirkin     }
2154315a1350SMichael S. Tsirkin 
2155315a1350SMichael S. Tsirkin     if (name) {
2156315a1350SMichael S. Tsirkin         pstrcpy(buf, len, name);
2157315a1350SMichael S. Tsirkin     } else {
2158315a1350SMichael S. Tsirkin         snprintf(buf, len, "pci%04x,%04x",
2159315a1350SMichael S. Tsirkin                  pci_get_word(d->config + PCI_VENDOR_ID),
2160315a1350SMichael S. Tsirkin                  pci_get_word(d->config + PCI_DEVICE_ID));
2161315a1350SMichael S. Tsirkin     }
2162315a1350SMichael S. Tsirkin 
2163315a1350SMichael S. Tsirkin     return buf;
2164315a1350SMichael S. Tsirkin }
2165315a1350SMichael S. Tsirkin 
2166315a1350SMichael S. Tsirkin static char *pcibus_get_fw_dev_path(DeviceState *dev)
2167315a1350SMichael S. Tsirkin {
2168315a1350SMichael S. Tsirkin     PCIDevice *d = (PCIDevice *)dev;
2169315a1350SMichael S. Tsirkin     char path[50], name[33];
2170315a1350SMichael S. Tsirkin     int off;
2171315a1350SMichael S. Tsirkin 
2172315a1350SMichael S. Tsirkin     off = snprintf(path, sizeof(path), "%s@%x",
2173315a1350SMichael S. Tsirkin                    pci_dev_fw_name(dev, name, sizeof name),
2174315a1350SMichael S. Tsirkin                    PCI_SLOT(d->devfn));
2175315a1350SMichael S. Tsirkin     if (PCI_FUNC(d->devfn))
2176315a1350SMichael S. Tsirkin         snprintf(path + off, sizeof(path) + off, ",%x", PCI_FUNC(d->devfn));
2177315a1350SMichael S. Tsirkin     return g_strdup(path);
2178315a1350SMichael S. Tsirkin }
2179315a1350SMichael S. Tsirkin 
2180315a1350SMichael S. Tsirkin static char *pcibus_get_dev_path(DeviceState *dev)
2181315a1350SMichael S. Tsirkin {
2182315a1350SMichael S. Tsirkin     PCIDevice *d = container_of(dev, PCIDevice, qdev);
2183315a1350SMichael S. Tsirkin     PCIDevice *t;
2184315a1350SMichael S. Tsirkin     int slot_depth;
2185315a1350SMichael S. Tsirkin     /* Path format: Domain:00:Slot.Function:Slot.Function....:Slot.Function.
2186315a1350SMichael S. Tsirkin      * 00 is added here to make this format compatible with
2187315a1350SMichael S. Tsirkin      * domain:Bus:Slot.Func for systems without nested PCI bridges.
2188315a1350SMichael S. Tsirkin      * Slot.Function list specifies the slot and function numbers for all
2189315a1350SMichael S. Tsirkin      * devices on the path from root to the specific device. */
2190568f0690SDavid Gibson     const char *root_bus_path;
2191568f0690SDavid Gibson     int root_bus_len;
2192315a1350SMichael S. Tsirkin     char slot[] = ":SS.F";
2193315a1350SMichael S. Tsirkin     int slot_len = sizeof slot - 1 /* For '\0' */;
2194315a1350SMichael S. Tsirkin     int path_len;
2195315a1350SMichael S. Tsirkin     char *path, *p;
2196315a1350SMichael S. Tsirkin     int s;
2197315a1350SMichael S. Tsirkin 
2198568f0690SDavid Gibson     root_bus_path = pci_root_bus_path(d);
2199568f0690SDavid Gibson     root_bus_len = strlen(root_bus_path);
2200568f0690SDavid Gibson 
2201315a1350SMichael S. Tsirkin     /* Calculate # of slots on path between device and root. */;
2202315a1350SMichael S. Tsirkin     slot_depth = 0;
2203315a1350SMichael S. Tsirkin     for (t = d; t; t = t->bus->parent_dev) {
2204315a1350SMichael S. Tsirkin         ++slot_depth;
2205315a1350SMichael S. Tsirkin     }
2206315a1350SMichael S. Tsirkin 
2207568f0690SDavid Gibson     path_len = root_bus_len + slot_len * slot_depth;
2208315a1350SMichael S. Tsirkin 
2209315a1350SMichael S. Tsirkin     /* Allocate memory, fill in the terminating null byte. */
2210315a1350SMichael S. Tsirkin     path = g_malloc(path_len + 1 /* For '\0' */);
2211315a1350SMichael S. Tsirkin     path[path_len] = '\0';
2212315a1350SMichael S. Tsirkin 
2213568f0690SDavid Gibson     memcpy(path, root_bus_path, root_bus_len);
2214315a1350SMichael S. Tsirkin 
2215315a1350SMichael S. Tsirkin     /* Fill in slot numbers. We walk up from device to root, so need to print
2216315a1350SMichael S. Tsirkin      * them in the reverse order, last to first. */
2217315a1350SMichael S. Tsirkin     p = path + path_len;
2218315a1350SMichael S. Tsirkin     for (t = d; t; t = t->bus->parent_dev) {
2219315a1350SMichael S. Tsirkin         p -= slot_len;
2220315a1350SMichael S. Tsirkin         s = snprintf(slot, sizeof slot, ":%02x.%x",
2221315a1350SMichael S. Tsirkin                      PCI_SLOT(t->devfn), PCI_FUNC(t->devfn));
2222315a1350SMichael S. Tsirkin         assert(s == slot_len);
2223315a1350SMichael S. Tsirkin         memcpy(p, slot, slot_len);
2224315a1350SMichael S. Tsirkin     }
2225315a1350SMichael S. Tsirkin 
2226315a1350SMichael S. Tsirkin     return path;
2227315a1350SMichael S. Tsirkin }
2228315a1350SMichael S. Tsirkin 
2229315a1350SMichael S. Tsirkin static int pci_qdev_find_recursive(PCIBus *bus,
2230315a1350SMichael S. Tsirkin                                    const char *id, PCIDevice **pdev)
2231315a1350SMichael S. Tsirkin {
2232315a1350SMichael S. Tsirkin     DeviceState *qdev = qdev_find_recursive(&bus->qbus, id);
2233315a1350SMichael S. Tsirkin     if (!qdev) {
2234315a1350SMichael S. Tsirkin         return -ENODEV;
2235315a1350SMichael S. Tsirkin     }
2236315a1350SMichael S. Tsirkin 
2237315a1350SMichael S. Tsirkin     /* roughly check if given qdev is pci device */
2238315a1350SMichael S. Tsirkin     if (object_dynamic_cast(OBJECT(qdev), TYPE_PCI_DEVICE)) {
2239315a1350SMichael S. Tsirkin         *pdev = PCI_DEVICE(qdev);
2240315a1350SMichael S. Tsirkin         return 0;
2241315a1350SMichael S. Tsirkin     }
2242315a1350SMichael S. Tsirkin     return -EINVAL;
2243315a1350SMichael S. Tsirkin }
2244315a1350SMichael S. Tsirkin 
2245315a1350SMichael S. Tsirkin int pci_qdev_find_device(const char *id, PCIDevice **pdev)
2246315a1350SMichael S. Tsirkin {
22477588e2b0SDavid Gibson     PCIHostState *host_bridge;
2248315a1350SMichael S. Tsirkin     int rc = -ENODEV;
2249315a1350SMichael S. Tsirkin 
22507588e2b0SDavid Gibson     QLIST_FOREACH(host_bridge, &pci_host_bridges, next) {
22517588e2b0SDavid Gibson         int tmp = pci_qdev_find_recursive(host_bridge->bus, id, pdev);
2252315a1350SMichael S. Tsirkin         if (!tmp) {
2253315a1350SMichael S. Tsirkin             rc = 0;
2254315a1350SMichael S. Tsirkin             break;
2255315a1350SMichael S. Tsirkin         }
2256315a1350SMichael S. Tsirkin         if (tmp != -ENODEV) {
2257315a1350SMichael S. Tsirkin             rc = tmp;
2258315a1350SMichael S. Tsirkin         }
2259315a1350SMichael S. Tsirkin     }
2260315a1350SMichael S. Tsirkin 
2261315a1350SMichael S. Tsirkin     return rc;
2262315a1350SMichael S. Tsirkin }
2263315a1350SMichael S. Tsirkin 
2264315a1350SMichael S. Tsirkin MemoryRegion *pci_address_space(PCIDevice *dev)
2265315a1350SMichael S. Tsirkin {
2266315a1350SMichael S. Tsirkin     return dev->bus->address_space_mem;
2267315a1350SMichael S. Tsirkin }
2268315a1350SMichael S. Tsirkin 
2269315a1350SMichael S. Tsirkin MemoryRegion *pci_address_space_io(PCIDevice *dev)
2270315a1350SMichael S. Tsirkin {
2271315a1350SMichael S. Tsirkin     return dev->bus->address_space_io;
2272315a1350SMichael S. Tsirkin }
2273315a1350SMichael S. Tsirkin 
2274315a1350SMichael S. Tsirkin static void pci_device_class_init(ObjectClass *klass, void *data)
2275315a1350SMichael S. Tsirkin {
2276315a1350SMichael S. Tsirkin     DeviceClass *k = DEVICE_CLASS(klass);
2277315a1350SMichael S. Tsirkin     k->init = pci_qdev_init;
2278315a1350SMichael S. Tsirkin     k->exit = pci_unregister_device;
2279315a1350SMichael S. Tsirkin     k->bus_type = TYPE_PCI_BUS;
2280315a1350SMichael S. Tsirkin     k->props = pci_props;
2281315a1350SMichael S. Tsirkin }
2282315a1350SMichael S. Tsirkin 
22839eda7d37SAlexey Kardashevskiy AddressSpace *pci_device_iommu_address_space(PCIDevice *dev)
22849eda7d37SAlexey Kardashevskiy {
22859eda7d37SAlexey Kardashevskiy     PCIBus *bus = PCI_BUS(dev->bus);
22869eda7d37SAlexey Kardashevskiy 
22879eda7d37SAlexey Kardashevskiy     if (bus->iommu_fn) {
22889eda7d37SAlexey Kardashevskiy         return bus->iommu_fn(bus, bus->iommu_opaque, dev->devfn);
22899eda7d37SAlexey Kardashevskiy     }
22909eda7d37SAlexey Kardashevskiy 
22919eda7d37SAlexey Kardashevskiy     if (bus->parent_dev) {
22929eda7d37SAlexey Kardashevskiy         /** We are ignoring the bus master DMA bit of the bridge
22939eda7d37SAlexey Kardashevskiy          *  as it would complicate things such as VFIO for no good reason */
22949eda7d37SAlexey Kardashevskiy         return pci_device_iommu_address_space(bus->parent_dev);
22959eda7d37SAlexey Kardashevskiy     }
22969eda7d37SAlexey Kardashevskiy 
22979eda7d37SAlexey Kardashevskiy     return &address_space_memory;
22989eda7d37SAlexey Kardashevskiy }
22999eda7d37SAlexey Kardashevskiy 
2300e00387d5SAvi Kivity void pci_setup_iommu(PCIBus *bus, PCIIOMMUFunc fn, void *opaque)
2301315a1350SMichael S. Tsirkin {
2302e00387d5SAvi Kivity     bus->iommu_fn = fn;
2303e00387d5SAvi Kivity     bus->iommu_opaque = opaque;
2304315a1350SMichael S. Tsirkin }
2305315a1350SMichael S. Tsirkin 
230643864069SMichael S. Tsirkin static void pci_dev_get_w64(PCIBus *b, PCIDevice *dev, void *opaque)
230743864069SMichael S. Tsirkin {
230843864069SMichael S. Tsirkin     Range *range = opaque;
230943864069SMichael S. Tsirkin     PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(dev);
231043864069SMichael S. Tsirkin     uint16_t cmd = pci_get_word(dev->config + PCI_COMMAND);
231177d6f4eaSMichael S. Tsirkin     int i;
231243864069SMichael S. Tsirkin 
231343864069SMichael S. Tsirkin     if (!(cmd & PCI_COMMAND_MEMORY)) {
231443864069SMichael S. Tsirkin         return;
231543864069SMichael S. Tsirkin     }
231643864069SMichael S. Tsirkin 
231743864069SMichael S. Tsirkin     if (pc->is_bridge) {
231843864069SMichael S. Tsirkin         pcibus_t base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
231943864069SMichael S. Tsirkin         pcibus_t limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
232043864069SMichael S. Tsirkin 
232143864069SMichael S. Tsirkin         base = MAX(base, 0x1ULL << 32);
232243864069SMichael S. Tsirkin 
232343864069SMichael S. Tsirkin         if (limit >= base) {
232443864069SMichael S. Tsirkin             Range pref_range;
232543864069SMichael S. Tsirkin             pref_range.begin = base;
232643864069SMichael S. Tsirkin             pref_range.end = limit + 1;
232743864069SMichael S. Tsirkin             range_extend(range, &pref_range);
232843864069SMichael S. Tsirkin         }
232943864069SMichael S. Tsirkin     }
233077d6f4eaSMichael S. Tsirkin     for (i = 0; i < PCI_NUM_REGIONS; ++i) {
233177d6f4eaSMichael S. Tsirkin         PCIIORegion *r = &dev->io_regions[i];
233243864069SMichael S. Tsirkin         Range region_range;
233343864069SMichael S. Tsirkin 
233477d6f4eaSMichael S. Tsirkin         if (!r->size ||
233577d6f4eaSMichael S. Tsirkin             (r->type & PCI_BASE_ADDRESS_SPACE_IO) ||
233677d6f4eaSMichael S. Tsirkin             !(r->type & PCI_BASE_ADDRESS_MEM_TYPE_64)) {
233743864069SMichael S. Tsirkin             continue;
233843864069SMichael S. Tsirkin         }
233977d6f4eaSMichael S. Tsirkin         region_range.begin = pci_bar_address(dev, i, r->type, r->size);
234077d6f4eaSMichael S. Tsirkin         region_range.end = region_range.begin + r->size;
234177d6f4eaSMichael S. Tsirkin 
234277d6f4eaSMichael S. Tsirkin         if (region_range.begin == PCI_BAR_UNMAPPED) {
234377d6f4eaSMichael S. Tsirkin             continue;
234477d6f4eaSMichael S. Tsirkin         }
234543864069SMichael S. Tsirkin 
234643864069SMichael S. Tsirkin         region_range.begin = MAX(region_range.begin, 0x1ULL << 32);
234743864069SMichael S. Tsirkin 
234843864069SMichael S. Tsirkin         if (region_range.end - 1 >= region_range.begin) {
234943864069SMichael S. Tsirkin             range_extend(range, &region_range);
235043864069SMichael S. Tsirkin         }
235143864069SMichael S. Tsirkin     }
235243864069SMichael S. Tsirkin }
235343864069SMichael S. Tsirkin 
235443864069SMichael S. Tsirkin void pci_bus_get_w64_range(PCIBus *bus, Range *range)
235543864069SMichael S. Tsirkin {
235643864069SMichael S. Tsirkin     range->begin = range->end = 0;
235743864069SMichael S. Tsirkin     pci_for_each_device_under_bus(bus, pci_dev_get_w64, range);
235843864069SMichael S. Tsirkin }
235943864069SMichael S. Tsirkin 
23608c43a6f0SAndreas Färber static const TypeInfo pci_device_type_info = {
2361315a1350SMichael S. Tsirkin     .name = TYPE_PCI_DEVICE,
2362315a1350SMichael S. Tsirkin     .parent = TYPE_DEVICE,
2363315a1350SMichael S. Tsirkin     .instance_size = sizeof(PCIDevice),
2364315a1350SMichael S. Tsirkin     .abstract = true,
2365315a1350SMichael S. Tsirkin     .class_size = sizeof(PCIDeviceClass),
2366315a1350SMichael S. Tsirkin     .class_init = pci_device_class_init,
2367315a1350SMichael S. Tsirkin };
2368315a1350SMichael S. Tsirkin 
2369315a1350SMichael S. Tsirkin static void pci_register_types(void)
2370315a1350SMichael S. Tsirkin {
2371315a1350SMichael S. Tsirkin     type_register_static(&pci_bus_info);
23723a861c46SAlex Williamson     type_register_static(&pcie_bus_info);
2373315a1350SMichael S. Tsirkin     type_register_static(&pci_device_type_info);
2374315a1350SMichael S. Tsirkin }
2375315a1350SMichael S. Tsirkin 
2376315a1350SMichael S. Tsirkin type_init(pci_register_types)
2377