xref: /openbmc/qemu/hw/pci-host/grackle.c (revision 650d103d)
1 /*
2  * QEMU Grackle PCI host (heathrow OldWorld PowerMac)
3  *
4  * Copyright (c) 2006-2007 Fabrice Bellard
5  * Copyright (c) 2007 Jocelyn Mayer
6  *
7  * Permission is hereby granted, free of charge, to any person obtaining a copy
8  * of this software and associated documentation files (the "Software"), to deal
9  * in the Software without restriction, including without limitation the rights
10  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11  * copies of the Software, and to permit persons to whom the Software is
12  * furnished to do so, subject to the following conditions:
13  *
14  * The above copyright notice and this permission notice shall be included in
15  * all copies or substantial portions of the Software.
16  *
17  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23  * THE SOFTWARE.
24  */
25 
26 #include "qemu/osdep.h"
27 #include "hw/pci/pci_host.h"
28 #include "hw/ppc/mac.h"
29 #include "hw/pci/pci.h"
30 #include "hw/intc/heathrow_pic.h"
31 #include "hw/irq.h"
32 #include "qapi/error.h"
33 #include "qemu/module.h"
34 #include "trace.h"
35 
36 #define GRACKLE_PCI_HOST_BRIDGE(obj) \
37     OBJECT_CHECK(GrackleState, (obj), TYPE_GRACKLE_PCI_HOST_BRIDGE)
38 
39 typedef struct GrackleState {
40     PCIHostState parent_obj;
41 
42     uint32_t ofw_addr;
43     HeathrowState *pic;
44     qemu_irq irqs[4];
45     MemoryRegion pci_mmio;
46     MemoryRegion pci_hole;
47     MemoryRegion pci_io;
48 } GrackleState;
49 
50 /* Don't know if this matches real hardware, but it agrees with OHW.  */
51 static int pci_grackle_map_irq(PCIDevice *pci_dev, int irq_num)
52 {
53     return (irq_num + (pci_dev->devfn >> 3)) & 3;
54 }
55 
56 static void pci_grackle_set_irq(void *opaque, int irq_num, int level)
57 {
58     GrackleState *s = opaque;
59 
60     trace_grackle_set_irq(irq_num, level);
61     qemu_set_irq(s->irqs[irq_num], level);
62 }
63 
64 static void grackle_init_irqs(GrackleState *s)
65 {
66     int i;
67 
68     for (i = 0; i < ARRAY_SIZE(s->irqs); i++) {
69         s->irqs[i] = qdev_get_gpio_in(DEVICE(s->pic), 0x15 + i);
70     }
71 }
72 
73 static void grackle_realize(DeviceState *dev, Error **errp)
74 {
75     GrackleState *s = GRACKLE_PCI_HOST_BRIDGE(dev);
76     PCIHostState *phb = PCI_HOST_BRIDGE(dev);
77 
78     phb->bus = pci_register_root_bus(dev, NULL,
79                                      pci_grackle_set_irq,
80                                      pci_grackle_map_irq,
81                                      s,
82                                      &s->pci_mmio,
83                                      &s->pci_io,
84                                      0, 4, TYPE_PCI_BUS);
85 
86     pci_create_simple(phb->bus, 0, "grackle");
87     grackle_init_irqs(s);
88 }
89 
90 static void grackle_init(Object *obj)
91 {
92     GrackleState *s = GRACKLE_PCI_HOST_BRIDGE(obj);
93     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
94     PCIHostState *phb = PCI_HOST_BRIDGE(obj);
95 
96     memory_region_init(&s->pci_mmio, OBJECT(s), "pci-mmio", 0x100000000ULL);
97     memory_region_init_io(&s->pci_io, OBJECT(s), &unassigned_io_ops, obj,
98                           "pci-isa-mmio", 0x00200000);
99 
100     memory_region_init_alias(&s->pci_hole, OBJECT(s), "pci-hole", &s->pci_mmio,
101                              0x80000000ULL, 0x7e000000ULL);
102 
103     memory_region_init_io(&phb->conf_mem, obj, &pci_host_conf_le_ops,
104                           DEVICE(obj), "pci-conf-idx", 0x1000);
105     memory_region_init_io(&phb->data_mem, obj, &pci_host_data_le_ops,
106                           DEVICE(obj), "pci-data-idx", 0x1000);
107 
108     object_property_add_link(obj, "pic", TYPE_HEATHROW,
109                              (Object **) &s->pic,
110                              qdev_prop_allow_set_link_before_realize,
111                              0, NULL);
112 
113     sysbus_init_mmio(sbd, &phb->conf_mem);
114     sysbus_init_mmio(sbd, &phb->data_mem);
115     sysbus_init_mmio(sbd, &s->pci_hole);
116     sysbus_init_mmio(sbd, &s->pci_io);
117 }
118 
119 static void grackle_pci_realize(PCIDevice *d, Error **errp)
120 {
121     d->config[0x09] = 0x01;
122 }
123 
124 static void grackle_pci_class_init(ObjectClass *klass, void *data)
125 {
126     DeviceClass *dc = DEVICE_CLASS(klass);
127     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
128 
129     k->realize   = grackle_pci_realize;
130     k->vendor_id = PCI_VENDOR_ID_MOTOROLA;
131     k->device_id = PCI_DEVICE_ID_MOTOROLA_MPC106;
132     k->revision  = 0x00;
133     k->class_id  = PCI_CLASS_BRIDGE_HOST;
134     /*
135      * PCI-facing part of the host bridge, not usable without the
136      * host-facing part, which can't be device_add'ed, yet.
137      */
138     dc->user_creatable = false;
139 }
140 
141 static const TypeInfo grackle_pci_info = {
142     .name          = "grackle",
143     .parent        = TYPE_PCI_DEVICE,
144     .instance_size = sizeof(PCIDevice),
145     .class_init = grackle_pci_class_init,
146     .interfaces = (InterfaceInfo[]) {
147         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
148         { },
149     },
150 };
151 
152 static char *grackle_ofw_unit_address(const SysBusDevice *dev)
153 {
154     GrackleState *s = GRACKLE_PCI_HOST_BRIDGE(dev);
155 
156     return g_strdup_printf("%x", s->ofw_addr);
157 }
158 
159 static Property grackle_properties[] = {
160     DEFINE_PROP_UINT32("ofw-addr", GrackleState, ofw_addr, -1),
161     DEFINE_PROP_END_OF_LIST()
162 };
163 
164 static void grackle_class_init(ObjectClass *klass, void *data)
165 {
166     DeviceClass *dc = DEVICE_CLASS(klass);
167     SysBusDeviceClass *sbc = SYS_BUS_DEVICE_CLASS(klass);
168 
169     dc->realize = grackle_realize;
170     dc->props = grackle_properties;
171     set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
172     dc->fw_name = "pci";
173     sbc->explicit_ofw_unit_address = grackle_ofw_unit_address;
174 }
175 
176 static const TypeInfo grackle_host_info = {
177     .name          = TYPE_GRACKLE_PCI_HOST_BRIDGE,
178     .parent        = TYPE_PCI_HOST_BRIDGE,
179     .instance_size = sizeof(GrackleState),
180     .instance_init = grackle_init,
181     .class_init    = grackle_class_init,
182 };
183 
184 static void grackle_register_types(void)
185 {
186     type_register_static(&grackle_pci_info);
187     type_register_static(&grackle_host_info);
188 }
189 
190 type_init(grackle_register_types)
191