xref: /openbmc/qemu/hw/nios2/generic_nommu.c (revision 9997771b)
1ed960ba9SSandra Loosemore /*
2ed960ba9SSandra Loosemore  * Generic simulator target with no MMU or devices.  This emulation is
3ed960ba9SSandra Loosemore  * compatible with the libgloss qemu-hosted.ld linker script for using
4ed960ba9SSandra Loosemore  * QEMU as an instruction set simulator.
5ed960ba9SSandra Loosemore  *
6ed960ba9SSandra Loosemore  * Copyright (c) 2018-2019 Mentor Graphics
7ed960ba9SSandra Loosemore  *
8ed960ba9SSandra Loosemore  * Copyright (c) 2016 Marek Vasut <marek.vasut@gmail.com>
9ed960ba9SSandra Loosemore  *
10ed960ba9SSandra Loosemore  * Based on LabX device code
11ed960ba9SSandra Loosemore  *
12ed960ba9SSandra Loosemore  * Copyright (c) 2012 Chris Wulff <crwulff@gmail.com>
13ed960ba9SSandra Loosemore  *
14ed960ba9SSandra Loosemore  * This library is free software; you can redistribute it and/or
15ed960ba9SSandra Loosemore  * modify it under the terms of the GNU Lesser General Public
16ed960ba9SSandra Loosemore  * License as published by the Free Software Foundation; either
17ed960ba9SSandra Loosemore  * version 2.1 of the License, or (at your option) any later version.
18ed960ba9SSandra Loosemore  *
19ed960ba9SSandra Loosemore  * This library is distributed in the hope that it will be useful,
20ed960ba9SSandra Loosemore  * but WITHOUT ANY WARRANTY; without even the implied warranty of
21ed960ba9SSandra Loosemore  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
22ed960ba9SSandra Loosemore  * Lesser General Public License for more details.
23ed960ba9SSandra Loosemore  *
24ed960ba9SSandra Loosemore  * You should have received a copy of the GNU Lesser General Public
25ed960ba9SSandra Loosemore  * License along with this library; if not, see
26ed960ba9SSandra Loosemore  * <http://www.gnu.org/licenses/lgpl-2.1.html>
27ed960ba9SSandra Loosemore  */
28ed960ba9SSandra Loosemore 
29ed960ba9SSandra Loosemore #include "qemu/osdep.h"
30ed960ba9SSandra Loosemore #include "qapi/error.h"
31ed960ba9SSandra Loosemore 
32ed960ba9SSandra Loosemore #include "hw/char/serial.h"
33ed960ba9SSandra Loosemore #include "hw/boards.h"
34ed960ba9SSandra Loosemore #include "exec/memory.h"
35ed960ba9SSandra Loosemore #include "exec/address-spaces.h"
36ed960ba9SSandra Loosemore #include "qemu/config-file.h"
37ed960ba9SSandra Loosemore 
38ed960ba9SSandra Loosemore #include "boot.h"
39ed960ba9SSandra Loosemore 
40ed960ba9SSandra Loosemore #define BINARY_DEVICE_TREE_FILE    "generic-nommu.dtb"
41ed960ba9SSandra Loosemore 
nios2_generic_nommu_init(MachineState * machine)42ed960ba9SSandra Loosemore static void nios2_generic_nommu_init(MachineState *machine)
43ed960ba9SSandra Loosemore {
44ed960ba9SSandra Loosemore     Nios2CPU *cpu;
45ed960ba9SSandra Loosemore     MemoryRegion *address_space_mem = get_system_memory();
46ed960ba9SSandra Loosemore     MemoryRegion *phys_tcm = g_new(MemoryRegion, 1);
47ed960ba9SSandra Loosemore     MemoryRegion *phys_tcm_alias = g_new(MemoryRegion, 1);
48ed960ba9SSandra Loosemore     MemoryRegion *phys_ram = g_new(MemoryRegion, 1);
49ed960ba9SSandra Loosemore     MemoryRegion *phys_ram_alias = g_new(MemoryRegion, 1);
50ed960ba9SSandra Loosemore     ram_addr_t tcm_base = 0x0;
51ed960ba9SSandra Loosemore     ram_addr_t tcm_size = 0x1000;    /* 1 kiB, but QEMU limit is 4 kiB */
52ed960ba9SSandra Loosemore     ram_addr_t ram_base = 0x10000000;
53ed960ba9SSandra Loosemore     ram_addr_t ram_size = 0x08000000;
54ed960ba9SSandra Loosemore 
55ed960ba9SSandra Loosemore     /* Physical TCM (tb_ram_1k) with alias at 0xc0000000 */
56ed960ba9SSandra Loosemore     memory_region_init_ram(phys_tcm, NULL, "nios2.tcm", tcm_size,
57ed960ba9SSandra Loosemore                            &error_abort);
58ed960ba9SSandra Loosemore     memory_region_init_alias(phys_tcm_alias, NULL, "nios2.tcm.alias",
59ed960ba9SSandra Loosemore                              phys_tcm, 0, tcm_size);
60ed960ba9SSandra Loosemore     memory_region_add_subregion(address_space_mem, tcm_base, phys_tcm);
61ed960ba9SSandra Loosemore     memory_region_add_subregion(address_space_mem, 0xc0000000 + tcm_base,
62ed960ba9SSandra Loosemore                                 phys_tcm_alias);
63ed960ba9SSandra Loosemore 
64ed960ba9SSandra Loosemore     /* Physical DRAM with alias at 0xc0000000 */
65ed960ba9SSandra Loosemore     memory_region_init_ram(phys_ram, NULL, "nios2.ram", ram_size,
66ed960ba9SSandra Loosemore                            &error_abort);
67ed960ba9SSandra Loosemore     memory_region_init_alias(phys_ram_alias, NULL, "nios2.ram.alias",
68ed960ba9SSandra Loosemore                              phys_ram, 0, ram_size);
69ed960ba9SSandra Loosemore     memory_region_add_subregion(address_space_mem, ram_base, phys_ram);
70ed960ba9SSandra Loosemore     memory_region_add_subregion(address_space_mem, 0xc0000000 + ram_base,
71ed960ba9SSandra Loosemore                                 phys_ram_alias);
72ed960ba9SSandra Loosemore 
73ed960ba9SSandra Loosemore     cpu = NIOS2_CPU(cpu_create(TYPE_NIOS2_CPU));
74ed960ba9SSandra Loosemore 
75ed960ba9SSandra Loosemore     /* Remove MMU */
76ed960ba9SSandra Loosemore     cpu->mmu_present = false;
77ed960ba9SSandra Loosemore 
78ed960ba9SSandra Loosemore     /* Reset vector is the first 32 bytes of RAM.  */
79ed960ba9SSandra Loosemore     cpu->reset_addr = ram_base;
80ed960ba9SSandra Loosemore 
81ed960ba9SSandra Loosemore     /* The interrupt vector comes right after reset.  */
82ed960ba9SSandra Loosemore     cpu->exception_addr = ram_base + 0x20;
83ed960ba9SSandra Loosemore 
84ed960ba9SSandra Loosemore     /*
85ed960ba9SSandra Loosemore      * The linker script does have a TLB miss memory region declared,
86ed960ba9SSandra Loosemore      * but this should never be used with no MMU.
87ed960ba9SSandra Loosemore      */
88ed960ba9SSandra Loosemore     cpu->fast_tlb_miss_addr = 0x7fff400;
89ed960ba9SSandra Loosemore 
90ed960ba9SSandra Loosemore     nios2_load_kernel(cpu, ram_base, ram_size, machine->initrd_filename,
91ed960ba9SSandra Loosemore                       BINARY_DEVICE_TREE_FILE, NULL);
92ed960ba9SSandra Loosemore }
93ed960ba9SSandra Loosemore 
nios2_generic_nommu_machine_init(struct MachineClass * mc)94ed960ba9SSandra Loosemore static void nios2_generic_nommu_machine_init(struct MachineClass *mc)
95ed960ba9SSandra Loosemore {
96ed960ba9SSandra Loosemore     mc->desc = "Generic NOMMU Nios II design";
97ed960ba9SSandra Loosemore     mc->init = nios2_generic_nommu_init;
98*9997771bSPhilippe Mathieu-Daudé     mc->deprecation_reason = "Nios II architecture is deprecated";
99ed960ba9SSandra Loosemore }
100ed960ba9SSandra Loosemore 
101ed960ba9SSandra Loosemore DEFINE_MACHINE("nios2-generic-nommu", nios2_generic_nommu_machine_init);
102