1 # See docs/trace-events.txt for syntax documentation. 2 3 # hw/net/lance.c 4 lance_mem_readw(uint64_t addr, uint32_t ret) "addr=%"PRIx64"val=0x%04x" 5 lance_mem_writew(uint64_t addr, uint32_t val) "addr=%"PRIx64"val=0x%04x" 6 7 # hw/net/milkymist-minimac2.c 8 milkymist_minimac2_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x" 9 milkymist_minimac2_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x" 10 milkymist_minimac2_mdio_write(uint8_t phy_addr, uint8_t addr, uint16_t value) "phy_addr %02x addr %02x value %04x" 11 milkymist_minimac2_mdio_read(uint8_t phy_addr, uint8_t addr, uint16_t value) "phy_addr %02x addr %02x value %04x" 12 milkymist_minimac2_tx_frame(uint32_t length) "length %u" 13 milkymist_minimac2_rx_frame(const void *buf, uint32_t length) "buf %p length %u" 14 milkymist_minimac2_rx_transfer(const void *buf, uint32_t length) "buf %p length %d" 15 milkymist_minimac2_raise_irq_rx(void) "Raise IRQ RX" 16 milkymist_minimac2_lower_irq_rx(void) "Lower IRQ RX" 17 milkymist_minimac2_pulse_irq_tx(void) "Pulse IRQ TX" 18 19 # hw/net/mipsnet.c 20 mipsnet_send(uint32_t size) "sending len=%u" 21 mipsnet_receive(uint32_t size) "receiving len=%u" 22 mipsnet_read(uint64_t addr, uint32_t val) "read addr=0x%" PRIx64 " val=0x%x" 23 mipsnet_write(uint64_t addr, uint64_t val) "write addr=0x%" PRIx64 " val=0x%" PRIx64 24 mipsnet_irq(uint32_t isr, uint32_t intctl) "set irq to %d (%02x)" 25 26 # hw/net/opencores_eth.c 27 open_eth_mii_write(unsigned idx, uint16_t v) "MII[%02x] <- %04x" 28 open_eth_mii_read(unsigned idx, uint16_t v) "MII[%02x] -> %04x" 29 open_eth_update_irq(uint32_t v) "IRQ <- %x" 30 open_eth_receive(unsigned len) "RX: len: %u" 31 open_eth_receive_mcast(unsigned idx, uint32_t h0, uint32_t h1) "MCAST: idx = %u, hash: %08x:%08x" 32 open_eth_receive_reject(void) "RX: rejected" 33 open_eth_receive_desc(uint32_t addr, uint32_t len_flags) "RX: %08x, len_flags: %08x" 34 open_eth_start_xmit(uint32_t addr, unsigned len, unsigned tx_len) "TX: %08x, len: %u, tx_len: %u" 35 open_eth_reg_read(uint32_t addr, uint32_t v) "MAC[%02x] -> %08x" 36 open_eth_reg_write(uint32_t addr, uint32_t v) "MAC[%02x] <- %08x" 37 open_eth_desc_read(uint32_t addr, uint32_t v) "DESC[%04x] -> %08x" 38 open_eth_desc_write(uint32_t addr, uint32_t v) "DESC[%04x] <- %08x" 39 40 # hw/net/pcnet.c 41 pcnet_s_reset(void *s) "s=%p" 42 pcnet_user_int(void *s) "s=%p" 43 pcnet_isr_change(void *s, uint32_t isr, uint32_t isr_old) "s=%p INTA=%d<=%d" 44 pcnet_init(void *s, uint64_t init_addr) "s=%p init_addr=%#"PRIx64 45 pcnet_rlen_tlen(void *s, uint32_t rlen, uint32_t tlen) "s=%p rlen=%d tlen=%d" 46 pcnet_ss32_rdra_tdra(void *s, uint32_t ss32, uint32_t rdra, uint32_t rcvrl, uint32_t tdra, uint32_t xmtrl) "s=%p ss32=%d rdra=0x%08x[%d] tdra=0x%08x[%d]" 47 48 # hw/net/pcnet-pci.c 49 pcnet_aprom_writeb(void *opaque, uint32_t addr, uint32_t val) "opaque=%p addr=0x%08x val=0x%02x" 50 pcnet_aprom_readb(void *opaque, uint32_t addr, uint32_t val) "opaque=%p addr=0x%08x val=0x%02x" 51 pcnet_ioport_read(void *opaque, uint64_t addr, unsigned size) "opaque=%p addr=%#"PRIx64" size=%d" 52 pcnet_ioport_write(void *opaque, uint64_t addr, uint64_t data, unsigned size) "opaque=%p addr=%#"PRIx64" data=%#"PRIx64" size=%d" 53 pcnet_mmio_writeb(void *opaque, uint64_t addr, uint32_t val) "opaque=%p addr=%#"PRIx64" val=0x%x" 54 pcnet_mmio_writew(void *opaque, uint64_t addr, uint32_t val) "opaque=%p addr=%#"PRIx64" val=0x%x" 55 pcnet_mmio_writel(void *opaque, uint64_t addr, uint32_t val) "opaque=%p addr=%#"PRIx64" val=0x%x" 56 pcnet_mmio_readb(void *opaque, uint64_t addr, uint32_t val) "opaque=%p addr=%#"PRIx64" val=0x%x" 57 pcnet_mmio_readw(void *opaque, uint64_t addr, uint32_t val) "opaque=%p addr=%#"PRIx64" val=0x%x" 58 pcnet_mmio_readl(void *opaque, uint64_t addr, uint32_t val) "opaque=%p addr=%#"PRIx64" val=0x%x" 59 60 # hw/net/net_rx_pkt.c 61 net_rx_pkt_parsed(bool ip4, bool ip6, bool udp, bool tcp, size_t l3o, size_t l4o, size_t l5o) "RX packet parsed: ip4: %d, ip6: %d, udp: %d, tcp: %d, l3 offset: %zu, l4 offset: %zu, l5 offset: %zu" 62 net_rx_pkt_l4_csum_validate_entry(void) "Starting L4 checksum validation" 63 net_rx_pkt_l4_csum_validate_not_xxp(void) "Not a TCP/UDP packet" 64 net_rx_pkt_l4_csum_validate_udp_with_no_checksum(void) "UDP packet without checksum" 65 net_rx_pkt_l4_csum_validate_ip4_fragment(void) "IP4 fragment" 66 net_rx_pkt_l4_csum_validate_ip4_udp(void) "IP4/UDP packet" 67 net_rx_pkt_l4_csum_validate_ip4_tcp(void) "IP4/TCP packet" 68 net_rx_pkt_l4_csum_validate_ip6_udp(void) "IP6/UDP packet" 69 net_rx_pkt_l4_csum_validate_ip6_tcp(void) "IP6/TCP packet" 70 net_rx_pkt_l4_csum_validate_csum(bool csum_valid) "Checksum valid: %d" 71 72 net_rx_pkt_l4_csum_calc_entry(void) "Starting L4 checksum calculation" 73 net_rx_pkt_l4_csum_calc_ip4_udp(void) "IP4/UDP packet" 74 net_rx_pkt_l4_csum_calc_ip4_tcp(void) "IP4/TCP packet" 75 net_rx_pkt_l4_csum_calc_ip6_udp(void) "IP6/UDP packet" 76 net_rx_pkt_l4_csum_calc_ip6_tcp(void) "IP6/TCP packet" 77 net_rx_pkt_l4_csum_calc_ph_csum(uint32_t cntr, uint16_t csl) "Pseudo-header: checksum counter %u, length %u" 78 net_rx_pkt_l4_csum_calc_csum(size_t l4hdr_off, uint16_t csl, uint32_t cntr, uint16_t csum) "L4 Checksum: L4 header offset: %zu, length: %u, counter: 0x%X, final checksum: 0x%X" 79 80 net_rx_pkt_l4_csum_fix_entry(void) "Starting L4 checksum correction" 81 net_rx_pkt_l4_csum_fix_tcp(uint32_t l4_cso) "TCP packet, L4 cso: %u" 82 net_rx_pkt_l4_csum_fix_udp(uint32_t l4_cso) "UDP packet, L4 cso: %u" 83 net_rx_pkt_l4_csum_fix_not_xxp(void) "Not an IP4 packet" 84 net_rx_pkt_l4_csum_fix_ip4_fragment(void) "IP4 fragment" 85 net_rx_pkt_l4_csum_fix_udp_with_no_checksum(void) "UDP packet without checksum" 86 net_rx_pkt_l4_csum_fix_csum(uint32_t cso, uint16_t csum) "L4 Checksum: Offset: %u, value 0x%X" 87 88 net_rx_pkt_l3_csum_validate_entry(void) "Starting L3 checksum validation" 89 net_rx_pkt_l3_csum_validate_not_ip4(void) "Not an IP4 packet" 90 net_rx_pkt_l3_csum_validate_csum(size_t l3hdr_off, uint32_t csl, uint32_t cntr, uint16_t csum, bool csum_valid) "L3 Checksum: L3 header offset: %zu, length: %u, counter: 0x%X, final checksum: 0x%X, valid: %d" 91 92 net_rx_pkt_rss_ip4(void) "Calculating IPv4 RSS hash" 93 net_rx_pkt_rss_ip4_tcp(void) "Calculating IPv4/TCP RSS hash" 94 net_rx_pkt_rss_ip6_tcp(void) "Calculating IPv6/TCP RSS hash" 95 net_rx_pkt_rss_ip6(void) "Calculating IPv6 RSS hash" 96 net_rx_pkt_rss_ip6_ex(void) "Calculating IPv6/EX RSS hash" 97 net_rx_pkt_rss_hash(size_t rss_length, uint32_t rss_hash) "RSS hash for %zu bytes: 0x%X" 98 net_rx_pkt_rss_add_chunk(void* ptr, size_t size, size_t input_offset) "Add RSS chunk %p, %zu bytes, RSS input offset %zu bytes" 99 100 # hw/net/e1000x_common.c 101 e1000x_rx_can_recv_disabled(bool link_up, bool rx_enabled, bool pci_master) "link_up: %d, rx_enabled %d, pci_master %d" 102 e1000x_vlan_is_vlan_pkt(bool is_vlan_pkt, uint16_t eth_proto, uint16_t vet) "Is VLAN packet: %d, ETH proto: 0x%X, VET: 0x%X" 103 e1000x_rx_flt_ucast_match(uint32_t idx, uint8_t b0, uint8_t b1, uint8_t b2, uint8_t b3, uint8_t b4, uint8_t b5) "unicast match[%d]: %02x:%02x:%02x:%02x:%02x:%02x" 104 e1000x_rx_flt_ucast_mismatch(uint8_t b0, uint8_t b1, uint8_t b2, uint8_t b3, uint8_t b4, uint8_t b5) "unicast mismatch: %02x:%02x:%02x:%02x:%02x:%02x" 105 e1000x_rx_flt_inexact_mismatch(uint8_t b0, uint8_t b1, uint8_t b2, uint8_t b3, uint8_t b4, uint8_t b5, uint32_t mo, uint32_t mta, uint32_t mta_val) "inexact mismatch: %02x:%02x:%02x:%02x:%02x:%02x MO %d MTA[%d] %x" 106 e1000x_rx_link_down(uint32_t status_reg) "Received packet dropped because the link is down STATUS = %u" 107 e1000x_rx_disabled(uint32_t rctl_reg) "Received packet dropped because receive is disabled RCTL = %u" 108 e1000x_rx_oversized(size_t size) "Received packet dropped because it was oversized (%zu bytes)" 109 e1000x_mac_indicate(uint8_t b0, uint8_t b1, uint8_t b2, uint8_t b3, uint8_t b4, uint8_t b5) "Indicating MAC to guest: %02x:%02x:%02x:%02x:%02x:%02x" 110 e1000x_link_negotiation_start(void) "Start link auto negotiation" 111 e1000x_link_negotiation_done(void) "Auto negotiation is completed" 112 113 # hw/net/e1000e_core.c 114 e1000e_core_write(uint64_t index, uint32_t size, uint64_t val) "Write to register 0x%"PRIx64", %d byte(s), value: 0x%"PRIx64 115 e1000e_core_read(uint64_t index, uint32_t size, uint64_t val) "Read from register 0x%"PRIx64", %d byte(s), value: 0x%"PRIx64 116 e1000e_core_mdic_read(uint8_t page, uint32_t addr, uint32_t data) "MDIC READ: PHY[%u][%u] = 0x%x" 117 e1000e_core_mdic_read_unhandled(uint8_t page, uint32_t addr) "MDIC READ: PHY[%u][%u] UNHANDLED" 118 e1000e_core_mdic_write(uint8_t page, uint32_t addr, uint32_t data) "MDIC WRITE: PHY[%u][%u] = 0x%x" 119 e1000e_core_mdic_write_unhandled(uint8_t page, uint32_t addr) "MDIC WRITE: PHY[%u][%u] UNHANDLED" 120 e1000e_core_eeeprom_write(uint16_t bit_in, uint16_t bit_out, uint16_t reading) "eeprom bitnum in %d out %d, reading %d" 121 e1000e_core_ctrl_write(uint64_t index, uint32_t val) "Write CTRL register 0x%"PRIx64", value: 0x%X" 122 e1000e_core_ctrl_sw_reset(void) "Doing SW reset" 123 e1000e_core_ctrl_phy_reset(void) "Doing PHY reset" 124 125 e1000e_link_autoneg_flowctl(bool enabled) "Auto-negotiated flow control state is %d" 126 e1000e_link_set_params(bool autodetect, uint32_t speed, bool force_spd, bool force_dplx, bool rx_fctl, bool tx_fctl) "Set link params: Autodetect: %d, Speed: %d, Force speed: %d, Force duplex: %d, RX flow control %d, TX flow control %d" 127 e1000e_link_read_params(bool autodetect, uint32_t speed, bool force_spd, bool force_dplx, bool rx_fctl, bool tx_fctl) "Get link params: Autodetect: %d, Speed: %d, Force speed: %d, Force duplex: %d, RX flow control %d, TX flow control %d" 128 e1000e_link_set_ext_params(bool asd_check, bool speed_select_bypass) "Set extended link params: ASD check: %d, Speed select bypass: %d" 129 e1000e_link_status(bool link_up, bool full_dplx, uint32_t speed, uint32_t asdv) "Link up: %d, Duplex: %d, Speed: %d, ASDV: %d" 130 e1000e_link_status_changed(bool status) "New link status: %d" 131 132 e1000e_wrn_regs_write_ro(uint64_t index, uint32_t size, uint64_t val) "WARNING: Write to RO register 0x%"PRIx64", %d byte(s), value: 0x%"PRIx64 133 e1000e_wrn_regs_write_unknown(uint64_t index, uint32_t size, uint64_t val) "WARNING: Write to unknown register 0x%"PRIx64", %d byte(s), value: 0x%"PRIx64 134 e1000e_wrn_regs_read_unknown(uint64_t index, uint32_t size) "WARNING: Read from unknown register 0x%"PRIx64", %d byte(s)" 135 e1000e_wrn_regs_read_trivial(uint32_t index) "WARNING: Reading register at offset: 0x%05x. It is not fully implemented." 136 e1000e_wrn_regs_write_trivial(uint32_t index) "WARNING: Writing to register at offset: 0x%05x. It is not fully implemented." 137 e1000e_wrn_no_ts_support(void) "WARNING: Guest requested TX timestamping which is not supported" 138 e1000e_wrn_no_snap_support(void) "WARNING: Guest requested TX SNAP header update which is not supported" 139 e1000e_wrn_iscsi_filtering_not_supported(void) "WARNING: Guest requested iSCSI filtering which is not supported" 140 e1000e_wrn_nfsw_filtering_not_supported(void) "WARNING: Guest requested NFS write filtering which is not supported" 141 e1000e_wrn_nfsr_filtering_not_supported(void) "WARNING: Guest requested NFS read filtering which is not supported" 142 143 e1000e_tx_disabled(void) "TX Disabled" 144 e1000e_tx_descr(void *addr, uint32_t lower, uint32_t upper) "%p : %x %x" 145 146 e1000e_ring_free_space(int ridx, uint32_t rdlen, uint32_t rdh, uint32_t rdt) "ring #%d: LEN: %u, DH: %u, DT: %u" 147 148 e1000e_rx_can_recv_rings_full(void) "Cannot receive: all rings are full" 149 e1000e_rx_can_recv(void) "Can receive" 150 e1000e_rx_has_buffers(int ridx, uint32_t free_desc, size_t total_size, uint32_t desc_buf_size) "ring #%d: free descr: %u, packet size %zu, descr buffer size %u" 151 e1000e_rx_null_descriptor(void) "Null RX descriptor!!" 152 e1000e_rx_flt_vlan_mismatch(uint16_t vid) "VID mismatch: 0x%X" 153 e1000e_rx_flt_vlan_match(uint16_t vid) "VID match: 0x%X" 154 e1000e_rx_desc_ps_read(uint64_t a0, uint64_t a1, uint64_t a2, uint64_t a3) "buffers: [0x%"PRIx64", 0x%"PRIx64", 0x%"PRIx64", 0x%"PRIx64"]" 155 e1000e_rx_desc_ps_write(uint16_t a0, uint16_t a1, uint16_t a2, uint16_t a3) "bytes written: [%u, %u, %u, %u]" 156 e1000e_rx_desc_buff_sizes(uint32_t b0, uint32_t b1, uint32_t b2, uint32_t b3) "buffer sizes: [%u, %u, %u, %u]" 157 e1000e_rx_desc_len(uint8_t rx_desc_len) "RX descriptor length: %u" 158 e1000e_rx_desc_buff_write(uint8_t idx, uint64_t addr, uint16_t offset, const void* source, uint32_t len) "buffer #%u, addr: 0x%"PRIx64", offset: %u, from: %p, length: %u" 159 e1000e_rx_descr(int ridx, uint64_t base, uint8_t len) "Next RX descriptor: ring #%d, PA: 0x%"PRIx64", length: %u" 160 e1000e_rx_set_rctl(uint32_t rctl) "RCTL = 0x%x" 161 e1000e_rx_receive_iov(int iovcnt) "Received vector of %d fragments" 162 e1000e_rx_packet_size(size_t full, size_t vhdr, size_t data) "Received packet of %zu bytes total, %zu virt header, %zu data" 163 e1000e_rx_flt_dropped(void) "Received packet dropped by RX filter" 164 e1000e_rx_written_to_guest(uint32_t causes) "Received packet written to guest (ICR causes %u)" 165 e1000e_rx_not_written_to_guest(uint32_t causes) "Received packet NOT written to guest (ICR causes %u)" 166 e1000e_rx_interrupt_set(uint32_t causes) "Receive interrupt set (ICR causes %u)" 167 e1000e_rx_interrupt_delayed(uint32_t causes) "Receive interrupt delayed (ICR causes %u)" 168 e1000e_rx_set_cso(int cso_state) "RX CSO state set to %d" 169 e1000e_rx_set_rdt(int queue_idx, uint32_t val) "Setting RDT[%d] = %u" 170 e1000e_rx_set_rfctl(uint32_t val) "Setting RFCTL = 0x%X" 171 e1000e_rx_start_recv(void) 172 173 e1000e_rx_rss_started(void) "Starting RSS processing" 174 e1000e_rx_rss_disabled(void) "RSS is disabled" 175 e1000e_rx_rss_type(uint32_t type) "RSS type is %u" 176 e1000e_rx_rss_ip4(bool isfragment, bool istcp, uint32_t mrqc, bool tcpipv4_enabled, bool ipv4_enabled) "RSS IPv4: fragment %d, tcp %d, mrqc 0x%X, tcpipv4 enabled %d, ipv4 enabled %d" 177 e1000e_rx_rss_ip6_rfctl(uint32_t rfctl) "RSS IPv6: rfctl 0x%X" 178 e1000e_rx_rss_ip6(bool ex_dis, bool new_ex_dis, bool istcp, bool has_ext_headers, bool ex_dst_valid, bool ex_src_valid, uint32_t mrqc, bool tcpipv6_enabled, bool ipv6ex_enabled, bool ipv6_enabled) "RSS IPv6: ex_dis: %d, new_ex_dis: %d, tcp %d, has_ext_headers %d, ex_dst_valid %d, ex_src_valid %d, mrqc 0x%X, tcpipv6 enabled %d, ipv6ex enabled %d, ipv6 enabled %d" 179 e1000e_rx_rss_dispatched_to_queue(int queue_idx) "Packet being dispatched to queue %d" 180 181 e1000e_rx_metadata_protocols(bool isip4, bool isip6, bool isudp, bool istcp) "protocols: ip4: %d, ip6: %d, udp: %d, tcp: %d" 182 e1000e_rx_metadata_vlan(uint16_t vlan_tag) "VLAN tag is 0x%X" 183 e1000e_rx_metadata_rss(uint32_t rss, uint32_t mrq) "RSS data: rss: 0x%X, mrq: 0x%X" 184 e1000e_rx_metadata_ip_id(uint16_t ip_id) "the IPv4 ID is 0x%X" 185 e1000e_rx_metadata_ack(void) "the packet is TCP ACK" 186 e1000e_rx_metadata_pkt_type(uint32_t pkt_type) "the packet type is %u" 187 e1000e_rx_metadata_no_virthdr(void) "the packet has no virt-header" 188 e1000e_rx_metadata_virthdr_no_csum_info(void) "virt-header does not contain checksum info" 189 e1000e_rx_metadata_l3_cso_disabled(void) "IP4 CSO is disabled" 190 e1000e_rx_metadata_l4_cso_disabled(void) "TCP/UDP CSO is disabled" 191 e1000e_rx_metadata_l3_csum_validation_failed(void) "Cannot validate L3 checksum" 192 e1000e_rx_metadata_l4_csum_validation_failed(void) "Cannot validate L4 checksum" 193 e1000e_rx_metadata_status_flags(uint32_t status_flags) "status_flags is 0x%X" 194 e1000e_rx_metadata_ipv6_sum_disabled(void) "IPv6 RX checksummimg disabled by RFCTL" 195 e1000e_rx_metadata_ipv6_filtering_disabled(void) "IPv6 RX filtering disabled by RFCTL" 196 197 e1000e_vlan_vet(uint16_t vet) "Setting VLAN ethernet type 0x%X" 198 199 e1000e_irq_set_cause(uint32_t cause) "IRQ cause set 0x%x" 200 e1000e_irq_msi_notify(uint32_t cause) "MSI notify 0x%x" 201 e1000e_irq_throttling_no_pending_interrupts(void) "No pending interrupts to notify" 202 e1000e_irq_msi_notify_postponed(void) "Sending MSI postponed by ITR" 203 e1000e_irq_legacy_notify_postponed(void) "Raising legacy IRQ postponed by ITR" 204 e1000e_irq_throttling_no_pending_vec(int idx) "No pending interrupts for vector %d" 205 e1000e_irq_msix_notify_postponed_vec(int idx) "Sending MSI-X postponed by EITR[%d]" 206 e1000e_irq_msix_notify(uint32_t cause) "MSI-X notify 0x%x" 207 e1000e_irq_legacy_notify(bool level) "IRQ line state: %d" 208 e1000e_irq_msix_notify_vec(uint32_t vector) "MSI-X notify vector 0x%x" 209 e1000e_irq_postponed_by_xitr(uint32_t reg) "Interrupt postponed by [E]ITR register 0x%x" 210 e1000e_irq_clear_ims(uint32_t bits, uint32_t old_ims, uint32_t new_ims) "Clearing IMS bits 0x%x: 0x%x --> 0x%x" 211 e1000e_irq_set_ims(uint32_t bits, uint32_t old_ims, uint32_t new_ims) "Setting IMS bits 0x%x: 0x%x --> 0x%x" 212 e1000e_irq_fix_icr_asserted(uint32_t new_val) "ICR_ASSERTED bit fixed: 0x%x" 213 e1000e_irq_add_msi_other(uint32_t new_val) "ICR_OTHER bit added: 0x%x" 214 e1000e_irq_pending_interrupts(uint32_t pending, uint32_t icr, uint32_t ims) "ICR PENDING: 0x%x (ICR: 0x%x, IMS: 0x%x)" 215 e1000e_irq_set_cause_entry(uint32_t val, uint32_t icr) "Going to set IRQ cause 0x%x, ICR: 0x%x" 216 e1000e_irq_set_cause_exit(uint32_t val, uint32_t icr) "Set IRQ cause 0x%x, ICR: 0x%x" 217 e1000e_irq_icr_write(uint32_t bits, uint32_t old_icr, uint32_t new_icr) "Clearing ICR bits 0x%x: 0x%x --> 0x%x" 218 e1000e_irq_write_ics(uint32_t val) "Adding ICR bits 0x%x" 219 e1000e_irq_icr_process_iame(void) "Clearing IMS bits due to IAME" 220 e1000e_irq_read_ics(uint32_t ics) "Current ICS: 0x%x" 221 e1000e_irq_read_ims(uint32_t ims) "Current IMS: 0x%x" 222 e1000e_irq_icr_read_entry(uint32_t icr) "Starting ICR read. Current ICR: 0x%x" 223 e1000e_irq_icr_read_exit(uint32_t icr) "Ending ICR read. Current ICR: 0x%x" 224 e1000e_irq_icr_clear_zero_ims(void) "Clearing ICR on read due to zero IMS" 225 e1000e_irq_icr_clear_iame(void) "Clearing ICR on read due to IAME" 226 e1000e_irq_ims_clear_eiame(uint32_t iam, uint32_t cause) "Clearing IMS due to EIAME, IAM: 0x%X, cause: 0x%X" 227 e1000e_irq_icr_clear_eiac(uint32_t icr, uint32_t eiac) "Clearing ICR bits due to EIAC, ICR: 0x%X, EIAC: 0x%X" 228 e1000e_irq_ims_clear_set_imc(uint32_t val) "Clearing IMS bits due to IMC write 0x%x" 229 e1000e_irq_fire_delayed_interrupts(void) "Firing delayed interrupts" 230 e1000e_irq_rearm_timer(uint32_t reg, int64_t delay_ns) "Mitigation timer armed for register 0x%X, delay %"PRId64" ns" 231 e1000e_irq_throttling_timer(uint32_t reg) "Mitigation timer shot for register 0x%X" 232 e1000e_irq_rdtr_fpd_running(void) "FPD written while RDTR was running" 233 e1000e_irq_rdtr_fpd_not_running(void) "FPD written while RDTR was not running" 234 e1000e_irq_tidv_fpd_running(void) "FPD written while TIDV was running" 235 e1000e_irq_tidv_fpd_not_running(void) "FPD written while TIDV was not running" 236 e1000e_irq_eitr_set(uint32_t eitr_num, uint32_t val) "EITR[%u] = %u" 237 e1000e_irq_itr_set(uint32_t val) "ITR = %u" 238 e1000e_irq_fire_all_timers(uint32_t val) "Firing all delay/throttling timers on all interrupts enable (0x%X written to IMS)" 239 e1000e_irq_adding_delayed_causes(uint32_t val, uint32_t icr) "Merging delayed causes 0x%X to ICR 0x%X" 240 e1000e_irq_msix_pending_clearing(uint32_t cause, uint32_t int_cfg, uint32_t vec) "Clearing MSI-X pending bit for cause 0x%x, IVAR config 0x%x, vector %u" 241 242 e1000e_wrn_msix_vec_wrong(uint32_t cause, uint32_t cfg) "Invalid configuration for cause 0x%x: 0x%x" 243 e1000e_wrn_msix_invalid(uint32_t cause, uint32_t cfg) "Invalid entry for cause 0x%x: 0x%x" 244 245 e1000e_mac_set_permanent(uint8_t b0, uint8_t b1, uint8_t b2, uint8_t b3, uint8_t b4, uint8_t b5) "Set permanent MAC: %02x:%02x:%02x:%02x:%02x:%02x" 246 e1000e_mac_set_sw(uint8_t b0, uint8_t b1, uint8_t b2, uint8_t b3, uint8_t b4, uint8_t b5) "Set SW MAC: %02x:%02x:%02x:%02x:%02x:%02x" 247 248 # hw/net/e1000e.c 249 e1000e_cb_pci_realize(void) "E1000E PCI realize entry" 250 e1000e_cb_pci_uninit(void) "E1000E PCI unit entry" 251 e1000e_cb_qdev_reset(void) "E1000E qdev reset entry" 252 e1000e_cb_pre_save(void) "E1000E pre save entry" 253 e1000e_cb_post_load(void) "E1000E post load entry" 254 255 e1000e_io_write_addr(uint64_t addr) "IOADDR write 0x%"PRIx64 256 e1000e_io_write_data(uint64_t addr, uint64_t val) "IODATA write 0x%"PRIx64", value: 0x%"PRIx64 257 e1000e_io_read_addr(uint64_t addr) "IOADDR read 0x%"PRIx64 258 e1000e_io_read_data(uint64_t addr, uint64_t val) "IODATA read 0x%"PRIx64", value: 0x%"PRIx64 259 e1000e_wrn_io_write_unknown(uint64_t addr) "IO write unknown address 0x%"PRIx64 260 e1000e_wrn_io_read_unknown(uint64_t addr) "IO read unknown address 0x%"PRIx64 261 e1000e_wrn_io_addr_undefined(uint64_t addr) "IO undefined register 0x%"PRIx64 262 e1000e_wrn_io_addr_flash(uint64_t addr) "IO flash access (0x%"PRIx64") not implemented" 263 e1000e_wrn_io_addr_unknown(uint64_t addr) "IO unknown register 0x%"PRIx64 264 265 e1000e_msi_init_fail(int32_t res) "Failed to initialize MSI, error %d" 266 e1000e_msix_init_fail(int32_t res) "Failed to initialize MSI-X, error %d" 267 e1000e_msix_use_vector_fail(uint32_t vec, int32_t res) "Failed to use MSI-X vector %d, error %d" 268 269 e1000e_cfg_support_virtio(bool support) "Virtio header supported: %d" 270 271 e1000e_vm_state_running(void) "VM state is running" 272 e1000e_vm_state_stopped(void) "VM state is stopped" 273