xref: /openbmc/qemu/hw/misc/trace-events (revision ef5c8d0b)
1# See docs/devel/tracing.rst for syntax documentation.
2
3# allwinner-cpucfg.c
4allwinner_cpucfg_cpu_reset(uint8_t cpu_id, uint32_t reset_addr) "id %u, reset_addr 0x%" PRIx32
5allwinner_cpucfg_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32
6allwinner_cpucfg_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32
7
8# allwinner-h3-dramc.c
9allwinner_h3_dramc_rowmirror_disable(void) "Disable row mirror"
10allwinner_h3_dramc_rowmirror_enable(uint64_t addr) "Enable row mirror: addr 0x%" PRIx64
11allwinner_h3_dramcom_read(uint64_t offset, uint64_t data, unsigned size) "Read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32
12allwinner_h3_dramcom_write(uint64_t offset, uint64_t data, unsigned size) "Write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32
13allwinner_h3_dramctl_read(uint64_t offset, uint64_t data, unsigned size) "Read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32
14allwinner_h3_dramctl_write(uint64_t offset, uint64_t data, unsigned size) "Write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32
15allwinner_h3_dramphy_read(uint64_t offset, uint64_t data, unsigned size) "Read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32
16allwinner_h3_dramphy_write(uint64_t offset, uint64_t data, unsigned size) "write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32
17
18# allwinner-sid.c
19allwinner_sid_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32
20allwinner_sid_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32
21
22# avr_power.c
23avr_power_read(uint8_t value) "power_reduc read value:%u"
24avr_power_write(uint8_t value) "power_reduc write value:%u"
25
26# axp209.c
27axp209_rx(uint8_t reg, uint8_t data) "Read reg 0x%" PRIx8 " : 0x%" PRIx8
28axp209_select(uint8_t reg) "Accessing reg 0x%" PRIx8
29axp209_tx(uint8_t reg, uint8_t data) "Write reg 0x%" PRIx8 " : 0x%" PRIx8
30
31# eccmemctl.c
32ecc_mem_writel_mer(uint32_t val) "Write memory enable 0x%08x"
33ecc_mem_writel_mdr(uint32_t val) "Write memory delay 0x%08x"
34ecc_mem_writel_mfsr(uint32_t val) "Write memory fault status 0x%08x"
35ecc_mem_writel_vcr(uint32_t val) "Write slot configuration 0x%08x"
36ecc_mem_writel_dr(uint32_t val) "Write diagnostic 0x%08x"
37ecc_mem_writel_ecr0(uint32_t val) "Write event count 1 0x%08x"
38ecc_mem_writel_ecr1(uint32_t val) "Write event count 2 0x%08x"
39ecc_mem_readl_mer(uint32_t ret) "Read memory enable 0x%08x"
40ecc_mem_readl_mdr(uint32_t ret) "Read memory delay 0x%08x"
41ecc_mem_readl_mfsr(uint32_t ret) "Read memory fault status 0x%08x"
42ecc_mem_readl_vcr(uint32_t ret) "Read slot configuration 0x%08x"
43ecc_mem_readl_mfar0(uint32_t ret) "Read memory fault address 0 0x%08x"
44ecc_mem_readl_mfar1(uint32_t ret) "Read memory fault address 1 0x%08x"
45ecc_mem_readl_dr(uint32_t ret) "Read diagnostic 0x%08x"
46ecc_mem_readl_ecr0(uint32_t ret) "Read event count 1 0x%08x"
47ecc_mem_readl_ecr1(uint32_t ret) "Read event count 2 0x%08x"
48ecc_diag_mem_writeb(uint64_t addr, uint32_t val) "Write diagnostic %"PRId64" = 0x%02x"
49ecc_diag_mem_readb(uint64_t addr, uint32_t ret) "Read diagnostic %"PRId64"= 0x%02x"
50
51# empty_slot.c
52empty_slot_write(uint64_t addr, unsigned width, uint64_t value, unsigned size, const char *name) "wr addr:0x%04"PRIx64" data:0x%0*"PRIx64" size %u [%s]"
53
54# slavio_misc.c
55slavio_misc_update_irq_raise(void) "Raise IRQ"
56slavio_misc_update_irq_lower(void) "Lower IRQ"
57slavio_set_power_fail(int power_failing, uint8_t config) "Power fail: %d, config: %d"
58slavio_cfg_mem_writeb(uint32_t val) "Write config 0x%02x"
59slavio_cfg_mem_readb(uint32_t ret) "Read config 0x%02x"
60slavio_diag_mem_writeb(uint32_t val) "Write diag 0x%02x"
61slavio_diag_mem_readb(uint32_t ret) "Read diag 0x%02x"
62slavio_mdm_mem_writeb(uint32_t val) "Write modem control 0x%02x"
63slavio_mdm_mem_readb(uint32_t ret) "Read modem control 0x%02x"
64slavio_aux1_mem_writeb(uint32_t val) "Write aux1 0x%02x"
65slavio_aux1_mem_readb(uint32_t ret) "Read aux1 0x%02x"
66slavio_aux2_mem_writeb(uint32_t val) "Write aux2 0x%02x"
67slavio_aux2_mem_readb(uint32_t ret) "Read aux2 0x%02x"
68apc_mem_writeb(uint32_t val) "Write power management 0x%02x"
69apc_mem_readb(uint32_t ret) "Read power management 0x%02x"
70slavio_sysctrl_mem_writel(uint32_t val) "Write system control 0x%08x"
71slavio_sysctrl_mem_readl(uint32_t ret) "Read system control 0x%08x"
72slavio_led_mem_writew(uint32_t val) "Write diagnostic LED 0x%04x"
73slavio_led_mem_readw(uint32_t ret) "Read diagnostic LED 0x%04x"
74
75# aspeed_scu.c
76aspeed_scu_write(uint64_t offset, unsigned size, uint32_t data) "To 0x%" PRIx64 " of size %u: 0x%" PRIx32
77aspeed_scu_read(uint64_t offset, unsigned size, uint32_t data) "To 0x%" PRIx64 " of size %u: 0x%" PRIx32
78
79# mps2-scc.c
80mps2_scc_read(uint64_t offset, uint64_t data, unsigned size) "MPS2 SCC read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u"
81mps2_scc_write(uint64_t offset, uint64_t data, unsigned size) "MPS2 SCC write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u"
82mps2_scc_reset(void) "MPS2 SCC: reset"
83mps2_scc_cfg_write(unsigned function, unsigned device, uint32_t value) "MPS2 SCC config write: function %d device %d data 0x%" PRIx32
84mps2_scc_cfg_read(unsigned function, unsigned device, uint32_t value) "MPS2 SCC config read: function %d device %d data 0x%" PRIx32
85
86# mps2-fpgaio.c
87mps2_fpgaio_read(uint64_t offset, uint64_t data, unsigned size) "MPS2 FPGAIO read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u"
88mps2_fpgaio_write(uint64_t offset, uint64_t data, unsigned size) "MPS2 FPGAIO write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u"
89mps2_fpgaio_reset(void) "MPS2 FPGAIO: reset"
90
91# msf2-sysreg.c
92msf2_sysreg_write(uint64_t offset, uint32_t val, uint32_t prev) "msf2-sysreg write: addr 0x%08" PRIx64 " data 0x%" PRIx32 " prev 0x%" PRIx32
93msf2_sysreg_read(uint64_t offset, uint32_t val) "msf2-sysreg read: addr 0x%08" PRIx64 " data 0x%08" PRIx32
94msf2_sysreg_write_pll_status(void) "Invalid write to read only PLL status register"
95
96# imx7_gpr.c
97imx7_gpr_read(uint64_t offset) "addr 0x%08" PRIx64
98imx7_gpr_write(uint64_t offset, uint64_t value) "addr 0x%08" PRIx64 "value 0x%08" PRIx64
99
100# mos6522.c
101mos6522_set_counter(int index, unsigned int val) "T%d.counter=%d"
102mos6522_get_next_irq_time(uint16_t latch, int64_t d, int64_t delta) "latch=%d counter=0x%"PRIx64 " delta_next=0x%"PRIx64
103mos6522_set_sr_int(void) "set sr_int"
104mos6522_write(uint64_t addr, const char *name, uint64_t val) "reg=0x%"PRIx64 " [%s] val=0x%"PRIx64
105mos6522_read(uint64_t addr, const char *name, unsigned val) "reg=0x%"PRIx64 " [%s] val=0x%x"
106
107# npcm7xx_clk.c
108npcm7xx_clk_read(uint64_t offset, uint32_t value) " offset: 0x%04" PRIx64 " value: 0x%08" PRIx32
109npcm7xx_clk_write(uint64_t offset, uint32_t value) "offset: 0x%04" PRIx64 " value: 0x%08" PRIx32
110
111# npcm7xx_gcr.c
112npcm7xx_gcr_read(uint64_t offset, uint32_t value) " offset: 0x%04" PRIx64 " value: 0x%08" PRIx32
113npcm7xx_gcr_write(uint64_t offset, uint32_t value) "offset: 0x%04" PRIx64 " value: 0x%08" PRIx32
114
115# npcm7xx_mft.c
116npcm7xx_mft_read(const char *name, uint64_t offset, uint16_t value) "%s: offset: 0x%04" PRIx64 " value: 0x%04" PRIx16
117npcm7xx_mft_write(const char *name, uint64_t offset, uint16_t value) "%s: offset: 0x%04" PRIx64 " value: 0x%04" PRIx16
118npcm7xx_mft_rpm(const char *clock, uint32_t clock_hz, int state, int32_t cnt, uint32_t rpm, uint32_t duty) " fan clk: %s clock_hz: %" PRIu32 ", state: %d, cnt: %" PRIi32 ", rpm: %" PRIu32 ", duty: %" PRIu32
119npcm7xx_mft_capture(const char *name, int irq_level) "%s: level: %d"
120npcm7xx_mft_update_clock(const char *name, uint16_t sel, uint64_t clock_period, uint64_t prescaled_clock_period) "%s: sel: 0x%02" PRIx16 ", period: %" PRIu64 ", prescaled: %" PRIu64
121npcm7xx_mft_set_duty(const char *name, int n, int value) "%s[%d]: %d"
122
123# npcm7xx_rng.c
124npcm7xx_rng_read(uint64_t offset, uint64_t value, unsigned size) "offset: 0x%04" PRIx64 " value: 0x%02" PRIx64 " size: %u"
125npcm7xx_rng_write(uint64_t offset, uint64_t value, unsigned size) "offset: 0x%04" PRIx64 " value: 0x%02" PRIx64 " size: %u"
126
127# npcm7xx_pwm.c
128npcm7xx_pwm_read(const char *id, uint64_t offset, uint32_t value) "%s offset: 0x%04" PRIx64 " value: 0x%08" PRIx32
129npcm7xx_pwm_write(const char *id, uint64_t offset, uint32_t value) "%s offset: 0x%04" PRIx64 " value: 0x%08" PRIx32
130npcm7xx_pwm_update_freq(const char *id, uint8_t index, uint32_t old_value, uint32_t new_value) "%s pwm[%u] Update Freq: old_freq: %u, new_freq: %u"
131npcm7xx_pwm_update_duty(const char *id, uint8_t index, uint32_t old_value, uint32_t new_value) "%s pwm[%u] Update Duty: old_duty: %u, new_duty: %u"
132
133# stm32f4xx_syscfg.c
134stm32f4xx_syscfg_set_irq(int gpio, int line, int level) "Interrupt: GPIO: %d, Line: %d; Level: %d"
135stm32f4xx_pulse_exti(int irq) "Pulse EXTI: %d"
136stm32f4xx_syscfg_read(uint64_t addr) "reg read: addr: 0x%" PRIx64 " "
137stm32f4xx_syscfg_write(uint64_t addr, uint64_t data) "reg write: addr: 0x%" PRIx64 " val: 0x%" PRIx64 ""
138
139# stm32f4xx_exti.c
140stm32f4xx_exti_set_irq(int irq, int leve) "Set EXTI: %d to %d"
141stm32f4xx_exti_read(uint64_t addr) "reg read: addr: 0x%" PRIx64 " "
142stm32f4xx_exti_write(uint64_t addr, uint64_t data) "reg write: addr: 0x%" PRIx64 " val: 0x%" PRIx64 ""
143
144# tz-mpc.c
145tz_mpc_reg_read(uint32_t offset, uint64_t data, unsigned size) "TZ MPC regs read: offset 0x%x data 0x%" PRIx64 " size %u"
146tz_mpc_reg_write(uint32_t offset, uint64_t data, unsigned size) "TZ MPC regs write: offset 0x%x data 0x%" PRIx64 " size %u"
147tz_mpc_mem_blocked_read(uint64_t addr, unsigned size, bool secure) "TZ MPC blocked read: offset 0x%" PRIx64 " size %u secure %d"
148tz_mpc_mem_blocked_write(uint64_t addr, uint64_t data, unsigned size, bool secure) "TZ MPC blocked write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u secure %d"
149tz_mpc_translate(uint64_t addr, int flags, const char *idx, const char *res) "TZ MPC translate: addr 0x%" PRIx64 " flags 0x%x iommu_idx %s: %s"
150tz_mpc_iommu_notify(uint64_t addr) "TZ MPC iommu: notifying UNMAP/MAP for 0x%" PRIx64
151
152# tz-msc.c
153tz_msc_reset(void) "TZ MSC: reset"
154tz_msc_cfg_nonsec(int level) "TZ MSC: cfg_nonsec = %d"
155tz_msc_cfg_sec_resp(int level) "TZ MSC: cfg_sec_resp = %d"
156tz_msc_irq_clear(int level) "TZ MSC: int_clear = %d"
157tz_msc_update_irq(int level) "TZ MSC: setting irq line to %d"
158tz_msc_access_blocked(uint64_t offset) "TZ MSC: offset 0x%" PRIx64 " access blocked"
159
160# tz-ppc.c
161tz_ppc_reset(void) "TZ PPC: reset"
162tz_ppc_cfg_nonsec(int n, int level) "TZ PPC: cfg_nonsec[%d] = %d"
163tz_ppc_cfg_ap(int n, int level) "TZ PPC: cfg_ap[%d] = %d"
164tz_ppc_cfg_sec_resp(int level) "TZ PPC: cfg_sec_resp = %d"
165tz_ppc_irq_enable(int level) "TZ PPC: int_enable = %d"
166tz_ppc_irq_clear(int level) "TZ PPC: int_clear = %d"
167tz_ppc_update_irq(int level) "TZ PPC: setting irq line to %d"
168tz_ppc_read_blocked(int n, uint64_t offset, bool secure, bool user) "TZ PPC: port %d offset 0x%" PRIx64 " read (secure %d user %d) blocked"
169tz_ppc_write_blocked(int n, uint64_t offset, bool secure, bool user) "TZ PPC: port %d offset 0x%" PRIx64 " write (secure %d user %d) blocked"
170
171# iotkit-secctl.c
172iotkit_secctl_s_read(uint32_t offset, uint64_t data, unsigned size) "IoTKit SecCtl S regs read: offset 0x%x data 0x%" PRIx64 " size %u"
173iotkit_secctl_s_write(uint32_t offset, uint64_t data, unsigned size) "IoTKit SecCtl S regs write: offset 0x%x data 0x%" PRIx64 " size %u"
174iotkit_secctl_ns_read(uint32_t offset, uint64_t data, unsigned size) "IoTKit SecCtl NS regs read: offset 0x%x data 0x%" PRIx64 " size %u"
175iotkit_secctl_ns_write(uint32_t offset, uint64_t data, unsigned size) "IoTKit SecCtl NS regs write: offset 0x%x data 0x%" PRIx64 " size %u"
176
177# imx6ul_ccm.c
178ccm_entry(void) ""
179ccm_freq(uint32_t freq) "freq = %d"
180ccm_clock_freq(uint32_t clock, uint32_t freq) "(Clock = %d) = %d"
181ccm_read_reg(const char *reg_name, uint32_t value) "reg[%s] <= 0x%" PRIx32
182ccm_write_reg(const char *reg_name, uint32_t value) "reg[%s] => 0x%" PRIx32
183
184# iotkit-sysinfo.c
185iotkit_sysinfo_read(uint64_t offset, uint64_t data, unsigned size) "IoTKit SysInfo read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u"
186iotkit_sysinfo_write(uint64_t offset, uint64_t data, unsigned size) "IoTKit SysInfo write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u"
187
188# iotkit-sysctl.c
189iotkit_sysctl_read(uint64_t offset, uint64_t data, unsigned size) "IoTKit SysCtl read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u"
190iotkit_sysctl_write(uint64_t offset, uint64_t data, unsigned size) "IoTKit SysCtl write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u"
191iotkit_sysctl_reset(void) "IoTKit SysCtl: reset"
192
193# armsse-cpu-pwrctrl.c
194armsse_cpu_pwrctrl_read(uint64_t offset, uint64_t data, unsigned size) "SSE-300 CPU_PWRCTRL read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u"
195armsse_cpu_pwrctrl_write(uint64_t offset, uint64_t data, unsigned size) "SSE-300 CPU_PWRCTRL write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u"
196
197# armsse-cpuid.c
198armsse_cpuid_read(uint64_t offset, uint64_t data, unsigned size) "SSE-200 CPU_IDENTITY read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u"
199armsse_cpuid_write(uint64_t offset, uint64_t data, unsigned size) "SSE-200 CPU_IDENTITY write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u"
200
201# armsse-mhu.c
202armsse_mhu_read(uint64_t offset, uint64_t data, unsigned size) "SSE-200 MHU read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u"
203armsse_mhu_write(uint64_t offset, uint64_t data, unsigned size) "SSE-200 MHU write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u"
204
205# aspeed_xdma.c
206aspeed_xdma_write(uint64_t offset, uint64_t data) "XDMA write: offset 0x%" PRIx64 " data 0x%" PRIx64
207
208# aspeed_i3c.c
209aspeed_i3c_read(uint64_t offset, uint64_t data) "I3C read: offset 0x%" PRIx64 " data 0x%" PRIx64
210aspeed_i3c_write(uint64_t offset, uint64_t data) "I3C write: offset 0x%" PRIx64 " data 0x%" PRIx64
211aspeed_i3c_device_read(uint32_t deviceid, uint64_t offset, uint64_t data) "I3C Dev[%u] read: offset 0x%" PRIx64 " data 0x%" PRIx64
212aspeed_i3c_device_write(uint32_t deviceid, uint64_t offset, uint64_t data) "I3C Dev[%u] write: offset 0x%" PRIx64 " data 0x%" PRIx64
213
214# aspeed_sdmc.c
215aspeed_sdmc_write(uint64_t reg, uint64_t data) "reg @0x%" PRIx64 " data: 0x%" PRIx64
216aspeed_sdmc_read(uint64_t reg, uint64_t data) "reg @0x%" PRIx64 " data: 0x%" PRIx64
217
218# aspeed_peci.c
219aspeed_peci_read(uint64_t offset, uint64_t data) "offset 0x%" PRIx64 " data 0x%" PRIx64
220aspeed_peci_write(uint64_t offset, uint64_t data) "offset 0x%" PRIx64 " data 0x%" PRIx64
221aspeed_peci_raise_interrupt(uint32_t ctrl, uint32_t status) "ctrl 0x%" PRIx32 " status 0x%" PRIx32
222
223# bcm2835_property.c
224bcm2835_mbox_property(uint32_t tag, uint32_t bufsize, size_t resplen) "mbox property tag:0x%08x in_sz:%u out_sz:%zu"
225
226# bcm2835_mbox.c
227bcm2835_mbox_write(unsigned int size, uint64_t addr, uint64_t value) "mbox write sz:%u addr:0x%"PRIx64" data:0x%"PRIx64
228bcm2835_mbox_read(unsigned int size, uint64_t addr, uint64_t value) "mbox read sz:%u addr:0x%"PRIx64" data:0x%"PRIx64
229bcm2835_mbox_irq(unsigned level) "mbox irq:ARM level:%u"
230
231# mac_via.c
232via1_rtc_update_data_out(int count, int value) "count=%d value=0x%02x"
233via1_rtc_update_data_in(int count, int value) "count=%d value=0x%02x"
234via1_rtc_internal_status(int cmd, int alt, int value) "cmd=0x%02x alt=0x%02x value=0x%02x"
235via1_rtc_internal_cmd(int cmd) "cmd=0x%02x"
236via1_rtc_cmd_invalid(int value) "value=0x%02x"
237via1_rtc_internal_time(uint32_t time) "time=0x%08x"
238via1_rtc_internal_set_cmd(int cmd) "cmd=0x%02x"
239via1_rtc_internal_ignore_cmd(int cmd) "cmd=0x%02x"
240via1_rtc_internal_set_alt(int alt, int sector, int offset) "alt=0x%02x sector=%u offset=%u"
241via1_rtc_cmd_seconds_read(int reg, int value) "reg=%d value=0x%02x"
242via1_rtc_cmd_seconds_write(int reg, int value) "reg=%d value=0x%02x"
243via1_rtc_cmd_test_write(int value) "value=0x%02x"
244via1_rtc_cmd_wprotect_write(int value) "value=0x%02x"
245via1_rtc_cmd_pram_read(int addr, int value) "addr=%u value=0x%02x"
246via1_rtc_cmd_pram_write(int addr, int value) "addr=%u value=0x%02x"
247via1_rtc_cmd_pram_sect_read(int sector, int offset, int addr, int value) "sector=%u offset=%u addr=0x%x value=0x%02x"
248via1_rtc_cmd_pram_sect_write(int sector, int offset, int addr, int value) "sector=%u offset=%u addr=0x%x value=0x%02x"
249via1_adb_send(const char *state, uint8_t data, const char *vadbint) "state %s data=0x%02x vADBInt=%s"
250via1_adb_receive(const char *state, uint8_t data, const char *vadbint, int status, int index, int size) "state %s data=0x%02x vADBInt=%s status=0x%x index=%d size=%d"
251via1_adb_poll(uint8_t data, const char *vadbint, int status, int index, int size) "data=0x%02x vADBInt=%s status=0x%x index=%d size=%d"
252via1_auxmode(int mode) "setting auxmode to %d"
253
254# grlib_ahb_apb_pnp.c
255grlib_ahb_pnp_read(uint64_t addr, unsigned size, uint32_t value) "AHB PnP read addr:0x%03"PRIx64" size:%u data:0x%08x"
256grlib_apb_pnp_read(uint64_t addr, unsigned size, uint32_t value) "APB PnP read addr:0x%03"PRIx64" size:%u data:0x%08x"
257
258# led.c
259led_set_intensity(const char *color, const char *desc, uint8_t intensity_percent) "LED desc:'%s' color:%s intensity: %u%%"
260led_change_intensity(const char *color, const char *desc, uint8_t old_intensity_percent, uint8_t new_intensity_percent) "LED desc:'%s' color:%s intensity %u%% -> %u%%"
261
262# pca9552.c
263pca955x_gpio_status(const char *description, const char *buf) "%s GPIOs 0-15 [%s]"
264pca955x_gpio_change(const char *description, unsigned id, unsigned prev_state, unsigned current_state) "%s GPIO id:%u status: %u -> %u"
265
266# bcm2835_cprman.c
267bcm2835_cprman_read(uint64_t offset, uint64_t value) "offset:0x%" PRIx64 " value:0x%" PRIx64
268bcm2835_cprman_write(uint64_t offset, uint64_t value) "offset:0x%" PRIx64 " value:0x%" PRIx64
269bcm2835_cprman_write_invalid_magic(uint64_t offset, uint64_t value) "offset:0x%" PRIx64 " value:0x%" PRIx64
270
271# virt_ctrl.c
272virt_ctrl_read(void *dev, unsigned int addr, unsigned int size, uint64_t value) "ctrl: %p reg: 0x%02x size: %d value: 0x%"PRIx64
273virt_ctrl_write(void *dev, unsigned int addr, unsigned int size, uint64_t value) "ctrl: %p reg: 0x%02x size: %d value: 0x%"PRIx64
274virt_ctrl_reset(void *dev) "ctrl: %p"
275virt_ctrl_realize(void *dev) "ctrl: %p"
276virt_ctrl_instance_init(void *dev) "ctrl: %p"
277
278# lasi.c
279lasi_chip_mem_valid(uint64_t addr, uint32_t val) "access to addr 0x%"PRIx64" is %d"
280lasi_chip_read(uint64_t addr, uint32_t val) "addr 0x%"PRIx64" val 0x%08x"
281lasi_chip_write(uint64_t addr, uint32_t val) "addr 0x%"PRIx64" val 0x%08x"
282