xref: /openbmc/qemu/hw/misc/aspeed_scu.c (revision 4f67d30b)
11c8a2388SAndrew Jeffery /*
21c8a2388SAndrew Jeffery  * ASPEED System Control Unit
31c8a2388SAndrew Jeffery  *
41c8a2388SAndrew Jeffery  * Andrew Jeffery <andrew@aj.id.au>
51c8a2388SAndrew Jeffery  *
61c8a2388SAndrew Jeffery  * Copyright 2016 IBM Corp.
71c8a2388SAndrew Jeffery  *
81c8a2388SAndrew Jeffery  * This code is licensed under the GPL version 2 or later.  See
91c8a2388SAndrew Jeffery  * the COPYING file in the top-level directory.
101c8a2388SAndrew Jeffery  */
111c8a2388SAndrew Jeffery 
121c8a2388SAndrew Jeffery #include "qemu/osdep.h"
131c8a2388SAndrew Jeffery #include "hw/misc/aspeed_scu.h"
141c8a2388SAndrew Jeffery #include "hw/qdev-properties.h"
15d6454270SMarkus Armbruster #include "migration/vmstate.h"
161c8a2388SAndrew Jeffery #include "qapi/error.h"
171c8a2388SAndrew Jeffery #include "qapi/visitor.h"
181c8a2388SAndrew Jeffery #include "qemu/bitops.h"
19aa4b04a0SPranith Kumar #include "qemu/log.h"
209d44cb5bSRichard Henderson #include "qemu/guest-random.h"
210b8fa32fSMarkus Armbruster #include "qemu/module.h"
221c8a2388SAndrew Jeffery #include "trace.h"
231c8a2388SAndrew Jeffery 
241c8a2388SAndrew Jeffery #define TO_REG(offset) ((offset) >> 2)
251c8a2388SAndrew Jeffery 
261c8a2388SAndrew Jeffery #define PROT_KEY             TO_REG(0x00)
271c8a2388SAndrew Jeffery #define SYS_RST_CTRL         TO_REG(0x04)
281c8a2388SAndrew Jeffery #define CLK_SEL              TO_REG(0x08)
291c8a2388SAndrew Jeffery #define CLK_STOP_CTRL        TO_REG(0x0C)
301c8a2388SAndrew Jeffery #define FREQ_CNTR_CTRL       TO_REG(0x10)
311c8a2388SAndrew Jeffery #define FREQ_CNTR_EVAL       TO_REG(0x14)
321c8a2388SAndrew Jeffery #define IRQ_CTRL             TO_REG(0x18)
331c8a2388SAndrew Jeffery #define D2PLL_PARAM          TO_REG(0x1C)
341c8a2388SAndrew Jeffery #define MPLL_PARAM           TO_REG(0x20)
351c8a2388SAndrew Jeffery #define HPLL_PARAM           TO_REG(0x24)
361c8a2388SAndrew Jeffery #define FREQ_CNTR_RANGE      TO_REG(0x28)
371c8a2388SAndrew Jeffery #define MISC_CTRL1           TO_REG(0x2C)
381c8a2388SAndrew Jeffery #define PCI_CTRL1            TO_REG(0x30)
391c8a2388SAndrew Jeffery #define PCI_CTRL2            TO_REG(0x34)
401c8a2388SAndrew Jeffery #define PCI_CTRL3            TO_REG(0x38)
411c8a2388SAndrew Jeffery #define SYS_RST_STATUS       TO_REG(0x3C)
421c8a2388SAndrew Jeffery #define SOC_SCRATCH1         TO_REG(0x40)
431c8a2388SAndrew Jeffery #define SOC_SCRATCH2         TO_REG(0x44)
441c8a2388SAndrew Jeffery #define MAC_CLK_DELAY        TO_REG(0x48)
451c8a2388SAndrew Jeffery #define MISC_CTRL2           TO_REG(0x4C)
461c8a2388SAndrew Jeffery #define VGA_SCRATCH1         TO_REG(0x50)
471c8a2388SAndrew Jeffery #define VGA_SCRATCH2         TO_REG(0x54)
481c8a2388SAndrew Jeffery #define VGA_SCRATCH3         TO_REG(0x58)
491c8a2388SAndrew Jeffery #define VGA_SCRATCH4         TO_REG(0x5C)
501c8a2388SAndrew Jeffery #define VGA_SCRATCH5         TO_REG(0x60)
511c8a2388SAndrew Jeffery #define VGA_SCRATCH6         TO_REG(0x64)
521c8a2388SAndrew Jeffery #define VGA_SCRATCH7         TO_REG(0x68)
531c8a2388SAndrew Jeffery #define VGA_SCRATCH8         TO_REG(0x6C)
541c8a2388SAndrew Jeffery #define HW_STRAP1            TO_REG(0x70)
551c8a2388SAndrew Jeffery #define RNG_CTRL             TO_REG(0x74)
561c8a2388SAndrew Jeffery #define RNG_DATA             TO_REG(0x78)
571c8a2388SAndrew Jeffery #define SILICON_REV          TO_REG(0x7C)
581c8a2388SAndrew Jeffery #define PINMUX_CTRL1         TO_REG(0x80)
591c8a2388SAndrew Jeffery #define PINMUX_CTRL2         TO_REG(0x84)
601c8a2388SAndrew Jeffery #define PINMUX_CTRL3         TO_REG(0x88)
611c8a2388SAndrew Jeffery #define PINMUX_CTRL4         TO_REG(0x8C)
621c8a2388SAndrew Jeffery #define PINMUX_CTRL5         TO_REG(0x90)
631c8a2388SAndrew Jeffery #define PINMUX_CTRL6         TO_REG(0x94)
641c8a2388SAndrew Jeffery #define WDT_RST_CTRL         TO_REG(0x9C)
651c8a2388SAndrew Jeffery #define PINMUX_CTRL7         TO_REG(0xA0)
661c8a2388SAndrew Jeffery #define PINMUX_CTRL8         TO_REG(0xA4)
671c8a2388SAndrew Jeffery #define PINMUX_CTRL9         TO_REG(0xA8)
681c8a2388SAndrew Jeffery #define WAKEUP_EN            TO_REG(0xC0)
691c8a2388SAndrew Jeffery #define WAKEUP_CTRL          TO_REG(0xC4)
701c8a2388SAndrew Jeffery #define HW_STRAP2            TO_REG(0xD0)
711c8a2388SAndrew Jeffery #define FREE_CNTR4           TO_REG(0xE0)
721c8a2388SAndrew Jeffery #define FREE_CNTR4_EXT       TO_REG(0xE4)
731c8a2388SAndrew Jeffery #define CPU2_CTRL            TO_REG(0x100)
741c8a2388SAndrew Jeffery #define CPU2_BASE_SEG1       TO_REG(0x104)
751c8a2388SAndrew Jeffery #define CPU2_BASE_SEG2       TO_REG(0x108)
761c8a2388SAndrew Jeffery #define CPU2_BASE_SEG3       TO_REG(0x10C)
771c8a2388SAndrew Jeffery #define CPU2_BASE_SEG4       TO_REG(0x110)
781c8a2388SAndrew Jeffery #define CPU2_BASE_SEG5       TO_REG(0x114)
791c8a2388SAndrew Jeffery #define CPU2_CACHE_CTRL      TO_REG(0x118)
801c8a2388SAndrew Jeffery #define UART_HPLL_CLK        TO_REG(0x160)
811c8a2388SAndrew Jeffery #define PCIE_CTRL            TO_REG(0x180)
821c8a2388SAndrew Jeffery #define BMC_MMIO_CTRL        TO_REG(0x184)
831c8a2388SAndrew Jeffery #define RELOC_DECODE_BASE1   TO_REG(0x188)
841c8a2388SAndrew Jeffery #define RELOC_DECODE_BASE2   TO_REG(0x18C)
851c8a2388SAndrew Jeffery #define MAILBOX_DECODE_BASE  TO_REG(0x190)
861c8a2388SAndrew Jeffery #define SRAM_DECODE_BASE1    TO_REG(0x194)
871c8a2388SAndrew Jeffery #define SRAM_DECODE_BASE2    TO_REG(0x198)
881c8a2388SAndrew Jeffery #define BMC_REV              TO_REG(0x19C)
891c8a2388SAndrew Jeffery #define BMC_DEV_ID           TO_REG(0x1A4)
901c8a2388SAndrew Jeffery 
91e09cf363SJoel Stanley #define AST2600_PROT_KEY          TO_REG(0x00)
92e09cf363SJoel Stanley #define AST2600_SILICON_REV       TO_REG(0x04)
93e09cf363SJoel Stanley #define AST2600_SILICON_REV2      TO_REG(0x14)
94e09cf363SJoel Stanley #define AST2600_SYS_RST_CTRL      TO_REG(0x40)
95e09cf363SJoel Stanley #define AST2600_SYS_RST_CTRL_CLR  TO_REG(0x44)
96e09cf363SJoel Stanley #define AST2600_SYS_RST_CTRL2     TO_REG(0x50)
97e09cf363SJoel Stanley #define AST2600_SYS_RST_CTRL2_CLR TO_REG(0x54)
98e09cf363SJoel Stanley #define AST2600_CLK_STOP_CTRL     TO_REG(0x80)
99e09cf363SJoel Stanley #define AST2600_CLK_STOP_CTRL_CLR TO_REG(0x84)
100e09cf363SJoel Stanley #define AST2600_CLK_STOP_CTRL2     TO_REG(0x90)
101310b5bc6SJoel Stanley #define AST2600_CLK_STOP_CTRL2_CLR TO_REG(0x94)
1021550d726SJoel Stanley #define AST2600_SDRAM_HANDSHAKE   TO_REG(0x100)
103e09cf363SJoel Stanley #define AST2600_HPLL_PARAM        TO_REG(0x200)
104e09cf363SJoel Stanley #define AST2600_HPLL_EXT          TO_REG(0x204)
105e09cf363SJoel Stanley #define AST2600_MPLL_EXT          TO_REG(0x224)
106e09cf363SJoel Stanley #define AST2600_EPLL_EXT          TO_REG(0x244)
107e09cf363SJoel Stanley #define AST2600_CLK_SEL           TO_REG(0x300)
108e09cf363SJoel Stanley #define AST2600_CLK_SEL2          TO_REG(0x304)
109e09cf363SJoel Stanley #define AST2600_CLK_SEL3          TO_REG(0x310)
110e09cf363SJoel Stanley #define AST2600_HW_STRAP1         TO_REG(0x500)
111e09cf363SJoel Stanley #define AST2600_HW_STRAP1_CLR     TO_REG(0x504)
112e09cf363SJoel Stanley #define AST2600_HW_STRAP1_PROT    TO_REG(0x508)
113e09cf363SJoel Stanley #define AST2600_HW_STRAP2         TO_REG(0x510)
114e09cf363SJoel Stanley #define AST2600_HW_STRAP2_CLR     TO_REG(0x514)
115e09cf363SJoel Stanley #define AST2600_HW_STRAP2_PROT    TO_REG(0x518)
116e09cf363SJoel Stanley #define AST2600_RNG_CTRL          TO_REG(0x524)
117e09cf363SJoel Stanley #define AST2600_RNG_DATA          TO_REG(0x540)
118e09cf363SJoel Stanley 
119e09cf363SJoel Stanley #define AST2600_CLK TO_REG(0x40)
120e09cf363SJoel Stanley 
121c491e152SCédric Le Goater #define SCU_IO_REGION_SIZE 0x1000
1221c8a2388SAndrew Jeffery 
1231c8a2388SAndrew Jeffery static const uint32_t ast2400_a0_resets[ASPEED_SCU_NR_REGS] = {
1241c8a2388SAndrew Jeffery      [SYS_RST_CTRL]    = 0xFFCFFEDCU,
1251c8a2388SAndrew Jeffery      [CLK_SEL]         = 0xF3F40000U,
1261c8a2388SAndrew Jeffery      [CLK_STOP_CTRL]   = 0x19FC3E8BU,
1271c8a2388SAndrew Jeffery      [D2PLL_PARAM]     = 0x00026108U,
1281c8a2388SAndrew Jeffery      [MPLL_PARAM]      = 0x00030291U,
1291c8a2388SAndrew Jeffery      [HPLL_PARAM]      = 0x00000291U,
1301c8a2388SAndrew Jeffery      [MISC_CTRL1]      = 0x00000010U,
1311c8a2388SAndrew Jeffery      [PCI_CTRL1]       = 0x20001A03U,
1321c8a2388SAndrew Jeffery      [PCI_CTRL2]       = 0x20001A03U,
1331c8a2388SAndrew Jeffery      [PCI_CTRL3]       = 0x04000030U,
1341c8a2388SAndrew Jeffery      [SYS_RST_STATUS]  = 0x00000001U,
1351c8a2388SAndrew Jeffery      [SOC_SCRATCH1]    = 0x000000C0U, /* SoC completed DRAM init */
1361c8a2388SAndrew Jeffery      [MISC_CTRL2]      = 0x00000023U,
1371c8a2388SAndrew Jeffery      [RNG_CTRL]        = 0x0000000EU,
1381c8a2388SAndrew Jeffery      [PINMUX_CTRL2]    = 0x0000F000U,
1391c8a2388SAndrew Jeffery      [PINMUX_CTRL3]    = 0x01000000U,
1401c8a2388SAndrew Jeffery      [PINMUX_CTRL4]    = 0x000000FFU,
1411c8a2388SAndrew Jeffery      [PINMUX_CTRL5]    = 0x0000A000U,
1421c8a2388SAndrew Jeffery      [WDT_RST_CTRL]    = 0x003FFFF3U,
1431c8a2388SAndrew Jeffery      [PINMUX_CTRL8]    = 0xFFFF0000U,
1441c8a2388SAndrew Jeffery      [PINMUX_CTRL9]    = 0x000FFFFFU,
1451c8a2388SAndrew Jeffery      [FREE_CNTR4]      = 0x000000FFU,
1461c8a2388SAndrew Jeffery      [FREE_CNTR4_EXT]  = 0x000000FFU,
1471c8a2388SAndrew Jeffery      [CPU2_BASE_SEG1]  = 0x80000000U,
1481c8a2388SAndrew Jeffery      [CPU2_BASE_SEG4]  = 0x1E600000U,
1491c8a2388SAndrew Jeffery      [CPU2_BASE_SEG5]  = 0xC0000000U,
1501c8a2388SAndrew Jeffery      [UART_HPLL_CLK]   = 0x00001903U,
1511c8a2388SAndrew Jeffery      [PCIE_CTRL]       = 0x0000007BU,
1521c8a2388SAndrew Jeffery      [BMC_DEV_ID]      = 0x00002402U
1531c8a2388SAndrew Jeffery };
1541c8a2388SAndrew Jeffery 
155365aff1eSCédric Le Goater /* SCU70 bit 23: 0 24Mhz. bit 11:9: 0b001 AXI:ABH ratio 2:1 */
156365aff1eSCédric Le Goater /* AST2500 revision A1 */
157365aff1eSCédric Le Goater 
158365aff1eSCédric Le Goater static const uint32_t ast2500_a1_resets[ASPEED_SCU_NR_REGS] = {
159365aff1eSCédric Le Goater      [SYS_RST_CTRL]    = 0xFFCFFEDCU,
160365aff1eSCédric Le Goater      [CLK_SEL]         = 0xF3F40000U,
161365aff1eSCédric Le Goater      [CLK_STOP_CTRL]   = 0x19FC3E8BU,
162365aff1eSCédric Le Goater      [D2PLL_PARAM]     = 0x00026108U,
163365aff1eSCédric Le Goater      [MPLL_PARAM]      = 0x00030291U,
164365aff1eSCédric Le Goater      [HPLL_PARAM]      = 0x93000400U,
165365aff1eSCédric Le Goater      [MISC_CTRL1]      = 0x00000010U,
166365aff1eSCédric Le Goater      [PCI_CTRL1]       = 0x20001A03U,
167365aff1eSCédric Le Goater      [PCI_CTRL2]       = 0x20001A03U,
168365aff1eSCédric Le Goater      [PCI_CTRL3]       = 0x04000030U,
169365aff1eSCédric Le Goater      [SYS_RST_STATUS]  = 0x00000001U,
170365aff1eSCédric Le Goater      [SOC_SCRATCH1]    = 0x000000C0U, /* SoC completed DRAM init */
171365aff1eSCédric Le Goater      [MISC_CTRL2]      = 0x00000023U,
172365aff1eSCédric Le Goater      [RNG_CTRL]        = 0x0000000EU,
173365aff1eSCédric Le Goater      [PINMUX_CTRL2]    = 0x0000F000U,
174365aff1eSCédric Le Goater      [PINMUX_CTRL3]    = 0x03000000U,
175365aff1eSCédric Le Goater      [PINMUX_CTRL4]    = 0x00000000U,
176365aff1eSCédric Le Goater      [PINMUX_CTRL5]    = 0x0000A000U,
177365aff1eSCédric Le Goater      [WDT_RST_CTRL]    = 0x023FFFF3U,
178365aff1eSCédric Le Goater      [PINMUX_CTRL8]    = 0xFFFF0000U,
179365aff1eSCédric Le Goater      [PINMUX_CTRL9]    = 0x000FFFFFU,
180365aff1eSCédric Le Goater      [FREE_CNTR4]      = 0x000000FFU,
181365aff1eSCédric Le Goater      [FREE_CNTR4_EXT]  = 0x000000FFU,
182365aff1eSCédric Le Goater      [CPU2_BASE_SEG1]  = 0x80000000U,
183365aff1eSCédric Le Goater      [CPU2_BASE_SEG4]  = 0x1E600000U,
184365aff1eSCédric Le Goater      [CPU2_BASE_SEG5]  = 0xC0000000U,
185365aff1eSCédric Le Goater      [UART_HPLL_CLK]   = 0x00001903U,
186365aff1eSCédric Le Goater      [PCIE_CTRL]       = 0x0000007BU,
187365aff1eSCédric Le Goater      [BMC_DEV_ID]      = 0x00002402U
188365aff1eSCédric Le Goater };
189365aff1eSCédric Le Goater 
190acd9575eSJoel Stanley static uint32_t aspeed_scu_get_random(void)
191acd9575eSJoel Stanley {
192acd9575eSJoel Stanley     uint32_t num;
1939d44cb5bSRichard Henderson     qemu_guest_getrandom_nofail(&num, sizeof(num));
194acd9575eSJoel Stanley     return num;
195acd9575eSJoel Stanley }
196acd9575eSJoel Stanley 
197a8f07376SCédric Le Goater uint32_t aspeed_scu_get_apb_freq(AspeedSCUState *s)
198fda9aaa6SCédric Le Goater {
1999a937f6cSCédric Le Goater     AspeedSCUClass *asc = ASPEED_SCU_GET_CLASS(s);
200a8f07376SCédric Le Goater     uint32_t hpll = asc->calc_hpll(s, s->regs[HPLL_PARAM]);
201fda9aaa6SCédric Le Goater 
202a8f07376SCédric Le Goater     return hpll / (SCU_CLK_GET_PCLK_DIV(s->regs[CLK_SEL]) + 1)
2039a937f6cSCédric Le Goater         / asc->apb_divider;
204fda9aaa6SCédric Le Goater }
205fda9aaa6SCédric Le Goater 
2061c8a2388SAndrew Jeffery static uint64_t aspeed_scu_read(void *opaque, hwaddr offset, unsigned size)
2071c8a2388SAndrew Jeffery {
2081c8a2388SAndrew Jeffery     AspeedSCUState *s = ASPEED_SCU(opaque);
2091c8a2388SAndrew Jeffery     int reg = TO_REG(offset);
2101c8a2388SAndrew Jeffery 
211e09cf363SJoel Stanley     if (reg >= ASPEED_SCU_NR_REGS) {
2121c8a2388SAndrew Jeffery         qemu_log_mask(LOG_GUEST_ERROR,
2131c8a2388SAndrew Jeffery                       "%s: Out-of-bounds read at offset 0x%" HWADDR_PRIx "\n",
2141c8a2388SAndrew Jeffery                       __func__, offset);
2151c8a2388SAndrew Jeffery         return 0;
2161c8a2388SAndrew Jeffery     }
2171c8a2388SAndrew Jeffery 
2181c8a2388SAndrew Jeffery     switch (reg) {
219acd9575eSJoel Stanley     case RNG_DATA:
220acd9575eSJoel Stanley         /* On hardware, RNG_DATA works regardless of
221acd9575eSJoel Stanley          * the state of the enable bit in RNG_CTRL
222acd9575eSJoel Stanley          */
223acd9575eSJoel Stanley         s->regs[RNG_DATA] = aspeed_scu_get_random();
224acd9575eSJoel Stanley         break;
2251c8a2388SAndrew Jeffery     case WAKEUP_EN:
2261c8a2388SAndrew Jeffery         qemu_log_mask(LOG_GUEST_ERROR,
2271c8a2388SAndrew Jeffery                       "%s: Read of write-only offset 0x%" HWADDR_PRIx "\n",
2281c8a2388SAndrew Jeffery                       __func__, offset);
2291c8a2388SAndrew Jeffery         break;
2301c8a2388SAndrew Jeffery     }
2311c8a2388SAndrew Jeffery 
2321c8a2388SAndrew Jeffery     return s->regs[reg];
2331c8a2388SAndrew Jeffery }
2341c8a2388SAndrew Jeffery 
2351c8a2388SAndrew Jeffery static void aspeed_scu_write(void *opaque, hwaddr offset, uint64_t data,
2361c8a2388SAndrew Jeffery                              unsigned size)
2371c8a2388SAndrew Jeffery {
2381c8a2388SAndrew Jeffery     AspeedSCUState *s = ASPEED_SCU(opaque);
2391c8a2388SAndrew Jeffery     int reg = TO_REG(offset);
2401c8a2388SAndrew Jeffery 
241e09cf363SJoel Stanley     if (reg >= ASPEED_SCU_NR_REGS) {
2421c8a2388SAndrew Jeffery         qemu_log_mask(LOG_GUEST_ERROR,
2431c8a2388SAndrew Jeffery                       "%s: Out-of-bounds write at offset 0x%" HWADDR_PRIx "\n",
2441c8a2388SAndrew Jeffery                       __func__, offset);
2451c8a2388SAndrew Jeffery         return;
2461c8a2388SAndrew Jeffery     }
2471c8a2388SAndrew Jeffery 
2481c8a2388SAndrew Jeffery     if (reg > PROT_KEY && reg < CPU2_BASE_SEG1 &&
2495c1d3a2bSHugo Landau             !s->regs[PROT_KEY]) {
2501c8a2388SAndrew Jeffery         qemu_log_mask(LOG_GUEST_ERROR, "%s: SCU is locked!\n", __func__);
2511c8a2388SAndrew Jeffery         return;
2521c8a2388SAndrew Jeffery     }
2531c8a2388SAndrew Jeffery 
2541c8a2388SAndrew Jeffery     trace_aspeed_scu_write(offset, size, data);
2551c8a2388SAndrew Jeffery 
2561c8a2388SAndrew Jeffery     switch (reg) {
2575c1d3a2bSHugo Landau     case PROT_KEY:
2585c1d3a2bSHugo Landau         s->regs[reg] = (data == ASPEED_SCU_PROT_KEY) ? 1 : 0;
2595c1d3a2bSHugo Landau         return;
260fda9aaa6SCédric Le Goater     case CLK_SEL:
261fda9aaa6SCédric Le Goater         s->regs[reg] = data;
262fda9aaa6SCédric Le Goater         break;
263333b9c8aSAndrew Jeffery     case HW_STRAP1:
264333b9c8aSAndrew Jeffery         if (ASPEED_IS_AST2500(s->regs[SILICON_REV])) {
265333b9c8aSAndrew Jeffery             s->regs[HW_STRAP1] |= data;
266333b9c8aSAndrew Jeffery             return;
267333b9c8aSAndrew Jeffery         }
268333b9c8aSAndrew Jeffery         /* Jump to assignment below */
269333b9c8aSAndrew Jeffery         break;
270333b9c8aSAndrew Jeffery     case SILICON_REV:
271333b9c8aSAndrew Jeffery         if (ASPEED_IS_AST2500(s->regs[SILICON_REV])) {
272333b9c8aSAndrew Jeffery             s->regs[HW_STRAP1] &= ~data;
273333b9c8aSAndrew Jeffery         } else {
274333b9c8aSAndrew Jeffery             qemu_log_mask(LOG_GUEST_ERROR,
275333b9c8aSAndrew Jeffery                           "%s: Write to read-only offset 0x%" HWADDR_PRIx "\n",
276333b9c8aSAndrew Jeffery                           __func__, offset);
277333b9c8aSAndrew Jeffery         }
278333b9c8aSAndrew Jeffery         /* Avoid assignment below, we've handled everything */
279333b9c8aSAndrew Jeffery         return;
2801c8a2388SAndrew Jeffery     case FREQ_CNTR_EVAL:
2811c8a2388SAndrew Jeffery     case VGA_SCRATCH1 ... VGA_SCRATCH8:
2821c8a2388SAndrew Jeffery     case RNG_DATA:
2831c8a2388SAndrew Jeffery     case FREE_CNTR4:
2841c8a2388SAndrew Jeffery     case FREE_CNTR4_EXT:
2851c8a2388SAndrew Jeffery         qemu_log_mask(LOG_GUEST_ERROR,
2861c8a2388SAndrew Jeffery                       "%s: Write to read-only offset 0x%" HWADDR_PRIx "\n",
2871c8a2388SAndrew Jeffery                       __func__, offset);
2881c8a2388SAndrew Jeffery         return;
2891c8a2388SAndrew Jeffery     }
2901c8a2388SAndrew Jeffery 
2911c8a2388SAndrew Jeffery     s->regs[reg] = data;
2921c8a2388SAndrew Jeffery }
2931c8a2388SAndrew Jeffery 
2941c8a2388SAndrew Jeffery static const MemoryRegionOps aspeed_scu_ops = {
2951c8a2388SAndrew Jeffery     .read = aspeed_scu_read,
2961c8a2388SAndrew Jeffery     .write = aspeed_scu_write,
2971c8a2388SAndrew Jeffery     .endianness = DEVICE_LITTLE_ENDIAN,
2981c8a2388SAndrew Jeffery     .valid.min_access_size = 4,
2991c8a2388SAndrew Jeffery     .valid.max_access_size = 4,
3001c8a2388SAndrew Jeffery     .valid.unaligned = false,
3011c8a2388SAndrew Jeffery };
3021c8a2388SAndrew Jeffery 
303fda9aaa6SCédric Le Goater static uint32_t aspeed_scu_get_clkin(AspeedSCUState *s)
304fda9aaa6SCédric Le Goater {
305fda9aaa6SCédric Le Goater     if (s->hw_strap1 & SCU_HW_STRAP_CLK_25M_IN) {
306fda9aaa6SCédric Le Goater         return 25000000;
307fda9aaa6SCédric Le Goater     } else if (s->hw_strap1 & SCU_HW_STRAP_CLK_48M_IN) {
308fda9aaa6SCédric Le Goater         return 48000000;
309fda9aaa6SCédric Le Goater     } else {
310fda9aaa6SCédric Le Goater         return 24000000;
311fda9aaa6SCédric Le Goater     }
312fda9aaa6SCédric Le Goater }
313fda9aaa6SCédric Le Goater 
314fda9aaa6SCédric Le Goater /*
315fda9aaa6SCédric Le Goater  * Strapped frequencies for the AST2400 in MHz. They depend on the
316fda9aaa6SCédric Le Goater  * clkin frequency.
317fda9aaa6SCédric Le Goater  */
318fda9aaa6SCédric Le Goater static const uint32_t hpll_ast2400_freqs[][4] = {
319fda9aaa6SCédric Le Goater     { 384, 360, 336, 408 }, /* 24MHz or 48MHz */
320fda9aaa6SCédric Le Goater     { 400, 375, 350, 425 }, /* 25MHz */
321fda9aaa6SCédric Le Goater };
322fda9aaa6SCédric Le Goater 
323a8f07376SCédric Le Goater static uint32_t aspeed_2400_scu_calc_hpll(AspeedSCUState *s, uint32_t hpll_reg)
324fda9aaa6SCédric Le Goater {
325fda9aaa6SCédric Le Goater     uint8_t freq_select;
326fda9aaa6SCédric Le Goater     bool clk_25m_in;
327a8f07376SCédric Le Goater     uint32_t clkin = aspeed_scu_get_clkin(s);
328fda9aaa6SCédric Le Goater 
329fda9aaa6SCédric Le Goater     if (hpll_reg & SCU_AST2400_H_PLL_OFF) {
330fda9aaa6SCédric Le Goater         return 0;
331fda9aaa6SCédric Le Goater     }
332fda9aaa6SCédric Le Goater 
333fda9aaa6SCédric Le Goater     if (hpll_reg & SCU_AST2400_H_PLL_PROGRAMMED) {
334fda9aaa6SCédric Le Goater         uint32_t multiplier = 1;
335fda9aaa6SCédric Le Goater 
336fda9aaa6SCédric Le Goater         if (!(hpll_reg & SCU_AST2400_H_PLL_BYPASS_EN)) {
337fda9aaa6SCédric Le Goater             uint32_t n  = (hpll_reg >> 5) & 0x3f;
338fda9aaa6SCédric Le Goater             uint32_t od = (hpll_reg >> 4) & 0x1;
339fda9aaa6SCédric Le Goater             uint32_t d  = hpll_reg & 0xf;
340fda9aaa6SCédric Le Goater 
341fda9aaa6SCédric Le Goater             multiplier = (2 - od) * ((n + 2) / (d + 1));
342fda9aaa6SCédric Le Goater         }
343fda9aaa6SCédric Le Goater 
344a8f07376SCédric Le Goater         return clkin * multiplier;
345fda9aaa6SCédric Le Goater     }
346fda9aaa6SCédric Le Goater 
347fda9aaa6SCédric Le Goater     /* HW strapping */
348fda9aaa6SCédric Le Goater     clk_25m_in = !!(s->hw_strap1 & SCU_HW_STRAP_CLK_25M_IN);
349fda9aaa6SCédric Le Goater     freq_select = SCU_AST2400_HW_STRAP_GET_H_PLL_CLK(s->hw_strap1);
350fda9aaa6SCédric Le Goater 
351fda9aaa6SCédric Le Goater     return hpll_ast2400_freqs[clk_25m_in][freq_select] * 1000000;
352fda9aaa6SCédric Le Goater }
353fda9aaa6SCédric Le Goater 
354a8f07376SCédric Le Goater static uint32_t aspeed_2500_scu_calc_hpll(AspeedSCUState *s, uint32_t hpll_reg)
355fda9aaa6SCédric Le Goater {
356fda9aaa6SCédric Le Goater     uint32_t multiplier = 1;
357a8f07376SCédric Le Goater     uint32_t clkin = aspeed_scu_get_clkin(s);
358fda9aaa6SCédric Le Goater 
359fda9aaa6SCédric Le Goater     if (hpll_reg & SCU_H_PLL_OFF) {
360fda9aaa6SCédric Le Goater         return 0;
361fda9aaa6SCédric Le Goater     }
362fda9aaa6SCédric Le Goater 
363fda9aaa6SCédric Le Goater     if (!(hpll_reg & SCU_H_PLL_BYPASS_EN)) {
364fda9aaa6SCédric Le Goater         uint32_t p = (hpll_reg >> 13) & 0x3f;
365fda9aaa6SCédric Le Goater         uint32_t m = (hpll_reg >> 5) & 0xff;
366fda9aaa6SCédric Le Goater         uint32_t n = hpll_reg & 0x1f;
367fda9aaa6SCédric Le Goater 
368fda9aaa6SCédric Le Goater         multiplier = ((m + 1) / (n + 1)) / (p + 1);
369fda9aaa6SCédric Le Goater     }
370fda9aaa6SCédric Le Goater 
371a8f07376SCédric Le Goater     return clkin * multiplier;
372fda9aaa6SCédric Le Goater }
373fda9aaa6SCédric Le Goater 
3741c8a2388SAndrew Jeffery static void aspeed_scu_reset(DeviceState *dev)
3751c8a2388SAndrew Jeffery {
3761c8a2388SAndrew Jeffery     AspeedSCUState *s = ASPEED_SCU(dev);
3779a937f6cSCédric Le Goater     AspeedSCUClass *asc = ASPEED_SCU_GET_CLASS(dev);
3781c8a2388SAndrew Jeffery 
379e09cf363SJoel Stanley     memcpy(s->regs, asc->resets, asc->nr_regs * 4);
3801c8a2388SAndrew Jeffery     s->regs[SILICON_REV] = s->silicon_rev;
3811c8a2388SAndrew Jeffery     s->regs[HW_STRAP1] = s->hw_strap1;
3821c8a2388SAndrew Jeffery     s->regs[HW_STRAP2] = s->hw_strap2;
383b6e70d1dSJoel Stanley     s->regs[PROT_KEY] = s->hw_prot_key;
3841c8a2388SAndrew Jeffery }
3851c8a2388SAndrew Jeffery 
386365aff1eSCédric Le Goater static uint32_t aspeed_silicon_revs[] = {
387365aff1eSCédric Le Goater     AST2400_A0_SILICON_REV,
3886efbac90SCédric Le Goater     AST2400_A1_SILICON_REV,
389365aff1eSCédric Le Goater     AST2500_A0_SILICON_REV,
390365aff1eSCédric Le Goater     AST2500_A1_SILICON_REV,
391e09cf363SJoel Stanley     AST2600_A0_SILICON_REV,
392365aff1eSCédric Le Goater };
3931c8a2388SAndrew Jeffery 
39479a9f323SCédric Le Goater bool is_supported_silicon_rev(uint32_t silicon_rev)
3951c8a2388SAndrew Jeffery {
3961c8a2388SAndrew Jeffery     int i;
3971c8a2388SAndrew Jeffery 
3981c8a2388SAndrew Jeffery     for (i = 0; i < ARRAY_SIZE(aspeed_silicon_revs); i++) {
3991c8a2388SAndrew Jeffery         if (silicon_rev == aspeed_silicon_revs[i]) {
4001c8a2388SAndrew Jeffery             return true;
4011c8a2388SAndrew Jeffery         }
4021c8a2388SAndrew Jeffery     }
4031c8a2388SAndrew Jeffery 
4041c8a2388SAndrew Jeffery     return false;
4051c8a2388SAndrew Jeffery }
4061c8a2388SAndrew Jeffery 
4071c8a2388SAndrew Jeffery static void aspeed_scu_realize(DeviceState *dev, Error **errp)
4081c8a2388SAndrew Jeffery {
4091c8a2388SAndrew Jeffery     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
4101c8a2388SAndrew Jeffery     AspeedSCUState *s = ASPEED_SCU(dev);
411e09cf363SJoel Stanley     AspeedSCUClass *asc = ASPEED_SCU_GET_CLASS(dev);
4121c8a2388SAndrew Jeffery 
4131c8a2388SAndrew Jeffery     if (!is_supported_silicon_rev(s->silicon_rev)) {
4141c8a2388SAndrew Jeffery         error_setg(errp, "Unknown silicon revision: 0x%" PRIx32,
4151c8a2388SAndrew Jeffery                 s->silicon_rev);
4161c8a2388SAndrew Jeffery         return;
4171c8a2388SAndrew Jeffery     }
4181c8a2388SAndrew Jeffery 
419e09cf363SJoel Stanley     memory_region_init_io(&s->iomem, OBJECT(s), asc->ops, s,
4201c8a2388SAndrew Jeffery                           TYPE_ASPEED_SCU, SCU_IO_REGION_SIZE);
4211c8a2388SAndrew Jeffery 
4221c8a2388SAndrew Jeffery     sysbus_init_mmio(sbd, &s->iomem);
4231c8a2388SAndrew Jeffery }
4241c8a2388SAndrew Jeffery 
4251c8a2388SAndrew Jeffery static const VMStateDescription vmstate_aspeed_scu = {
4261c8a2388SAndrew Jeffery     .name = "aspeed.scu",
427e09cf363SJoel Stanley     .version_id = 2,
428e09cf363SJoel Stanley     .minimum_version_id = 2,
4291c8a2388SAndrew Jeffery     .fields = (VMStateField[]) {
430e09cf363SJoel Stanley         VMSTATE_UINT32_ARRAY(regs, AspeedSCUState, ASPEED_AST2600_SCU_NR_REGS),
4311c8a2388SAndrew Jeffery         VMSTATE_END_OF_LIST()
4321c8a2388SAndrew Jeffery     }
4331c8a2388SAndrew Jeffery };
4341c8a2388SAndrew Jeffery 
4351c8a2388SAndrew Jeffery static Property aspeed_scu_properties[] = {
4361c8a2388SAndrew Jeffery     DEFINE_PROP_UINT32("silicon-rev", AspeedSCUState, silicon_rev, 0),
4371c8a2388SAndrew Jeffery     DEFINE_PROP_UINT32("hw-strap1", AspeedSCUState, hw_strap1, 0),
4382ddfa281SCédric Le Goater     DEFINE_PROP_UINT32("hw-strap2", AspeedSCUState, hw_strap2, 0),
439b6e70d1dSJoel Stanley     DEFINE_PROP_UINT32("hw-prot-key", AspeedSCUState, hw_prot_key, 0),
4401c8a2388SAndrew Jeffery     DEFINE_PROP_END_OF_LIST(),
4411c8a2388SAndrew Jeffery };
4421c8a2388SAndrew Jeffery 
4431c8a2388SAndrew Jeffery static void aspeed_scu_class_init(ObjectClass *klass, void *data)
4441c8a2388SAndrew Jeffery {
4451c8a2388SAndrew Jeffery     DeviceClass *dc = DEVICE_CLASS(klass);
4461c8a2388SAndrew Jeffery     dc->realize = aspeed_scu_realize;
4471c8a2388SAndrew Jeffery     dc->reset = aspeed_scu_reset;
4481c8a2388SAndrew Jeffery     dc->desc = "ASPEED System Control Unit";
4491c8a2388SAndrew Jeffery     dc->vmsd = &vmstate_aspeed_scu;
450*4f67d30bSMarc-André Lureau     device_class_set_props(dc, aspeed_scu_properties);
4511c8a2388SAndrew Jeffery }
4521c8a2388SAndrew Jeffery 
4531c8a2388SAndrew Jeffery static const TypeInfo aspeed_scu_info = {
4541c8a2388SAndrew Jeffery     .name = TYPE_ASPEED_SCU,
4551c8a2388SAndrew Jeffery     .parent = TYPE_SYS_BUS_DEVICE,
4561c8a2388SAndrew Jeffery     .instance_size = sizeof(AspeedSCUState),
4571c8a2388SAndrew Jeffery     .class_init = aspeed_scu_class_init,
4589a937f6cSCédric Le Goater     .class_size    = sizeof(AspeedSCUClass),
4599a937f6cSCédric Le Goater     .abstract      = true,
4609a937f6cSCédric Le Goater };
4619a937f6cSCédric Le Goater 
4629a937f6cSCédric Le Goater static void aspeed_2400_scu_class_init(ObjectClass *klass, void *data)
4639a937f6cSCédric Le Goater {
4649a937f6cSCédric Le Goater     DeviceClass *dc = DEVICE_CLASS(klass);
4659a937f6cSCédric Le Goater     AspeedSCUClass *asc = ASPEED_SCU_CLASS(klass);
4669a937f6cSCédric Le Goater 
4679a937f6cSCédric Le Goater     dc->desc = "ASPEED 2400 System Control Unit";
4689a937f6cSCédric Le Goater     asc->resets = ast2400_a0_resets;
4699a937f6cSCédric Le Goater     asc->calc_hpll = aspeed_2400_scu_calc_hpll;
4709a937f6cSCédric Le Goater     asc->apb_divider = 2;
471e09cf363SJoel Stanley     asc->nr_regs = ASPEED_SCU_NR_REGS;
472e09cf363SJoel Stanley     asc->ops = &aspeed_scu_ops;
4739a937f6cSCédric Le Goater }
4749a937f6cSCédric Le Goater 
4759a937f6cSCédric Le Goater static const TypeInfo aspeed_2400_scu_info = {
4769a937f6cSCédric Le Goater     .name = TYPE_ASPEED_2400_SCU,
4779a937f6cSCédric Le Goater     .parent = TYPE_ASPEED_SCU,
4789a937f6cSCédric Le Goater     .instance_size = sizeof(AspeedSCUState),
4799a937f6cSCédric Le Goater     .class_init = aspeed_2400_scu_class_init,
4809a937f6cSCédric Le Goater };
4819a937f6cSCédric Le Goater 
4829a937f6cSCédric Le Goater static void aspeed_2500_scu_class_init(ObjectClass *klass, void *data)
4839a937f6cSCédric Le Goater {
4849a937f6cSCédric Le Goater     DeviceClass *dc = DEVICE_CLASS(klass);
4859a937f6cSCédric Le Goater     AspeedSCUClass *asc = ASPEED_SCU_CLASS(klass);
4869a937f6cSCédric Le Goater 
4879a937f6cSCédric Le Goater     dc->desc = "ASPEED 2500 System Control Unit";
4889a937f6cSCédric Le Goater     asc->resets = ast2500_a1_resets;
4899a937f6cSCédric Le Goater     asc->calc_hpll = aspeed_2500_scu_calc_hpll;
4909a937f6cSCédric Le Goater     asc->apb_divider = 4;
491e09cf363SJoel Stanley     asc->nr_regs = ASPEED_SCU_NR_REGS;
492e09cf363SJoel Stanley     asc->ops = &aspeed_scu_ops;
4939a937f6cSCédric Le Goater }
4949a937f6cSCédric Le Goater 
4959a937f6cSCédric Le Goater static const TypeInfo aspeed_2500_scu_info = {
4969a937f6cSCédric Le Goater     .name = TYPE_ASPEED_2500_SCU,
4979a937f6cSCédric Le Goater     .parent = TYPE_ASPEED_SCU,
4989a937f6cSCédric Le Goater     .instance_size = sizeof(AspeedSCUState),
4999a937f6cSCédric Le Goater     .class_init = aspeed_2500_scu_class_init,
5001c8a2388SAndrew Jeffery };
5011c8a2388SAndrew Jeffery 
502e09cf363SJoel Stanley static uint64_t aspeed_ast2600_scu_read(void *opaque, hwaddr offset,
503e09cf363SJoel Stanley                                         unsigned size)
504e09cf363SJoel Stanley {
505e09cf363SJoel Stanley     AspeedSCUState *s = ASPEED_SCU(opaque);
506e09cf363SJoel Stanley     int reg = TO_REG(offset);
507e09cf363SJoel Stanley 
508e09cf363SJoel Stanley     if (reg >= ASPEED_AST2600_SCU_NR_REGS) {
509e09cf363SJoel Stanley         qemu_log_mask(LOG_GUEST_ERROR,
510e09cf363SJoel Stanley                       "%s: Out-of-bounds read at offset 0x%" HWADDR_PRIx "\n",
511e09cf363SJoel Stanley                       __func__, offset);
512e09cf363SJoel Stanley         return 0;
513e09cf363SJoel Stanley     }
514e09cf363SJoel Stanley 
515e09cf363SJoel Stanley     switch (reg) {
516e09cf363SJoel Stanley     case AST2600_HPLL_EXT:
517e09cf363SJoel Stanley     case AST2600_EPLL_EXT:
518e09cf363SJoel Stanley     case AST2600_MPLL_EXT:
519e09cf363SJoel Stanley         /* PLLs are always "locked" */
520e09cf363SJoel Stanley         return s->regs[reg] | BIT(31);
521e09cf363SJoel Stanley     case AST2600_RNG_DATA:
522e09cf363SJoel Stanley         /*
523e09cf363SJoel Stanley          * On hardware, RNG_DATA works regardless of the state of the
524e09cf363SJoel Stanley          * enable bit in RNG_CTRL
525e09cf363SJoel Stanley          *
526e09cf363SJoel Stanley          * TODO: Check this is true for ast2600
527e09cf363SJoel Stanley          */
528e09cf363SJoel Stanley         s->regs[AST2600_RNG_DATA] = aspeed_scu_get_random();
529e09cf363SJoel Stanley         break;
530e09cf363SJoel Stanley     }
531e09cf363SJoel Stanley 
532e09cf363SJoel Stanley     return s->regs[reg];
533e09cf363SJoel Stanley }
534e09cf363SJoel Stanley 
535310b5bc6SJoel Stanley static void aspeed_ast2600_scu_write(void *opaque, hwaddr offset,
536310b5bc6SJoel Stanley                                      uint64_t data64, unsigned size)
537e09cf363SJoel Stanley {
538e09cf363SJoel Stanley     AspeedSCUState *s = ASPEED_SCU(opaque);
539e09cf363SJoel Stanley     int reg = TO_REG(offset);
540310b5bc6SJoel Stanley     /* Truncate here so bitwise operations below behave as expected */
541310b5bc6SJoel Stanley     uint32_t data = data64;
542e09cf363SJoel Stanley 
543e09cf363SJoel Stanley     if (reg >= ASPEED_AST2600_SCU_NR_REGS) {
544e09cf363SJoel Stanley         qemu_log_mask(LOG_GUEST_ERROR,
545e09cf363SJoel Stanley                       "%s: Out-of-bounds write at offset 0x%" HWADDR_PRIx "\n",
546e09cf363SJoel Stanley                       __func__, offset);
547e09cf363SJoel Stanley         return;
548e09cf363SJoel Stanley     }
549e09cf363SJoel Stanley 
550e09cf363SJoel Stanley     if (reg > PROT_KEY && !s->regs[PROT_KEY]) {
551e09cf363SJoel Stanley         qemu_log_mask(LOG_GUEST_ERROR, "%s: SCU is locked!\n", __func__);
552e09cf363SJoel Stanley     }
553e09cf363SJoel Stanley 
554e09cf363SJoel Stanley     trace_aspeed_scu_write(offset, size, data);
555e09cf363SJoel Stanley 
556e09cf363SJoel Stanley     switch (reg) {
557e09cf363SJoel Stanley     case AST2600_PROT_KEY:
558e09cf363SJoel Stanley         s->regs[reg] = (data == ASPEED_SCU_PROT_KEY) ? 1 : 0;
559e09cf363SJoel Stanley         return;
560e09cf363SJoel Stanley     case AST2600_HW_STRAP1:
561e09cf363SJoel Stanley     case AST2600_HW_STRAP2:
562e09cf363SJoel Stanley         if (s->regs[reg + 2]) {
563e09cf363SJoel Stanley             return;
564e09cf363SJoel Stanley         }
565e09cf363SJoel Stanley         /* fall through */
566e09cf363SJoel Stanley     case AST2600_SYS_RST_CTRL:
567e09cf363SJoel Stanley     case AST2600_SYS_RST_CTRL2:
568310b5bc6SJoel Stanley     case AST2600_CLK_STOP_CTRL:
569310b5bc6SJoel Stanley     case AST2600_CLK_STOP_CTRL2:
570e09cf363SJoel Stanley         /* W1S (Write 1 to set) registers */
571e09cf363SJoel Stanley         s->regs[reg] |= data;
572e09cf363SJoel Stanley         return;
573e09cf363SJoel Stanley     case AST2600_SYS_RST_CTRL_CLR:
574e09cf363SJoel Stanley     case AST2600_SYS_RST_CTRL2_CLR:
575310b5bc6SJoel Stanley     case AST2600_CLK_STOP_CTRL_CLR:
576310b5bc6SJoel Stanley     case AST2600_CLK_STOP_CTRL2_CLR:
577e09cf363SJoel Stanley     case AST2600_HW_STRAP1_CLR:
578e09cf363SJoel Stanley     case AST2600_HW_STRAP2_CLR:
579310b5bc6SJoel Stanley         /*
580310b5bc6SJoel Stanley          * W1C (Write 1 to clear) registers are offset by one address from
581310b5bc6SJoel Stanley          * the data register
582310b5bc6SJoel Stanley          */
583310b5bc6SJoel Stanley         s->regs[reg - 1] &= ~data;
584e09cf363SJoel Stanley         return;
585e09cf363SJoel Stanley 
586e09cf363SJoel Stanley     case AST2600_RNG_DATA:
587e09cf363SJoel Stanley     case AST2600_SILICON_REV:
588e09cf363SJoel Stanley     case AST2600_SILICON_REV2:
589e09cf363SJoel Stanley         /* Add read only registers here */
590e09cf363SJoel Stanley         qemu_log_mask(LOG_GUEST_ERROR,
591e09cf363SJoel Stanley                       "%s: Write to read-only offset 0x%" HWADDR_PRIx "\n",
592e09cf363SJoel Stanley                       __func__, offset);
593e09cf363SJoel Stanley         return;
594e09cf363SJoel Stanley     }
595e09cf363SJoel Stanley 
596e09cf363SJoel Stanley     s->regs[reg] = data;
597e09cf363SJoel Stanley }
598e09cf363SJoel Stanley 
599e09cf363SJoel Stanley static const MemoryRegionOps aspeed_ast2600_scu_ops = {
600e09cf363SJoel Stanley     .read = aspeed_ast2600_scu_read,
601e09cf363SJoel Stanley     .write = aspeed_ast2600_scu_write,
602e09cf363SJoel Stanley     .endianness = DEVICE_LITTLE_ENDIAN,
603e09cf363SJoel Stanley     .valid.min_access_size = 4,
604e09cf363SJoel Stanley     .valid.max_access_size = 4,
605e09cf363SJoel Stanley     .valid.unaligned = false,
606e09cf363SJoel Stanley };
607e09cf363SJoel Stanley 
608e09cf363SJoel Stanley static const uint32_t ast2600_a0_resets[ASPEED_AST2600_SCU_NR_REGS] = {
609e09cf363SJoel Stanley     [AST2600_SILICON_REV]       = AST2600_SILICON_REV,
610e09cf363SJoel Stanley     [AST2600_SILICON_REV2]      = AST2600_SILICON_REV,
611e09cf363SJoel Stanley     [AST2600_SYS_RST_CTRL]      = 0xF7CFFEDC | 0x100,
612e09cf363SJoel Stanley     [AST2600_SYS_RST_CTRL2]     = 0xFFFFFFFC,
613e09cf363SJoel Stanley     [AST2600_CLK_STOP_CTRL]     = 0xEFF43E8B,
614e09cf363SJoel Stanley     [AST2600_CLK_STOP_CTRL2]    = 0xFFF0FFF0,
6151550d726SJoel Stanley     [AST2600_SDRAM_HANDSHAKE]   = 0x00000040,  /* SoC completed DRAM init */
616e09cf363SJoel Stanley     [AST2600_HPLL_PARAM]        = 0x1000405F,
617e09cf363SJoel Stanley };
618e09cf363SJoel Stanley 
619e09cf363SJoel Stanley static void aspeed_ast2600_scu_reset(DeviceState *dev)
620e09cf363SJoel Stanley {
621e09cf363SJoel Stanley     AspeedSCUState *s = ASPEED_SCU(dev);
622e09cf363SJoel Stanley     AspeedSCUClass *asc = ASPEED_SCU_GET_CLASS(dev);
623e09cf363SJoel Stanley 
624e09cf363SJoel Stanley     memcpy(s->regs, asc->resets, asc->nr_regs * 4);
625e09cf363SJoel Stanley 
626e09cf363SJoel Stanley     s->regs[AST2600_SILICON_REV] = s->silicon_rev;
627e09cf363SJoel Stanley     s->regs[AST2600_SILICON_REV2] = s->silicon_rev;
628e09cf363SJoel Stanley     s->regs[AST2600_HW_STRAP1] = s->hw_strap1;
629e09cf363SJoel Stanley     s->regs[AST2600_HW_STRAP2] = s->hw_strap2;
630e09cf363SJoel Stanley     s->regs[PROT_KEY] = s->hw_prot_key;
631e09cf363SJoel Stanley }
632e09cf363SJoel Stanley 
633e09cf363SJoel Stanley static void aspeed_2600_scu_class_init(ObjectClass *klass, void *data)
634e09cf363SJoel Stanley {
635e09cf363SJoel Stanley     DeviceClass *dc = DEVICE_CLASS(klass);
636e09cf363SJoel Stanley     AspeedSCUClass *asc = ASPEED_SCU_CLASS(klass);
637e09cf363SJoel Stanley 
638e09cf363SJoel Stanley     dc->desc = "ASPEED 2600 System Control Unit";
639e09cf363SJoel Stanley     dc->reset = aspeed_ast2600_scu_reset;
640e09cf363SJoel Stanley     asc->resets = ast2600_a0_resets;
641e09cf363SJoel Stanley     asc->calc_hpll = aspeed_2500_scu_calc_hpll; /* No change since AST2500 */
642e09cf363SJoel Stanley     asc->apb_divider = 4;
643e09cf363SJoel Stanley     asc->nr_regs = ASPEED_AST2600_SCU_NR_REGS;
644e09cf363SJoel Stanley     asc->ops = &aspeed_ast2600_scu_ops;
645e09cf363SJoel Stanley }
646e09cf363SJoel Stanley 
647e09cf363SJoel Stanley static const TypeInfo aspeed_2600_scu_info = {
648e09cf363SJoel Stanley     .name = TYPE_ASPEED_2600_SCU,
649e09cf363SJoel Stanley     .parent = TYPE_ASPEED_SCU,
650e09cf363SJoel Stanley     .instance_size = sizeof(AspeedSCUState),
651e09cf363SJoel Stanley     .class_init = aspeed_2600_scu_class_init,
652e09cf363SJoel Stanley };
653e09cf363SJoel Stanley 
6541c8a2388SAndrew Jeffery static void aspeed_scu_register_types(void)
6551c8a2388SAndrew Jeffery {
6561c8a2388SAndrew Jeffery     type_register_static(&aspeed_scu_info);
6579a937f6cSCédric Le Goater     type_register_static(&aspeed_2400_scu_info);
6589a937f6cSCédric Le Goater     type_register_static(&aspeed_2500_scu_info);
659e09cf363SJoel Stanley     type_register_static(&aspeed_2600_scu_info);
6601c8a2388SAndrew Jeffery }
6611c8a2388SAndrew Jeffery 
6621c8a2388SAndrew Jeffery type_init(aspeed_scu_register_types);
663