1 /* 2 * QEMU MIPS Jazz support 3 * 4 * Copyright (c) 2007-2008 Hervé Poussineau 5 * 6 * Permission is hereby granted, free of charge, to any person obtaining a copy 7 * of this software and associated documentation files (the "Software"), to deal 8 * in the Software without restriction, including without limitation the rights 9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 10 * copies of the Software, and to permit persons to whom the Software is 11 * furnished to do so, subject to the following conditions: 12 * 13 * The above copyright notice and this permission notice shall be included in 14 * all copies or substantial portions of the Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 22 * THE SOFTWARE. 23 */ 24 25 #include "qemu/osdep.h" 26 #include "qemu/datadir.h" 27 #include "hw/clock.h" 28 #include "hw/mips/mips.h" 29 #include "hw/mips/cpudevs.h" 30 #include "hw/intc/i8259.h" 31 #include "hw/dma/i8257.h" 32 #include "hw/char/serial.h" 33 #include "hw/char/parallel.h" 34 #include "hw/isa/isa.h" 35 #include "hw/block/fdc.h" 36 #include "sysemu/sysemu.h" 37 #include "hw/boards.h" 38 #include "net/net.h" 39 #include "hw/scsi/esp.h" 40 #include "hw/mips/bios.h" 41 #include "hw/loader.h" 42 #include "hw/rtc/mc146818rtc.h" 43 #include "hw/timer/i8254.h" 44 #include "hw/display/vga.h" 45 #include "hw/display/bochs-vbe.h" 46 #include "hw/audio/pcspk.h" 47 #include "hw/input/i8042.h" 48 #include "hw/sysbus.h" 49 #include "sysemu/qtest.h" 50 #include "sysemu/reset.h" 51 #include "qapi/error.h" 52 #include "qemu/error-report.h" 53 #include "qemu/help_option.h" 54 #ifdef CONFIG_TCG 55 #include "hw/core/tcg-cpu-ops.h" 56 #endif /* CONFIG_TCG */ 57 58 enum jazz_model_e { 59 JAZZ_MAGNUM, 60 JAZZ_PICA61, 61 }; 62 63 static void main_cpu_reset(void *opaque) 64 { 65 MIPSCPU *cpu = opaque; 66 67 cpu_reset(CPU(cpu)); 68 } 69 70 static uint64_t rtc_read(void *opaque, hwaddr addr, unsigned size) 71 { 72 uint8_t val; 73 address_space_read(&address_space_memory, 0x90000071, 74 MEMTXATTRS_UNSPECIFIED, &val, 1); 75 return val; 76 } 77 78 static void rtc_write(void *opaque, hwaddr addr, 79 uint64_t val, unsigned size) 80 { 81 uint8_t buf = val & 0xff; 82 address_space_write(&address_space_memory, 0x90000071, 83 MEMTXATTRS_UNSPECIFIED, &buf, 1); 84 } 85 86 static const MemoryRegionOps rtc_ops = { 87 .read = rtc_read, 88 .write = rtc_write, 89 .endianness = DEVICE_NATIVE_ENDIAN, 90 }; 91 92 static uint64_t dma_dummy_read(void *opaque, hwaddr addr, 93 unsigned size) 94 { 95 /* 96 * Nothing to do. That is only to ensure that 97 * the current DMA acknowledge cycle is completed. 98 */ 99 return 0xff; 100 } 101 102 static void dma_dummy_write(void *opaque, hwaddr addr, 103 uint64_t val, unsigned size) 104 { 105 /* 106 * Nothing to do. That is only to ensure that 107 * the current DMA acknowledge cycle is completed. 108 */ 109 } 110 111 static const MemoryRegionOps dma_dummy_ops = { 112 .read = dma_dummy_read, 113 .write = dma_dummy_write, 114 .endianness = DEVICE_NATIVE_ENDIAN, 115 }; 116 117 static void mips_jazz_init_net(NICInfo *nd, IOMMUMemoryRegion *rc4030_dma_mr, 118 DeviceState *rc4030, MemoryRegion *dp8393x_prom) 119 { 120 DeviceState *dev; 121 SysBusDevice *sysbus; 122 int checksum, i; 123 uint8_t *prom; 124 125 qemu_check_nic_model(nd, "dp83932"); 126 127 dev = qdev_new("dp8393x"); 128 qdev_set_nic_properties(dev, nd); 129 qdev_prop_set_uint8(dev, "it_shift", 2); 130 qdev_prop_set_bit(dev, "big_endian", TARGET_BIG_ENDIAN); 131 object_property_set_link(OBJECT(dev), "dma_mr", 132 OBJECT(rc4030_dma_mr), &error_abort); 133 sysbus = SYS_BUS_DEVICE(dev); 134 sysbus_realize_and_unref(sysbus, &error_fatal); 135 sysbus_mmio_map(sysbus, 0, 0x80001000); 136 sysbus_connect_irq(sysbus, 0, qdev_get_gpio_in(rc4030, 4)); 137 138 /* Add MAC address with valid checksum to PROM */ 139 prom = memory_region_get_ram_ptr(dp8393x_prom); 140 checksum = 0; 141 for (i = 0; i < 6; i++) { 142 prom[i] = nd->macaddr.a[i]; 143 checksum += prom[i]; 144 if (checksum > 0xff) { 145 checksum = (checksum + 1) & 0xff; 146 } 147 } 148 prom[7] = 0xff - checksum; 149 } 150 151 #define MAGNUM_BIOS_SIZE_MAX 0x7e000 152 #define MAGNUM_BIOS_SIZE \ 153 (BIOS_SIZE < MAGNUM_BIOS_SIZE_MAX ? BIOS_SIZE : MAGNUM_BIOS_SIZE_MAX) 154 155 #define SONIC_PROM_SIZE 0x1000 156 157 static void mips_jazz_init(MachineState *machine, 158 enum jazz_model_e jazz_model) 159 { 160 MemoryRegion *address_space = get_system_memory(); 161 char *filename; 162 int bios_size, n; 163 Clock *cpuclk; 164 MIPSCPU *cpu; 165 MIPSCPUClass *mcc; 166 CPUMIPSState *env; 167 qemu_irq *i8259; 168 rc4030_dma *dmas; 169 IOMMUMemoryRegion *rc4030_dma_mr; 170 MemoryRegion *isa_mem = g_new(MemoryRegion, 1); 171 MemoryRegion *isa_io = g_new(MemoryRegion, 1); 172 MemoryRegion *rtc = g_new(MemoryRegion, 1); 173 MemoryRegion *dma_dummy = g_new(MemoryRegion, 1); 174 MemoryRegion *dp8393x_prom = g_new(MemoryRegion, 1); 175 DeviceState *dev, *rc4030; 176 MMIOKBDState *i8042; 177 SysBusDevice *sysbus; 178 ISABus *isa_bus; 179 ISADevice *pit; 180 DriveInfo *fds[MAX_FD]; 181 MemoryRegion *bios = g_new(MemoryRegion, 1); 182 MemoryRegion *bios2 = g_new(MemoryRegion, 1); 183 SysBusESPState *sysbus_esp; 184 ESPState *esp; 185 static const struct { 186 unsigned freq_hz; 187 unsigned pll_mult; 188 } ext_clk[] = { 189 [JAZZ_MAGNUM] = {50000000, 2}, 190 [JAZZ_PICA61] = {33333333, 4}, 191 }; 192 193 if (machine->ram_size > 256 * MiB) { 194 error_report("RAM size more than 256Mb is not supported"); 195 exit(EXIT_FAILURE); 196 } 197 198 cpuclk = clock_new(OBJECT(machine), "cpu-refclk"); 199 clock_set_hz(cpuclk, ext_clk[jazz_model].freq_hz 200 * ext_clk[jazz_model].pll_mult); 201 202 /* init CPUs */ 203 cpu = mips_cpu_create_with_clock(machine->cpu_type, cpuclk); 204 env = &cpu->env; 205 qemu_register_reset(main_cpu_reset, cpu); 206 207 /* 208 * Chipset returns 0 in invalid reads and do not raise data exceptions. 209 * However, we can't simply add a global memory region to catch 210 * everything, as this would make all accesses including instruction 211 * accesses be ignored and not raise exceptions. 212 * 213 * NOTE: this behaviour of raising exceptions for bad instruction 214 * fetches but not bad data accesses was added in commit 54e755588cf1e9 215 * to restore behaviour broken by c658b94f6e8c206, but it is not clear 216 * whether the real hardware behaves this way. It is possible that 217 * real hardware ignores bad instruction fetches as well -- if so then 218 * we could replace this hijacking of CPU methods with a simple global 219 * memory region that catches all memory accesses, as we do on Malta. 220 */ 221 mcc = MIPS_CPU_GET_CLASS(cpu); 222 mcc->no_data_aborts = true; 223 224 /* allocate RAM */ 225 memory_region_add_subregion(address_space, 0, machine->ram); 226 227 memory_region_init_rom(bios, NULL, "mips_jazz.bios", MAGNUM_BIOS_SIZE, 228 &error_fatal); 229 memory_region_init_alias(bios2, NULL, "mips_jazz.bios", bios, 230 0, MAGNUM_BIOS_SIZE); 231 memory_region_add_subregion(address_space, 0x1fc00000LL, bios); 232 memory_region_add_subregion(address_space, 0xfff00000LL, bios2); 233 234 /* load the BIOS image. */ 235 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, machine->firmware ?: BIOS_FILENAME); 236 if (filename) { 237 bios_size = load_image_targphys(filename, 0xfff00000LL, 238 MAGNUM_BIOS_SIZE); 239 g_free(filename); 240 } else { 241 bios_size = -1; 242 } 243 if ((bios_size < 0 || bios_size > MAGNUM_BIOS_SIZE) 244 && machine->firmware && !qtest_enabled()) { 245 error_report("Could not load MIPS bios '%s'", machine->firmware); 246 exit(1); 247 } 248 249 /* Init CPU internal devices */ 250 cpu_mips_irq_init_cpu(cpu); 251 cpu_mips_clock_init(cpu); 252 253 /* Chipset */ 254 rc4030 = rc4030_init(&dmas, &rc4030_dma_mr); 255 sysbus = SYS_BUS_DEVICE(rc4030); 256 sysbus_connect_irq(sysbus, 0, env->irq[6]); 257 sysbus_connect_irq(sysbus, 1, env->irq[3]); 258 memory_region_add_subregion(address_space, 0x80000000, 259 sysbus_mmio_get_region(sysbus, 0)); 260 memory_region_add_subregion(address_space, 0xf0000000, 261 sysbus_mmio_get_region(sysbus, 1)); 262 memory_region_init_io(dma_dummy, NULL, &dma_dummy_ops, 263 NULL, "dummy_dma", 0x1000); 264 memory_region_add_subregion(address_space, 0x8000d000, dma_dummy); 265 266 memory_region_init_rom(dp8393x_prom, NULL, "dp8393x-jazz.prom", 267 SONIC_PROM_SIZE, &error_fatal); 268 memory_region_add_subregion(address_space, 0x8000b000, dp8393x_prom); 269 270 /* ISA bus: IO space at 0x90000000, mem space at 0x91000000 */ 271 memory_region_init(isa_io, NULL, "isa-io", 0x00010000); 272 memory_region_init(isa_mem, NULL, "isa-mem", 0x01000000); 273 memory_region_add_subregion(address_space, 0x90000000, isa_io); 274 memory_region_add_subregion(address_space, 0x91000000, isa_mem); 275 isa_bus = isa_bus_new(NULL, isa_mem, isa_io, &error_abort); 276 277 /* ISA devices */ 278 i8259 = i8259_init(isa_bus, env->irq[4]); 279 isa_bus_register_input_irqs(isa_bus, i8259); 280 i8257_dma_init(isa_bus, 0); 281 pit = i8254_pit_init(isa_bus, 0x40, 0, NULL); 282 pcspk_init(isa_new(TYPE_PC_SPEAKER), isa_bus, pit); 283 284 /* Video card */ 285 switch (jazz_model) { 286 case JAZZ_MAGNUM: 287 dev = qdev_new("sysbus-g364"); 288 sysbus = SYS_BUS_DEVICE(dev); 289 sysbus_realize_and_unref(sysbus, &error_fatal); 290 sysbus_mmio_map(sysbus, 0, 0x60080000); 291 sysbus_mmio_map(sysbus, 1, 0x40000000); 292 sysbus_connect_irq(sysbus, 0, qdev_get_gpio_in(rc4030, 3)); 293 { 294 /* Simple ROM, so user doesn't have to provide one */ 295 MemoryRegion *rom_mr = g_new(MemoryRegion, 1); 296 memory_region_init_rom(rom_mr, NULL, "g364fb.rom", 0x80000, 297 &error_fatal); 298 uint8_t *rom = memory_region_get_ram_ptr(rom_mr); 299 memory_region_add_subregion(address_space, 0x60000000, rom_mr); 300 rom[0] = 0x10; /* Mips G364 */ 301 } 302 break; 303 case JAZZ_PICA61: 304 dev = qdev_new(TYPE_VGA_MMIO); 305 qdev_prop_set_uint8(dev, "it_shift", 0); 306 sysbus = SYS_BUS_DEVICE(dev); 307 sysbus_realize_and_unref(sysbus, &error_fatal); 308 sysbus_mmio_map(sysbus, 0, 0x60000000); 309 sysbus_mmio_map(sysbus, 1, 0x400a0000); 310 sysbus_mmio_map(sysbus, 2, VBE_DISPI_LFB_PHYSICAL_ADDRESS); 311 break; 312 default: 313 break; 314 } 315 316 /* Network controller */ 317 if (nb_nics == 1) { 318 mips_jazz_init_net(&nd_table[0], rc4030_dma_mr, rc4030, dp8393x_prom); 319 } else if (nb_nics > 1) { 320 error_report("This machine only supports one NIC"); 321 exit(1); 322 } 323 324 /* SCSI adapter */ 325 dev = qdev_new(TYPE_SYSBUS_ESP); 326 sysbus_esp = SYSBUS_ESP(dev); 327 esp = &sysbus_esp->esp; 328 esp->dma_memory_read = rc4030_dma_read; 329 esp->dma_memory_write = rc4030_dma_write; 330 esp->dma_opaque = dmas[0]; 331 sysbus_esp->it_shift = 0; 332 /* XXX for now until rc4030 has been changed to use DMA enable signal */ 333 esp->dma_enabled = 1; 334 335 sysbus = SYS_BUS_DEVICE(dev); 336 sysbus_realize_and_unref(sysbus, &error_fatal); 337 sysbus_connect_irq(sysbus, 0, qdev_get_gpio_in(rc4030, 5)); 338 sysbus_mmio_map(sysbus, 0, 0x80002000); 339 340 scsi_bus_legacy_handle_cmdline(&esp->bus); 341 342 /* Floppy */ 343 for (n = 0; n < MAX_FD; n++) { 344 fds[n] = drive_get(IF_FLOPPY, 0, n); 345 } 346 /* FIXME: we should enable DMA with a custom IsaDma device */ 347 fdctrl_init_sysbus(qdev_get_gpio_in(rc4030, 1), 0x80003000, fds); 348 349 /* Real time clock */ 350 mc146818_rtc_init(isa_bus, 1980, NULL); 351 memory_region_init_io(rtc, NULL, &rtc_ops, NULL, "rtc", 0x1000); 352 memory_region_add_subregion(address_space, 0x80004000, rtc); 353 354 /* Keyboard (i8042) */ 355 i8042 = I8042_MMIO(qdev_new(TYPE_I8042_MMIO)); 356 qdev_prop_set_uint64(DEVICE(i8042), "mask", 1); 357 qdev_prop_set_uint32(DEVICE(i8042), "size", 0x1000); 358 sysbus_realize_and_unref(SYS_BUS_DEVICE(i8042), &error_fatal); 359 360 qdev_connect_gpio_out(DEVICE(i8042), I8042_KBD_IRQ, 361 qdev_get_gpio_in(rc4030, 6)); 362 qdev_connect_gpio_out(DEVICE(i8042), I8042_MOUSE_IRQ, 363 qdev_get_gpio_in(rc4030, 7)); 364 365 memory_region_add_subregion(address_space, 0x80005000, 366 sysbus_mmio_get_region(SYS_BUS_DEVICE(i8042), 367 0)); 368 369 /* Serial ports */ 370 serial_mm_init(address_space, 0x80006000, 0, 371 qdev_get_gpio_in(rc4030, 8), 8000000 / 16, 372 serial_hd(0), DEVICE_NATIVE_ENDIAN); 373 serial_mm_init(address_space, 0x80007000, 0, 374 qdev_get_gpio_in(rc4030, 9), 8000000 / 16, 375 serial_hd(1), DEVICE_NATIVE_ENDIAN); 376 377 /* Parallel port */ 378 if (parallel_hds[0]) 379 parallel_mm_init(address_space, 0x80008000, 0, 380 qdev_get_gpio_in(rc4030, 0), parallel_hds[0]); 381 382 /* FIXME: missing Jazz sound at 0x8000c000, rc4030[2] */ 383 384 /* NVRAM */ 385 dev = qdev_new("ds1225y"); 386 sysbus = SYS_BUS_DEVICE(dev); 387 sysbus_realize_and_unref(sysbus, &error_fatal); 388 sysbus_mmio_map(sysbus, 0, 0x80009000); 389 390 /* LED indicator */ 391 sysbus_create_simple("jazz-led", 0x8000f000, NULL); 392 393 g_free(dmas); 394 } 395 396 static 397 void mips_magnum_init(MachineState *machine) 398 { 399 mips_jazz_init(machine, JAZZ_MAGNUM); 400 } 401 402 static 403 void mips_pica61_init(MachineState *machine) 404 { 405 mips_jazz_init(machine, JAZZ_PICA61); 406 } 407 408 static void mips_magnum_class_init(ObjectClass *oc, void *data) 409 { 410 MachineClass *mc = MACHINE_CLASS(oc); 411 412 mc->desc = "MIPS Magnum"; 413 mc->init = mips_magnum_init; 414 mc->block_default_type = IF_SCSI; 415 mc->default_cpu_type = MIPS_CPU_TYPE_NAME("R4000"); 416 mc->default_ram_id = "mips_jazz.ram"; 417 } 418 419 static const TypeInfo mips_magnum_type = { 420 .name = MACHINE_TYPE_NAME("magnum"), 421 .parent = TYPE_MACHINE, 422 .class_init = mips_magnum_class_init, 423 }; 424 425 static void mips_pica61_class_init(ObjectClass *oc, void *data) 426 { 427 MachineClass *mc = MACHINE_CLASS(oc); 428 429 mc->desc = "Acer Pica 61"; 430 mc->init = mips_pica61_init; 431 mc->block_default_type = IF_SCSI; 432 mc->default_cpu_type = MIPS_CPU_TYPE_NAME("R4000"); 433 mc->default_ram_id = "mips_jazz.ram"; 434 } 435 436 static const TypeInfo mips_pica61_type = { 437 .name = MACHINE_TYPE_NAME("pica61"), 438 .parent = TYPE_MACHINE, 439 .class_init = mips_pica61_class_init, 440 }; 441 442 static void mips_jazz_machine_init(void) 443 { 444 type_register_static(&mips_magnum_type); 445 type_register_static(&mips_pica61_type); 446 } 447 448 type_init(mips_jazz_machine_init) 449