1 /* 2 * Model of Petalogix linux reference design targeting Xilinx Spartan ml605 3 * board. 4 * 5 * Copyright (c) 2011 Michal Simek <monstr@monstr.eu> 6 * Copyright (c) 2011 PetaLogix 7 * Copyright (c) 2009 Edgar E. Iglesias. 8 * 9 * Permission is hereby granted, free of charge, to any person obtaining a copy 10 * of this software and associated documentation files (the "Software"), to deal 11 * in the Software without restriction, including without limitation the rights 12 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 13 * copies of the Software, and to permit persons to whom the Software is 14 * furnished to do so, subject to the following conditions: 15 * 16 * The above copyright notice and this permission notice shall be included in 17 * all copies or substantial portions of the Software. 18 * 19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 22 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 23 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 24 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 25 * THE SOFTWARE. 26 */ 27 28 #include "qemu/osdep.h" 29 #include "qemu/units.h" 30 #include "qapi/error.h" 31 #include "cpu.h" 32 #include "hw/sysbus.h" 33 #include "net/net.h" 34 #include "hw/block/flash.h" 35 #include "sysemu/sysemu.h" 36 #include "hw/boards.h" 37 #include "hw/char/serial.h" 38 #include "exec/address-spaces.h" 39 #include "hw/ssi/ssi.h" 40 41 #include "boot.h" 42 43 #include "hw/stream.h" 44 45 #define LMB_BRAM_SIZE (128 * KiB) 46 #define FLASH_SIZE (32 * MiB) 47 48 #define BINARY_DEVICE_TREE_FILE "petalogix-ml605.dtb" 49 50 #define NUM_SPI_FLASHES 4 51 52 #define SPI_BASEADDR 0x40a00000 53 #define MEMORY_BASEADDR 0x50000000 54 #define FLASH_BASEADDR 0x86000000 55 #define INTC_BASEADDR 0x81800000 56 #define TIMER_BASEADDR 0x83c00000 57 #define UART16550_BASEADDR 0x83e00000 58 #define AXIENET_BASEADDR 0x82780000 59 #define AXIDMA_BASEADDR 0x84600000 60 61 #define AXIDMA_IRQ1 0 62 #define AXIDMA_IRQ0 1 63 #define TIMER_IRQ 2 64 #define AXIENET_IRQ 3 65 #define SPI_IRQ 4 66 #define UART16550_IRQ 5 67 68 static void 69 petalogix_ml605_init(MachineState *machine) 70 { 71 ram_addr_t ram_size = machine->ram_size; 72 MemoryRegion *address_space_mem = get_system_memory(); 73 DeviceState *dev, *dma, *eth0; 74 Object *ds, *cs; 75 MicroBlazeCPU *cpu; 76 SysBusDevice *busdev; 77 DriveInfo *dinfo; 78 int i; 79 MemoryRegion *phys_lmb_bram = g_new(MemoryRegion, 1); 80 MemoryRegion *phys_ram = g_new(MemoryRegion, 1); 81 qemu_irq irq[32]; 82 83 /* init CPUs */ 84 cpu = MICROBLAZE_CPU(object_new(TYPE_MICROBLAZE_CPU)); 85 object_property_set_str(OBJECT(cpu), "8.10.a", "version", &error_abort); 86 /* Use FPU but don't use floating point conversion and square 87 * root instructions 88 */ 89 object_property_set_int(OBJECT(cpu), 1, "use-fpu", &error_abort); 90 object_property_set_bool(OBJECT(cpu), true, "dcache-writeback", 91 &error_abort); 92 object_property_set_bool(OBJECT(cpu), true, "endianness", &error_abort); 93 object_property_set_bool(OBJECT(cpu), true, "realized", &error_abort); 94 95 /* Attach emulated BRAM through the LMB. */ 96 memory_region_init_ram(phys_lmb_bram, NULL, "petalogix_ml605.lmb_bram", 97 LMB_BRAM_SIZE, &error_fatal); 98 memory_region_add_subregion(address_space_mem, 0x00000000, phys_lmb_bram); 99 100 memory_region_init_ram(phys_ram, NULL, "petalogix_ml605.ram", ram_size, 101 &error_fatal); 102 memory_region_add_subregion(address_space_mem, MEMORY_BASEADDR, phys_ram); 103 104 dinfo = drive_get(IF_PFLASH, 0, 0); 105 /* 5th parameter 2 means bank-width 106 * 10th paremeter 0 means little-endian */ 107 pflash_cfi01_register(FLASH_BASEADDR, "petalogix_ml605.flash", FLASH_SIZE, 108 dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, 109 64 * KiB, 2, 0x89, 0x18, 0x0000, 0x0, 0); 110 111 112 dev = qdev_create(NULL, "xlnx.xps-intc"); 113 qdev_prop_set_uint32(dev, "kind-of-intr", 1 << TIMER_IRQ); 114 qdev_init_nofail(dev); 115 sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, INTC_BASEADDR); 116 sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, 117 qdev_get_gpio_in(DEVICE(cpu), MB_CPU_IRQ)); 118 for (i = 0; i < 32; i++) { 119 irq[i] = qdev_get_gpio_in(dev, i); 120 } 121 122 serial_mm_init(address_space_mem, UART16550_BASEADDR + 0x1000, 2, 123 irq[UART16550_IRQ], 115200, serial_hd(0), 124 DEVICE_LITTLE_ENDIAN); 125 126 /* 2 timers at irq 2 @ 100 Mhz. */ 127 dev = qdev_create(NULL, "xlnx.xps-timer"); 128 qdev_prop_set_uint32(dev, "one-timer-only", 0); 129 qdev_prop_set_uint32(dev, "clock-frequency", 100 * 1000000); 130 qdev_init_nofail(dev); 131 sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, TIMER_BASEADDR); 132 sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, irq[TIMER_IRQ]); 133 134 /* axi ethernet and dma initialization. */ 135 qemu_check_nic_model(&nd_table[0], "xlnx.axi-ethernet"); 136 eth0 = qdev_create(NULL, "xlnx.axi-ethernet"); 137 dma = qdev_create(NULL, "xlnx.axi-dma"); 138 139 /* FIXME: attach to the sysbus instead */ 140 object_property_add_child(qdev_get_machine(), "xilinx-eth", OBJECT(eth0), 141 NULL); 142 object_property_add_child(qdev_get_machine(), "xilinx-dma", OBJECT(dma), 143 NULL); 144 145 ds = object_property_get_link(OBJECT(dma), 146 "axistream-connected-target", NULL); 147 cs = object_property_get_link(OBJECT(dma), 148 "axistream-control-connected-target", NULL); 149 qdev_set_nic_properties(eth0, &nd_table[0]); 150 qdev_prop_set_uint32(eth0, "rxmem", 0x1000); 151 qdev_prop_set_uint32(eth0, "txmem", 0x1000); 152 object_property_set_link(OBJECT(eth0), OBJECT(ds), 153 "axistream-connected", &error_abort); 154 object_property_set_link(OBJECT(eth0), OBJECT(cs), 155 "axistream-control-connected", &error_abort); 156 qdev_init_nofail(eth0); 157 sysbus_mmio_map(SYS_BUS_DEVICE(eth0), 0, AXIENET_BASEADDR); 158 sysbus_connect_irq(SYS_BUS_DEVICE(eth0), 0, irq[AXIENET_IRQ]); 159 160 ds = object_property_get_link(OBJECT(eth0), 161 "axistream-connected-target", NULL); 162 cs = object_property_get_link(OBJECT(eth0), 163 "axistream-control-connected-target", NULL); 164 qdev_prop_set_uint32(dma, "freqhz", 100 * 1000000); 165 object_property_set_link(OBJECT(dma), OBJECT(ds), 166 "axistream-connected", &error_abort); 167 object_property_set_link(OBJECT(dma), OBJECT(cs), 168 "axistream-control-connected", &error_abort); 169 qdev_init_nofail(dma); 170 sysbus_mmio_map(SYS_BUS_DEVICE(dma), 0, AXIDMA_BASEADDR); 171 sysbus_connect_irq(SYS_BUS_DEVICE(dma), 0, irq[AXIDMA_IRQ0]); 172 sysbus_connect_irq(SYS_BUS_DEVICE(dma), 1, irq[AXIDMA_IRQ1]); 173 174 { 175 SSIBus *spi; 176 177 dev = qdev_create(NULL, "xlnx.xps-spi"); 178 qdev_prop_set_uint8(dev, "num-ss-bits", NUM_SPI_FLASHES); 179 qdev_init_nofail(dev); 180 busdev = SYS_BUS_DEVICE(dev); 181 sysbus_mmio_map(busdev, 0, SPI_BASEADDR); 182 sysbus_connect_irq(busdev, 0, irq[SPI_IRQ]); 183 184 spi = (SSIBus *)qdev_get_child_bus(dev, "spi"); 185 186 for (i = 0; i < NUM_SPI_FLASHES; i++) { 187 DriveInfo *dinfo = drive_get_next(IF_MTD); 188 qemu_irq cs_line; 189 190 dev = ssi_create_slave_no_init(spi, "n25q128"); 191 if (dinfo) { 192 qdev_prop_set_drive(dev, "drive", blk_by_legacy_dinfo(dinfo), 193 &error_fatal); 194 } 195 qdev_init_nofail(dev); 196 197 cs_line = qdev_get_gpio_in_named(dev, SSI_GPIO_CS, 0); 198 sysbus_connect_irq(busdev, i+1, cs_line); 199 } 200 } 201 202 /* setup PVR to match kernel settings */ 203 cpu->env.pvr.regs[4] = 0xc56b8000; 204 cpu->env.pvr.regs[5] = 0xc56be000; 205 cpu->env.pvr.regs[10] = 0x0e000000; /* virtex 6 */ 206 207 microblaze_load_kernel(cpu, MEMORY_BASEADDR, ram_size, 208 machine->initrd_filename, 209 BINARY_DEVICE_TREE_FILE, 210 NULL); 211 212 } 213 214 static void petalogix_ml605_machine_init(MachineClass *mc) 215 { 216 mc->desc = "PetaLogix linux refdesign for xilinx ml605 little endian"; 217 mc->init = petalogix_ml605_init; 218 mc->is_default = 0; 219 } 220 221 DEFINE_MACHINE("petalogix-ml605", petalogix_ml605_machine_init) 222