1 /* 2 * Model of Petalogix linux reference design targeting Xilinx Spartan ml605 3 * board. 4 * 5 * Copyright (c) 2011 Michal Simek <monstr@monstr.eu> 6 * Copyright (c) 2011 PetaLogix 7 * Copyright (c) 2009 Edgar E. Iglesias. 8 * 9 * Permission is hereby granted, free of charge, to any person obtaining a copy 10 * of this software and associated documentation files (the "Software"), to deal 11 * in the Software without restriction, including without limitation the rights 12 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 13 * copies of the Software, and to permit persons to whom the Software is 14 * furnished to do so, subject to the following conditions: 15 * 16 * The above copyright notice and this permission notice shall be included in 17 * all copies or substantial portions of the Software. 18 * 19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 22 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 23 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 24 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 25 * THE SOFTWARE. 26 */ 27 28 #include "hw/sysbus.h" 29 #include "hw/hw.h" 30 #include "net/net.h" 31 #include "hw/block/flash.h" 32 #include "sysemu/sysemu.h" 33 #include "hw/devices.h" 34 #include "hw/boards.h" 35 #include "hw/xilinx.h" 36 #include "sysemu/blockdev.h" 37 #include "hw/char/serial.h" 38 #include "exec/address-spaces.h" 39 #include "hw/ssi.h" 40 41 #include "boot.h" 42 43 #include "hw/stream.h" 44 45 #define LMB_BRAM_SIZE (128 * 1024) 46 #define FLASH_SIZE (32 * 1024 * 1024) 47 48 #define BINARY_DEVICE_TREE_FILE "petalogix-ml605.dtb" 49 50 #define NUM_SPI_FLASHES 4 51 52 #define MEMORY_BASEADDR 0x50000000 53 #define FLASH_BASEADDR 0x86000000 54 #define INTC_BASEADDR 0x81800000 55 #define TIMER_BASEADDR 0x83c00000 56 #define UART16550_BASEADDR 0x83e00000 57 #define AXIENET_BASEADDR 0x82780000 58 #define AXIDMA_BASEADDR 0x84600000 59 60 static void machine_cpu_reset(MicroBlazeCPU *cpu) 61 { 62 CPUMBState *env = &cpu->env; 63 64 env->pvr.regs[10] = 0x0e000000; /* virtex 6 */ 65 /* setup pvr to match kernel setting */ 66 env->pvr.regs[5] |= PVR5_DCACHE_WRITEBACK_MASK; 67 env->pvr.regs[0] |= PVR0_USE_FPU_MASK | PVR0_ENDI; 68 env->pvr.regs[0] = (env->pvr.regs[0] & ~PVR0_VERSION_MASK) | (0x14 << 8); 69 env->pvr.regs[2] ^= PVR2_USE_FPU2_MASK; 70 env->pvr.regs[4] = 0xc56b8000; 71 env->pvr.regs[5] = 0xc56be000; 72 } 73 74 static void 75 petalogix_ml605_init(QEMUMachineInitArgs *args) 76 { 77 ram_addr_t ram_size = args->ram_size; 78 MemoryRegion *address_space_mem = get_system_memory(); 79 DeviceState *dev, *dma, *eth0; 80 Object *ds, *cs; 81 MicroBlazeCPU *cpu; 82 SysBusDevice *busdev; 83 DriveInfo *dinfo; 84 int i; 85 hwaddr ddr_base = MEMORY_BASEADDR; 86 MemoryRegion *phys_lmb_bram = g_new(MemoryRegion, 1); 87 MemoryRegion *phys_ram = g_new(MemoryRegion, 1); 88 qemu_irq irq[32]; 89 90 /* init CPUs */ 91 cpu = MICROBLAZE_CPU(object_new(TYPE_MICROBLAZE_CPU)); 92 object_property_set_bool(OBJECT(cpu), true, "realized", &error_abort); 93 94 /* Attach emulated BRAM through the LMB. */ 95 memory_region_init_ram(phys_lmb_bram, NULL, "petalogix_ml605.lmb_bram", 96 LMB_BRAM_SIZE); 97 vmstate_register_ram_global(phys_lmb_bram); 98 memory_region_add_subregion(address_space_mem, 0x00000000, phys_lmb_bram); 99 100 memory_region_init_ram(phys_ram, NULL, "petalogix_ml605.ram", ram_size); 101 vmstate_register_ram_global(phys_ram); 102 memory_region_add_subregion(address_space_mem, ddr_base, phys_ram); 103 104 dinfo = drive_get(IF_PFLASH, 0, 0); 105 /* 5th parameter 2 means bank-width 106 * 10th paremeter 0 means little-endian */ 107 pflash_cfi01_register(FLASH_BASEADDR, 108 NULL, "petalogix_ml605.flash", FLASH_SIZE, 109 dinfo ? dinfo->bdrv : NULL, (64 * 1024), 110 FLASH_SIZE >> 16, 111 2, 0x89, 0x18, 0x0000, 0x0, 0); 112 113 114 dev = xilinx_intc_create(INTC_BASEADDR, qdev_get_gpio_in(DEVICE(cpu), 115 MB_CPU_IRQ), 4); 116 for (i = 0; i < 32; i++) { 117 irq[i] = qdev_get_gpio_in(dev, i); 118 } 119 120 serial_mm_init(address_space_mem, UART16550_BASEADDR + 0x1000, 2, 121 irq[5], 115200, serial_hds[0], DEVICE_LITTLE_ENDIAN); 122 123 /* 2 timers at irq 2 @ 100 Mhz. */ 124 xilinx_timer_create(TIMER_BASEADDR, irq[2], 0, 100 * 1000000); 125 126 /* axi ethernet and dma initialization. */ 127 qemu_check_nic_model(&nd_table[0], "xlnx.axi-ethernet"); 128 eth0 = qdev_create(NULL, "xlnx.axi-ethernet"); 129 dma = qdev_create(NULL, "xlnx.axi-dma"); 130 131 /* FIXME: attach to the sysbus instead */ 132 object_property_add_child(qdev_get_machine(), "xilinx-eth", OBJECT(eth0), 133 NULL); 134 object_property_add_child(qdev_get_machine(), "xilinx-dma", OBJECT(dma), 135 NULL); 136 137 ds = object_property_get_link(OBJECT(dma), 138 "axistream-connected-target", NULL); 139 cs = object_property_get_link(OBJECT(dma), 140 "axistream-control-connected-target", NULL); 141 xilinx_axiethernet_init(eth0, &nd_table[0], STREAM_SLAVE(ds), 142 STREAM_SLAVE(cs), 0x82780000, irq[3], 0x1000, 143 0x1000); 144 145 ds = object_property_get_link(OBJECT(eth0), 146 "axistream-connected-target", NULL); 147 cs = object_property_get_link(OBJECT(eth0), 148 "axistream-control-connected-target", NULL); 149 xilinx_axidma_init(dma, STREAM_SLAVE(ds), STREAM_SLAVE(cs), 0x84600000, 150 irq[1], irq[0], 100 * 1000000); 151 152 { 153 SSIBus *spi; 154 155 dev = qdev_create(NULL, "xlnx.xps-spi"); 156 qdev_prop_set_uint8(dev, "num-ss-bits", NUM_SPI_FLASHES); 157 qdev_init_nofail(dev); 158 busdev = SYS_BUS_DEVICE(dev); 159 sysbus_mmio_map(busdev, 0, 0x40a00000); 160 sysbus_connect_irq(busdev, 0, irq[4]); 161 162 spi = (SSIBus *)qdev_get_child_bus(dev, "spi"); 163 164 for (i = 0; i < NUM_SPI_FLASHES; i++) { 165 qemu_irq cs_line; 166 167 dev = ssi_create_slave(spi, "n25q128"); 168 cs_line = qdev_get_gpio_in(dev, 0); 169 sysbus_connect_irq(busdev, i+1, cs_line); 170 } 171 } 172 173 microblaze_load_kernel(cpu, ddr_base, ram_size, 174 args->initrd_filename, 175 BINARY_DEVICE_TREE_FILE, 176 machine_cpu_reset); 177 178 } 179 180 static QEMUMachine petalogix_ml605_machine = { 181 .name = "petalogix-ml605", 182 .desc = "PetaLogix linux refdesign for xilinx ml605 little endian", 183 .init = petalogix_ml605_init, 184 .is_default = 0, 185 }; 186 187 static void petalogix_ml605_machine_init(void) 188 { 189 qemu_register_machine(&petalogix_ml605_machine); 190 } 191 192 machine_init(petalogix_ml605_machine_init); 193