1 /* 2 * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator 3 * 4 * PAPR Virtualized Interrupt System, aka ICS/ICP aka xics 5 * 6 * Copyright (c) 2010,2011 David Gibson, IBM Corporation. 7 * 8 * Permission is hereby granted, free of charge, to any person obtaining a copy 9 * of this software and associated documentation files (the "Software"), to deal 10 * in the Software without restriction, including without limitation the rights 11 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 12 * copies of the Software, and to permit persons to whom the Software is 13 * furnished to do so, subject to the following conditions: 14 * 15 * The above copyright notice and this permission notice shall be included in 16 * all copies or substantial portions of the Software. 17 * 18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 21 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 22 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 23 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 24 * THE SOFTWARE. 25 * 26 */ 27 28 #include "hw/hw.h" 29 #include "trace.h" 30 #include "hw/ppc/spapr.h" 31 #include "hw/ppc/xics.h" 32 #include "qemu/error-report.h" 33 34 void xics_cpu_setup(XICSState *icp, PowerPCCPU *cpu) 35 { 36 CPUState *cs = CPU(cpu); 37 CPUPPCState *env = &cpu->env; 38 ICPState *ss = &icp->ss[cs->cpu_index]; 39 40 assert(cs->cpu_index < icp->nr_servers); 41 42 switch (PPC_INPUT(env)) { 43 case PPC_FLAGS_INPUT_POWER7: 44 ss->output = env->irq_inputs[POWER7_INPUT_INT]; 45 break; 46 47 case PPC_FLAGS_INPUT_970: 48 ss->output = env->irq_inputs[PPC970_INPUT_INT]; 49 break; 50 51 default: 52 error_report("XICS interrupt controller does not support this CPU " 53 "bus model"); 54 abort(); 55 } 56 } 57 58 static void xics_reset(DeviceState *d) 59 { 60 XICSState *icp = XICS(d); 61 int i; 62 63 for (i = 0; i < icp->nr_servers; i++) { 64 device_reset(DEVICE(&icp->ss[i])); 65 } 66 67 device_reset(DEVICE(icp->ics)); 68 } 69 70 /* 71 * ICP: Presentation layer 72 */ 73 74 #define XISR_MASK 0x00ffffff 75 #define CPPR_MASK 0xff000000 76 77 #define XISR(ss) (((ss)->xirr) & XISR_MASK) 78 #define CPPR(ss) (((ss)->xirr) >> 24) 79 80 static void ics_reject(ICSState *ics, int nr); 81 static void ics_resend(ICSState *ics); 82 static void ics_eoi(ICSState *ics, int nr); 83 84 static void icp_check_ipi(XICSState *icp, int server) 85 { 86 ICPState *ss = icp->ss + server; 87 88 if (XISR(ss) && (ss->pending_priority <= ss->mfrr)) { 89 return; 90 } 91 92 trace_xics_icp_check_ipi(server, ss->mfrr); 93 94 if (XISR(ss)) { 95 ics_reject(icp->ics, XISR(ss)); 96 } 97 98 ss->xirr = (ss->xirr & ~XISR_MASK) | XICS_IPI; 99 ss->pending_priority = ss->mfrr; 100 qemu_irq_raise(ss->output); 101 } 102 103 static void icp_resend(XICSState *icp, int server) 104 { 105 ICPState *ss = icp->ss + server; 106 107 if (ss->mfrr < CPPR(ss)) { 108 icp_check_ipi(icp, server); 109 } 110 ics_resend(icp->ics); 111 } 112 113 static void icp_set_cppr(XICSState *icp, int server, uint8_t cppr) 114 { 115 ICPState *ss = icp->ss + server; 116 uint8_t old_cppr; 117 uint32_t old_xisr; 118 119 old_cppr = CPPR(ss); 120 ss->xirr = (ss->xirr & ~CPPR_MASK) | (cppr << 24); 121 122 if (cppr < old_cppr) { 123 if (XISR(ss) && (cppr <= ss->pending_priority)) { 124 old_xisr = XISR(ss); 125 ss->xirr &= ~XISR_MASK; /* Clear XISR */ 126 ss->pending_priority = 0xff; 127 qemu_irq_lower(ss->output); 128 ics_reject(icp->ics, old_xisr); 129 } 130 } else { 131 if (!XISR(ss)) { 132 icp_resend(icp, server); 133 } 134 } 135 } 136 137 static void icp_set_mfrr(XICSState *icp, int server, uint8_t mfrr) 138 { 139 ICPState *ss = icp->ss + server; 140 141 ss->mfrr = mfrr; 142 if (mfrr < CPPR(ss)) { 143 icp_check_ipi(icp, server); 144 } 145 } 146 147 static uint32_t icp_accept(ICPState *ss) 148 { 149 uint32_t xirr = ss->xirr; 150 151 qemu_irq_lower(ss->output); 152 ss->xirr = ss->pending_priority << 24; 153 ss->pending_priority = 0xff; 154 155 trace_xics_icp_accept(xirr, ss->xirr); 156 157 return xirr; 158 } 159 160 static void icp_eoi(XICSState *icp, int server, uint32_t xirr) 161 { 162 ICPState *ss = icp->ss + server; 163 164 /* Send EOI -> ICS */ 165 ss->xirr = (ss->xirr & ~CPPR_MASK) | (xirr & CPPR_MASK); 166 trace_xics_icp_eoi(server, xirr, ss->xirr); 167 ics_eoi(icp->ics, xirr & XISR_MASK); 168 if (!XISR(ss)) { 169 icp_resend(icp, server); 170 } 171 } 172 173 static void icp_irq(XICSState *icp, int server, int nr, uint8_t priority) 174 { 175 ICPState *ss = icp->ss + server; 176 177 trace_xics_icp_irq(server, nr, priority); 178 179 if ((priority >= CPPR(ss)) 180 || (XISR(ss) && (ss->pending_priority <= priority))) { 181 ics_reject(icp->ics, nr); 182 } else { 183 if (XISR(ss)) { 184 ics_reject(icp->ics, XISR(ss)); 185 } 186 ss->xirr = (ss->xirr & ~XISR_MASK) | (nr & XISR_MASK); 187 ss->pending_priority = priority; 188 trace_xics_icp_raise(ss->xirr, ss->pending_priority); 189 qemu_irq_raise(ss->output); 190 } 191 } 192 193 static void icp_dispatch_pre_save(void *opaque) 194 { 195 ICPState *ss = opaque; 196 ICPStateClass *info = ICP_GET_CLASS(ss); 197 198 if (info->pre_save) { 199 info->pre_save(ss); 200 } 201 } 202 203 static int icp_dispatch_post_load(void *opaque, int version_id) 204 { 205 ICPState *ss = opaque; 206 ICPStateClass *info = ICP_GET_CLASS(ss); 207 208 if (info->post_load) { 209 return info->post_load(ss, version_id); 210 } 211 212 return 0; 213 } 214 215 static const VMStateDescription vmstate_icp_server = { 216 .name = "icp/server", 217 .version_id = 1, 218 .minimum_version_id = 1, 219 .minimum_version_id_old = 1, 220 .pre_save = icp_dispatch_pre_save, 221 .post_load = icp_dispatch_post_load, 222 .fields = (VMStateField []) { 223 /* Sanity check */ 224 VMSTATE_UINT32(xirr, ICPState), 225 VMSTATE_UINT8(pending_priority, ICPState), 226 VMSTATE_UINT8(mfrr, ICPState), 227 VMSTATE_END_OF_LIST() 228 }, 229 }; 230 231 static void icp_reset(DeviceState *dev) 232 { 233 ICPState *icp = ICP(dev); 234 235 icp->xirr = 0; 236 icp->pending_priority = 0xff; 237 icp->mfrr = 0xff; 238 239 /* Make all outputs are deasserted */ 240 qemu_set_irq(icp->output, 0); 241 } 242 243 static void icp_class_init(ObjectClass *klass, void *data) 244 { 245 DeviceClass *dc = DEVICE_CLASS(klass); 246 247 dc->reset = icp_reset; 248 dc->vmsd = &vmstate_icp_server; 249 } 250 251 static TypeInfo icp_info = { 252 .name = TYPE_ICP, 253 .parent = TYPE_DEVICE, 254 .instance_size = sizeof(ICPState), 255 .class_init = icp_class_init, 256 .class_size = sizeof(ICPStateClass), 257 }; 258 259 /* 260 * ICS: Source layer 261 */ 262 static int ics_valid_irq(ICSState *ics, uint32_t nr) 263 { 264 return (nr >= ics->offset) 265 && (nr < (ics->offset + ics->nr_irqs)); 266 } 267 268 static void resend_msi(ICSState *ics, int srcno) 269 { 270 ICSIRQState *irq = ics->irqs + srcno; 271 272 /* FIXME: filter by server#? */ 273 if (irq->status & XICS_STATUS_REJECTED) { 274 irq->status &= ~XICS_STATUS_REJECTED; 275 if (irq->priority != 0xff) { 276 icp_irq(ics->icp, irq->server, srcno + ics->offset, 277 irq->priority); 278 } 279 } 280 } 281 282 static void resend_lsi(ICSState *ics, int srcno) 283 { 284 ICSIRQState *irq = ics->irqs + srcno; 285 286 if ((irq->priority != 0xff) 287 && (irq->status & XICS_STATUS_ASSERTED) 288 && !(irq->status & XICS_STATUS_SENT)) { 289 irq->status |= XICS_STATUS_SENT; 290 icp_irq(ics->icp, irq->server, srcno + ics->offset, irq->priority); 291 } 292 } 293 294 static void set_irq_msi(ICSState *ics, int srcno, int val) 295 { 296 ICSIRQState *irq = ics->irqs + srcno; 297 298 trace_xics_set_irq_msi(srcno, srcno + ics->offset); 299 300 if (val) { 301 if (irq->priority == 0xff) { 302 irq->status |= XICS_STATUS_MASKED_PENDING; 303 trace_xics_masked_pending(); 304 } else { 305 icp_irq(ics->icp, irq->server, srcno + ics->offset, irq->priority); 306 } 307 } 308 } 309 310 static void set_irq_lsi(ICSState *ics, int srcno, int val) 311 { 312 ICSIRQState *irq = ics->irqs + srcno; 313 314 trace_xics_set_irq_lsi(srcno, srcno + ics->offset); 315 if (val) { 316 irq->status |= XICS_STATUS_ASSERTED; 317 } else { 318 irq->status &= ~XICS_STATUS_ASSERTED; 319 } 320 resend_lsi(ics, srcno); 321 } 322 323 static void ics_set_irq(void *opaque, int srcno, int val) 324 { 325 ICSState *ics = (ICSState *)opaque; 326 327 if (ics->islsi[srcno]) { 328 set_irq_lsi(ics, srcno, val); 329 } else { 330 set_irq_msi(ics, srcno, val); 331 } 332 } 333 334 static void write_xive_msi(ICSState *ics, int srcno) 335 { 336 ICSIRQState *irq = ics->irqs + srcno; 337 338 if (!(irq->status & XICS_STATUS_MASKED_PENDING) 339 || (irq->priority == 0xff)) { 340 return; 341 } 342 343 irq->status &= ~XICS_STATUS_MASKED_PENDING; 344 icp_irq(ics->icp, irq->server, srcno + ics->offset, irq->priority); 345 } 346 347 static void write_xive_lsi(ICSState *ics, int srcno) 348 { 349 resend_lsi(ics, srcno); 350 } 351 352 static void ics_write_xive(ICSState *ics, int nr, int server, 353 uint8_t priority, uint8_t saved_priority) 354 { 355 int srcno = nr - ics->offset; 356 ICSIRQState *irq = ics->irqs + srcno; 357 358 irq->server = server; 359 irq->priority = priority; 360 irq->saved_priority = saved_priority; 361 362 trace_xics_ics_write_xive(nr, srcno, server, priority); 363 364 if (ics->islsi[srcno]) { 365 write_xive_lsi(ics, srcno); 366 } else { 367 write_xive_msi(ics, srcno); 368 } 369 } 370 371 static void ics_reject(ICSState *ics, int nr) 372 { 373 ICSIRQState *irq = ics->irqs + nr - ics->offset; 374 375 trace_xics_ics_reject(nr, nr - ics->offset); 376 irq->status |= XICS_STATUS_REJECTED; /* Irrelevant but harmless for LSI */ 377 irq->status &= ~XICS_STATUS_SENT; /* Irrelevant but harmless for MSI */ 378 } 379 380 static void ics_resend(ICSState *ics) 381 { 382 int i; 383 384 for (i = 0; i < ics->nr_irqs; i++) { 385 /* FIXME: filter by server#? */ 386 if (ics->islsi[i]) { 387 resend_lsi(ics, i); 388 } else { 389 resend_msi(ics, i); 390 } 391 } 392 } 393 394 static void ics_eoi(ICSState *ics, int nr) 395 { 396 int srcno = nr - ics->offset; 397 ICSIRQState *irq = ics->irqs + srcno; 398 399 trace_xics_ics_eoi(nr); 400 401 if (ics->islsi[srcno]) { 402 irq->status &= ~XICS_STATUS_SENT; 403 } 404 } 405 406 static void ics_reset(DeviceState *dev) 407 { 408 ICSState *ics = ICS(dev); 409 int i; 410 411 memset(ics->irqs, 0, sizeof(ICSIRQState) * ics->nr_irqs); 412 for (i = 0; i < ics->nr_irqs; i++) { 413 ics->irqs[i].priority = 0xff; 414 ics->irqs[i].saved_priority = 0xff; 415 } 416 } 417 418 static int ics_post_load(ICSState *ics, int version_id) 419 { 420 int i; 421 422 for (i = 0; i < ics->icp->nr_servers; i++) { 423 icp_resend(ics->icp, i); 424 } 425 426 return 0; 427 } 428 429 static void ics_dispatch_pre_save(void *opaque) 430 { 431 ICSState *ics = opaque; 432 ICSStateClass *info = ICS_GET_CLASS(ics); 433 434 if (info->pre_save) { 435 info->pre_save(ics); 436 } 437 } 438 439 static int ics_dispatch_post_load(void *opaque, int version_id) 440 { 441 ICSState *ics = opaque; 442 ICSStateClass *info = ICS_GET_CLASS(ics); 443 444 if (info->post_load) { 445 return info->post_load(ics, version_id); 446 } 447 448 return 0; 449 } 450 451 static const VMStateDescription vmstate_ics_irq = { 452 .name = "ics/irq", 453 .version_id = 1, 454 .minimum_version_id = 1, 455 .minimum_version_id_old = 1, 456 .fields = (VMStateField []) { 457 VMSTATE_UINT32(server, ICSIRQState), 458 VMSTATE_UINT8(priority, ICSIRQState), 459 VMSTATE_UINT8(saved_priority, ICSIRQState), 460 VMSTATE_UINT8(status, ICSIRQState), 461 VMSTATE_END_OF_LIST() 462 }, 463 }; 464 465 static const VMStateDescription vmstate_ics = { 466 .name = "ics", 467 .version_id = 1, 468 .minimum_version_id = 1, 469 .minimum_version_id_old = 1, 470 .pre_save = ics_dispatch_pre_save, 471 .post_load = ics_dispatch_post_load, 472 .fields = (VMStateField []) { 473 /* Sanity check */ 474 VMSTATE_UINT32_EQUAL(nr_irqs, ICSState), 475 476 VMSTATE_STRUCT_VARRAY_POINTER_UINT32(irqs, ICSState, nr_irqs, 477 vmstate_ics_irq, ICSIRQState), 478 VMSTATE_END_OF_LIST() 479 }, 480 }; 481 482 static void ics_realize(DeviceState *dev, Error **errp) 483 { 484 ICSState *ics = ICS(dev); 485 486 if (!ics->nr_irqs) { 487 error_setg(errp, "Number of interrupts needs to be greater 0"); 488 return; 489 } 490 ics->irqs = g_malloc0(ics->nr_irqs * sizeof(ICSIRQState)); 491 ics->islsi = g_malloc0(ics->nr_irqs * sizeof(bool)); 492 ics->qirqs = qemu_allocate_irqs(ics_set_irq, ics, ics->nr_irqs); 493 } 494 495 static void ics_class_init(ObjectClass *klass, void *data) 496 { 497 DeviceClass *dc = DEVICE_CLASS(klass); 498 ICSStateClass *isc = ICS_CLASS(klass); 499 500 dc->realize = ics_realize; 501 dc->vmsd = &vmstate_ics; 502 dc->reset = ics_reset; 503 isc->post_load = ics_post_load; 504 } 505 506 static TypeInfo ics_info = { 507 .name = TYPE_ICS, 508 .parent = TYPE_DEVICE, 509 .instance_size = sizeof(ICSState), 510 .class_init = ics_class_init, 511 .class_size = sizeof(ICSStateClass), 512 }; 513 514 /* 515 * Exported functions 516 */ 517 518 qemu_irq xics_get_qirq(XICSState *icp, int irq) 519 { 520 if (!ics_valid_irq(icp->ics, irq)) { 521 return NULL; 522 } 523 524 return icp->ics->qirqs[irq - icp->ics->offset]; 525 } 526 527 void xics_set_irq_type(XICSState *icp, int irq, bool lsi) 528 { 529 assert(ics_valid_irq(icp->ics, irq)); 530 531 icp->ics->islsi[irq - icp->ics->offset] = lsi; 532 } 533 534 /* 535 * Guest interfaces 536 */ 537 538 static target_ulong h_cppr(PowerPCCPU *cpu, sPAPREnvironment *spapr, 539 target_ulong opcode, target_ulong *args) 540 { 541 CPUState *cs = CPU(cpu); 542 target_ulong cppr = args[0]; 543 544 icp_set_cppr(spapr->icp, cs->cpu_index, cppr); 545 return H_SUCCESS; 546 } 547 548 static target_ulong h_ipi(PowerPCCPU *cpu, sPAPREnvironment *spapr, 549 target_ulong opcode, target_ulong *args) 550 { 551 target_ulong server = args[0]; 552 target_ulong mfrr = args[1]; 553 554 if (server >= spapr->icp->nr_servers) { 555 return H_PARAMETER; 556 } 557 558 icp_set_mfrr(spapr->icp, server, mfrr); 559 return H_SUCCESS; 560 } 561 562 static target_ulong h_xirr(PowerPCCPU *cpu, sPAPREnvironment *spapr, 563 target_ulong opcode, target_ulong *args) 564 { 565 CPUState *cs = CPU(cpu); 566 uint32_t xirr = icp_accept(spapr->icp->ss + cs->cpu_index); 567 568 args[0] = xirr; 569 return H_SUCCESS; 570 } 571 572 static target_ulong h_eoi(PowerPCCPU *cpu, sPAPREnvironment *spapr, 573 target_ulong opcode, target_ulong *args) 574 { 575 CPUState *cs = CPU(cpu); 576 target_ulong xirr = args[0]; 577 578 icp_eoi(spapr->icp, cs->cpu_index, xirr); 579 return H_SUCCESS; 580 } 581 582 static void rtas_set_xive(PowerPCCPU *cpu, sPAPREnvironment *spapr, 583 uint32_t token, 584 uint32_t nargs, target_ulong args, 585 uint32_t nret, target_ulong rets) 586 { 587 ICSState *ics = spapr->icp->ics; 588 uint32_t nr, server, priority; 589 590 if ((nargs != 3) || (nret != 1)) { 591 rtas_st(rets, 0, -3); 592 return; 593 } 594 595 nr = rtas_ld(args, 0); 596 server = rtas_ld(args, 1); 597 priority = rtas_ld(args, 2); 598 599 if (!ics_valid_irq(ics, nr) || (server >= ics->icp->nr_servers) 600 || (priority > 0xff)) { 601 rtas_st(rets, 0, -3); 602 return; 603 } 604 605 ics_write_xive(ics, nr, server, priority, priority); 606 607 rtas_st(rets, 0, 0); /* Success */ 608 } 609 610 static void rtas_get_xive(PowerPCCPU *cpu, sPAPREnvironment *spapr, 611 uint32_t token, 612 uint32_t nargs, target_ulong args, 613 uint32_t nret, target_ulong rets) 614 { 615 ICSState *ics = spapr->icp->ics; 616 uint32_t nr; 617 618 if ((nargs != 1) || (nret != 3)) { 619 rtas_st(rets, 0, -3); 620 return; 621 } 622 623 nr = rtas_ld(args, 0); 624 625 if (!ics_valid_irq(ics, nr)) { 626 rtas_st(rets, 0, -3); 627 return; 628 } 629 630 rtas_st(rets, 0, 0); /* Success */ 631 rtas_st(rets, 1, ics->irqs[nr - ics->offset].server); 632 rtas_st(rets, 2, ics->irqs[nr - ics->offset].priority); 633 } 634 635 static void rtas_int_off(PowerPCCPU *cpu, sPAPREnvironment *spapr, 636 uint32_t token, 637 uint32_t nargs, target_ulong args, 638 uint32_t nret, target_ulong rets) 639 { 640 ICSState *ics = spapr->icp->ics; 641 uint32_t nr; 642 643 if ((nargs != 1) || (nret != 1)) { 644 rtas_st(rets, 0, -3); 645 return; 646 } 647 648 nr = rtas_ld(args, 0); 649 650 if (!ics_valid_irq(ics, nr)) { 651 rtas_st(rets, 0, -3); 652 return; 653 } 654 655 ics_write_xive(ics, nr, ics->irqs[nr - ics->offset].server, 0xff, 656 ics->irqs[nr - ics->offset].priority); 657 658 rtas_st(rets, 0, 0); /* Success */ 659 } 660 661 static void rtas_int_on(PowerPCCPU *cpu, sPAPREnvironment *spapr, 662 uint32_t token, 663 uint32_t nargs, target_ulong args, 664 uint32_t nret, target_ulong rets) 665 { 666 ICSState *ics = spapr->icp->ics; 667 uint32_t nr; 668 669 if ((nargs != 1) || (nret != 1)) { 670 rtas_st(rets, 0, -3); 671 return; 672 } 673 674 nr = rtas_ld(args, 0); 675 676 if (!ics_valid_irq(ics, nr)) { 677 rtas_st(rets, 0, -3); 678 return; 679 } 680 681 ics_write_xive(ics, nr, ics->irqs[nr - ics->offset].server, 682 ics->irqs[nr - ics->offset].saved_priority, 683 ics->irqs[nr - ics->offset].saved_priority); 684 685 rtas_st(rets, 0, 0); /* Success */ 686 } 687 688 /* 689 * XICS 690 */ 691 692 static void xics_realize(DeviceState *dev, Error **errp) 693 { 694 XICSState *icp = XICS(dev); 695 ICSState *ics = icp->ics; 696 Error *error = NULL; 697 int i; 698 699 if (!icp->nr_servers) { 700 error_setg(errp, "Number of servers needs to be greater 0"); 701 return; 702 } 703 704 /* Registration of global state belongs into realize */ 705 spapr_rtas_register("ibm,set-xive", rtas_set_xive); 706 spapr_rtas_register("ibm,get-xive", rtas_get_xive); 707 spapr_rtas_register("ibm,int-off", rtas_int_off); 708 spapr_rtas_register("ibm,int-on", rtas_int_on); 709 710 spapr_register_hypercall(H_CPPR, h_cppr); 711 spapr_register_hypercall(H_IPI, h_ipi); 712 spapr_register_hypercall(H_XIRR, h_xirr); 713 spapr_register_hypercall(H_EOI, h_eoi); 714 715 ics->nr_irqs = icp->nr_irqs; 716 ics->offset = XICS_IRQ_BASE; 717 ics->icp = icp; 718 object_property_set_bool(OBJECT(icp->ics), true, "realized", &error); 719 if (error) { 720 error_propagate(errp, error); 721 return; 722 } 723 724 icp->ss = g_malloc0(icp->nr_servers*sizeof(ICPState)); 725 for (i = 0; i < icp->nr_servers; i++) { 726 char buffer[32]; 727 object_initialize(&icp->ss[i], sizeof(icp->ss[i]), TYPE_ICP); 728 snprintf(buffer, sizeof(buffer), "icp[%d]", i); 729 object_property_add_child(OBJECT(icp), buffer, OBJECT(&icp->ss[i]), NULL); 730 object_property_set_bool(OBJECT(&icp->ss[i]), true, "realized", &error); 731 if (error) { 732 error_propagate(errp, error); 733 return; 734 } 735 } 736 } 737 738 static void xics_initfn(Object *obj) 739 { 740 XICSState *xics = XICS(obj); 741 742 xics->ics = ICS(object_new(TYPE_ICS)); 743 object_property_add_child(obj, "ics", OBJECT(xics->ics), NULL); 744 } 745 746 static Property xics_properties[] = { 747 DEFINE_PROP_UINT32("nr_servers", XICSState, nr_servers, -1), 748 DEFINE_PROP_UINT32("nr_irqs", XICSState, nr_irqs, -1), 749 DEFINE_PROP_END_OF_LIST(), 750 }; 751 752 static void xics_class_init(ObjectClass *oc, void *data) 753 { 754 DeviceClass *dc = DEVICE_CLASS(oc); 755 756 dc->realize = xics_realize; 757 dc->props = xics_properties; 758 dc->reset = xics_reset; 759 } 760 761 static const TypeInfo xics_info = { 762 .name = TYPE_XICS, 763 .parent = TYPE_SYS_BUS_DEVICE, 764 .instance_size = sizeof(XICSState), 765 .class_init = xics_class_init, 766 .instance_init = xics_initfn, 767 }; 768 769 static void xics_register_types(void) 770 { 771 type_register_static(&xics_info); 772 type_register_static(&ics_info); 773 type_register_static(&icp_info); 774 } 775 776 type_init(xics_register_types) 777