1 /* 2 * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator 3 * 4 * PAPR Virtualized Interrupt System, aka ICS/ICP aka xics 5 * 6 * Copyright (c) 2010,2011 David Gibson, IBM Corporation. 7 * 8 * Permission is hereby granted, free of charge, to any person obtaining a copy 9 * of this software and associated documentation files (the "Software"), to deal 10 * in the Software without restriction, including without limitation the rights 11 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 12 * copies of the Software, and to permit persons to whom the Software is 13 * furnished to do so, subject to the following conditions: 14 * 15 * The above copyright notice and this permission notice shall be included in 16 * all copies or substantial portions of the Software. 17 * 18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 21 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 22 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 23 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 24 * THE SOFTWARE. 25 * 26 */ 27 28 #include "qemu/osdep.h" 29 #include "qapi/error.h" 30 #include "cpu.h" 31 #include "trace.h" 32 #include "qemu/timer.h" 33 #include "hw/ppc/xics.h" 34 #include "hw/qdev-properties.h" 35 #include "qemu/error-report.h" 36 #include "qemu/module.h" 37 #include "qapi/visitor.h" 38 #include "migration/vmstate.h" 39 #include "monitor/monitor.h" 40 #include "hw/intc/intc.h" 41 #include "hw/irq.h" 42 #include "sysemu/kvm.h" 43 #include "sysemu/reset.h" 44 45 void icp_pic_print_info(ICPState *icp, Monitor *mon) 46 { 47 int cpu_index = icp->cs ? icp->cs->cpu_index : -1; 48 49 if (!icp->output) { 50 return; 51 } 52 53 if (kvm_irqchip_in_kernel()) { 54 icp_synchronize_state(icp); 55 } 56 57 monitor_printf(mon, "CPU %d XIRR=%08x (%p) PP=%02x MFRR=%02x\n", 58 cpu_index, icp->xirr, icp->xirr_owner, 59 icp->pending_priority, icp->mfrr); 60 } 61 62 void ics_pic_print_info(ICSState *ics, Monitor *mon) 63 { 64 uint32_t i; 65 66 monitor_printf(mon, "ICS %4x..%4x %p\n", 67 ics->offset, ics->offset + ics->nr_irqs - 1, ics); 68 69 if (!ics->irqs) { 70 return; 71 } 72 73 if (kvm_irqchip_in_kernel()) { 74 ics_synchronize_state(ics); 75 } 76 77 for (i = 0; i < ics->nr_irqs; i++) { 78 ICSIRQState *irq = ics->irqs + i; 79 80 if (!(irq->flags & XICS_FLAGS_IRQ_MASK)) { 81 continue; 82 } 83 monitor_printf(mon, " %4x %s %02x %02x\n", 84 ics->offset + i, 85 (irq->flags & XICS_FLAGS_IRQ_LSI) ? 86 "LSI" : "MSI", 87 irq->priority, irq->status); 88 } 89 } 90 91 /* 92 * ICP: Presentation layer 93 */ 94 95 #define XISR_MASK 0x00ffffff 96 #define CPPR_MASK 0xff000000 97 98 #define XISR(icp) (((icp)->xirr) & XISR_MASK) 99 #define CPPR(icp) (((icp)->xirr) >> 24) 100 101 static void ics_reject(ICSState *ics, uint32_t nr); 102 static void ics_eoi(ICSState *ics, uint32_t nr); 103 104 static void icp_check_ipi(ICPState *icp) 105 { 106 if (XISR(icp) && (icp->pending_priority <= icp->mfrr)) { 107 return; 108 } 109 110 trace_xics_icp_check_ipi(icp->cs->cpu_index, icp->mfrr); 111 112 if (XISR(icp) && icp->xirr_owner) { 113 ics_reject(icp->xirr_owner, XISR(icp)); 114 } 115 116 icp->xirr = (icp->xirr & ~XISR_MASK) | XICS_IPI; 117 icp->pending_priority = icp->mfrr; 118 icp->xirr_owner = NULL; 119 qemu_irq_raise(icp->output); 120 } 121 122 void icp_resend(ICPState *icp) 123 { 124 XICSFabric *xi = icp->xics; 125 XICSFabricClass *xic = XICS_FABRIC_GET_CLASS(xi); 126 127 if (icp->mfrr < CPPR(icp)) { 128 icp_check_ipi(icp); 129 } 130 131 xic->ics_resend(xi); 132 } 133 134 void icp_set_cppr(ICPState *icp, uint8_t cppr) 135 { 136 uint8_t old_cppr; 137 uint32_t old_xisr; 138 139 old_cppr = CPPR(icp); 140 icp->xirr = (icp->xirr & ~CPPR_MASK) | (cppr << 24); 141 142 if (cppr < old_cppr) { 143 if (XISR(icp) && (cppr <= icp->pending_priority)) { 144 old_xisr = XISR(icp); 145 icp->xirr &= ~XISR_MASK; /* Clear XISR */ 146 icp->pending_priority = 0xff; 147 qemu_irq_lower(icp->output); 148 if (icp->xirr_owner) { 149 ics_reject(icp->xirr_owner, old_xisr); 150 icp->xirr_owner = NULL; 151 } 152 } 153 } else { 154 if (!XISR(icp)) { 155 icp_resend(icp); 156 } 157 } 158 } 159 160 void icp_set_mfrr(ICPState *icp, uint8_t mfrr) 161 { 162 icp->mfrr = mfrr; 163 if (mfrr < CPPR(icp)) { 164 icp_check_ipi(icp); 165 } 166 } 167 168 uint32_t icp_accept(ICPState *icp) 169 { 170 uint32_t xirr = icp->xirr; 171 172 qemu_irq_lower(icp->output); 173 icp->xirr = icp->pending_priority << 24; 174 icp->pending_priority = 0xff; 175 icp->xirr_owner = NULL; 176 177 trace_xics_icp_accept(xirr, icp->xirr); 178 179 return xirr; 180 } 181 182 uint32_t icp_ipoll(ICPState *icp, uint32_t *mfrr) 183 { 184 if (mfrr) { 185 *mfrr = icp->mfrr; 186 } 187 return icp->xirr; 188 } 189 190 void icp_eoi(ICPState *icp, uint32_t xirr) 191 { 192 XICSFabric *xi = icp->xics; 193 XICSFabricClass *xic = XICS_FABRIC_GET_CLASS(xi); 194 ICSState *ics; 195 uint32_t irq; 196 197 /* Send EOI -> ICS */ 198 icp->xirr = (icp->xirr & ~CPPR_MASK) | (xirr & CPPR_MASK); 199 trace_xics_icp_eoi(icp->cs->cpu_index, xirr, icp->xirr); 200 irq = xirr & XISR_MASK; 201 202 ics = xic->ics_get(xi, irq); 203 if (ics) { 204 ics_eoi(ics, irq); 205 } 206 if (!XISR(icp)) { 207 icp_resend(icp); 208 } 209 } 210 211 static void icp_irq(ICSState *ics, int server, int nr, uint8_t priority) 212 { 213 ICPState *icp = xics_icp_get(ics->xics, server); 214 215 trace_xics_icp_irq(server, nr, priority); 216 217 if ((priority >= CPPR(icp)) 218 || (XISR(icp) && (icp->pending_priority <= priority))) { 219 ics_reject(ics, nr); 220 } else { 221 if (XISR(icp) && icp->xirr_owner) { 222 ics_reject(icp->xirr_owner, XISR(icp)); 223 icp->xirr_owner = NULL; 224 } 225 icp->xirr = (icp->xirr & ~XISR_MASK) | (nr & XISR_MASK); 226 icp->xirr_owner = ics; 227 icp->pending_priority = priority; 228 trace_xics_icp_raise(icp->xirr, icp->pending_priority); 229 qemu_irq_raise(icp->output); 230 } 231 } 232 233 static int icp_pre_save(void *opaque) 234 { 235 ICPState *icp = opaque; 236 237 if (kvm_irqchip_in_kernel()) { 238 icp_get_kvm_state(icp); 239 } 240 241 return 0; 242 } 243 244 static int icp_post_load(void *opaque, int version_id) 245 { 246 ICPState *icp = opaque; 247 248 if (kvm_irqchip_in_kernel()) { 249 Error *local_err = NULL; 250 int ret; 251 252 ret = icp_set_kvm_state(icp, &local_err); 253 if (ret < 0) { 254 error_report_err(local_err); 255 return ret; 256 } 257 } 258 259 return 0; 260 } 261 262 static const VMStateDescription vmstate_icp_server = { 263 .name = "icp/server", 264 .version_id = 1, 265 .minimum_version_id = 1, 266 .pre_save = icp_pre_save, 267 .post_load = icp_post_load, 268 .fields = (VMStateField[]) { 269 /* Sanity check */ 270 VMSTATE_UINT32(xirr, ICPState), 271 VMSTATE_UINT8(pending_priority, ICPState), 272 VMSTATE_UINT8(mfrr, ICPState), 273 VMSTATE_END_OF_LIST() 274 }, 275 }; 276 277 void icp_reset(ICPState *icp) 278 { 279 icp->xirr = 0; 280 icp->pending_priority = 0xff; 281 icp->mfrr = 0xff; 282 283 /* Make all outputs are deasserted */ 284 qemu_set_irq(icp->output, 0); 285 286 if (kvm_irqchip_in_kernel()) { 287 Error *local_err = NULL; 288 289 icp_set_kvm_state(icp, &local_err); 290 if (local_err) { 291 error_report_err(local_err); 292 } 293 } 294 } 295 296 static void icp_realize(DeviceState *dev, Error **errp) 297 { 298 ICPState *icp = ICP(dev); 299 PowerPCCPU *cpu; 300 CPUPPCState *env; 301 Object *obj; 302 Error *err = NULL; 303 304 obj = object_property_get_link(OBJECT(dev), ICP_PROP_XICS, &err); 305 if (!obj) { 306 error_propagate_prepend(errp, err, 307 "required link '" ICP_PROP_XICS 308 "' not found: "); 309 return; 310 } 311 312 icp->xics = XICS_FABRIC(obj); 313 314 obj = object_property_get_link(OBJECT(dev), ICP_PROP_CPU, &err); 315 if (!obj) { 316 error_propagate_prepend(errp, err, 317 "required link '" ICP_PROP_CPU 318 "' not found: "); 319 return; 320 } 321 322 cpu = POWERPC_CPU(obj); 323 icp->cs = CPU(obj); 324 325 env = &cpu->env; 326 switch (PPC_INPUT(env)) { 327 case PPC_FLAGS_INPUT_POWER7: 328 icp->output = env->irq_inputs[POWER7_INPUT_INT]; 329 break; 330 case PPC_FLAGS_INPUT_POWER9: /* For SPAPR xics emulation */ 331 icp->output = env->irq_inputs[POWER9_INPUT_INT]; 332 break; 333 334 case PPC_FLAGS_INPUT_970: 335 icp->output = env->irq_inputs[PPC970_INPUT_INT]; 336 break; 337 338 default: 339 error_setg(errp, "XICS interrupt controller does not support this CPU bus model"); 340 return; 341 } 342 343 /* Connect the presenter to the VCPU (required for CPU hotplug) */ 344 if (kvm_irqchip_in_kernel()) { 345 icp_kvm_realize(dev, &err); 346 if (err) { 347 error_propagate(errp, err); 348 return; 349 } 350 } 351 352 vmstate_register(NULL, icp->cs->cpu_index, &vmstate_icp_server, icp); 353 } 354 355 static void icp_unrealize(DeviceState *dev, Error **errp) 356 { 357 ICPState *icp = ICP(dev); 358 359 vmstate_unregister(NULL, &vmstate_icp_server, icp); 360 } 361 362 static void icp_class_init(ObjectClass *klass, void *data) 363 { 364 DeviceClass *dc = DEVICE_CLASS(klass); 365 366 dc->realize = icp_realize; 367 dc->unrealize = icp_unrealize; 368 /* 369 * Reason: part of XICS interrupt controller, needs to be wired up 370 * by icp_create(). 371 */ 372 dc->user_creatable = false; 373 } 374 375 static const TypeInfo icp_info = { 376 .name = TYPE_ICP, 377 .parent = TYPE_DEVICE, 378 .instance_size = sizeof(ICPState), 379 .class_init = icp_class_init, 380 .class_size = sizeof(ICPStateClass), 381 }; 382 383 Object *icp_create(Object *cpu, const char *type, XICSFabric *xi, Error **errp) 384 { 385 Error *local_err = NULL; 386 Object *obj; 387 388 obj = object_new(type); 389 object_property_add_child(cpu, type, obj, &error_abort); 390 object_unref(obj); 391 object_ref(OBJECT(xi)); 392 object_property_add_const_link(obj, ICP_PROP_XICS, OBJECT(xi), 393 &error_abort); 394 object_ref(cpu); 395 object_property_add_const_link(obj, ICP_PROP_CPU, cpu, &error_abort); 396 object_property_set_bool(obj, true, "realized", &local_err); 397 if (local_err) { 398 object_unparent(obj); 399 error_propagate(errp, local_err); 400 obj = NULL; 401 } 402 403 return obj; 404 } 405 406 void icp_destroy(ICPState *icp) 407 { 408 Object *obj = OBJECT(icp); 409 410 object_unref(object_property_get_link(obj, ICP_PROP_CPU, &error_abort)); 411 object_unref(object_property_get_link(obj, ICP_PROP_XICS, &error_abort)); 412 object_unparent(obj); 413 } 414 415 /* 416 * ICS: Source layer 417 */ 418 static void ics_resend_msi(ICSState *ics, int srcno) 419 { 420 ICSIRQState *irq = ics->irqs + srcno; 421 422 /* FIXME: filter by server#? */ 423 if (irq->status & XICS_STATUS_REJECTED) { 424 irq->status &= ~XICS_STATUS_REJECTED; 425 if (irq->priority != 0xff) { 426 icp_irq(ics, irq->server, srcno + ics->offset, irq->priority); 427 } 428 } 429 } 430 431 static void ics_resend_lsi(ICSState *ics, int srcno) 432 { 433 ICSIRQState *irq = ics->irqs + srcno; 434 435 if ((irq->priority != 0xff) 436 && (irq->status & XICS_STATUS_ASSERTED) 437 && !(irq->status & XICS_STATUS_SENT)) { 438 irq->status |= XICS_STATUS_SENT; 439 icp_irq(ics, irq->server, srcno + ics->offset, irq->priority); 440 } 441 } 442 443 static void ics_set_irq_msi(ICSState *ics, int srcno, int val) 444 { 445 ICSIRQState *irq = ics->irqs + srcno; 446 447 trace_xics_ics_set_irq_msi(srcno, srcno + ics->offset); 448 449 if (val) { 450 if (irq->priority == 0xff) { 451 irq->status |= XICS_STATUS_MASKED_PENDING; 452 trace_xics_masked_pending(); 453 } else { 454 icp_irq(ics, irq->server, srcno + ics->offset, irq->priority); 455 } 456 } 457 } 458 459 static void ics_set_irq_lsi(ICSState *ics, int srcno, int val) 460 { 461 ICSIRQState *irq = ics->irqs + srcno; 462 463 trace_xics_ics_set_irq_lsi(srcno, srcno + ics->offset); 464 if (val) { 465 irq->status |= XICS_STATUS_ASSERTED; 466 } else { 467 irq->status &= ~XICS_STATUS_ASSERTED; 468 } 469 ics_resend_lsi(ics, srcno); 470 } 471 472 void ics_set_irq(void *opaque, int srcno, int val) 473 { 474 ICSState *ics = (ICSState *)opaque; 475 476 if (kvm_irqchip_in_kernel()) { 477 ics_kvm_set_irq(ics, srcno, val); 478 return; 479 } 480 481 if (ics->irqs[srcno].flags & XICS_FLAGS_IRQ_LSI) { 482 ics_set_irq_lsi(ics, srcno, val); 483 } else { 484 ics_set_irq_msi(ics, srcno, val); 485 } 486 } 487 488 static void ics_write_xive_msi(ICSState *ics, int srcno) 489 { 490 ICSIRQState *irq = ics->irqs + srcno; 491 492 if (!(irq->status & XICS_STATUS_MASKED_PENDING) 493 || (irq->priority == 0xff)) { 494 return; 495 } 496 497 irq->status &= ~XICS_STATUS_MASKED_PENDING; 498 icp_irq(ics, irq->server, srcno + ics->offset, irq->priority); 499 } 500 501 static void ics_write_xive_lsi(ICSState *ics, int srcno) 502 { 503 ics_resend_lsi(ics, srcno); 504 } 505 506 void ics_write_xive(ICSState *ics, int srcno, int server, 507 uint8_t priority, uint8_t saved_priority) 508 { 509 ICSIRQState *irq = ics->irqs + srcno; 510 511 irq->server = server; 512 irq->priority = priority; 513 irq->saved_priority = saved_priority; 514 515 trace_xics_ics_write_xive(ics->offset + srcno, srcno, server, priority); 516 517 if (ics->irqs[srcno].flags & XICS_FLAGS_IRQ_LSI) { 518 ics_write_xive_lsi(ics, srcno); 519 } else { 520 ics_write_xive_msi(ics, srcno); 521 } 522 } 523 524 static void ics_reject(ICSState *ics, uint32_t nr) 525 { 526 ICSIRQState *irq = ics->irqs + nr - ics->offset; 527 528 trace_xics_ics_reject(nr, nr - ics->offset); 529 if (irq->flags & XICS_FLAGS_IRQ_MSI) { 530 irq->status |= XICS_STATUS_REJECTED; 531 } else if (irq->flags & XICS_FLAGS_IRQ_LSI) { 532 irq->status &= ~XICS_STATUS_SENT; 533 } 534 } 535 536 void ics_resend(ICSState *ics) 537 { 538 int i; 539 540 for (i = 0; i < ics->nr_irqs; i++) { 541 /* FIXME: filter by server#? */ 542 if (ics->irqs[i].flags & XICS_FLAGS_IRQ_LSI) { 543 ics_resend_lsi(ics, i); 544 } else { 545 ics_resend_msi(ics, i); 546 } 547 } 548 } 549 550 static void ics_eoi(ICSState *ics, uint32_t nr) 551 { 552 int srcno = nr - ics->offset; 553 ICSIRQState *irq = ics->irqs + srcno; 554 555 trace_xics_ics_eoi(nr); 556 557 if (ics->irqs[srcno].flags & XICS_FLAGS_IRQ_LSI) { 558 irq->status &= ~XICS_STATUS_SENT; 559 } 560 } 561 562 static void ics_reset_irq(ICSIRQState *irq) 563 { 564 irq->priority = 0xff; 565 irq->saved_priority = 0xff; 566 } 567 568 static void ics_reset(DeviceState *dev) 569 { 570 ICSState *ics = ICS(dev); 571 int i; 572 uint8_t flags[ics->nr_irqs]; 573 574 for (i = 0; i < ics->nr_irqs; i++) { 575 flags[i] = ics->irqs[i].flags; 576 } 577 578 memset(ics->irqs, 0, sizeof(ICSIRQState) * ics->nr_irqs); 579 580 for (i = 0; i < ics->nr_irqs; i++) { 581 ics_reset_irq(ics->irqs + i); 582 ics->irqs[i].flags = flags[i]; 583 } 584 585 if (kvm_irqchip_in_kernel()) { 586 Error *local_err = NULL; 587 588 ics_set_kvm_state(ICS(dev), &local_err); 589 if (local_err) { 590 error_report_err(local_err); 591 } 592 } 593 } 594 595 static void ics_reset_handler(void *dev) 596 { 597 ics_reset(dev); 598 } 599 600 static void ics_realize(DeviceState *dev, Error **errp) 601 { 602 ICSState *ics = ICS(dev); 603 Error *local_err = NULL; 604 Object *obj; 605 606 obj = object_property_get_link(OBJECT(dev), ICS_PROP_XICS, &local_err); 607 if (!obj) { 608 error_propagate_prepend(errp, local_err, 609 "required link '" ICS_PROP_XICS 610 "' not found: "); 611 return; 612 } 613 ics->xics = XICS_FABRIC(obj); 614 615 if (!ics->nr_irqs) { 616 error_setg(errp, "Number of interrupts needs to be greater 0"); 617 return; 618 } 619 ics->irqs = g_malloc0(ics->nr_irqs * sizeof(ICSIRQState)); 620 621 qemu_register_reset(ics_reset_handler, ics); 622 } 623 624 static void ics_instance_init(Object *obj) 625 { 626 ICSState *ics = ICS(obj); 627 628 ics->offset = XICS_IRQ_BASE; 629 } 630 631 static int ics_pre_save(void *opaque) 632 { 633 ICSState *ics = opaque; 634 635 if (kvm_irqchip_in_kernel()) { 636 ics_get_kvm_state(ics); 637 } 638 639 return 0; 640 } 641 642 static int ics_post_load(void *opaque, int version_id) 643 { 644 ICSState *ics = opaque; 645 646 if (kvm_irqchip_in_kernel()) { 647 Error *local_err = NULL; 648 int ret; 649 650 ret = ics_set_kvm_state(ics, &local_err); 651 if (ret < 0) { 652 error_report_err(local_err); 653 return ret; 654 } 655 } 656 657 return 0; 658 } 659 660 static const VMStateDescription vmstate_ics_irq = { 661 .name = "ics/irq", 662 .version_id = 2, 663 .minimum_version_id = 1, 664 .fields = (VMStateField[]) { 665 VMSTATE_UINT32(server, ICSIRQState), 666 VMSTATE_UINT8(priority, ICSIRQState), 667 VMSTATE_UINT8(saved_priority, ICSIRQState), 668 VMSTATE_UINT8(status, ICSIRQState), 669 VMSTATE_UINT8(flags, ICSIRQState), 670 VMSTATE_END_OF_LIST() 671 }, 672 }; 673 674 static const VMStateDescription vmstate_ics = { 675 .name = "ics", 676 .version_id = 1, 677 .minimum_version_id = 1, 678 .pre_save = ics_pre_save, 679 .post_load = ics_post_load, 680 .fields = (VMStateField[]) { 681 /* Sanity check */ 682 VMSTATE_UINT32_EQUAL(nr_irqs, ICSState, NULL), 683 684 VMSTATE_STRUCT_VARRAY_POINTER_UINT32(irqs, ICSState, nr_irqs, 685 vmstate_ics_irq, 686 ICSIRQState), 687 VMSTATE_END_OF_LIST() 688 }, 689 }; 690 691 static Property ics_properties[] = { 692 DEFINE_PROP_UINT32("nr-irqs", ICSState, nr_irqs, 0), 693 DEFINE_PROP_END_OF_LIST(), 694 }; 695 696 static void ics_class_init(ObjectClass *klass, void *data) 697 { 698 DeviceClass *dc = DEVICE_CLASS(klass); 699 700 dc->realize = ics_realize; 701 dc->props = ics_properties; 702 dc->reset = ics_reset; 703 dc->vmsd = &vmstate_ics; 704 /* 705 * Reason: part of XICS interrupt controller, needs to be wired up, 706 * e.g. by spapr_irq_init(). 707 */ 708 dc->user_creatable = false; 709 } 710 711 static const TypeInfo ics_info = { 712 .name = TYPE_ICS, 713 .parent = TYPE_DEVICE, 714 .instance_size = sizeof(ICSState), 715 .instance_init = ics_instance_init, 716 .class_init = ics_class_init, 717 .class_size = sizeof(ICSStateClass), 718 }; 719 720 static const TypeInfo xics_fabric_info = { 721 .name = TYPE_XICS_FABRIC, 722 .parent = TYPE_INTERFACE, 723 .class_size = sizeof(XICSFabricClass), 724 }; 725 726 /* 727 * Exported functions 728 */ 729 ICPState *xics_icp_get(XICSFabric *xi, int server) 730 { 731 XICSFabricClass *xic = XICS_FABRIC_GET_CLASS(xi); 732 733 return xic->icp_get(xi, server); 734 } 735 736 void ics_set_irq_type(ICSState *ics, int srcno, bool lsi) 737 { 738 assert(!(ics->irqs[srcno].flags & XICS_FLAGS_IRQ_MASK)); 739 740 ics->irqs[srcno].flags |= 741 lsi ? XICS_FLAGS_IRQ_LSI : XICS_FLAGS_IRQ_MSI; 742 743 if (kvm_irqchip_in_kernel()) { 744 Error *local_err = NULL; 745 746 ics_reset_irq(ics->irqs + srcno); 747 ics_set_kvm_state_one(ics, srcno, &local_err); 748 if (local_err) { 749 error_report_err(local_err); 750 } 751 } 752 } 753 754 static void xics_register_types(void) 755 { 756 type_register_static(&ics_info); 757 type_register_static(&icp_info); 758 type_register_static(&xics_fabric_info); 759 } 760 761 type_init(xics_register_types) 762