1*aebd4d17SDaniel P. Berrange# See docs/trace-events.txt for syntax documentation. 2*aebd4d17SDaniel P. Berrange 3*aebd4d17SDaniel P. Berrange# hw/intc/apic_common.c 4*aebd4d17SDaniel P. Berrangecpu_set_apic_base(uint64_t val) "%016"PRIx64 5*aebd4d17SDaniel P. Berrangecpu_get_apic_base(uint64_t val) "%016"PRIx64 6*aebd4d17SDaniel P. Berrange# coalescing 7*aebd4d17SDaniel P. Berrangeapic_report_irq_delivered(int apic_irq_delivered) "coalescing %d" 8*aebd4d17SDaniel P. Berrangeapic_reset_irq_delivered(int apic_irq_delivered) "old coalescing %d" 9*aebd4d17SDaniel P. Berrangeapic_get_irq_delivered(int apic_irq_delivered) "returning coalescing %d" 10*aebd4d17SDaniel P. Berrange 11*aebd4d17SDaniel P. Berrange# hw/intc/apic.c 12*aebd4d17SDaniel P. Berrangeapic_local_deliver(int vector, uint32_t lvt) "vector %d delivery mode %d" 13*aebd4d17SDaniel P. Berrangeapic_deliver_irq(uint8_t dest, uint8_t dest_mode, uint8_t delivery_mode, uint8_t vector_num, uint8_t trigger_mode) "dest %d dest_mode %d delivery_mode %d vector %d trigger_mode %d" 14*aebd4d17SDaniel P. Berrangeapic_mem_readl(uint64_t addr, uint32_t val) "%"PRIx64" = %08x" 15*aebd4d17SDaniel P. Berrangeapic_mem_writel(uint64_t addr, uint32_t val) "%"PRIx64" = %08x" 16*aebd4d17SDaniel P. Berrange 17*aebd4d17SDaniel P. Berrange# hw/intc/slavio_intctl.c 18*aebd4d17SDaniel P. Berrangeslavio_intctl_mem_readl(uint32_t cpu, uint64_t addr, uint32_t ret) "read cpu %d reg 0x%"PRIx64" = %x" 19*aebd4d17SDaniel P. Berrangeslavio_intctl_mem_writel(uint32_t cpu, uint64_t addr, uint32_t val) "write cpu %d reg 0x%"PRIx64" = %x" 20*aebd4d17SDaniel P. Berrangeslavio_intctl_mem_writel_clear(uint32_t cpu, uint32_t val, uint32_t intreg_pending) "Cleared cpu %d irq mask %x, curmask %x" 21*aebd4d17SDaniel P. Berrangeslavio_intctl_mem_writel_set(uint32_t cpu, uint32_t val, uint32_t intreg_pending) "Set cpu %d irq mask %x, curmask %x" 22*aebd4d17SDaniel P. Berrangeslavio_intctlm_mem_readl(uint64_t addr, uint32_t ret) "read system reg 0x%"PRIx64" = %x" 23*aebd4d17SDaniel P. Berrangeslavio_intctlm_mem_writel(uint64_t addr, uint32_t val) "write system reg 0x%"PRIx64" = %x" 24*aebd4d17SDaniel P. Berrangeslavio_intctlm_mem_writel_enable(uint32_t val, uint32_t intregm_disabled) "Enabled master irq mask %x, curmask %x" 25*aebd4d17SDaniel P. Berrangeslavio_intctlm_mem_writel_disable(uint32_t val, uint32_t intregm_disabled) "Disabled master irq mask %x, curmask %x" 26*aebd4d17SDaniel P. Berrangeslavio_intctlm_mem_writel_target(uint32_t cpu) "Set master irq cpu %d" 27*aebd4d17SDaniel P. Berrangeslavio_check_interrupts(uint32_t pending, uint32_t intregm_disabled) "pending %x disabled %x" 28*aebd4d17SDaniel P. Berrangeslavio_set_irq(uint32_t target_cpu, int irq, uint32_t pil, int level) "Set cpu %d irq %d -> pil %d level %d" 29*aebd4d17SDaniel P. Berrangeslavio_set_timer_irq_cpu(int cpu, int level) "Set cpu %d local timer level %d" 30*aebd4d17SDaniel P. Berrange 31*aebd4d17SDaniel P. Berrange# hw/intc/grlib_irqmp.c 32*aebd4d17SDaniel P. Berrangegrlib_irqmp_check_irqs(uint32_t pend, uint32_t force, uint32_t mask, uint32_t lvl1, uint32_t lvl2) "pend:0x%04x force:0x%04x mask:0x%04x lvl1:0x%04x lvl0:0x%04x" 33*aebd4d17SDaniel P. Berrangegrlib_irqmp_ack(int intno) "interrupt:%d" 34*aebd4d17SDaniel P. Berrangegrlib_irqmp_set_irq(int irq) "Raise CPU IRQ %d" 35*aebd4d17SDaniel P. Berrangegrlib_irqmp_readl_unknown(uint64_t addr) "addr 0x%"PRIx64 36*aebd4d17SDaniel P. Berrangegrlib_irqmp_writel_unknown(uint64_t addr, uint32_t value) "addr 0x%"PRIx64" value 0x%x" 37*aebd4d17SDaniel P. Berrange 38*aebd4d17SDaniel P. Berrange# hw/intc/lm32_pic.c 39*aebd4d17SDaniel P. Berrangelm32_pic_raise_irq(void) "Raise CPU interrupt" 40*aebd4d17SDaniel P. Berrangelm32_pic_lower_irq(void) "Lower CPU interrupt" 41*aebd4d17SDaniel P. Berrangelm32_pic_interrupt(int irq, int level) "Set IRQ%d %d" 42*aebd4d17SDaniel P. Berrangelm32_pic_set_im(uint32_t im) "im 0x%08x" 43*aebd4d17SDaniel P. Berrangelm32_pic_set_ip(uint32_t ip) "ip 0x%08x" 44*aebd4d17SDaniel P. Berrangelm32_pic_get_im(uint32_t im) "im 0x%08x" 45*aebd4d17SDaniel P. Berrangelm32_pic_get_ip(uint32_t ip) "ip 0x%08x" 46*aebd4d17SDaniel P. Berrange 47*aebd4d17SDaniel P. Berrange# hw/intc/xics.c 48*aebd4d17SDaniel P. Berrangexics_icp_check_ipi(int server, uint8_t mfrr) "CPU %d can take IPI mfrr=%#x" 49*aebd4d17SDaniel P. Berrangexics_icp_accept(uint32_t old_xirr, uint32_t new_xirr) "icp_accept: XIRR %#"PRIx32"->%#"PRIx32 50*aebd4d17SDaniel P. Berrangexics_icp_eoi(int server, uint32_t xirr, uint32_t new_xirr) "icp_eoi: server %d given XIRR %#"PRIx32" new XIRR %#"PRIx32 51*aebd4d17SDaniel P. Berrangexics_icp_irq(int server, int nr, uint8_t priority) "cpu %d trying to deliver irq %#"PRIx32" priority %#x" 52*aebd4d17SDaniel P. Berrangexics_icp_raise(uint32_t xirr, uint8_t pending_priority) "raising IRQ new XIRR=%#x new pending priority=%#x" 53*aebd4d17SDaniel P. Berrangexics_set_irq_msi(int srcno, int nr) "set_irq_msi: srcno %d [irq %#x]" 54*aebd4d17SDaniel P. Berrangexics_masked_pending(void) "set_irq_msi: masked pending" 55*aebd4d17SDaniel P. Berrangexics_set_irq_lsi(int srcno, int nr) "set_irq_lsi: srcno %d [irq %#x]" 56*aebd4d17SDaniel P. Berrangexics_ics_write_xive(int nr, int srcno, int server, uint8_t priority) "ics_write_xive: irq %#x [src %d] server %#x prio %#x" 57*aebd4d17SDaniel P. Berrangexics_ics_reject(int nr, int srcno) "reject irq %#x [src %d]" 58*aebd4d17SDaniel P. Berrangexics_ics_eoi(int nr) "ics_eoi: irq %#x" 59*aebd4d17SDaniel P. Berrangexics_alloc(int src, int irq) "source#%d, irq %d" 60*aebd4d17SDaniel P. Berrangexics_alloc_block(int src, int first, int num, bool lsi, int align) "source#%d, first irq %d, %d irqs, lsi=%d, alignnum %d" 61*aebd4d17SDaniel P. Berrangexics_ics_free(int src, int irq, int num) "Source#%d, first irq %d, %d irqs" 62*aebd4d17SDaniel P. Berrangexics_ics_free_warn(int src, int irq) "Source#%d, irq %d is already free" 63*aebd4d17SDaniel P. Berrange 64*aebd4d17SDaniel P. Berrange# hw/intc/s390_flic_kvm.c 65*aebd4d17SDaniel P. Berrangeflic_create_device(int err) "flic: create device failed %d" 66*aebd4d17SDaniel P. Berrangeflic_no_device_api(int err) "flic: no Device Contral API support %d" 67*aebd4d17SDaniel P. Berrangeflic_reset_failed(int err) "flic: reset failed %d" 68*aebd4d17SDaniel P. Berrange 69*aebd4d17SDaniel P. Berrange# hw/intc/aspeed_vic.c 70*aebd4d17SDaniel P. Berrangeaspeed_vic_set_irq(int irq, int level) "Enabling IRQ %d: %d" 71*aebd4d17SDaniel P. Berrangeaspeed_vic_update_fiq(int flags) "Raising FIQ: %d" 72*aebd4d17SDaniel P. Berrangeaspeed_vic_update_irq(int flags) "Raising IRQ: %d" 73*aebd4d17SDaniel P. Berrangeaspeed_vic_read(uint64_t offset, unsigned size, uint32_t value) "From 0x%" PRIx64 " of size %u: 0x%" PRIx32 74*aebd4d17SDaniel P. Berrangeaspeed_vic_write(uint64_t offset, unsigned size, uint32_t data) "To 0x%" PRIx64 " of size %u: 0x%" PRIx32 75*aebd4d17SDaniel P. Berrange 76*aebd4d17SDaniel P. Berrange# hw/intc/arm_gic.c 77*aebd4d17SDaniel P. Berrangegic_enable_irq(int irq) "irq %d enabled" 78*aebd4d17SDaniel P. Berrangegic_disable_irq(int irq) "irq %d disabled" 79*aebd4d17SDaniel P. Berrangegic_set_irq(int irq, int level, int cpumask, int target) "irq %d level %d cpumask 0x%x target 0x%x" 80*aebd4d17SDaniel P. Berrangegic_update_bestirq(int cpu, int irq, int prio, int priority_mask, int running_priority) "cpu %d irq %d priority %d cpu priority mask %d cpu running priority %d" 81*aebd4d17SDaniel P. Berrangegic_update_set_irq(int cpu, const char *name, int level) "cpu[%d]: %s = %d" 82*aebd4d17SDaniel P. Berrangegic_acknowledge_irq(int cpu, int irq) "cpu %d acknowledged irq %d" 83*aebd4d17SDaniel P. Berrange 84*aebd4d17SDaniel P. Berrange# hw/intc/arm_gicv3_cpuif.c 85*aebd4d17SDaniel P. Berrangegicv3_icc_pmr_read(uint32_t cpu, uint64_t val) "GICv3 ICC_PMR read cpu %x value 0x%" PRIx64 86*aebd4d17SDaniel P. Berrangegicv3_icc_pmr_write(uint32_t cpu, uint64_t val) "GICv3 ICC_PMR write cpu %x value 0x%" PRIx64 87*aebd4d17SDaniel P. Berrangegicv3_icc_bpr_read(uint32_t cpu, uint64_t val) "GICv3 ICC_BPR read cpu %x value 0x%" PRIx64 88*aebd4d17SDaniel P. Berrangegicv3_icc_bpr_write(uint32_t cpu, uint64_t val) "GICv3 ICC_BPR write cpu %x value 0x%" PRIx64 89*aebd4d17SDaniel P. Berrangegicv3_icc_ap_read(int regno, uint32_t cpu, uint64_t val) "GICv3 ICC_AP%dR read cpu %x value 0x%" PRIx64 90*aebd4d17SDaniel P. Berrangegicv3_icc_ap_write(int regno, uint32_t cpu, uint64_t val) "GICv3 ICC_AP%dR write cpu %x value 0x%" PRIx64 91*aebd4d17SDaniel P. Berrangegicv3_icc_igrpen_read(uint32_t cpu, uint64_t val) "GICv3 ICC_IGRPEN read cpu %x value 0x%" PRIx64 92*aebd4d17SDaniel P. Berrangegicv3_icc_igrpen_write(uint32_t cpu, uint64_t val) "GICv3 ICC_IGRPEN write cpu %x value 0x%" PRIx64 93*aebd4d17SDaniel P. Berrangegicv3_icc_igrpen1_el3_read(uint32_t cpu, uint64_t val) "GICv3 ICC_IGRPEN1_EL3 read cpu %x value 0x%" PRIx64 94*aebd4d17SDaniel P. Berrangegicv3_icc_igrpen1_el3_write(uint32_t cpu, uint64_t val) "GICv3 ICC_IGRPEN1_EL3 write cpu %x value 0x%" PRIx64 95*aebd4d17SDaniel P. Berrangegicv3_icc_ctlr_read(uint32_t cpu, uint64_t val) "GICv3 ICC_CTLR read cpu %x value 0x%" PRIx64 96*aebd4d17SDaniel P. Berrangegicv3_icc_ctlr_write(uint32_t cpu, uint64_t val) "GICv3 ICC_CTLR write cpu %x value 0x%" PRIx64 97*aebd4d17SDaniel P. Berrangegicv3_icc_ctlr_el3_read(uint32_t cpu, uint64_t val) "GICv3 ICC_CTLR_EL3 read cpu %x value 0x%" PRIx64 98*aebd4d17SDaniel P. Berrangegicv3_icc_ctlr_el3_write(uint32_t cpu, uint64_t val) "GICv3 ICC_CTLR_EL3 write cpu %x value 0x%" PRIx64 99*aebd4d17SDaniel P. Berrangegicv3_cpuif_update(uint32_t cpuid, int irq, int grp, int prio) "GICv3 CPU i/f %x HPPI update: irq %d group %d prio %d" 100*aebd4d17SDaniel P. Berrangegicv3_cpuif_set_irqs(uint32_t cpuid, int fiqlevel, int irqlevel) "GICv3 CPU i/f %x HPPI update: setting FIQ %d IRQ %d" 101*aebd4d17SDaniel P. Berrangegicv3_icc_generate_sgi(uint32_t cpuid, int irq, int irm, uint32_t aff, uint32_t targetlist) "GICv3 CPU i/f %x generating SGI %d IRM %d target affinity 0x%xxx targetlist 0x%x" 102*aebd4d17SDaniel P. Berrangegicv3_icc_iar0_read(uint32_t cpu, uint64_t val) "GICv3 ICC_IAR0 read cpu %x value 0x%" PRIx64 103*aebd4d17SDaniel P. Berrangegicv3_icc_iar1_read(uint32_t cpu, uint64_t val) "GICv3 ICC_IAR1 read cpu %x value 0x%" PRIx64 104*aebd4d17SDaniel P. Berrangegicv3_icc_eoir_write(uint32_t cpu, uint64_t val) "GICv3 ICC_EOIR write cpu %x value 0x%" PRIx64 105*aebd4d17SDaniel P. Berrangegicv3_icc_hppir0_read(uint32_t cpu, uint64_t val) "GICv3 ICC_HPPIR0 read cpu %x value 0x%" PRIx64 106*aebd4d17SDaniel P. Berrangegicv3_icc_hppir1_read(uint32_t cpu, uint64_t val) "GICv3 ICC_HPPIR1 read cpu %x value 0x%" PRIx64 107*aebd4d17SDaniel P. Berrangegicv3_icc_dir_write(uint32_t cpu, uint64_t val) "GICv3 ICC_DIR write cpu %x value 0x%" PRIx64 108*aebd4d17SDaniel P. Berrangegicv3_icc_rpr_read(uint32_t cpu, uint64_t val) "GICv3 ICC_RPR read cpu %x value 0x%" PRIx64 109*aebd4d17SDaniel P. Berrange 110*aebd4d17SDaniel P. Berrange# hw/intc/arm_gicv3_dist.c 111*aebd4d17SDaniel P. Berrangegicv3_dist_read(uint64_t offset, uint64_t data, unsigned size, bool secure) "GICv3 distributor read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u secure %d" 112*aebd4d17SDaniel P. Berrangegicv3_dist_badread(uint64_t offset, unsigned size, bool secure) "GICv3 distributor read: offset 0x%" PRIx64 " size %u secure %d: error" 113*aebd4d17SDaniel P. Berrangegicv3_dist_write(uint64_t offset, uint64_t data, unsigned size, bool secure) "GICv3 distributor write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u secure %d" 114*aebd4d17SDaniel P. Berrangegicv3_dist_badwrite(uint64_t offset, uint64_t data, unsigned size, bool secure) "GICv3 distributor write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u secure %d: error" 115*aebd4d17SDaniel P. Berrangegicv3_dist_set_irq(int irq, int level) "GICv3 distributor interrupt %d level changed to %d" 116*aebd4d17SDaniel P. Berrange 117*aebd4d17SDaniel P. Berrange# hw/intc/arm_gicv3_redist.c 118*aebd4d17SDaniel P. Berrangegicv3_redist_read(uint32_t cpu, uint64_t offset, uint64_t data, unsigned size, bool secure) "GICv3 redistributor %x read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u secure %d" 119*aebd4d17SDaniel P. Berrangegicv3_redist_badread(uint32_t cpu, uint64_t offset, unsigned size, bool secure) "GICv3 redistributor %x read: offset 0x%" PRIx64 " size %u secure %d: error" 120*aebd4d17SDaniel P. Berrangegicv3_redist_write(uint32_t cpu, uint64_t offset, uint64_t data, unsigned size, bool secure) "GICv3 redistributor %x write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u secure %d" 121*aebd4d17SDaniel P. Berrangegicv3_redist_badwrite(uint32_t cpu, uint64_t offset, uint64_t data, unsigned size, bool secure) "GICv3 redistributor %x write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u secure %d: error" 122*aebd4d17SDaniel P. Berrangegicv3_redist_set_irq(uint32_t cpu, int irq, int level) "GICv3 redistributor %x interrupt %d level changed to %d" 123*aebd4d17SDaniel P. Berrangegicv3_redist_send_sgi(uint32_t cpu, int irq) "GICv3 redistributor %x pending SGI %d" 124